blob: 90ac5058e5d86eb9ebdeeb3bff2d5035768198c8 [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000011#include "llvm/ADT/APFloat.h"
Chris Lattner1261b812010-09-22 04:11:10 +000012#include "llvm/ADT/SmallString.h"
13#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000014#include "llvm/ADT/StringSwitch.h"
15#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000016#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/MC/MCExpr.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCParser/MCAsmLexer.h"
20#include "llvm/MC/MCParser/MCAsmParser.h"
21#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
22#include "llvm/MC/MCRegisterInfo.h"
23#include "llvm/MC/MCStreamer.h"
24#include "llvm/MC/MCSubtargetInfo.h"
25#include "llvm/MC/MCSymbol.h"
26#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000027#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000028#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000029#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000030
Daniel Dunbar71475772009-07-17 20:42:00 +000031using namespace llvm;
32
33namespace {
Benjamin Kramerb60210e2009-07-31 11:35:26 +000034struct X86Operand;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000035
Chad Rosier5362af92013-04-16 18:15:40 +000036static const char OpPrecedence[] = {
37 0, // IC_PLUS
38 0, // IC_MINUS
39 1, // IC_MULTIPLY
40 1, // IC_DIVIDE
41 2, // IC_RPAREN
42 3, // IC_LPAREN
43 0, // IC_IMM
44 0 // IC_REGISTER
45};
46
Devang Patel4a6e7782012-01-12 18:03:40 +000047class X86AsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +000048 MCSubtargetInfo &STI;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000049 MCAsmParser &Parser;
Chad Rosierf0e87202012-10-25 20:41:34 +000050 ParseInstructionInfo *InstInfo;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000051private:
Chad Rosier5362af92013-04-16 18:15:40 +000052 enum InfixCalculatorTok {
53 IC_PLUS = 0,
54 IC_MINUS,
55 IC_MULTIPLY,
56 IC_DIVIDE,
57 IC_RPAREN,
58 IC_LPAREN,
59 IC_IMM,
60 IC_REGISTER
61 };
62
63 class InfixCalculator {
64 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
65 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
66 SmallVector<ICToken, 4> PostfixStack;
67
68 public:
69 int64_t popOperand() {
70 assert (!PostfixStack.empty() && "Poped an empty stack!");
71 ICToken Op = PostfixStack.pop_back_val();
72 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
73 && "Expected and immediate or register!");
74 return Op.second;
75 }
76 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
77 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
78 "Unexpected operand!");
79 PostfixStack.push_back(std::make_pair(Op, Val));
80 }
81
82 void popOperator() { InfixOperatorStack.pop_back_val(); }
83 void pushOperator(InfixCalculatorTok Op) {
84 // Push the new operator if the stack is empty.
85 if (InfixOperatorStack.empty()) {
86 InfixOperatorStack.push_back(Op);
87 return;
88 }
89
90 // Push the new operator if it has a higher precedence than the operator
91 // on the top of the stack or the operator on the top of the stack is a
92 // left parentheses.
93 unsigned Idx = InfixOperatorStack.size() - 1;
94 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
95 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
96 InfixOperatorStack.push_back(Op);
97 return;
98 }
99
100 // The operator on the top of the stack has higher precedence than the
101 // new operator.
102 unsigned ParenCount = 0;
103 while (1) {
104 // Nothing to process.
105 if (InfixOperatorStack.empty())
106 break;
107
108 Idx = InfixOperatorStack.size() - 1;
109 StackOp = InfixOperatorStack[Idx];
110 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
111 break;
112
113 // If we have an even parentheses count and we see a left parentheses,
114 // then stop processing.
115 if (!ParenCount && StackOp == IC_LPAREN)
116 break;
117
118 if (StackOp == IC_RPAREN) {
119 ++ParenCount;
120 InfixOperatorStack.pop_back_val();
121 } else if (StackOp == IC_LPAREN) {
122 --ParenCount;
123 InfixOperatorStack.pop_back_val();
124 } else {
125 InfixOperatorStack.pop_back_val();
126 PostfixStack.push_back(std::make_pair(StackOp, 0));
127 }
128 }
129 // Push the new operator.
130 InfixOperatorStack.push_back(Op);
131 }
132 int64_t execute() {
133 // Push any remaining operators onto the postfix stack.
134 while (!InfixOperatorStack.empty()) {
135 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
136 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
137 PostfixStack.push_back(std::make_pair(StackOp, 0));
138 }
139
140 if (PostfixStack.empty())
141 return 0;
142
143 SmallVector<ICToken, 16> OperandStack;
144 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
145 ICToken Op = PostfixStack[i];
146 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
147 OperandStack.push_back(Op);
148 } else {
149 assert (OperandStack.size() > 1 && "Too few operands.");
150 int64_t Val;
151 ICToken Op2 = OperandStack.pop_back_val();
152 ICToken Op1 = OperandStack.pop_back_val();
153 switch (Op.first) {
154 default:
155 report_fatal_error("Unexpected operator!");
156 break;
157 case IC_PLUS:
158 Val = Op1.second + Op2.second;
159 OperandStack.push_back(std::make_pair(IC_IMM, Val));
160 break;
161 case IC_MINUS:
162 Val = Op1.second - Op2.second;
163 OperandStack.push_back(std::make_pair(IC_IMM, Val));
164 break;
165 case IC_MULTIPLY:
166 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
167 "Multiply operation with an immediate and a register!");
168 Val = Op1.second * Op2.second;
169 OperandStack.push_back(std::make_pair(IC_IMM, Val));
170 break;
171 case IC_DIVIDE:
172 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
173 "Divide operation with an immediate and a register!");
174 assert (Op2.second != 0 && "Division by zero!");
175 Val = Op1.second / Op2.second;
176 OperandStack.push_back(std::make_pair(IC_IMM, Val));
177 break;
178 }
179 }
180 }
181 assert (OperandStack.size() == 1 && "Expected a single result.");
182 return OperandStack.pop_back_val().second;
183 }
184 };
185
186 enum IntelExprState {
187 IES_PLUS,
188 IES_MINUS,
189 IES_MULTIPLY,
190 IES_DIVIDE,
191 IES_LBRAC,
192 IES_RBRAC,
193 IES_LPAREN,
194 IES_RPAREN,
195 IES_REGISTER,
196 IES_REGISTER_STAR,
197 IES_INTEGER,
198 IES_INTEGER_STAR,
199 IES_IDENTIFIER,
200 IES_ERROR
201 };
202
203 class IntelExprStateMachine {
204 IntelExprState State;
205 unsigned BaseReg, IndexReg, TmpReg, Scale;
206 int64_t Disp;
207 const MCExpr *Sym;
208 StringRef SymName;
209 InfixCalculator IC;
210 public:
211 IntelExprStateMachine(int64_t disp) :
212 State(IES_PLUS), BaseReg(0), IndexReg(0), TmpReg(0), Scale(1), Disp(disp),
213 Sym(0) {}
214
215 unsigned getBaseReg() { return BaseReg; }
216 unsigned getIndexReg() { return IndexReg; }
217 unsigned getScale() { return Scale; }
218 const MCExpr *getSym() { return Sym; }
219 StringRef getSymName() { return SymName; }
220 int64_t getImm() { return Disp + IC.execute(); }
221 bool isValidEndState() { return State == IES_RBRAC; }
222
223 void onPlus() {
224 switch (State) {
225 default:
226 State = IES_ERROR;
227 break;
228 case IES_INTEGER:
229 case IES_RPAREN:
230 State = IES_PLUS;
231 IC.pushOperator(IC_PLUS);
232 break;
233 case IES_REGISTER:
234 State = IES_PLUS;
235 // If we already have a BaseReg, then assume this is the IndexReg with a
236 // scale of 1.
237 if (!BaseReg) {
238 BaseReg = TmpReg;
239 } else {
240 assert (!IndexReg && "BaseReg/IndexReg already set!");
241 IndexReg = TmpReg;
242 Scale = 1;
243 }
244 IC.pushOperator(IC_PLUS);
245 break;
246 }
247 }
248 void onMinus() {
249 switch (State) {
250 default:
251 State = IES_ERROR;
252 break;
253 case IES_PLUS:
254 case IES_LPAREN:
255 IC.pushOperand(IC_IMM);
256 case IES_INTEGER:
257 case IES_RPAREN:
258 State = IES_MINUS;
259 IC.pushOperator(IC_MINUS);
260 break;
261 case IES_REGISTER:
262 State = IES_MINUS;
263 // If we already have a BaseReg, then assume this is the IndexReg with a
264 // scale of 1.
265 if (!BaseReg) {
266 BaseReg = TmpReg;
267 } else {
268 assert (!IndexReg && "BaseReg/IndexReg already set!");
269 IndexReg = TmpReg;
270 Scale = 1;
271 }
272 IC.pushOperator(IC_MINUS);
273 break;
274 }
275 }
276 void onRegister(unsigned Reg) {
277 switch (State) {
278 default:
279 State = IES_ERROR;
280 break;
281 case IES_PLUS:
282 case IES_LPAREN:
283 State = IES_REGISTER;
284 TmpReg = Reg;
285 IC.pushOperand(IC_REGISTER);
286 break;
287 case IES_INTEGER_STAR:
288 assert (!IndexReg && "IndexReg already set!");
289 State = IES_INTEGER;
290 IndexReg = Reg;
291 Scale = IC.popOperand();
292 IC.pushOperand(IC_IMM);
293 IC.popOperator();
294 break;
295 }
296 }
297 void onDispExpr(const MCExpr *SymRef, StringRef SymRefName) {
298 switch (State) {
299 default:
300 State = IES_ERROR;
301 break;
302 case IES_PLUS:
303 case IES_MINUS:
304 State = IES_INTEGER;
305 Sym = SymRef;
306 SymName = SymRefName;
307 IC.pushOperand(IC_IMM);
308 break;
309 }
310 }
311 void onInteger(int64_t TmpInt) {
312 switch (State) {
313 default:
314 State = IES_ERROR;
315 break;
316 case IES_PLUS:
317 case IES_MINUS:
318 case IES_MULTIPLY:
319 case IES_DIVIDE:
320 case IES_LPAREN:
321 case IES_INTEGER_STAR:
322 State = IES_INTEGER;
323 IC.pushOperand(IC_IMM, TmpInt);
324 break;
325 case IES_REGISTER_STAR:
326 assert (!IndexReg && "IndexReg already set!");
327 State = IES_INTEGER;
328 IndexReg = TmpReg;
329 Scale = TmpInt;
330 IC.popOperator();
331 break;
332 }
333 }
334 void onStar() {
335 switch (State) {
336 default:
337 State = IES_ERROR;
338 break;
339 case IES_INTEGER:
340 State = IES_INTEGER_STAR;
341 IC.pushOperator(IC_MULTIPLY);
342 break;
343 case IES_REGISTER:
344 State = IES_REGISTER_STAR;
345 IC.pushOperator(IC_MULTIPLY);
346 break;
347 case IES_RPAREN:
348 State = IES_MULTIPLY;
349 IC.pushOperator(IC_MULTIPLY);
350 break;
351 }
352 }
353 void onDivide() {
354 switch (State) {
355 default:
356 State = IES_ERROR;
357 break;
358 case IES_INTEGER:
359 State = IES_DIVIDE;
360 IC.pushOperator(IC_DIVIDE);
361 break;
362 }
363 }
364 void onLBrac() {
365 switch (State) {
366 default:
367 State = IES_ERROR;
368 break;
369 case IES_RBRAC:
370 State = IES_PLUS;
371 IC.pushOperator(IC_PLUS);
372 break;
373 }
374 }
375 void onRBrac() {
376 switch (State) {
377 default:
378 State = IES_ERROR;
379 break;
380 case IES_RPAREN:
381 case IES_INTEGER:
382 State = IES_RBRAC;
383 break;
384 case IES_REGISTER:
385 State = IES_RBRAC;
386 // If we already have a BaseReg, then assume this is the IndexReg with a
387 // scale of 1.
388 if (!BaseReg) {
389 BaseReg = TmpReg;
390 } else {
391 assert (!IndexReg && "BaseReg/IndexReg already set!");
392 IndexReg = TmpReg;
393 Scale = 1;
394 }
395 break;
396 }
397 }
398 void onLParen() {
399 switch (State) {
400 default:
401 State = IES_ERROR;
402 break;
403 case IES_PLUS:
404 case IES_MINUS:
405 case IES_MULTIPLY:
406 case IES_DIVIDE:
407 case IES_INTEGER_STAR:
408 case IES_LPAREN:
409 State = IES_LPAREN;
410 IC.pushOperator(IC_LPAREN);
411 break;
412 }
413 }
414 void onRParen() {
415 switch (State) {
416 default:
417 State = IES_ERROR;
418 break;
419 case IES_REGISTER:
420 case IES_INTEGER:
421 case IES_PLUS:
422 case IES_MINUS:
423 case IES_MULTIPLY:
424 case IES_DIVIDE:
425 case IES_RPAREN:
426 State = IES_RPAREN;
427 IC.pushOperator(IC_RPAREN);
428 break;
429 }
430 }
431 };
432
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000433 MCAsmParser &getParser() const { return Parser; }
434
435 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
436
Chris Lattnera3a06812011-10-16 04:47:35 +0000437 bool Error(SMLoc L, const Twine &Msg,
Chad Rosier3d4bc622012-08-21 19:36:59 +0000438 ArrayRef<SMRange> Ranges = ArrayRef<SMRange>(),
Chad Rosier4453e842012-10-12 23:09:25 +0000439 bool MatchingInlineAsm = false) {
440 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000441 return Parser.Error(L, Msg, Ranges);
442 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000443
Devang Patel41b9dde2012-01-17 18:00:18 +0000444 X86Operand *ErrorOperand(SMLoc Loc, StringRef Msg) {
445 Error(Loc, Msg);
446 return 0;
447 }
448
Chris Lattnera2bbb7c2010-01-15 18:44:13 +0000449 X86Operand *ParseOperand();
Devang Patel46831de2012-01-12 01:36:43 +0000450 X86Operand *ParseATTOperand();
451 X86Operand *ParseIntelOperand();
Chad Rosier10d1d1c2013-04-09 20:44:09 +0000452 X86Operand *ParseIntelOffsetOfOperator();
453 X86Operand *ParseIntelOperator(unsigned OpKind);
Chad Rosier1530ba52013-03-27 21:49:56 +0000454 X86Operand *ParseIntelMemOperand(unsigned SegReg, uint64_t ImmDisp,
455 SMLoc StartLoc);
Chad Rosier5362af92013-04-16 18:15:40 +0000456 X86Operand *ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
Chad Rosiere9902d82013-04-12 19:51:49 +0000457 X86Operand *ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
Chad Rosierfce4fab2013-04-08 17:43:47 +0000458 uint64_t ImmDisp, unsigned Size);
Chad Rosier8a244662013-04-02 20:02:33 +0000459 X86Operand *ParseIntelVarWithQualifier(const MCExpr *&Disp,
Chad Rosierce031892013-04-11 23:24:15 +0000460 StringRef &Identifier);
Chris Lattnerb9270732010-04-17 18:56:34 +0000461 X86Operand *ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000462
Chad Rosier175d0ae2013-04-12 18:21:18 +0000463 X86Operand *CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp,
464 unsigned BaseReg, unsigned IndexReg,
465 unsigned Scale, SMLoc Start, SMLoc End,
Chad Rosiere9902d82013-04-12 19:51:49 +0000466 unsigned Size, StringRef SymName);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000467
Chad Rosier911c1f32012-10-25 17:37:43 +0000468 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr **NewDisp,
469 SmallString<64> &Err);
Chad Rosier5dcb4662012-10-24 22:21:50 +0000470
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000471 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000472 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000473
Devang Patelde47cce2012-01-18 22:42:29 +0000474 bool processInstruction(MCInst &Inst,
475 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
476
Chad Rosier49963552012-10-13 00:26:04 +0000477 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattnera63292a2010-09-29 01:50:45 +0000478 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000479 MCStreamer &Out, unsigned &ErrorInfo,
480 bool MatchingInlineAsm);
Chad Rosier9cb988f2012-08-09 22:04:55 +0000481
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000482 /// isSrcOp - Returns true if operand is either (%rsi) or %ds:%(rsi)
Kevin Enderby1ef22f32012-03-13 19:47:55 +0000483 /// in 64bit mode or (%esi) or %es:(%esi) in 32bit mode.
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000484 bool isSrcOp(X86Operand &Op);
485
Kevin Enderby1ef22f32012-03-13 19:47:55 +0000486 /// isDstOp - Returns true if operand is either (%rdi) or %es:(%rdi)
487 /// in 64bit mode or (%edi) or %es:(%edi) in 32bit mode.
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000488 bool isDstOp(X86Operand &Op);
489
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000490 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000491 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000492 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000493 }
Evan Cheng481ebb02011-07-27 00:38:12 +0000494 void SwitchMode() {
495 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(X86::Mode64Bit));
496 setAvailableFeatures(FB);
497 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000498
Daniel Dunbareefe8612010-07-19 05:44:09 +0000499 /// @name Auto-generated Matcher Functions
500 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000501
Chris Lattner3e4582a2010-09-06 19:11:01 +0000502#define GET_ASSEMBLER_HEADER
503#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000504
Daniel Dunbar00331992009-07-29 00:02:19 +0000505 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000506
507public:
Devang Patel4a6e7782012-01-12 18:03:40 +0000508 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser)
Chad Rosierf0e87202012-10-25 20:41:34 +0000509 : MCTargetAsmParser(), STI(sti), Parser(parser), InstInfo(0) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000510
Daniel Dunbareefe8612010-07-19 05:44:09 +0000511 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000512 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000513 }
Roman Divacky36b1b472011-01-27 17:14:22 +0000514 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000515
Chad Rosierf0e87202012-10-25 20:41:34 +0000516 virtual bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
517 SMLoc NameLoc,
Chris Lattnerf29c0b62010-01-14 22:21:20 +0000518 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000519
520 virtual bool ParseDirective(AsmToken DirectiveID);
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000521
522 bool isParsingIntelSyntax() {
Devang Patela173ee52012-01-31 18:14:05 +0000523 return getParser().getAssemblerDialect();
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000524 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000525};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000526} // end anonymous namespace
527
Sean Callanan86c11812010-01-23 00:40:33 +0000528/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000529/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000530
Chris Lattner60db0a62010-02-09 00:34:28 +0000531static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000532
533/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000534
Craig Topper6bf3ed42012-07-18 04:59:16 +0000535static bool isImmSExti16i8Value(uint64_t Value) {
Devang Patelde47cce2012-01-18 22:42:29 +0000536 return (( Value <= 0x000000000000007FULL)||
537 (0x000000000000FF80ULL <= Value && Value <= 0x000000000000FFFFULL)||
538 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
539}
540
541static bool isImmSExti32i8Value(uint64_t Value) {
542 return (( Value <= 0x000000000000007FULL)||
543 (0x00000000FFFFFF80ULL <= Value && Value <= 0x00000000FFFFFFFFULL)||
544 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
545}
546
547static bool isImmZExtu32u8Value(uint64_t Value) {
548 return (Value <= 0x00000000000000FFULL);
549}
550
551static bool isImmSExti64i8Value(uint64_t Value) {
552 return (( Value <= 0x000000000000007FULL)||
Craig Topper6bf3ed42012-07-18 04:59:16 +0000553 (0xFFFFFFFFFFFFFF80ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelde47cce2012-01-18 22:42:29 +0000554}
555
556static bool isImmSExti64i32Value(uint64_t Value) {
557 return (( Value <= 0x000000007FFFFFFFULL)||
Craig Topper6bf3ed42012-07-18 04:59:16 +0000558 (0xFFFFFFFF80000000ULL <= Value && Value <= 0xFFFFFFFFFFFFFFFFULL));
Devang Patelde47cce2012-01-18 22:42:29 +0000559}
Chris Lattner4eb9df02009-07-29 06:33:53 +0000560namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000561
562/// X86Operand - Instances of this class represent a parsed X86 machine
563/// instruction.
Chris Lattner872501b2010-01-14 21:20:55 +0000564struct X86Operand : public MCParsedAsmOperand {
Chris Lattner86e61532010-01-15 19:06:59 +0000565 enum KindTy {
Daniel Dunbare10787e2009-08-07 08:26:05 +0000566 Token,
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000567 Register,
568 Immediate,
Chad Rosier985b1dc2012-10-02 23:38:50 +0000569 Memory
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000570 } Kind;
571
Chris Lattner0c2538f2010-01-15 18:51:29 +0000572 SMLoc StartLoc, EndLoc;
Chad Rosier37e755c2012-10-23 17:43:43 +0000573 SMLoc OffsetOfLoc;
Chad Rosiere81309b2013-04-09 17:53:49 +0000574 StringRef SymName;
Chad Rosiera4bc9432013-01-10 22:10:27 +0000575 bool AddressOf;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000576
Eric Christopher8996c5d2013-03-15 00:42:55 +0000577 struct TokOp {
578 const char *Data;
579 unsigned Length;
580 };
581
582 struct RegOp {
583 unsigned RegNo;
584 };
585
586 struct ImmOp {
587 const MCExpr *Val;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000588 };
589
590 struct MemOp {
591 unsigned SegReg;
592 const MCExpr *Disp;
593 unsigned BaseReg;
594 unsigned IndexReg;
595 unsigned Scale;
596 unsigned Size;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000597 };
598
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000599 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000600 struct TokOp Tok;
601 struct RegOp Reg;
602 struct ImmOp Imm;
603 struct MemOp Mem;
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +0000604 };
Daniel Dunbar71475772009-07-17 20:42:00 +0000605
Chris Lattner015cfb12010-01-15 19:33:43 +0000606 X86Operand(KindTy K, SMLoc Start, SMLoc End)
Chris Lattner86e61532010-01-15 19:06:59 +0000607 : Kind(K), StartLoc(Start), EndLoc(End) {}
Daniel Dunbar9b816a12010-05-04 16:12:42 +0000608
Chad Rosiere81309b2013-04-09 17:53:49 +0000609 StringRef getSymName() { return SymName; }
610
Chris Lattner86e61532010-01-15 19:06:59 +0000611 /// getStartLoc - Get the location of the first token of this operand.
612 SMLoc getStartLoc() const { return StartLoc; }
613 /// getEndLoc - Get the location of the last token of this operand.
614 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier3d325cf2012-09-21 21:08:46 +0000615 /// getLocRange - Get the range between the first and last token of this
616 /// operand.
Chris Lattnera3a06812011-10-16 04:47:35 +0000617 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
Chad Rosier37e755c2012-10-23 17:43:43 +0000618 /// getOffsetOfLoc - Get the location of the offset operator.
619 SMLoc getOffsetOfLoc() const { return OffsetOfLoc; }
Chris Lattner86e61532010-01-15 19:06:59 +0000620
Jim Grosbach602aa902011-07-13 15:34:57 +0000621 virtual void print(raw_ostream &OS) const {}
Daniel Dunbarebace222010-08-11 06:37:04 +0000622
Daniel Dunbare10787e2009-08-07 08:26:05 +0000623 StringRef getToken() const {
624 assert(Kind == Token && "Invalid access!");
625 return StringRef(Tok.Data, Tok.Length);
626 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +0000627 void setTokenValue(StringRef Value) {
628 assert(Kind == Token && "Invalid access!");
629 Tok.Data = Value.data();
630 Tok.Length = Value.size();
631 }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000632
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000633 unsigned getReg() const {
634 assert(Kind == Register && "Invalid access!");
635 return Reg.RegNo;
636 }
Daniel Dunbarf59ee962009-07-28 20:47:52 +0000637
Daniel Dunbar73da11e2009-08-31 08:08:38 +0000638 const MCExpr *getImm() const {
Daniel Dunbar3ebf8482009-07-31 20:53:16 +0000639 assert(Kind == Immediate && "Invalid access!");
640 return Imm.Val;
641 }
642
Daniel Dunbar73da11e2009-08-31 08:08:38 +0000643 const MCExpr *getMemDisp() const {
Daniel Dunbar3ebf8482009-07-31 20:53:16 +0000644 assert(Kind == Memory && "Invalid access!");
645 return Mem.Disp;
646 }
647 unsigned getMemSegReg() const {
648 assert(Kind == Memory && "Invalid access!");
649 return Mem.SegReg;
650 }
651 unsigned getMemBaseReg() const {
652 assert(Kind == Memory && "Invalid access!");
653 return Mem.BaseReg;
654 }
655 unsigned getMemIndexReg() const {
656 assert(Kind == Memory && "Invalid access!");
657 return Mem.IndexReg;
658 }
659 unsigned getMemScale() const {
660 assert(Kind == Memory && "Invalid access!");
661 return Mem.Scale;
662 }
663
Daniel Dunbar541efcc2009-08-08 07:50:56 +0000664 bool isToken() const {return Kind == Token; }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000665
666 bool isImm() const { return Kind == Immediate; }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000667
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000668 bool isImmSExti16i8() const {
Daniel Dunbar8e33cb22009-08-09 07:20:21 +0000669 if (!isImm())
670 return false;
671
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000672 // If this isn't a constant expr, just assume it fits and let relaxation
673 // handle it.
674 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
675 if (!CE)
676 return true;
Daniel Dunbar8e33cb22009-08-09 07:20:21 +0000677
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000678 // Otherwise, check the value is in a range that makes sense for this
679 // extension.
Devang Patelde47cce2012-01-18 22:42:29 +0000680 return isImmSExti16i8Value(CE->getValue());
Daniel Dunbar8e33cb22009-08-09 07:20:21 +0000681 }
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000682 bool isImmSExti32i8() const {
Daniel Dunbar61655aa2010-05-20 20:20:39 +0000683 if (!isImm())
684 return false;
685
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000686 // If this isn't a constant expr, just assume it fits and let relaxation
687 // handle it.
688 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
689 if (!CE)
690 return true;
Daniel Dunbar61655aa2010-05-20 20:20:39 +0000691
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000692 // Otherwise, check the value is in a range that makes sense for this
693 // extension.
Devang Patelde47cce2012-01-18 22:42:29 +0000694 return isImmSExti32i8Value(CE->getValue());
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000695 }
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000696 bool isImmZExtu32u8() const {
697 if (!isImm())
698 return false;
699
700 // If this isn't a constant expr, just assume it fits and let relaxation
701 // handle it.
702 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
703 if (!CE)
704 return true;
705
706 // Otherwise, check the value is in a range that makes sense for this
707 // extension.
Devang Patelde47cce2012-01-18 22:42:29 +0000708 return isImmZExtu32u8Value(CE->getValue());
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000709 }
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000710 bool isImmSExti64i8() const {
711 if (!isImm())
712 return false;
713
714 // If this isn't a constant expr, just assume it fits and let relaxation
715 // handle it.
716 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
717 if (!CE)
718 return true;
719
720 // Otherwise, check the value is in a range that makes sense for this
721 // extension.
Devang Patelde47cce2012-01-18 22:42:29 +0000722 return isImmSExti64i8Value(CE->getValue());
Daniel Dunbarb52fcd62010-05-22 21:02:33 +0000723 }
724 bool isImmSExti64i32() const {
725 if (!isImm())
726 return false;
727
728 // If this isn't a constant expr, just assume it fits and let relaxation
729 // handle it.
730 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
731 if (!CE)
732 return true;
733
734 // Otherwise, check the value is in a range that makes sense for this
735 // extension.
Devang Patelde47cce2012-01-18 22:42:29 +0000736 return isImmSExti64i32Value(CE->getValue());
Daniel Dunbar61655aa2010-05-20 20:20:39 +0000737 }
738
Chad Rosier5bca3f92012-10-22 19:50:35 +0000739 bool isOffsetOf() const {
Chad Rosier91c82662012-10-24 17:22:29 +0000740 return OffsetOfLoc.getPointer();
Chad Rosier5bca3f92012-10-22 19:50:35 +0000741 }
742
Chad Rosiera4bc9432013-01-10 22:10:27 +0000743 bool needAddressOf() const {
744 return AddressOf;
745 }
746
Daniel Dunbare10787e2009-08-07 08:26:05 +0000747 bool isMem() const { return Kind == Memory; }
Chad Rosier51afe632012-06-27 22:34:28 +0000748 bool isMem8() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000749 return Kind == Memory && (!Mem.Size || Mem.Size == 8);
Devang Patelfc6be102012-01-12 01:51:42 +0000750 }
Chad Rosier51afe632012-06-27 22:34:28 +0000751 bool isMem16() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000752 return Kind == Memory && (!Mem.Size || Mem.Size == 16);
Devang Patelfc6be102012-01-12 01:51:42 +0000753 }
Chad Rosier51afe632012-06-27 22:34:28 +0000754 bool isMem32() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000755 return Kind == Memory && (!Mem.Size || Mem.Size == 32);
Devang Patelfc6be102012-01-12 01:51:42 +0000756 }
Chad Rosier51afe632012-06-27 22:34:28 +0000757 bool isMem64() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000758 return Kind == Memory && (!Mem.Size || Mem.Size == 64);
Devang Patelfc6be102012-01-12 01:51:42 +0000759 }
Chad Rosier51afe632012-06-27 22:34:28 +0000760 bool isMem80() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000761 return Kind == Memory && (!Mem.Size || Mem.Size == 80);
Devang Patelfc6be102012-01-12 01:51:42 +0000762 }
Chad Rosier51afe632012-06-27 22:34:28 +0000763 bool isMem128() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000764 return Kind == Memory && (!Mem.Size || Mem.Size == 128);
Devang Patelfc6be102012-01-12 01:51:42 +0000765 }
Chad Rosier51afe632012-06-27 22:34:28 +0000766 bool isMem256() const {
Chad Rosier985b1dc2012-10-02 23:38:50 +0000767 return Kind == Memory && (!Mem.Size || Mem.Size == 256);
Devang Patelfc6be102012-01-12 01:51:42 +0000768 }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000769
Craig Topper01deb5f2012-07-18 04:11:12 +0000770 bool isMemVX32() const {
771 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
772 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
773 }
774 bool isMemVY32() const {
775 return Kind == Memory && (!Mem.Size || Mem.Size == 32) &&
776 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
777 }
778 bool isMemVX64() const {
779 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
780 getMemIndexReg() >= X86::XMM0 && getMemIndexReg() <= X86::XMM15;
781 }
782 bool isMemVY64() const {
783 return Kind == Memory && (!Mem.Size || Mem.Size == 64) &&
784 getMemIndexReg() >= X86::YMM0 && getMemIndexReg() <= X86::YMM15;
785 }
786
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000787 bool isAbsMem() const {
788 return Kind == Memory && !getMemSegReg() && !getMemBaseReg() &&
Daniel Dunbar3184f222010-02-02 21:44:16 +0000789 !getMemIndexReg() && getMemScale() == 1;
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000790 }
791
Daniel Dunbare10787e2009-08-07 08:26:05 +0000792 bool isReg() const { return Kind == Register; }
793
Daniel Dunbar224340ca2010-02-13 00:17:21 +0000794 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
795 // Add as immediates when possible.
796 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
797 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
798 else
799 Inst.addOperand(MCOperand::CreateExpr(Expr));
800 }
801
Daniel Dunbaraeb1feb2009-08-10 21:00:45 +0000802 void addRegOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbare10787e2009-08-07 08:26:05 +0000803 assert(N == 1 && "Invalid number of operands!");
804 Inst.addOperand(MCOperand::CreateReg(getReg()));
805 }
806
Daniel Dunbaraeb1feb2009-08-10 21:00:45 +0000807 void addImmOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbare10787e2009-08-07 08:26:05 +0000808 assert(N == 1 && "Invalid number of operands!");
Daniel Dunbar224340ca2010-02-13 00:17:21 +0000809 addExpr(Inst, getImm());
Daniel Dunbare10787e2009-08-07 08:26:05 +0000810 }
811
Chad Rosier51afe632012-06-27 22:34:28 +0000812 void addMem8Operands(MCInst &Inst, unsigned N) const {
813 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000814 }
Chad Rosier51afe632012-06-27 22:34:28 +0000815 void addMem16Operands(MCInst &Inst, unsigned N) const {
816 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000817 }
Chad Rosier51afe632012-06-27 22:34:28 +0000818 void addMem32Operands(MCInst &Inst, unsigned N) const {
819 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000820 }
Chad Rosier51afe632012-06-27 22:34:28 +0000821 void addMem64Operands(MCInst &Inst, unsigned N) const {
822 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000823 }
Chad Rosier51afe632012-06-27 22:34:28 +0000824 void addMem80Operands(MCInst &Inst, unsigned N) const {
825 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000826 }
Chad Rosier51afe632012-06-27 22:34:28 +0000827 void addMem128Operands(MCInst &Inst, unsigned N) const {
828 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000829 }
Chad Rosier51afe632012-06-27 22:34:28 +0000830 void addMem256Operands(MCInst &Inst, unsigned N) const {
831 addMemOperands(Inst, N);
Devang Patelfc6be102012-01-12 01:51:42 +0000832 }
Craig Topper01deb5f2012-07-18 04:11:12 +0000833 void addMemVX32Operands(MCInst &Inst, unsigned N) const {
834 addMemOperands(Inst, N);
835 }
836 void addMemVY32Operands(MCInst &Inst, unsigned N) const {
837 addMemOperands(Inst, N);
838 }
839 void addMemVX64Operands(MCInst &Inst, unsigned N) const {
840 addMemOperands(Inst, N);
841 }
842 void addMemVY64Operands(MCInst &Inst, unsigned N) const {
843 addMemOperands(Inst, N);
844 }
Devang Patelfc6be102012-01-12 01:51:42 +0000845
Daniel Dunbaraeb1feb2009-08-10 21:00:45 +0000846 void addMemOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbara97adee2010-01-30 00:24:00 +0000847 assert((N == 5) && "Invalid number of operands!");
Daniel Dunbare10787e2009-08-07 08:26:05 +0000848 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
849 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
850 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
Daniel Dunbar224340ca2010-02-13 00:17:21 +0000851 addExpr(Inst, getMemDisp());
Daniel Dunbara97adee2010-01-30 00:24:00 +0000852 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
853 }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000854
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000855 void addAbsMemOperands(MCInst &Inst, unsigned N) const {
856 assert((N == 1) && "Invalid number of operands!");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000857 // Add as immediates when possible.
858 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemDisp()))
859 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
860 else
861 Inst.addOperand(MCOperand::CreateExpr(getMemDisp()));
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000862 }
863
Chris Lattner528d00b2010-01-15 19:28:38 +0000864 static X86Operand *CreateToken(StringRef Str, SMLoc Loc) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000865 SMLoc EndLoc = SMLoc::getFromPointer(Loc.getPointer() + Str.size());
Benjamin Kramerd416bae2011-10-16 11:28:29 +0000866 X86Operand *Res = new X86Operand(Token, Loc, EndLoc);
Chris Lattner0c2538f2010-01-15 18:51:29 +0000867 Res->Tok.Data = Str.data();
868 Res->Tok.Length = Str.size();
Daniel Dunbare10787e2009-08-07 08:26:05 +0000869 return Res;
870 }
871
Chad Rosier91c82662012-10-24 17:22:29 +0000872 static X86Operand *CreateReg(unsigned RegNo, SMLoc StartLoc, SMLoc EndLoc,
Chad Rosiera4bc9432013-01-10 22:10:27 +0000873 bool AddressOf = false,
Chad Rosiere81309b2013-04-09 17:53:49 +0000874 SMLoc OffsetOfLoc = SMLoc(),
875 StringRef SymName = StringRef()) {
Chris Lattner86e61532010-01-15 19:06:59 +0000876 X86Operand *Res = new X86Operand(Register, StartLoc, EndLoc);
Chris Lattner0c2538f2010-01-15 18:51:29 +0000877 Res->Reg.RegNo = RegNo;
Chad Rosiera4bc9432013-01-10 22:10:27 +0000878 Res->AddressOf = AddressOf;
Chad Rosier91c82662012-10-24 17:22:29 +0000879 Res->OffsetOfLoc = OffsetOfLoc;
Chad Rosiere81309b2013-04-09 17:53:49 +0000880 Res->SymName = SymName;
Chris Lattner0c2538f2010-01-15 18:51:29 +0000881 return Res;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000882 }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000883
Chad Rosierf3c04f62013-03-19 21:58:18 +0000884 static X86Operand *CreateImm(const MCExpr *Val, SMLoc StartLoc, SMLoc EndLoc){
Chris Lattner528d00b2010-01-15 19:28:38 +0000885 X86Operand *Res = new X86Operand(Immediate, StartLoc, EndLoc);
Chris Lattner0c2538f2010-01-15 18:51:29 +0000886 Res->Imm.Val = Val;
887 return Res;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000888 }
Daniel Dunbare10787e2009-08-07 08:26:05 +0000889
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000890 /// Create an absolute memory operand.
Chad Rosier6844ea02012-10-24 22:13:37 +0000891 static X86Operand *CreateMem(const MCExpr *Disp, SMLoc StartLoc, SMLoc EndLoc,
Chad Rosiere81309b2013-04-09 17:53:49 +0000892 unsigned Size = 0,
893 StringRef SymName = StringRef()) {
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000894 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
895 Res->Mem.SegReg = 0;
896 Res->Mem.Disp = Disp;
897 Res->Mem.BaseReg = 0;
898 Res->Mem.IndexReg = 0;
Daniel Dunbar3184f222010-02-02 21:44:16 +0000899 Res->Mem.Scale = 1;
Devang Patelfc6be102012-01-12 01:51:42 +0000900 Res->Mem.Size = Size;
Chad Rosiere81309b2013-04-09 17:53:49 +0000901 Res->SymName = SymName;
Chad Rosier8c2a9c72013-01-10 23:39:07 +0000902 Res->AddressOf = false;
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000903 return Res;
904 }
905
906 /// Create a generalized memory operand.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +0000907 static X86Operand *CreateMem(unsigned SegReg, const MCExpr *Disp,
908 unsigned BaseReg, unsigned IndexReg,
Devang Patelfc6be102012-01-12 01:51:42 +0000909 unsigned Scale, SMLoc StartLoc, SMLoc EndLoc,
Chad Rosiere81309b2013-04-09 17:53:49 +0000910 unsigned Size = 0,
911 StringRef SymName = StringRef()) {
Daniel Dunbar76e5d702010-01-30 01:02:48 +0000912 // We should never just have a displacement, that should be parsed as an
913 // absolute memory operand.
Daniel Dunbara4fc8d92009-07-31 22:22:54 +0000914 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
915
Daniel Dunbar3ebf8482009-07-31 20:53:16 +0000916 // The scale should always be one of {1,2,4,8}.
917 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000918 "Invalid scale!");
Chris Lattner015cfb12010-01-15 19:33:43 +0000919 X86Operand *Res = new X86Operand(Memory, StartLoc, EndLoc);
Chris Lattner0c2538f2010-01-15 18:51:29 +0000920 Res->Mem.SegReg = SegReg;
921 Res->Mem.Disp = Disp;
922 Res->Mem.BaseReg = BaseReg;
923 Res->Mem.IndexReg = IndexReg;
924 Res->Mem.Scale = Scale;
Devang Patelfc6be102012-01-12 01:51:42 +0000925 Res->Mem.Size = Size;
Chad Rosiere81309b2013-04-09 17:53:49 +0000926 Res->SymName = SymName;
NAKAMURA Takumi7f254272013-01-11 01:13:54 +0000927 Res->AddressOf = false;
Chris Lattner0c2538f2010-01-15 18:51:29 +0000928 return Res;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000929 }
930};
Daniel Dunbar3c2a8932009-07-20 18:55:04 +0000931
Chris Lattner4eb9df02009-07-29 06:33:53 +0000932} // end anonymous namespace.
Daniel Dunbarf59ee962009-07-28 20:47:52 +0000933
Devang Patel4a6e7782012-01-12 18:03:40 +0000934bool X86AsmParser::isSrcOp(X86Operand &Op) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000935 unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI;
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000936
937 return (Op.isMem() &&
938 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::DS) &&
939 isa<MCConstantExpr>(Op.Mem.Disp) &&
940 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
941 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0);
942}
943
Devang Patel4a6e7782012-01-12 18:03:40 +0000944bool X86AsmParser::isDstOp(X86Operand &Op) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000945 unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI;
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000946
Chad Rosier51afe632012-06-27 22:34:28 +0000947 return Op.isMem() &&
Kevin Enderby1ef22f32012-03-13 19:47:55 +0000948 (Op.Mem.SegReg == 0 || Op.Mem.SegReg == X86::ES) &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +0000949 isa<MCConstantExpr>(Op.Mem.Disp) &&
950 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
951 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0;
952}
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000953
Devang Patel4a6e7782012-01-12 18:03:40 +0000954bool X86AsmParser::ParseRegister(unsigned &RegNo,
955 SMLoc &StartLoc, SMLoc &EndLoc) {
Chris Lattnercc2ad082010-01-15 18:27:19 +0000956 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000957 const AsmToken &PercentTok = Parser.getTok();
958 StartLoc = PercentTok.getLoc();
959
960 // If we encounter a %, ignore it. This code handles registers with and
961 // without the prefix, unprefixed registers can occur in cfi directives.
962 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000963 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000964
Sean Callanan936b0d32010-01-19 21:44:56 +0000965 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000966 EndLoc = Tok.getEndLoc();
967
Devang Patelce6a2ca2012-01-20 22:32:05 +0000968 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000969 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000970 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000971 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000972 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000973
Kevin Enderby7d912182009-09-03 17:15:07 +0000974 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000975
Chris Lattner1261b812010-09-22 04:11:10 +0000976 // If the match failed, try the register name as lowercase.
977 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000978 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000979
Evan Chengeda1d4f2011-07-27 23:22:03 +0000980 if (!is64BitMode()) {
981 // FIXME: This should be done using Requires<In32BitMode> and
982 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
983 // checked.
984 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
985 // REX prefix.
986 if (RegNo == X86::RIZ ||
987 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
988 X86II::isX86_64NonExtLowByteReg(RegNo) ||
989 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000990 return Error(StartLoc, "register %"
991 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000992 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000993 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000994
Chris Lattner1261b812010-09-22 04:11:10 +0000995 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
996 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000997 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000998 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000999
Chris Lattnerd00faaa2010-02-09 00:49:22 +00001000 // Check to see if we have '(4)' after %st.
1001 if (getLexer().isNot(AsmToken::LParen))
1002 return false;
1003 // Lex the paren.
1004 getParser().Lex();
1005
1006 const AsmToken &IntTok = Parser.getTok();
1007 if (IntTok.isNot(AsmToken::Integer))
1008 return Error(IntTok.getLoc(), "expected stack index");
1009 switch (IntTok.getIntVal()) {
1010 case 0: RegNo = X86::ST0; break;
1011 case 1: RegNo = X86::ST1; break;
1012 case 2: RegNo = X86::ST2; break;
1013 case 3: RegNo = X86::ST3; break;
1014 case 4: RegNo = X86::ST4; break;
1015 case 5: RegNo = X86::ST5; break;
1016 case 6: RegNo = X86::ST6; break;
1017 case 7: RegNo = X86::ST7; break;
1018 default: return Error(IntTok.getLoc(), "invalid stack index");
1019 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001020
Chris Lattnerd00faaa2010-02-09 00:49:22 +00001021 if (getParser().Lex().isNot(AsmToken::RParen))
1022 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001023
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001024 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +00001025 Parser.Lex(); // Eat ')'
1026 return false;
1027 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001028
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001029 EndLoc = Parser.getTok().getEndLoc();
1030
Chris Lattner80486622010-06-24 07:29:18 +00001031 // If this is "db[0-7]", match it as an alias
1032 // for dr[0-7].
1033 if (RegNo == 0 && Tok.getString().size() == 3 &&
1034 Tok.getString().startswith("db")) {
1035 switch (Tok.getString()[2]) {
1036 case '0': RegNo = X86::DR0; break;
1037 case '1': RegNo = X86::DR1; break;
1038 case '2': RegNo = X86::DR2; break;
1039 case '3': RegNo = X86::DR3; break;
1040 case '4': RegNo = X86::DR4; break;
1041 case '5': RegNo = X86::DR5; break;
1042 case '6': RegNo = X86::DR6; break;
1043 case '7': RegNo = X86::DR7; break;
1044 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001045
Chris Lattner80486622010-06-24 07:29:18 +00001046 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001047 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +00001048 Parser.Lex(); // Eat it.
1049 return false;
1050 }
1051 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001052
Devang Patelce6a2ca2012-01-20 22:32:05 +00001053 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001054 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +00001055 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001056 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +00001057 }
Daniel Dunbar00331992009-07-29 00:02:19 +00001058
Sean Callanana83fd7d2010-01-19 20:27:46 +00001059 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001060 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +00001061}
1062
Devang Patel4a6e7782012-01-12 18:03:40 +00001063X86Operand *X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001064 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001065 return ParseIntelOperand();
1066 return ParseATTOperand();
1067}
1068
Devang Patel41b9dde2012-01-17 18:00:18 +00001069/// getIntelMemOperandSize - Return intel memory operand size.
1070static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001071 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001072 .Cases("BYTE", "byte", 8)
1073 .Cases("WORD", "word", 16)
1074 .Cases("DWORD", "dword", 32)
1075 .Cases("QWORD", "qword", 64)
1076 .Cases("XWORD", "xword", 80)
1077 .Cases("XMMWORD", "xmmword", 128)
1078 .Cases("YMMWORD", "ymmword", 256)
Chad Rosierb6b8e962012-09-11 21:10:25 +00001079 .Default(0);
1080 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001081}
1082
Chad Rosier175d0ae2013-04-12 18:21:18 +00001083X86Operand *
1084X86AsmParser::CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp,
1085 unsigned BaseReg, unsigned IndexReg,
1086 unsigned Scale, SMLoc Start, SMLoc End,
Chad Rosiere9902d82013-04-12 19:51:49 +00001087 unsigned Size, StringRef SymName) {
Chad Rosier7ca135b2013-03-19 21:11:56 +00001088 bool NeedSizeDir = false;
Chad Rosier7ca135b2013-03-19 21:11:56 +00001089 if (const MCSymbolRefExpr *SymRef = dyn_cast<MCSymbolRefExpr>(Disp)) {
1090 const MCSymbol &Sym = SymRef->getSymbol();
1091 // FIXME: The SemaLookup will fail if the name is anything other then an
1092 // identifier.
1093 // FIXME: Pass a valid SMLoc.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001094 bool IsVarDecl = false;
Chad Rosier7ca135b2013-03-19 21:11:56 +00001095 unsigned tLength, tSize, tType;
Chad Rosiere81309b2013-04-09 17:53:49 +00001096 SemaCallback->LookupInlineAsmIdentifier(Sym.getName(), NULL, tLength, tSize,
1097 tType, IsVarDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001098 if (!Size) {
1099 Size = tType * 8; // Size is in terms of bits in this context.
1100 NeedSizeDir = Size > 0;
1101 }
Chad Rosier175d0ae2013-04-12 18:21:18 +00001102 // If this is not a VarDecl then assume it is a FuncDecl or some other label
1103 // reference. We need an 'r' constraint here, so we need to create register
1104 // operand to ensure proper matching. Just pick a GPR based on the size of
1105 // a pointer.
1106 if (!IsVarDecl) {
1107 unsigned RegNo = is64BitMode() ? X86::RBX : X86::EBX;
1108 return X86Operand::CreateReg(RegNo, Start, End, /*AddressOf=*/true,
1109 SMLoc(), SymName);
1110 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001111 }
1112
1113 if (NeedSizeDir)
Chad Rosiere9902d82013-04-12 19:51:49 +00001114 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1115 /*Len=*/0, Size));
Chad Rosier7ca135b2013-03-19 21:11:56 +00001116
1117 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001118 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001119 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001120 BaseReg = BaseReg ? BaseReg : 1;
1121 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
1122 End, Size, SymName);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001123}
1124
Chad Rosierd383db52013-04-12 20:20:54 +00001125static void
1126RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites,
1127 StringRef SymName, int64_t ImmDisp,
1128 int64_t FinalImmDisp, SMLoc &BracLoc,
1129 SMLoc &StartInBrac, SMLoc &End) {
1130 // Remove the '[' and ']' from the IR string.
1131 AsmRewrites->push_back(AsmRewrite(AOK_Skip, BracLoc, 1));
1132 AsmRewrites->push_back(AsmRewrite(AOK_Skip, End, 1));
1133
1134 // If ImmDisp is non-zero, then we parsed a displacement before the
1135 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1136 // If ImmDisp doesn't match the displacement computed by the state machine
1137 // then we have an additional displacement in the bracketed expression.
1138 if (ImmDisp != FinalImmDisp) {
1139 if (ImmDisp) {
1140 // We have an immediate displacement before the bracketed expression.
1141 // Adjust this to match the final immediate displacement.
1142 bool Found = false;
1143 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1144 E = AsmRewrites->end(); I != E; ++I) {
1145 if ((*I).Loc.getPointer() > BracLoc.getPointer())
1146 continue;
1147 if ((*I).Kind == AOK_ImmPrefix) {
1148 (*I).Kind = AOK_Imm;
1149 (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer();
1150 (*I).Val = FinalImmDisp;
1151 Found = true;
1152 break;
1153 }
1154 }
1155 assert (Found && "Unable to rewrite ImmDisp.");
1156 } else {
1157 // We have a symbolic and an immediate displacement, but no displacement
1158 // before the bracketed expression.
1159
1160 // Put the immediate displacement before the bracketed expression.
1161 AsmRewrites->push_back(AsmRewrite(AOK_Imm, BracLoc, 0,
1162 FinalImmDisp));
1163 }
1164 }
1165 // Remove all the ImmPrefix rewrites within the brackets.
1166 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1167 E = AsmRewrites->end(); I != E; ++I) {
1168 if ((*I).Loc.getPointer() < StartInBrac.getPointer())
1169 continue;
1170 if ((*I).Kind == AOK_ImmPrefix)
1171 (*I).Kind = AOK_Delete;
1172 }
1173 const char *SymLocPtr = SymName.data();
1174 // Skip everything before the symbol.
1175 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1176 assert(Len > 0 && "Expected a non-negative length.");
1177 AsmRewrites->push_back(AsmRewrite(AOK_Skip, StartInBrac, Len));
1178 }
1179 // Skip everything after the symbol.
1180 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1181 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1182 assert(Len > 0 && "Expected a non-negative length.");
1183 AsmRewrites->push_back(AsmRewrite(AOK_Skip, Loc, Len));
1184 }
1185}
1186
Chad Rosier5362af92013-04-16 18:15:40 +00001187X86Operand *
1188X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Chad Rosier6844ea02012-10-24 22:13:37 +00001189 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001190
Chad Rosier5c118fd2013-01-14 22:31:35 +00001191 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001192 while (!Done) {
1193 bool UpdateLocLex = true;
1194
1195 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1196 // identifier. Don't try an parse it as a register.
1197 if (Tok.getString().startswith("."))
1198 break;
1199
1200 switch (getLexer().getKind()) {
1201 default: {
1202 if (SM.isValidEndState()) {
1203 Done = true;
1204 break;
1205 }
1206 return ErrorOperand(Tok.getLoc(), "Unexpected token!");
1207 }
1208 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001209 // This could be a register or a symbolic displacement.
1210 unsigned TmpReg;
1211 const MCExpr *Disp = 0;
Chad Rosier152749c2013-04-12 18:54:20 +00001212 SMLoc IdentLoc = Tok.getLoc();
1213 StringRef Identifier = Tok.getString();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001214 if(!ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001215 SM.onRegister(TmpReg);
1216 UpdateLocLex = false;
1217 break;
Chad Rosier1863f4f2013-04-10 17:35:30 +00001218 } else if (!getParser().parsePrimaryExpr(Disp, End)) {
Chad Rosier152749c2013-04-12 18:54:20 +00001219 if (X86Operand *Err = ParseIntelVarWithQualifier(Disp, Identifier))
1220 return Err;
1221
1222 SM.onDispExpr(Disp, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001223 UpdateLocLex = false;
1224 break;
1225 }
1226 return ErrorOperand(Tok.getLoc(), "Unexpected identifier!");
1227 }
Chad Rosier4a7005e2013-04-05 16:28:55 +00001228 case AsmToken::Integer:
1229 if (isParsingInlineAsm())
1230 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix,
1231 Tok.getLoc()));
1232 SM.onInteger(Tok.getIntVal());
Chad Rosier5c118fd2013-01-14 22:31:35 +00001233 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001234 case AsmToken::Plus: SM.onPlus(); break;
1235 case AsmToken::Minus: SM.onMinus(); break;
1236 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001237 case AsmToken::Slash: SM.onDivide(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001238 case AsmToken::LBrac: SM.onLBrac(); break;
1239 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001240 case AsmToken::LParen: SM.onLParen(); break;
1241 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001242 }
1243 if (!Done && UpdateLocLex) {
1244 End = Tok.getLoc();
1245 Parser.Lex(); // Consume the token.
Devang Patelcf893a42012-01-23 22:35:25 +00001246 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001247 }
Chad Rosier5362af92013-04-16 18:15:40 +00001248 return 0;
1249}
1250
1251X86Operand *X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1252 uint64_t ImmDisp,
1253 unsigned Size) {
1254 const AsmToken &Tok = Parser.getTok();
1255 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1256 if (getLexer().isNot(AsmToken::LBrac))
1257 return ErrorOperand(BracLoc, "Expected '[' token!");
1258 Parser.Lex(); // Eat '['
1259
1260 SMLoc StartInBrac = Tok.getLoc();
1261 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1262 // may have already parsed an immediate displacement before the bracketed
1263 // expression.
1264
1265 StringRef SymName;
1266
1267 IntelExprStateMachine SM(ImmDisp);
1268 if (X86Operand *Err = ParseIntelExpression(SM, End))
1269 return Err;
Devang Patel41b9dde2012-01-17 18:00:18 +00001270
Chad Rosier175d0ae2013-04-12 18:21:18 +00001271 const MCExpr *Disp;
1272 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001273 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001274 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001275 if (isParsingInlineAsm())
1276 RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001277 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001278 End);
Chad Rosier175d0ae2013-04-12 18:21:18 +00001279 } else {
1280 // An immediate displacement only.
Chad Rosier5362af92013-04-16 18:15:40 +00001281 Disp = MCConstantExpr::Create(SM.getImm(), getContext());
Chad Rosier175d0ae2013-04-12 18:21:18 +00001282 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001283
Chad Rosier8e71f7c2012-10-26 22:01:25 +00001284 // Parse the dot operator (e.g., [ebx].foo.bar).
Chad Rosier911c1f32012-10-25 17:37:43 +00001285 if (Tok.getString().startswith(".")) {
1286 SmallString<64> Err;
1287 const MCExpr *NewDisp;
1288 if (ParseIntelDotOperator(Disp, &NewDisp, Err))
1289 return ErrorOperand(Tok.getLoc(), Err);
1290
Chad Rosier70f47592013-04-10 20:07:47 +00001291 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001292 Parser.Lex(); // Eat the field.
1293 Disp = NewDisp;
1294 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001295
Chad Rosier5c118fd2013-01-14 22:31:35 +00001296 int BaseReg = SM.getBaseReg();
1297 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001298 int Scale = SM.getScale();
1299
1300 if (isParsingInlineAsm())
1301 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiere9902d82013-04-12 19:51:49 +00001302 End, Size, SM.getSymName());
Devang Pateld0930ff2012-01-20 21:21:01 +00001303
Chad Rosier5c118fd2013-01-14 22:31:35 +00001304 // handle [-42]
1305 if (!BaseReg && !IndexReg) {
1306 if (!SegReg)
Chad Rosiere81309b2013-04-09 17:53:49 +00001307 return X86Operand::CreateMem(Disp, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001308 else
1309 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, Start, End, Size);
1310 }
Chad Rosiere81309b2013-04-09 17:53:49 +00001311 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
1312 End, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001313}
1314
Chad Rosier8a244662013-04-02 20:02:33 +00001315// Inline assembly may use variable names with namespace alias qualifiers.
1316X86Operand *X86AsmParser::ParseIntelVarWithQualifier(const MCExpr *&Disp,
Chad Rosierce031892013-04-11 23:24:15 +00001317 StringRef &Identifier) {
Chad Rosier8a244662013-04-02 20:02:33 +00001318 // We should only see Foo::Bar if we're parsing inline assembly.
1319 if (!isParsingInlineAsm())
1320 return 0;
1321
1322 // If we don't see a ':' then there can't be a qualifier.
1323 if (getLexer().isNot(AsmToken::Colon))
1324 return 0;
1325
Chad Rosier8a244662013-04-02 20:02:33 +00001326 bool Done = false;
1327 const AsmToken &Tok = Parser.getTok();
Chad Rosierce031892013-04-11 23:24:15 +00001328 AsmToken IdentEnd = Tok;
Chad Rosier8a244662013-04-02 20:02:33 +00001329 while (!Done) {
1330 switch (getLexer().getKind()) {
1331 default:
1332 Done = true;
1333 break;
1334 case AsmToken::Colon:
1335 getLexer().Lex(); // Consume ':'.
1336 if (getLexer().isNot(AsmToken::Colon))
1337 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1338 getLexer().Lex(); // Consume second ':'.
1339 if (getLexer().isNot(AsmToken::Identifier))
1340 return ErrorOperand(Tok.getLoc(), "Expected an identifier token!");
1341 break;
1342 case AsmToken::Identifier:
Chad Rosierce031892013-04-11 23:24:15 +00001343 IdentEnd = Tok;
Chad Rosier8a244662013-04-02 20:02:33 +00001344 getLexer().Lex(); // Consume the identifier.
1345 break;
1346 }
1347 }
Chad Rosierce031892013-04-11 23:24:15 +00001348
1349 unsigned Len = IdentEnd.getLoc().getPointer() - Identifier.data();
1350 Identifier = StringRef(Identifier.data(), Len + IdentEnd.getString().size());
Chad Rosier8a244662013-04-02 20:02:33 +00001351 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
1352 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1353 Disp = MCSymbolRefExpr::Create(Sym, Variant, getParser().getContext());
1354 return 0;
1355}
1356
Devang Patel41b9dde2012-01-17 18:00:18 +00001357/// ParseIntelMemOperand - Parse intel style memory operand.
Chad Rosier1530ba52013-03-27 21:49:56 +00001358X86Operand *X86AsmParser::ParseIntelMemOperand(unsigned SegReg,
1359 uint64_t ImmDisp,
1360 SMLoc Start) {
Devang Patel41b9dde2012-01-17 18:00:18 +00001361 const AsmToken &Tok = Parser.getTok();
Chad Rosier91c82662012-10-24 17:22:29 +00001362 SMLoc End;
Devang Patel41b9dde2012-01-17 18:00:18 +00001363
1364 unsigned Size = getIntelMemOperandSize(Tok.getString());
1365 if (Size) {
1366 Parser.Lex();
Chad Rosierab53b4f2012-09-12 18:24:26 +00001367 assert ((Tok.getString() == "PTR" || Tok.getString() == "ptr") &&
1368 "Unexpected token!");
Devang Patel41b9dde2012-01-17 18:00:18 +00001369 Parser.Lex();
1370 }
1371
Chad Rosier1530ba52013-03-27 21:49:56 +00001372 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1373 if (getLexer().is(AsmToken::Integer)) {
Chad Rosier1530ba52013-03-27 21:49:56 +00001374 if (isParsingInlineAsm())
1375 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix,
Chad Rosier70f47592013-04-10 20:07:47 +00001376 Tok.getLoc()));
1377 uint64_t ImmDisp = Tok.getIntVal();
Chad Rosier1530ba52013-03-27 21:49:56 +00001378 Parser.Lex(); // Eat the integer.
1379 if (getLexer().isNot(AsmToken::LBrac))
1380 return ErrorOperand(Start, "Expected '[' token!");
Chad Rosierfce4fab2013-04-08 17:43:47 +00001381 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Chad Rosier1530ba52013-03-27 21:49:56 +00001382 }
1383
Chad Rosier91c82662012-10-24 17:22:29 +00001384 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001385 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001386
1387 if (!ParseRegister(SegReg, Start, End)) {
1388 // Handel SegReg : [ ... ]
1389 if (getLexer().isNot(AsmToken::Colon))
1390 return ErrorOperand(Start, "Expected ':' token!");
1391 Parser.Lex(); // Eat :
1392 if (getLexer().isNot(AsmToken::LBrac))
1393 return ErrorOperand(Start, "Expected '[' token!");
Chad Rosierfce4fab2013-04-08 17:43:47 +00001394 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001395 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001396
Chad Rosiere81309b2013-04-09 17:53:49 +00001397 const MCExpr *Disp = 0;
Chad Rosierce031892013-04-11 23:24:15 +00001398 StringRef Identifier = Tok.getString();
Chad Rosier43554ee2013-04-12 23:03:20 +00001399 if (getParser().parsePrimaryExpr(Disp, End))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001400 return 0;
Chad Rosier0f48c552012-10-19 20:57:14 +00001401
Chad Rosier146310a2012-10-23 23:31:33 +00001402 if (!isParsingInlineAsm())
Chad Rosier91c82662012-10-24 17:22:29 +00001403 return X86Operand::CreateMem(Disp, Start, End, Size);
Chad Rosier8a244662013-04-02 20:02:33 +00001404
Chad Rosierce031892013-04-11 23:24:15 +00001405 if (X86Operand *Err = ParseIntelVarWithQualifier(Disp, Identifier))
Chad Rosier8a244662013-04-02 20:02:33 +00001406 return Err;
1407
Chad Rosier175d0ae2013-04-12 18:21:18 +00001408 return CreateMemForInlineAsm(/*SegReg=*/0, Disp, /*BaseReg=*/0,/*IndexReg=*/0,
Chad Rosiere9902d82013-04-12 19:51:49 +00001409 /*Scale=*/1, Start, End, Size, Identifier);
Chad Rosier91c82662012-10-24 17:22:29 +00001410}
1411
Chad Rosier5dcb4662012-10-24 22:21:50 +00001412/// Parse the '.' operator.
Chad Rosier911c1f32012-10-25 17:37:43 +00001413bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
1414 const MCExpr **NewDisp,
1415 SmallString<64> &Err) {
Chad Rosier70f47592013-04-10 20:07:47 +00001416 const AsmToken &Tok = Parser.getTok();
Chad Rosier911c1f32012-10-25 17:37:43 +00001417 uint64_t OrigDispVal, DotDispVal;
1418
1419 // FIXME: Handle non-constant expressions.
1420 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp)) {
1421 OrigDispVal = OrigDisp->getValue();
1422 } else {
1423 Err = "Non-constant offsets are not supported!";
1424 return true;
1425 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001426
1427 // Drop the '.'.
1428 StringRef DotDispStr = Tok.getString().drop_front(1);
1429
Chad Rosier5dcb4662012-10-24 22:21:50 +00001430 // .Imm gets lexed as a real.
1431 if (Tok.is(AsmToken::Real)) {
1432 APInt DotDisp;
1433 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001434 DotDispVal = DotDisp.getZExtValue();
Chad Rosier240b7b92012-10-25 21:51:10 +00001435 } else if (Tok.is(AsmToken::Identifier)) {
1436 // We should only see an identifier when parsing the original inline asm.
1437 // The front-end should rewrite this in terms of immediates.
1438 assert (isParsingInlineAsm() && "Unexpected field name!");
1439
1440 unsigned DotDisp;
1441 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1442 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
1443 DotDisp)) {
1444 Err = "Unable to lookup field reference!";
1445 return true;
1446 }
1447 DotDispVal = DotDisp;
Chad Rosier911c1f32012-10-25 17:37:43 +00001448 } else {
1449 Err = "Unexpected token type!";
1450 return true;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001451 }
Chad Rosier911c1f32012-10-25 17:37:43 +00001452
Chad Rosier240b7b92012-10-25 21:51:10 +00001453 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1454 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1455 unsigned Len = DotDispStr.size();
1456 unsigned Val = OrigDispVal + DotDispVal;
1457 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len,
1458 Val));
Chad Rosier911c1f32012-10-25 17:37:43 +00001459 }
1460
1461 *NewDisp = MCConstantExpr::Create(OrigDispVal + DotDispVal, getContext());
1462 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001463}
1464
Chad Rosier91c82662012-10-24 17:22:29 +00001465/// Parse the 'offset' operator. This operator is used to specify the
1466/// location rather then the content of a variable.
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001467X86Operand *X86AsmParser::ParseIntelOffsetOfOperator() {
Chad Rosier18785852013-04-09 20:58:48 +00001468 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001469 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001470 Parser.Lex(); // Eat offset.
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001471 assert (Tok.is(AsmToken::Identifier) && "Expected an identifier");
Chad Rosier91c82662012-10-24 17:22:29 +00001472
Chad Rosier91c82662012-10-24 17:22:29 +00001473 const MCExpr *Val;
Chad Rosier18785852013-04-09 20:58:48 +00001474 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001475 StringRef Identifier = Tok.getString();
Chad Rosier1863f4f2013-04-10 17:35:30 +00001476 if (getParser().parsePrimaryExpr(Val, End))
Chad Rosier58593562012-10-26 18:32:44 +00001477 return ErrorOperand(Start, "Unable to parse expression!");
Chad Rosier91c82662012-10-24 17:22:29 +00001478
Chad Rosierae7ecd62013-04-11 23:37:34 +00001479 const MCExpr *Disp = 0;
1480 if (X86Operand *Err = ParseIntelVarWithQualifier(Disp, Identifier))
1481 return Err;
1482
Chad Rosiere2f03772012-10-26 16:09:20 +00001483 // Don't emit the offset operator.
1484 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7));
1485
Chad Rosier91c82662012-10-24 17:22:29 +00001486 // The offset operator will have an 'r' constraint, thus we need to create
1487 // register operand to ensure proper matching. Just pick a GPR based on
1488 // the size of a pointer.
1489 unsigned RegNo = is64BitMode() ? X86::RBX : X86::EBX;
Chad Rosiera4bc9432013-01-10 22:10:27 +00001490 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosierae7ecd62013-04-11 23:37:34 +00001491 OffsetOfLoc, Identifier);
Devang Patel41b9dde2012-01-17 18:00:18 +00001492}
1493
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001494enum IntelOperatorKind {
1495 IOK_LENGTH,
1496 IOK_SIZE,
1497 IOK_TYPE
1498};
1499
1500/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1501/// returns the number of elements in an array. It returns the value 1 for
1502/// non-array variables. The SIZE operator returns the size of a C or C++
1503/// variable. A variable's size is the product of its LENGTH and TYPE. The
1504/// TYPE operator returns the size of a C or C++ type or variable. If the
1505/// variable is an array, TYPE returns the size of a single element.
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001506X86Operand *X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Chad Rosier18785852013-04-09 20:58:48 +00001507 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001508 SMLoc TypeLoc = Tok.getLoc();
1509 Parser.Lex(); // Eat operator.
Chad Rosier18785852013-04-09 20:58:48 +00001510 assert (Tok.is(AsmToken::Identifier) && "Expected an identifier");
Chad Rosier11c42f22012-10-26 18:04:20 +00001511
Chad Rosier11c42f22012-10-26 18:04:20 +00001512 const MCExpr *Val;
Chad Rosierb67f8052013-04-11 23:57:04 +00001513 AsmToken StartTok = Tok;
Chad Rosier18785852013-04-09 20:58:48 +00001514 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001515 StringRef Identifier = Tok.getString();
Chad Rosier1863f4f2013-04-10 17:35:30 +00001516 if (getParser().parsePrimaryExpr(Val, End))
Chad Rosierb67f8052013-04-11 23:57:04 +00001517 return ErrorOperand(Start, "Unable to parse expression!");
1518
1519 const MCExpr *Disp = 0;
1520 if (X86Operand *Err = ParseIntelVarWithQualifier(Disp, Identifier))
1521 return Err;
Chad Rosier11c42f22012-10-26 18:04:20 +00001522
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001523 unsigned Length = 0, Size = 0, Type = 0;
Chad Rosier11c42f22012-10-26 18:04:20 +00001524 if (const MCSymbolRefExpr *SymRef = dyn_cast<MCSymbolRefExpr>(Val)) {
1525 const MCSymbol &Sym = SymRef->getSymbol();
1526 // FIXME: The SemaLookup will fail if the name is anything other then an
1527 // identifier.
1528 // FIXME: Pass a valid SMLoc.
Chad Rosiera4bc9432013-01-10 22:10:27 +00001529 bool IsVarDecl;
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001530 if (!SemaCallback->LookupInlineAsmIdentifier(Sym.getName(), NULL, Length,
1531 Size, Type, IsVarDecl))
Chad Rosierb67f8052013-04-11 23:57:04 +00001532 // FIXME: We don't warn on variables with namespace alias qualifiers
1533 // because support still needs to be added in the frontend.
1534 if (Identifier.equals(StartTok.getString()))
1535 return ErrorOperand(Start, "Unable to lookup expr!");
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001536 }
1537 unsigned CVal;
1538 switch(OpKind) {
1539 default: llvm_unreachable("Unexpected operand kind!");
1540 case IOK_LENGTH: CVal = Length; break;
1541 case IOK_SIZE: CVal = Size; break;
1542 case IOK_TYPE: CVal = Type; break;
Chad Rosier11c42f22012-10-26 18:04:20 +00001543 }
1544
1545 // Rewrite the type operator and the C or C++ type or variable in terms of an
1546 // immediate. E.g. TYPE foo -> $$4
1547 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001548 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal));
Chad Rosier11c42f22012-10-26 18:04:20 +00001549
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001550 const MCExpr *Imm = MCConstantExpr::Create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001551 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001552}
1553
Devang Patel41b9dde2012-01-17 18:00:18 +00001554X86Operand *X86AsmParser::ParseIntelOperand() {
Chad Rosier70f47592013-04-10 20:07:47 +00001555 const AsmToken &Tok = Parser.getTok();
1556 SMLoc Start = Tok.getLoc(), End;
1557 StringRef AsmTokStr = Tok.getString();
Chad Rosier91c82662012-10-24 17:22:29 +00001558
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001559 // Offset, length, type and size operators.
1560 if (isParsingInlineAsm()) {
1561 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001562 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001563 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001564 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001565 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001566 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001567 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001568 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001569 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001570
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001571 // Immediate.
Devang Patel41b9dde2012-01-17 18:00:18 +00001572 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Real) ||
1573 getLexer().is(AsmToken::Minus)) {
1574 const MCExpr *Val;
Chad Rosier1530ba52013-03-27 21:49:56 +00001575 bool isInteger = getLexer().is(AsmToken::Integer);
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001576 if (!getParser().parseExpression(Val, End)) {
Chad Rosierf3c04f62013-03-19 21:58:18 +00001577 if (isParsingInlineAsm())
1578 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, Start));
Chad Rosier1530ba52013-03-27 21:49:56 +00001579 // Immediate.
1580 if (getLexer().isNot(AsmToken::LBrac))
1581 return X86Operand::CreateImm(Val, Start, End);
1582
1583 // Only positive immediates are valid.
1584 if (!isInteger) {
Chad Rosier70f47592013-04-10 20:07:47 +00001585 Error(Tok.getLoc(), "expected a positive immediate "
Chad Rosier1530ba52013-03-27 21:49:56 +00001586 "displacement before bracketed expr.");
1587 return 0;
1588 }
1589
1590 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1591 if (uint64_t ImmDisp = dyn_cast<MCConstantExpr>(Val)->getValue())
1592 return ParseIntelMemOperand(/*SegReg=*/0, ImmDisp, Start);
Devang Patel41b9dde2012-01-17 18:00:18 +00001593 }
1594 }
1595
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001596 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001597 unsigned RegNo = 0;
1598 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001599 // If this is a segment register followed by a ':', then this is the start
1600 // of a memory reference, otherwise this is a normal register reference.
1601 if (getLexer().isNot(AsmToken::Colon))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001602 return X86Operand::CreateReg(RegNo, Start, End);
Chad Rosier0397edd2012-10-04 23:59:38 +00001603
1604 getParser().Lex(); // Eat the colon.
Chad Rosier1530ba52013-03-27 21:49:56 +00001605 return ParseIntelMemOperand(/*SegReg=*/RegNo, /*Disp=*/0, Start);
Devang Patel46831de2012-01-12 01:36:43 +00001606 }
1607
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001608 // Memory operand.
Chad Rosier1530ba52013-03-27 21:49:56 +00001609 return ParseIntelMemOperand(/*SegReg=*/0, /*Disp=*/0, Start);
Devang Patel46831de2012-01-12 01:36:43 +00001610}
1611
Devang Patel4a6e7782012-01-12 18:03:40 +00001612X86Operand *X86AsmParser::ParseATTOperand() {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001613 switch (getLexer().getKind()) {
1614 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001615 // Parse a memory operand with no segment register.
1616 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001617 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001618 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001619 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001620 SMLoc Start, End;
1621 if (ParseRegister(RegNo, Start, End)) return 0;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001622 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001623 Error(Start, "%eiz and %riz can only be used as index registers",
1624 SMRange(Start, End));
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001625 return 0;
1626 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001627
Chris Lattnerb9270732010-04-17 18:56:34 +00001628 // If this is a segment register followed by a ':', then this is the start
1629 // of a memory reference, otherwise this is a normal register reference.
1630 if (getLexer().isNot(AsmToken::Colon))
1631 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001632
Chris Lattnerb9270732010-04-17 18:56:34 +00001633 getParser().Lex(); // Eat the colon.
1634 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001635 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001636 case AsmToken::Dollar: {
1637 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001638 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001639 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001640 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001641 if (getParser().parseExpression(Val, End))
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001642 return 0;
Chris Lattner528d00b2010-01-15 19:28:38 +00001643 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001644 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001645 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001646}
1647
Chris Lattnerb9270732010-04-17 18:56:34 +00001648/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1649/// has already been parsed if present.
Devang Patel4a6e7782012-01-12 18:03:40 +00001650X86Operand *X86AsmParser::ParseMemOperand(unsigned SegReg, SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001651
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001652 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1653 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001654 // only way to do this without lookahead is to eat the '(' and see what is
1655 // after it.
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001656 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001657 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001658 SMLoc ExprEnd;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001659 if (getParser().parseExpression(Disp, ExprEnd)) return 0;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001660
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001661 // After parsing the base expression we could either have a parenthesized
1662 // memory address or not. If not, return now. If so, eat the (.
1663 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001664 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001665 if (SegReg == 0)
Daniel Dunbar76e5d702010-01-30 01:02:48 +00001666 return X86Operand::CreateMem(Disp, MemStart, ExprEnd);
Chris Lattner015cfb12010-01-15 19:33:43 +00001667 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001668 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001669
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001670 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001671 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001672 } else {
1673 // Okay, we have a '('. We don't know if this is an expression or not, but
1674 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001675 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001676 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001677
Kevin Enderby7d912182009-09-03 17:15:07 +00001678 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001679 // Nothing to do here, fall into the code below with the '(' part of the
1680 // memory operand consumed.
1681 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001682 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001683
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001684 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001685 if (getParser().parseParenExpression(Disp, ExprEnd))
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001686 return 0;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001687
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001688 // After parsing the base expression we could either have a parenthesized
1689 // memory address or not. If not, return now. If so, eat the (.
1690 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001691 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001692 if (SegReg == 0)
Daniel Dunbar76e5d702010-01-30 01:02:48 +00001693 return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd);
Chris Lattner015cfb12010-01-15 19:33:43 +00001694 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001695 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001696
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001697 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001698 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001699 }
1700 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001701
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001702 // If we reached here, then we just ate the ( of the memory operand. Process
1703 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001704 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001705 SMLoc IndexLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001706
Chris Lattner0c2538f2010-01-15 18:51:29 +00001707 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001708 SMLoc StartLoc, EndLoc;
1709 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return 0;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001710 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001711 Error(StartLoc, "eiz and riz can only be used as index registers",
1712 SMRange(StartLoc, EndLoc));
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001713 return 0;
1714 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001715 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001716
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001717 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001718 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001719 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001720
1721 // Following the comma we should have either an index register, or a scale
1722 // value. We don't support the later form, but we want to parse it
1723 // correctly.
1724 //
1725 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001726 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001727 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001728 SMLoc L;
1729 if (ParseRegister(IndexReg, L, L)) return 0;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001730
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001731 if (getLexer().isNot(AsmToken::RParen)) {
1732 // Parse the scale amount:
1733 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001734 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001735 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001736 "expected comma in scale expression");
1737 return 0;
1738 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001739 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001740
1741 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001742 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001743
1744 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001745 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001746 Error(Loc, "expected scale expression");
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001747 return 0;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001748 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001749
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001750 // Validate the scale amount.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001751 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
1752 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
1753 return 0;
1754 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001755 Scale = (unsigned)ScaleVal;
1756 }
1757 }
1758 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001759 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001760 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00001761 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001762
1763 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001764 if (getParser().parseAbsoluteExpression(Value))
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001765 return 0;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001766
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001767 if (Value != 1)
1768 Warning(Loc, "scale factor without index register is ignored");
1769 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001770 }
1771 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001772
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001773 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001774 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001775 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001776 return 0;
1777 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001778 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001779 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001780
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001781 // If we have both a base register and an index register make sure they are
1782 // both 64-bit or 32-bit registers.
Manman Rena0982042012-06-26 19:47:59 +00001783 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001784 if (BaseReg != 0 && IndexReg != 0) {
1785 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
Manman Rena0982042012-06-26 19:47:59 +00001786 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
1787 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001788 IndexReg != X86::RIZ) {
1789 Error(IndexLoc, "index register is 32-bit, but base register is 64-bit");
1790 return 0;
1791 }
1792 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
Manman Rena0982042012-06-26 19:47:59 +00001793 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
1794 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001795 IndexReg != X86::EIZ){
1796 Error(IndexLoc, "index register is 64-bit, but base register is 32-bit");
1797 return 0;
1798 }
1799 }
1800
Chris Lattner015cfb12010-01-15 19:33:43 +00001801 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
1802 MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001803}
1804
Devang Patel4a6e7782012-01-12 18:03:40 +00001805bool X86AsmParser::
Chad Rosierf0e87202012-10-25 20:41:34 +00001806ParseInstruction(ParseInstructionInfo &Info, StringRef Name, SMLoc NameLoc,
Chris Lattnerf29c0b62010-01-14 22:21:20 +00001807 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chad Rosierf0e87202012-10-25 20:41:34 +00001808 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00001809 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001810
Chris Lattner7e8a99b2010-11-28 20:23:50 +00001811 // FIXME: Hack to recognize setneb as setne.
1812 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
1813 PatchedName != "setb" && PatchedName != "setnb")
1814 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00001815
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001816 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
1817 const MCExpr *ExtraImmOp = 0;
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001818 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001819 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
1820 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00001821 bool IsVCMP = PatchedName[0] == 'v';
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001822 unsigned SSECCIdx = IsVCMP ? 4 : 3;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001823 unsigned SSEComparisonCode = StringSwitch<unsigned>(
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001824 PatchedName.slice(SSECCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00001825 .Case("eq", 0x00)
1826 .Case("lt", 0x01)
1827 .Case("le", 0x02)
1828 .Case("unord", 0x03)
1829 .Case("neq", 0x04)
1830 .Case("nlt", 0x05)
1831 .Case("nle", 0x06)
1832 .Case("ord", 0x07)
1833 /* AVX only from here */
1834 .Case("eq_uq", 0x08)
1835 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00001836 .Case("ngt", 0x0A)
1837 .Case("false", 0x0B)
1838 .Case("neq_oq", 0x0C)
1839 .Case("ge", 0x0D)
1840 .Case("gt", 0x0E)
1841 .Case("true", 0x0F)
1842 .Case("eq_os", 0x10)
1843 .Case("lt_oq", 0x11)
1844 .Case("le_oq", 0x12)
1845 .Case("unord_s", 0x13)
1846 .Case("neq_us", 0x14)
1847 .Case("nlt_uq", 0x15)
1848 .Case("nle_uq", 0x16)
1849 .Case("ord_s", 0x17)
1850 .Case("eq_us", 0x18)
1851 .Case("nge_uq", 0x19)
1852 .Case("ngt_uq", 0x1A)
1853 .Case("false_os", 0x1B)
1854 .Case("neq_os", 0x1C)
1855 .Case("ge_oq", 0x1D)
1856 .Case("gt_oq", 0x1E)
1857 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001858 .Default(~0U);
Craig Toppera0a603e2012-03-29 07:11:23 +00001859 if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) {
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001860 ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode,
1861 getParser().getContext());
1862 if (PatchedName.endswith("ss")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001863 PatchedName = IsVCMP ? "vcmpss" : "cmpss";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001864 } else if (PatchedName.endswith("sd")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001865 PatchedName = IsVCMP ? "vcmpsd" : "cmpsd";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001866 } else if (PatchedName.endswith("ps")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001867 PatchedName = IsVCMP ? "vcmpps" : "cmpps";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001868 } else {
1869 assert(PatchedName.endswith("pd") && "Unexpected mnemonic!");
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001870 PatchedName = IsVCMP ? "vcmppd" : "cmppd";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001871 }
1872 }
1873 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00001874
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00001875 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001876
Devang Patel7cdb2ff2012-01-30 22:47:12 +00001877 if (ExtraImmOp && !isParsingIntelSyntax())
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001878 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
Michael J. Spencer530ce852010-10-09 11:00:50 +00001879
Chris Lattner086a83a2010-09-08 05:17:37 +00001880 // Determine whether this is an instruction prefix.
1881 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00001882 Name == "lock" || Name == "rep" ||
1883 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00001884 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00001885 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00001886
1887
Chris Lattner086a83a2010-09-08 05:17:37 +00001888 // This does the actual operand parsing. Don't parse any more if we have a
1889 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
1890 // just want to parse the "lock" as the first instruction and the "incl" as
1891 // the next one.
1892 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00001893
1894 // Parse '*' modifier.
1895 if (getLexer().is(AsmToken::Star)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001896 SMLoc Loc = Parser.getTok().getLoc();
Chris Lattner528d00b2010-01-15 19:28:38 +00001897 Operands.push_back(X86Operand::CreateToken("*", Loc));
Sean Callanana83fd7d2010-01-19 20:27:46 +00001898 Parser.Lex(); // Eat the star.
Daniel Dunbar71527c12009-08-11 05:00:25 +00001899 }
1900
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001901 // Read the first operand.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001902 if (X86Operand *Op = ParseOperand())
1903 Operands.push_back(Op);
Chris Lattnera2a9d162010-09-11 16:18:25 +00001904 else {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001905 Parser.eatToEndOfStatement();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001906 return true;
Chris Lattnera2a9d162010-09-11 16:18:25 +00001907 }
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001908
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001909 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001910 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001911
1912 // Parse and remember the operand.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001913 if (X86Operand *Op = ParseOperand())
1914 Operands.push_back(Op);
Chris Lattnera2a9d162010-09-11 16:18:25 +00001915 else {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001916 Parser.eatToEndOfStatement();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001917 return true;
Chris Lattnera2a9d162010-09-11 16:18:25 +00001918 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001919 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00001920
Chris Lattnera2a9d162010-09-11 16:18:25 +00001921 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Chris Lattnerdca25f62010-11-18 02:53:02 +00001922 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001923 Parser.eatToEndOfStatement();
Chris Lattnerdca25f62010-11-18 02:53:02 +00001924 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00001925 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001926 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00001927
Chris Lattner086a83a2010-09-08 05:17:37 +00001928 if (getLexer().is(AsmToken::EndOfStatement))
1929 Parser.Lex(); // Consume the EndOfStatement
Kevin Enderby87bc5912010-12-08 23:57:59 +00001930 else if (isPrefix && getLexer().is(AsmToken::Slash))
1931 Parser.Lex(); // Consume the prefix separator Slash
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001932
Devang Patel7cdb2ff2012-01-30 22:47:12 +00001933 if (ExtraImmOp && isParsingIntelSyntax())
1934 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
1935
Chris Lattnerb6f8e822010-11-06 19:25:43 +00001936 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
1937 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
1938 // documented form in various unofficial manuals, so a lot of code uses it.
1939 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
1940 Operands.size() == 3) {
1941 X86Operand &Op = *(X86Operand*)Operands.back();
1942 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1943 isa<MCConstantExpr>(Op.Mem.Disp) &&
1944 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1945 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1946 SMLoc Loc = Op.getEndLoc();
1947 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1948 delete &Op;
1949 }
1950 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00001951 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
1952 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
1953 Operands.size() == 3) {
1954 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1955 if (Op.isMem() && Op.Mem.SegReg == 0 &&
1956 isa<MCConstantExpr>(Op.Mem.Disp) &&
1957 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
1958 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
1959 SMLoc Loc = Op.getEndLoc();
1960 Operands.begin()[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
1961 delete &Op;
1962 }
1963 }
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00001964 // Transform "ins[bwl] %dx, %es:(%edi)" into "ins[bwl]"
1965 if (Name.startswith("ins") && Operands.size() == 3 &&
1966 (Name == "insb" || Name == "insw" || Name == "insl")) {
1967 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1968 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1969 if (Op.isReg() && Op.getReg() == X86::DX && isDstOp(Op2)) {
1970 Operands.pop_back();
1971 Operands.pop_back();
1972 delete &Op;
1973 delete &Op2;
1974 }
1975 }
1976
1977 // Transform "outs[bwl] %ds:(%esi), %dx" into "out[bwl]"
1978 if (Name.startswith("outs") && Operands.size() == 3 &&
1979 (Name == "outsb" || Name == "outsw" || Name == "outsl")) {
1980 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1981 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1982 if (isSrcOp(Op) && Op2.isReg() && Op2.getReg() == X86::DX) {
1983 Operands.pop_back();
1984 Operands.pop_back();
1985 delete &Op;
1986 delete &Op2;
1987 }
1988 }
1989
1990 // Transform "movs[bwl] %ds:(%esi), %es:(%edi)" into "movs[bwl]"
1991 if (Name.startswith("movs") && Operands.size() == 3 &&
1992 (Name == "movsb" || Name == "movsw" || Name == "movsl" ||
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001993 (is64BitMode() && Name == "movsq"))) {
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00001994 X86Operand &Op = *(X86Operand*)Operands.begin()[1];
1995 X86Operand &Op2 = *(X86Operand*)Operands.begin()[2];
1996 if (isSrcOp(Op) && isDstOp(Op2)) {
1997 Operands.pop_back();
1998 Operands.pop_back();
1999 delete &Op;
2000 delete &Op2;
2001 }
2002 }
2003 // Transform "lods[bwl] %ds:(%esi),{%al,%ax,%eax,%rax}" into "lods[bwl]"
2004 if (Name.startswith("lods") && Operands.size() == 3 &&
2005 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
Evan Chengc5e6d2f2011-07-11 03:57:24 +00002006 Name == "lodsl" || (is64BitMode() && Name == "lodsq"))) {
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002007 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
2008 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
2009 if (isSrcOp(*Op1) && Op2->isReg()) {
2010 const char *ins;
2011 unsigned reg = Op2->getReg();
2012 bool isLods = Name == "lods";
2013 if (reg == X86::AL && (isLods || Name == "lodsb"))
2014 ins = "lodsb";
2015 else if (reg == X86::AX && (isLods || Name == "lodsw"))
2016 ins = "lodsw";
2017 else if (reg == X86::EAX && (isLods || Name == "lodsl"))
2018 ins = "lodsl";
2019 else if (reg == X86::RAX && (isLods || Name == "lodsq"))
2020 ins = "lodsq";
2021 else
2022 ins = NULL;
2023 if (ins != NULL) {
2024 Operands.pop_back();
2025 Operands.pop_back();
2026 delete Op1;
2027 delete Op2;
2028 if (Name != ins)
2029 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
2030 }
2031 }
2032 }
2033 // Transform "stos[bwl] {%al,%ax,%eax,%rax},%es:(%edi)" into "stos[bwl]"
2034 if (Name.startswith("stos") && Operands.size() == 3 &&
2035 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
Evan Chengc5e6d2f2011-07-11 03:57:24 +00002036 Name == "stosl" || (is64BitMode() && Name == "stosq"))) {
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002037 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
2038 X86Operand *Op2 = static_cast<X86Operand*>(Operands[2]);
2039 if (isDstOp(*Op2) && Op1->isReg()) {
2040 const char *ins;
2041 unsigned reg = Op1->getReg();
2042 bool isStos = Name == "stos";
2043 if (reg == X86::AL && (isStos || Name == "stosb"))
2044 ins = "stosb";
2045 else if (reg == X86::AX && (isStos || Name == "stosw"))
2046 ins = "stosw";
2047 else if (reg == X86::EAX && (isStos || Name == "stosl"))
2048 ins = "stosl";
2049 else if (reg == X86::RAX && (isStos || Name == "stosq"))
2050 ins = "stosq";
2051 else
2052 ins = NULL;
2053 if (ins != NULL) {
2054 Operands.pop_back();
2055 Operands.pop_back();
2056 delete Op1;
2057 delete Op2;
2058 if (Name != ins)
2059 static_cast<X86Operand*>(Operands[0])->setTokenValue(ins);
2060 }
2061 }
2062 }
2063
Chris Lattner4bd21712010-09-15 04:33:27 +00002064 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002065 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002066 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002067 Name.startswith("shl") || Name.startswith("sal") ||
2068 Name.startswith("rcl") || Name.startswith("rcr") ||
2069 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002070 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002071 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002072 // Intel syntax
2073 X86Operand *Op1 = static_cast<X86Operand*>(Operands[2]);
2074 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper6bf3ed42012-07-18 04:59:16 +00002075 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
2076 delete Operands[2];
2077 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002078 }
2079 } else {
2080 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
2081 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
Craig Topper6bf3ed42012-07-18 04:59:16 +00002082 cast<MCConstantExpr>(Op1->getImm())->getValue() == 1) {
2083 delete Operands[1];
2084 Operands.erase(Operands.begin() + 1);
Devang Patela410ed32012-01-24 21:43:36 +00002085 }
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002086 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002087 }
Chad Rosier51afe632012-06-27 22:34:28 +00002088
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002089 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2090 // instalias with an immediate operand yet.
2091 if (Name == "int" && Operands.size() == 2) {
2092 X86Operand *Op1 = static_cast<X86Operand*>(Operands[1]);
2093 if (Op1->isImm() && isa<MCConstantExpr>(Op1->getImm()) &&
2094 cast<MCConstantExpr>(Op1->getImm())->getValue() == 3) {
2095 delete Operands[1];
2096 Operands.erase(Operands.begin() + 1);
2097 static_cast<X86Operand*>(Operands[0])->setTokenValue("int3");
2098 }
2099 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002100
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002101 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002102}
2103
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002104static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg,
2105 bool isCmp) {
2106 MCInst TmpInst;
2107 TmpInst.setOpcode(Opcode);
2108 if (!isCmp)
2109 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2110 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2111 TmpInst.addOperand(Inst.getOperand(0));
2112 Inst = TmpInst;
2113 return true;
2114}
2115
2116static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode,
2117 bool isCmp = false) {
2118 if (!Inst.getOperand(0).isImm() ||
2119 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
2120 return false;
2121
2122 return convertToSExti8(Inst, Opcode, X86::AX, isCmp);
2123}
2124
2125static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode,
2126 bool isCmp = false) {
2127 if (!Inst.getOperand(0).isImm() ||
2128 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
2129 return false;
2130
2131 return convertToSExti8(Inst, Opcode, X86::EAX, isCmp);
2132}
2133
2134static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode,
2135 bool isCmp = false) {
2136 if (!Inst.getOperand(0).isImm() ||
2137 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
2138 return false;
2139
2140 return convertToSExti8(Inst, Opcode, X86::RAX, isCmp);
2141}
2142
Devang Patel4a6e7782012-01-12 18:03:40 +00002143bool X86AsmParser::
Devang Patelde47cce2012-01-18 22:42:29 +00002144processInstruction(MCInst &Inst,
2145 const SmallVectorImpl<MCParsedAsmOperand*> &Ops) {
2146 switch (Inst.getOpcode()) {
2147 default: return false;
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002148 case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8);
2149 case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8);
2150 case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8);
2151 case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8);
2152 case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8);
2153 case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8);
2154 case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8);
2155 case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8);
2156 case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8);
2157 case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true);
2158 case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true);
2159 case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true);
2160 case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8);
2161 case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8);
2162 case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8);
2163 case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8);
2164 case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8);
2165 case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8);
Craig Topper0498b882013-03-18 03:34:55 +00002166 case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8);
2167 case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8);
2168 case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8);
2169 case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8);
2170 case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8);
2171 case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8);
Devang Patelde47cce2012-01-18 22:42:29 +00002172 }
Devang Patelde47cce2012-01-18 22:42:29 +00002173}
2174
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002175static const char *getSubtargetFeatureName(unsigned Val);
Devang Patelde47cce2012-01-18 22:42:29 +00002176bool X86AsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00002177MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattnera63292a2010-09-29 01:50:45 +00002178 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00002179 MCStreamer &Out, unsigned &ErrorInfo,
2180 bool MatchingInlineAsm) {
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002181 assert(!Operands.empty() && "Unexpect empty operand list!");
Chris Lattnera63292a2010-09-29 01:50:45 +00002182 X86Operand *Op = static_cast<X86Operand*>(Operands[0]);
2183 assert(Op->isToken() && "Leading operand should always be a mnemonic!");
Chad Rosier3d4bc622012-08-21 19:36:59 +00002184 ArrayRef<SMRange> EmptyRanges = ArrayRef<SMRange>();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002185
Chris Lattnera63292a2010-09-29 01:50:45 +00002186 // First, handle aliases that expand to multiple instructions.
2187 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002188 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002189 // call.
Andrew Trickedd006c2010-10-22 03:58:29 +00002190 if (Op->getToken() == "fstsw" || Op->getToken() == "fstcw" ||
Chris Lattner06913232010-10-30 18:07:17 +00002191 Op->getToken() == "fstsww" || Op->getToken() == "fstcww" ||
Chris Lattner73a7cae2010-09-30 17:11:29 +00002192 Op->getToken() == "finit" || Op->getToken() == "fsave" ||
Kevin Enderby20b021c2010-10-27 02:53:04 +00002193 Op->getToken() == "fstenv" || Op->getToken() == "fclex") {
Chris Lattnera63292a2010-09-29 01:50:45 +00002194 MCInst Inst;
2195 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002196 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002197 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002198 Out.EmitInstruction(Inst);
Chris Lattnera63292a2010-09-29 01:50:45 +00002199
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002200 const char *Repl =
2201 StringSwitch<const char*>(Op->getToken())
Chris Lattner06913232010-10-30 18:07:17 +00002202 .Case("finit", "fninit")
2203 .Case("fsave", "fnsave")
2204 .Case("fstcw", "fnstcw")
2205 .Case("fstcww", "fnstcw")
Chris Lattner73a7cae2010-09-30 17:11:29 +00002206 .Case("fstenv", "fnstenv")
Chris Lattner06913232010-10-30 18:07:17 +00002207 .Case("fstsw", "fnstsw")
2208 .Case("fstsww", "fnstsw")
2209 .Case("fclex", "fnclex")
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002210 .Default(0);
2211 assert(Repl && "Unknown wait-prefixed instruction");
Benjamin Kramer14e909a2010-10-01 12:25:27 +00002212 delete Operands[0];
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002213 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002214 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002215
Chris Lattner628fbec2010-09-06 21:54:15 +00002216 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002217 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002218
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002219 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002220 switch (MatchInstructionImpl(Operands, Inst,
Chad Rosier49963552012-10-13 00:26:04 +00002221 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002222 isParsingIntelSyntax())) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00002223 default: break;
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002224 case Match_Success:
Devang Patelde47cce2012-01-18 22:42:29 +00002225 // Some instructions need post-processing to, for example, tweak which
2226 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002227 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002228 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002229 while (processInstruction(Inst, Operands))
2230 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002231
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002232 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002233 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002234 Out.EmitInstruction(Inst);
2235 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002236 return false;
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002237 case Match_MissingFeature: {
2238 assert(ErrorInfo && "Unknown missing feature!");
2239 // Special case the error message for the very common case where only
2240 // a single subtarget feature is missing.
2241 std::string Msg = "instruction requires:";
2242 unsigned Mask = 1;
2243 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2244 if (ErrorInfo & Mask) {
2245 Msg += " ";
2246 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
2247 }
2248 Mask <<= 1;
2249 }
2250 return Error(IDLoc, Msg, EmptyRanges, MatchingInlineAsm);
2251 }
Chris Lattner628fbec2010-09-06 21:54:15 +00002252 case Match_InvalidOperand:
2253 WasOriginallyInvalidOperand = true;
2254 break;
2255 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002256 break;
2257 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002258
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002259 // FIXME: Ideally, we would only attempt suffix matches for things which are
2260 // valid prefixes, and we could just infer the right unambiguous
2261 // type. However, that requires substantially more matcher support than the
2262 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002263
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002264 // Change the operand to point to a temporary token.
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002265 StringRef Base = Op->getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002266 SmallString<16> Tmp;
2267 Tmp += Base;
2268 Tmp += ' ';
2269 Op->setTokenValue(Tmp.str());
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002270
Chris Lattnerfab94132010-11-06 18:28:02 +00002271 // If this instruction starts with an 'f', then it is a floating point stack
2272 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2273 // 80-bit floating point, which use the suffixes s,l,t respectively.
2274 //
2275 // Otherwise, we assume that this may be an integer instruction, which comes
2276 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2277 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002278
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002279 // Check for the various suffix matches.
Chris Lattnerfab94132010-11-06 18:28:02 +00002280 Tmp[Base.size()] = Suffixes[0];
2281 unsigned ErrorInfoIgnore;
Duncan Sands2cb41d32013-03-01 09:46:03 +00002282 unsigned ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Jim Grosbach120a96a2011-08-15 23:03:29 +00002283 unsigned Match1, Match2, Match3, Match4;
Chad Rosier51afe632012-06-27 22:34:28 +00002284
Chad Rosier2f480a82012-10-12 22:53:36 +00002285 Match1 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2286 isParsingIntelSyntax());
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002287 // If this returned as a missing feature failure, remember that.
2288 if (Match1 == Match_MissingFeature)
2289 ErrorInfoMissingFeature = ErrorInfoIgnore;
Chris Lattnerfab94132010-11-06 18:28:02 +00002290 Tmp[Base.size()] = Suffixes[1];
Chad Rosier2f480a82012-10-12 22:53:36 +00002291 Match2 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2292 isParsingIntelSyntax());
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002293 // If this returned as a missing feature failure, remember that.
2294 if (Match2 == Match_MissingFeature)
2295 ErrorInfoMissingFeature = ErrorInfoIgnore;
Chris Lattnerfab94132010-11-06 18:28:02 +00002296 Tmp[Base.size()] = Suffixes[2];
Chad Rosier2f480a82012-10-12 22:53:36 +00002297 Match3 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2298 isParsingIntelSyntax());
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002299 // If this returned as a missing feature failure, remember that.
2300 if (Match3 == Match_MissingFeature)
2301 ErrorInfoMissingFeature = ErrorInfoIgnore;
Chris Lattnerfab94132010-11-06 18:28:02 +00002302 Tmp[Base.size()] = Suffixes[3];
Chad Rosier2f480a82012-10-12 22:53:36 +00002303 Match4 = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2304 isParsingIntelSyntax());
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002305 // If this returned as a missing feature failure, remember that.
2306 if (Match4 == Match_MissingFeature)
2307 ErrorInfoMissingFeature = ErrorInfoIgnore;
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002308
2309 // Restore the old token.
2310 Op->setTokenValue(Base);
2311
2312 // If exactly one matched, then we treat that as a successful match (and the
2313 // instruction will already have been filled in correctly, since the failing
2314 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002315 unsigned NumSuccessfulMatches =
Chris Lattnerfab94132010-11-06 18:28:02 +00002316 (Match1 == Match_Success) + (Match2 == Match_Success) +
2317 (Match3 == Match_Success) + (Match4 == Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002318 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002319 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002320 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002321 Out.EmitInstruction(Inst);
2322 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002323 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002324 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002325
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002326 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002327
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002328 // If we had multiple suffix matches, then identify this as an ambiguous
2329 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002330 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002331 char MatchChars[4];
2332 unsigned NumMatches = 0;
Chris Lattnerfab94132010-11-06 18:28:02 +00002333 if (Match1 == Match_Success) MatchChars[NumMatches++] = Suffixes[0];
2334 if (Match2 == Match_Success) MatchChars[NumMatches++] = Suffixes[1];
2335 if (Match3 == Match_Success) MatchChars[NumMatches++] = Suffixes[2];
2336 if (Match4 == Match_Success) MatchChars[NumMatches++] = Suffixes[3];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002337
2338 SmallString<126> Msg;
2339 raw_svector_ostream OS(Msg);
2340 OS << "ambiguous instructions require an explicit suffix (could be ";
2341 for (unsigned i = 0; i != NumMatches; ++i) {
2342 if (i != 0)
2343 OS << ", ";
2344 if (i + 1 == NumMatches)
2345 OS << "or ";
2346 OS << "'" << Base << MatchChars[i] << "'";
2347 }
2348 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002349 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002350 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002351 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002352
Chris Lattner628fbec2010-09-06 21:54:15 +00002353 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002354
Chris Lattner628fbec2010-09-06 21:54:15 +00002355 // If all of the instructions reported an invalid mnemonic, then the original
2356 // mnemonic was invalid.
Chris Lattnerfab94132010-11-06 18:28:02 +00002357 if ((Match1 == Match_MnemonicFail) && (Match2 == Match_MnemonicFail) &&
2358 (Match3 == Match_MnemonicFail) && (Match4 == Match_MnemonicFail)) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002359 if (!WasOriginallyInvalidOperand) {
Chad Rosier4453e842012-10-12 23:09:25 +00002360 ArrayRef<SMRange> Ranges = MatchingInlineAsm ? EmptyRanges :
Chad Rosiercf172e52012-08-22 19:14:29 +00002361 Op->getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002362 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002363 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002364 }
2365
2366 // Recover location info for the operand if we know which was the problem.
Chad Rosier49963552012-10-13 00:26:04 +00002367 if (ErrorInfo != ~0U) {
2368 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002369 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002370 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002371
Chad Rosier49963552012-10-13 00:26:04 +00002372 X86Operand *Operand = (X86Operand*)Operands[ErrorInfo];
Chris Lattnera3a06812011-10-16 04:47:35 +00002373 if (Operand->getStartLoc().isValid()) {
2374 SMRange OperandRange = Operand->getLocRange();
2375 return Error(Operand->getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002376 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002377 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002378 }
2379
Chad Rosier3d4bc622012-08-21 19:36:59 +00002380 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002381 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002382 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002383
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002384 // If one instruction matched with a missing feature, report this as a
2385 // missing feature.
Chris Lattnerfab94132010-11-06 18:28:02 +00002386 if ((Match1 == Match_MissingFeature) + (Match2 == Match_MissingFeature) +
2387 (Match3 == Match_MissingFeature) + (Match4 == Match_MissingFeature) == 1){
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002388 std::string Msg = "instruction requires:";
2389 unsigned Mask = 1;
2390 for (unsigned i = 0; i < (sizeof(ErrorInfoMissingFeature)*8-1); ++i) {
2391 if (ErrorInfoMissingFeature & Mask) {
2392 Msg += " ";
2393 Msg += getSubtargetFeatureName(ErrorInfoMissingFeature & Mask);
2394 }
2395 Mask <<= 1;
2396 }
2397 return Error(IDLoc, Msg, EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002398 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002399
Chris Lattner628fbec2010-09-06 21:54:15 +00002400 // If one instruction matched with an invalid operand, report this as an
2401 // operand failure.
Chris Lattnerfab94132010-11-06 18:28:02 +00002402 if ((Match1 == Match_InvalidOperand) + (Match2 == Match_InvalidOperand) +
2403 (Match3 == Match_InvalidOperand) + (Match4 == Match_InvalidOperand) == 1){
Chad Rosier3d4bc622012-08-21 19:36:59 +00002404 Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002405 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002406 return true;
2407 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002408
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002409 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002410 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002411 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002412 return true;
2413}
2414
2415
Devang Patel4a6e7782012-01-12 18:03:40 +00002416bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Chris Lattner72c0b592010-10-30 17:38:55 +00002417 StringRef IDVal = DirectiveID.getIdentifier();
2418 if (IDVal == ".word")
2419 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002420 else if (IDVal.startswith(".code"))
2421 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002422 else if (IDVal.startswith(".att_syntax")) {
2423 getParser().setAssemblerDialect(0);
2424 return false;
2425 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002426 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002427 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2428 if(Parser.getTok().getString() == "noprefix") {
Craig Topper6bf3ed42012-07-18 04:59:16 +00002429 // FIXME : Handle noprefix
2430 Parser.Lex();
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002431 } else
Craig Topper6bf3ed42012-07-18 04:59:16 +00002432 return true;
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002433 }
2434 return false;
2435 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002436 return true;
2437}
2438
2439/// ParseDirectiveWord
2440/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002441bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Chris Lattner72c0b592010-10-30 17:38:55 +00002442 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2443 for (;;) {
2444 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002445 if (getParser().parseExpression(Value))
Chris Lattner72c0b592010-10-30 17:38:55 +00002446 return true;
Chad Rosier51afe632012-06-27 22:34:28 +00002447
Eric Christopherbf7bc492013-01-09 03:52:05 +00002448 getParser().getStreamer().EmitValue(Value, Size);
Chad Rosier51afe632012-06-27 22:34:28 +00002449
Chris Lattner72c0b592010-10-30 17:38:55 +00002450 if (getLexer().is(AsmToken::EndOfStatement))
2451 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002452
Chris Lattner72c0b592010-10-30 17:38:55 +00002453 // FIXME: Improve diagnostic.
2454 if (getLexer().isNot(AsmToken::Comma))
2455 return Error(L, "unexpected token in directive");
2456 Parser.Lex();
2457 }
2458 }
Chad Rosier51afe632012-06-27 22:34:28 +00002459
Chris Lattner72c0b592010-10-30 17:38:55 +00002460 Parser.Lex();
2461 return false;
2462}
2463
Evan Cheng481ebb02011-07-27 00:38:12 +00002464/// ParseDirectiveCode
2465/// ::= .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002466bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Evan Cheng481ebb02011-07-27 00:38:12 +00002467 if (IDVal == ".code32") {
2468 Parser.Lex();
2469 if (is64BitMode()) {
2470 SwitchMode();
2471 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2472 }
2473 } else if (IDVal == ".code64") {
2474 Parser.Lex();
2475 if (!is64BitMode()) {
2476 SwitchMode();
2477 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2478 }
2479 } else {
2480 return Error(L, "unexpected directive " + IDVal);
2481 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002482
Evan Cheng481ebb02011-07-27 00:38:12 +00002483 return false;
2484}
Chris Lattner72c0b592010-10-30 17:38:55 +00002485
Daniel Dunbar71475772009-07-17 20:42:00 +00002486// Force static initialization.
2487extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002488 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2489 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002490}
Daniel Dunbar00331992009-07-29 00:02:19 +00002491
Chris Lattner3e4582a2010-09-06 19:11:01 +00002492#define GET_REGISTER_MATCHER
2493#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002494#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002495#include "X86GenAsmMatcher.inc"