blob: 8452b4e3da7e936b1ff979b91b36d1e03f229f2c [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
David Blaikie3f833ed2017-11-08 01:01:31 +000015#include "llvm/CodeGen/MIRPrinter.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/None.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000018#include "llvm/ADT/STLExtras.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000019#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000020#include "llvm/ADT/SmallPtrSet.h"
21#include "llvm/ADT/SmallVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000022#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Twine.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000024#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000025#include "llvm/CodeGen/MIRYamlMapping.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Alex Lorenzab980492015-07-20 20:51:18 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000029#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000030#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000033#include "llvm/CodeGen/MachineOperand.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000036#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000037#include "llvm/CodeGen/TargetRegisterInfo.h"
38#include "llvm/CodeGen/TargetSubtargetInfo.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000039#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000040#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000041#include "llvm/IR/DebugInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000042#include "llvm/IR/DebugLoc.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000045#include "llvm/IR/IRPrintingPasses.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000046#include "llvm/IR/InstrTypes.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000047#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000048#include "llvm/IR/Intrinsics.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000049#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000050#include "llvm/IR/ModuleSlotTracker.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000051#include "llvm/IR/Value.h"
52#include "llvm/MC/LaneBitmask.h"
53#include "llvm/MC/MCDwarf.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000054#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000055#include "llvm/Support/AtomicOrdering.h"
56#include "llvm/Support/BranchProbability.h"
57#include "llvm/Support/Casting.h"
58#include "llvm/Support/CommandLine.h"
59#include "llvm/Support/ErrorHandling.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000060#include "llvm/Support/Format.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000061#include "llvm/Support/LowLevelTypeImpl.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000062#include "llvm/Support/YAMLTraits.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000063#include "llvm/Support/raw_ostream.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000064#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000065#include "llvm/Target/TargetMachine.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000066#include <algorithm>
67#include <cassert>
68#include <cinttypes>
69#include <cstdint>
70#include <iterator>
71#include <string>
72#include <utility>
73#include <vector>
Alex Lorenz345c1442015-06-15 23:52:35 +000074
75using namespace llvm;
76
Zachary Turner8065f0b2017-12-01 00:53:10 +000077static cl::opt<bool> SimplifyMIR(
78 "simplify-mir", cl::Hidden,
Matthias Braun89401142017-05-05 21:09:30 +000079 cl::desc("Leave out unnecessary information when printing MIR"));
80
Alex Lorenz345c1442015-06-15 23:52:35 +000081namespace {
82
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000083/// This structure describes how to print out stack object references.
84struct FrameIndexOperand {
85 std::string Name;
86 unsigned ID;
87 bool IsFixed;
88
89 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
90 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
91
92 /// Return an ordinary stack object reference.
93 static FrameIndexOperand create(StringRef Name, unsigned ID) {
94 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
95 }
96
97 /// Return a fixed stack object reference.
98 static FrameIndexOperand createFixed(unsigned ID) {
99 return FrameIndexOperand("", ID, /*IsFixed=*/true);
100 }
101};
102
Alex Lorenz618b2832015-07-30 16:54:38 +0000103} // end anonymous namespace
104
105namespace llvm {
106
Alex Lorenz345c1442015-06-15 23:52:35 +0000107/// This class prints out the machine functions using the MIR serialization
108/// format.
109class MIRPrinter {
110 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000111 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000112 /// Maps from stack object indices to operand indices which will be used when
113 /// printing frame index machine operands.
114 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +0000115
116public:
117 MIRPrinter(raw_ostream &OS) : OS(OS) {}
118
119 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000120
Alex Lorenz28148ba2015-07-09 22:23:13 +0000121 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
122 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +0000123 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
124 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +0000125 void convert(yaml::MachineFunction &MF,
126 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000127 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
128 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +0000129 void convertStackObjects(yaml::MachineFunction &YMF,
130 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000131
132private:
133 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +0000134};
135
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000136/// This class prints out the machine instructions using the MIR serialization
137/// format.
138class MIPrinter {
139 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000140 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000141 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000142 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000143 /// Synchronization scope names registered with LLVMContext.
144 SmallVector<StringRef, 8> SSNs;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000145
Matthias Braun89401142017-05-05 21:09:30 +0000146 bool canPredictBranchProbabilities(const MachineBasicBlock &MBB) const;
147 bool canPredictSuccessors(const MachineBasicBlock &MBB) const;
148
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000149public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000150 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000151 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
152 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
153 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
154 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000155
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000156 void print(const MachineBasicBlock &MBB);
157
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000158 void print(const MachineInstr &MI);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000159 void printStackObjectReference(int FrameIndex);
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000160 void print(const MachineInstr &MI, unsigned OpIdx,
161 const TargetRegisterInfo *TRI, bool ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000162 LLT TypeToPrint, bool PrintDef = true);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000163};
164
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000165} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000166
167namespace llvm {
168namespace yaml {
169
170/// This struct serializes the LLVM IR module.
171template <> struct BlockScalarTraits<Module> {
172 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
173 Mod.print(OS, nullptr);
174 }
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000175
Alex Lorenz345c1442015-06-15 23:52:35 +0000176 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
177 llvm_unreachable("LLVM Module is supposed to be parsed separately");
178 return "";
179 }
180};
181
182} // end namespace yaml
183} // end namespace llvm
184
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000185static void printRegMIR(unsigned Reg, yaml::StringValue &Dest,
186 const TargetRegisterInfo *TRI) {
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000187 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000188 OS << printReg(Reg, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000189}
190
Alex Lorenz345c1442015-06-15 23:52:35 +0000191void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000192 initRegisterMaskIds(MF);
193
Alex Lorenz345c1442015-06-15 23:52:35 +0000194 yaml::MachineFunction YamlMF;
195 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000196 YamlMF.Alignment = MF.getAlignment();
197 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000198
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000199 YamlMF.Legalized = MF.getProperties().hasProperty(
200 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000201 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
202 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000203 YamlMF.Selected = MF.getProperties().hasProperty(
204 MachineFunctionProperties::Property::Selected);
Roman Tereshin3054ece2018-02-28 17:55:45 +0000205 YamlMF.FailedISel = MF.getProperties().hasProperty(
206 MachineFunctionProperties::Property::FailedISel);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000207
Alex Lorenz28148ba2015-07-09 22:23:13 +0000208 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Matthias Braunf1caa282017-12-15 22:22:58 +0000209 ModuleSlotTracker MST(MF.getFunction().getParent());
210 MST.incorporateFunction(MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000211 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000212 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000213 if (const auto *ConstantPool = MF.getConstantPool())
214 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000215 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
216 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000217 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
218 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000219 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000220 if (IsNewlineNeeded)
221 StrOS << "\n";
222 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
223 .print(MBB);
224 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000225 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000226 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000227 yaml::Output Out(OS);
Vivek Pandya56d87ef2017-06-06 08:16:19 +0000228 if (!SimplifyMIR)
229 Out.setWriteDefaultValues(true);
Alex Lorenz345c1442015-06-15 23:52:35 +0000230 Out << YamlMF;
231}
232
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000233static void printCustomRegMask(const uint32_t *RegMask, raw_ostream &OS,
234 const TargetRegisterInfo *TRI) {
235 assert(RegMask && "Can't print an empty register mask");
236 OS << StringRef("CustomRegMask(");
237
238 bool IsRegInRegMaskFound = false;
239 for (int I = 0, E = TRI->getNumRegs(); I < E; I++) {
240 // Check whether the register is asserted in regmask.
241 if (RegMask[I / 32] & (1u << (I % 32))) {
242 if (IsRegInRegMaskFound)
243 OS << ',';
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000244 OS << printReg(I, TRI);
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000245 IsRegInRegMaskFound = true;
246 }
247 }
248
249 OS << ')';
250}
251
Justin Bogner6c452832017-10-24 18:04:54 +0000252static void printRegClassOrBank(unsigned Reg, yaml::StringValue &Dest,
253 const MachineRegisterInfo &RegInfo,
254 const TargetRegisterInfo *TRI) {
255 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000256 OS << printRegClassOrBank(Reg, RegInfo, TRI);
Justin Bogner6c452832017-10-24 18:04:54 +0000257}
258
259
Alex Lorenz54565cf2015-06-24 19:56:10 +0000260void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000261 const MachineRegisterInfo &RegInfo,
262 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000263 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000264
265 // Print the virtual register definitions.
266 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
267 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
268 yaml::VirtualRegisterDefinition VReg;
269 VReg.ID = I;
Puyan Lotfi399b46c2018-03-30 18:15:54 +0000270 if (RegInfo.getVRegName(Reg) != "")
271 continue;
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000272 ::printRegClassOrBank(Reg, VReg.Class, RegInfo, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000273 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
274 if (PreferredReg)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000275 printRegMIR(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000276 MF.VirtualRegisters.push_back(VReg);
277 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000278
279 // Print the live ins.
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000280 for (std::pair<unsigned, unsigned> LI : RegInfo.liveins()) {
Alex Lorenz12045a42015-07-27 17:42:45 +0000281 yaml::MachineFunctionLiveIn LiveIn;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000282 printRegMIR(LI.first, LiveIn.Register, TRI);
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000283 if (LI.second)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000284 printRegMIR(LI.second, LiveIn.VirtualRegister, TRI);
Alex Lorenz12045a42015-07-27 17:42:45 +0000285 MF.LiveIns.push_back(LiveIn);
286 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000287
288 // Prints the callee saved registers.
289 if (RegInfo.isUpdatedCSRsInitialized()) {
290 const MCPhysReg *CalleeSavedRegs = RegInfo.getCalleeSavedRegs();
291 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
292 for (const MCPhysReg *I = CalleeSavedRegs; *I; ++I) {
Alex Lorenzc4838082015-08-11 00:32:49 +0000293 yaml::FlowStringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000294 printRegMIR(*I, Reg, TRI);
Alex Lorenzc4838082015-08-11 00:32:49 +0000295 CalleeSavedRegisters.push_back(Reg);
296 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000297 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenzc4838082015-08-11 00:32:49 +0000298 }
Alex Lorenz54565cf2015-06-24 19:56:10 +0000299}
300
Alex Lorenza6f9a372015-07-29 21:09:09 +0000301void MIRPrinter::convert(ModuleSlotTracker &MST,
302 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000303 const MachineFrameInfo &MFI) {
304 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
305 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
306 YamlMFI.HasStackMap = MFI.hasStackMap();
307 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
308 YamlMFI.StackSize = MFI.getStackSize();
309 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
310 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
311 YamlMFI.AdjustsStack = MFI.adjustsStack();
312 YamlMFI.HasCalls = MFI.hasCalls();
Matthias Braunab9438c2017-05-01 22:32:25 +0000313 YamlMFI.MaxCallFrameSize = MFI.isMaxCallFrameSizeComputed()
314 ? MFI.getMaxCallFrameSize() : ~0u;
Alex Lorenz60541c12015-07-09 19:55:27 +0000315 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
316 YamlMFI.HasVAStart = MFI.hasVAStart();
317 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000318 if (MFI.getSavePoint()) {
319 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000320 StrOS << printMBBReference(*MFI.getSavePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000321 }
322 if (MFI.getRestorePoint()) {
323 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000324 StrOS << printMBBReference(*MFI.getRestorePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000325 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000326}
327
Matthias Braunef331ef2016-11-30 23:48:50 +0000328void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
329 const MachineFunction &MF,
330 ModuleSlotTracker &MST) {
331 const MachineFrameInfo &MFI = MF.getFrameInfo();
332 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000333 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000334 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000335 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
336 if (MFI.isDeadObjectIndex(I))
337 continue;
338
339 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000340 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000341 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
342 ? yaml::FixedMachineStackObject::SpillSlot
343 : yaml::FixedMachineStackObject::DefaultType;
344 YamlObject.Offset = MFI.getObjectOffset(I);
345 YamlObject.Size = MFI.getObjectSize(I);
346 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000347 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzde491f02015-07-13 18:07:26 +0000348 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
349 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000350 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000351 StackObjectOperandMapping.insert(
352 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000353 }
354
355 // Process ordinary stack objects.
356 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000357 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
358 if (MFI.isDeadObjectIndex(I))
359 continue;
360
361 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000362 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000363 if (const auto *Alloca = MFI.getObjectAllocation(I))
364 YamlObject.Name.Value =
365 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000366 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
367 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000368 : MFI.isVariableSizedObjectIndex(I)
369 ? yaml::MachineStackObject::VariableSized
370 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000371 YamlObject.Offset = MFI.getObjectOffset(I);
372 YamlObject.Size = MFI.getObjectSize(I);
373 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000374 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000375
Matthias Braunef331ef2016-11-30 23:48:50 +0000376 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000377 StackObjectOperandMapping.insert(std::make_pair(
378 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000379 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000380
381 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
382 yaml::StringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000383 printRegMIR(CSInfo.getReg(), Reg, TRI);
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000384 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
385 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
386 "Invalid stack object index");
387 const FrameIndexOperand &StackObject = StackObjectInfo->second;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000388 if (StackObject.IsFixed) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000389 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000390 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRestored =
391 CSInfo.isRestored();
392 } else {
Matthias Braunef331ef2016-11-30 23:48:50 +0000393 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000394 YMF.StackObjects[StackObject.ID].CalleeSavedRestored =
395 CSInfo.isRestored();
396 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000397 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000398 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
399 auto LocalObject = MFI.getLocalFrameObjectMap(I);
400 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
401 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
402 "Invalid stack object index");
403 const FrameIndexOperand &StackObject = StackObjectInfo->second;
404 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000405 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000406 }
Alex Lorenza314d812015-08-18 22:26:26 +0000407
408 // Print the stack object references in the frame information class after
409 // converting the stack objects.
410 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000411 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000412 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
413 .printStackObjectReference(MFI.getStackProtectorIndex());
414 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000415
416 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000417 for (const MachineFunction::VariableDbgInfo &DebugVar :
418 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000419 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
420 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
421 "Invalid stack object index");
422 const FrameIndexOperand &StackObject = StackObjectInfo->second;
423 assert(!StackObject.IsFixed && "Expected a non-fixed stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000424 auto &Object = YMF.StackObjects[StackObject.ID];
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000425 {
426 raw_string_ostream StrOS(Object.DebugVar.Value);
427 DebugVar.Var->printAsOperand(StrOS, MST);
428 }
429 {
430 raw_string_ostream StrOS(Object.DebugExpr.Value);
431 DebugVar.Expr->printAsOperand(StrOS, MST);
432 }
433 {
434 raw_string_ostream StrOS(Object.DebugLoc.Value);
435 DebugVar.Loc->printAsOperand(StrOS, MST);
436 }
437 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000438}
439
Alex Lorenzab980492015-07-20 20:51:18 +0000440void MIRPrinter::convert(yaml::MachineFunction &MF,
441 const MachineConstantPool &ConstantPool) {
442 unsigned ID = 0;
443 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
Alex Lorenzab980492015-07-20 20:51:18 +0000444 std::string Str;
445 raw_string_ostream StrOS(Str);
Diana Picusd5a00b02017-08-02 11:09:30 +0000446 if (Constant.isMachineConstantPoolEntry()) {
447 Constant.Val.MachineCPVal->print(StrOS);
448 } else {
449 Constant.Val.ConstVal->printAsOperand(StrOS);
450 }
451
452 yaml::MachineConstantPoolValue YamlConstant;
Alex Lorenzab980492015-07-20 20:51:18 +0000453 YamlConstant.ID = ID++;
454 YamlConstant.Value = StrOS.str();
455 YamlConstant.Alignment = Constant.getAlignment();
Diana Picusd5a00b02017-08-02 11:09:30 +0000456 YamlConstant.IsTargetSpecific = Constant.isMachineConstantPoolEntry();
457
Alex Lorenzab980492015-07-20 20:51:18 +0000458 MF.Constants.push_back(YamlConstant);
459 }
460}
461
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000462void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000463 yaml::MachineJumpTable &YamlJTI,
464 const MachineJumpTableInfo &JTI) {
465 YamlJTI.Kind = JTI.getEntryKind();
466 unsigned ID = 0;
467 for (const auto &Table : JTI.getJumpTables()) {
468 std::string Str;
469 yaml::MachineJumpTable::Entry Entry;
470 Entry.ID = ID++;
471 for (const auto *MBB : Table.MBBs) {
472 raw_string_ostream StrOS(Str);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000473 StrOS << printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000474 Entry.Blocks.push_back(StrOS.str());
475 Str.clear();
476 }
477 YamlJTI.Entries.push_back(Entry);
478 }
479}
480
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000481void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
482 const auto *TRI = MF.getSubtarget().getRegisterInfo();
483 unsigned I = 0;
484 for (const uint32_t *Mask : TRI->getRegMasks())
485 RegisterMaskIds.insert(std::make_pair(Mask, I++));
486}
487
Matthias Braun89401142017-05-05 21:09:30 +0000488void llvm::guessSuccessors(const MachineBasicBlock &MBB,
489 SmallVectorImpl<MachineBasicBlock*> &Result,
490 bool &IsFallthrough) {
491 SmallPtrSet<MachineBasicBlock*,8> Seen;
492
493 for (const MachineInstr &MI : MBB) {
494 if (MI.isPHI())
495 continue;
496 for (const MachineOperand &MO : MI.operands()) {
497 if (!MO.isMBB())
498 continue;
499 MachineBasicBlock *Succ = MO.getMBB();
500 auto RP = Seen.insert(Succ);
501 if (RP.second)
502 Result.push_back(Succ);
503 }
504 }
505 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
506 IsFallthrough = I == MBB.end() || !I->isBarrier();
507}
508
509bool
510MIPrinter::canPredictBranchProbabilities(const MachineBasicBlock &MBB) const {
511 if (MBB.succ_size() <= 1)
512 return true;
513 if (!MBB.hasSuccessorProbabilities())
514 return true;
515
516 SmallVector<BranchProbability,8> Normalized(MBB.Probs.begin(),
517 MBB.Probs.end());
518 BranchProbability::normalizeProbabilities(Normalized.begin(),
519 Normalized.end());
520 SmallVector<BranchProbability,8> Equal(Normalized.size());
521 BranchProbability::normalizeProbabilities(Equal.begin(), Equal.end());
522
523 return std::equal(Normalized.begin(), Normalized.end(), Equal.begin());
524}
525
526bool MIPrinter::canPredictSuccessors(const MachineBasicBlock &MBB) const {
527 SmallVector<MachineBasicBlock*,8> GuessedSuccs;
528 bool GuessedFallthrough;
529 guessSuccessors(MBB, GuessedSuccs, GuessedFallthrough);
530 if (GuessedFallthrough) {
531 const MachineFunction &MF = *MBB.getParent();
532 MachineFunction::const_iterator NextI = std::next(MBB.getIterator());
533 if (NextI != MF.end()) {
534 MachineBasicBlock *Next = const_cast<MachineBasicBlock*>(&*NextI);
535 if (!is_contained(GuessedSuccs, Next))
536 GuessedSuccs.push_back(Next);
537 }
538 }
539 if (GuessedSuccs.size() != MBB.succ_size())
540 return false;
541 return std::equal(MBB.succ_begin(), MBB.succ_end(), GuessedSuccs.begin());
542}
543
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000544void MIPrinter::print(const MachineBasicBlock &MBB) {
545 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
546 OS << "bb." << MBB.getNumber();
547 bool HasAttributes = false;
548 if (const auto *BB = MBB.getBasicBlock()) {
549 if (BB->hasName()) {
550 OS << "." << BB->getName();
551 } else {
552 HasAttributes = true;
553 OS << " (";
554 int Slot = MST.getLocalSlot(BB);
555 if (Slot == -1)
556 OS << "<ir-block badref>";
557 else
558 OS << (Twine("%ir-block.") + Twine(Slot)).str();
559 }
560 }
561 if (MBB.hasAddressTaken()) {
562 OS << (HasAttributes ? ", " : " (");
563 OS << "address-taken";
564 HasAttributes = true;
565 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000566 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000567 OS << (HasAttributes ? ", " : " (");
568 OS << "landing-pad";
569 HasAttributes = true;
570 }
571 if (MBB.getAlignment()) {
572 OS << (HasAttributes ? ", " : " (");
573 OS << "align " << MBB.getAlignment();
574 HasAttributes = true;
575 }
576 if (HasAttributes)
577 OS << ")";
578 OS << ":\n";
579
580 bool HasLineAttributes = false;
581 // Print the successors
Matthias Braun89401142017-05-05 21:09:30 +0000582 bool canPredictProbs = canPredictBranchProbabilities(MBB);
Quentin Colombetd652aeb2017-09-19 23:34:12 +0000583 // Even if the list of successors is empty, if we cannot guess it,
584 // we need to print it to tell the parser that the list is empty.
585 // This is needed, because MI model unreachable as empty blocks
586 // with an empty successor list. If the parser would see that
587 // without the successor list, it would guess the code would
588 // fallthrough.
589 if ((!MBB.succ_empty() && !SimplifyMIR) || !canPredictProbs ||
590 !canPredictSuccessors(MBB)) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000591 OS.indent(2) << "successors: ";
592 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
593 if (I != MBB.succ_begin())
594 OS << ", ";
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000595 OS << printMBBReference(**I);
Matthias Braun89401142017-05-05 21:09:30 +0000596 if (!SimplifyMIR || !canPredictProbs)
Geoff Berryb51774a2016-11-18 19:37:24 +0000597 OS << '('
598 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
599 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000600 }
601 OS << "\n";
602 HasLineAttributes = true;
603 }
604
605 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000606 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
607 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
608 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000609 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000610 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000611 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000612 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000613 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000614 First = false;
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000615 OS << printReg(LI.PhysReg, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000616 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000617 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000618 }
619 OS << "\n";
620 HasLineAttributes = true;
621 }
622
623 if (HasLineAttributes)
624 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000625 bool IsInBundle = false;
626 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
627 const MachineInstr &MI = *I;
628 if (IsInBundle && !MI.isInsideBundle()) {
629 OS.indent(2) << "}\n";
630 IsInBundle = false;
631 }
632 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000633 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000634 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
635 OS << " {";
636 IsInBundle = true;
637 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000638 OS << "\n";
639 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000640 if (IsInBundle)
641 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000642}
643
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000644void MIPrinter::print(const MachineInstr &MI) {
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000645 const auto *MF = MI.getMF();
Quentin Colombet4e14a492016-03-07 21:57:52 +0000646 const auto &MRI = MF->getRegInfo();
647 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000648 const auto *TRI = SubTarget.getRegisterInfo();
649 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000650 const auto *TII = SubTarget.getInstrInfo();
651 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000652 if (MI.isCFIInstruction())
653 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000654
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000655 SmallBitVector PrintedTypes(8);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000656 bool ShouldPrintRegisterTies = MI.hasComplexRegisterTies();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000657 unsigned I = 0, E = MI.getNumOperands();
658 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
659 !MI.getOperand(I).isImplicit();
660 ++I) {
661 if (I)
662 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000663 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000664 MI.getTypeToPrint(I, PrintedTypes, MRI),
665 /*PrintDef=*/false);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000666 }
667
668 if (I)
669 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000670 if (MI.getFlag(MachineInstr::FrameSetup))
671 OS << "frame-setup ";
Francis Visoiu Mistrih3abf05732018-03-13 19:53:16 +0000672 if (MI.getFlag(MachineInstr::FrameDestroy))
Francis Visoiu Mistrihdbf2c482018-01-09 11:33:22 +0000673 OS << "frame-destroy ";
674
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000675 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000676 if (I < E)
677 OS << ' ';
678
679 bool NeedComma = false;
680 for (; I < E; ++I) {
681 if (NeedComma)
682 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000683 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000684 MI.getTypeToPrint(I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000685 NeedComma = true;
686 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000687
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000688 if (const DebugLoc &DL = MI.getDebugLoc()) {
Alex Lorenz46d760d2015-07-22 21:15:11 +0000689 if (NeedComma)
690 OS << ',';
691 OS << " debug-location ";
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000692 DL->printAsOperand(OS, MST);
Alex Lorenz46d760d2015-07-22 21:15:11 +0000693 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000694
695 if (!MI.memoperands_empty()) {
696 OS << " :: ";
Matthias Braunf1caa282017-12-15 22:22:58 +0000697 const LLVMContext &Context = MF->getFunction().getContext();
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000698 const MachineFrameInfo &MFI = MF->getFrameInfo();
Alex Lorenz4af7e612015-08-03 23:08:19 +0000699 bool NeedComma = false;
700 for (const auto *Op : MI.memoperands()) {
701 if (NeedComma)
702 OS << ", ";
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000703 Op->print(OS, MST, SSNs, Context, &MFI, TII);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000704 NeedComma = true;
705 }
706 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000707}
708
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000709void MIPrinter::printStackObjectReference(int FrameIndex) {
710 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
711 assert(ObjectInfo != StackObjectOperandMapping.end() &&
712 "Invalid frame index");
713 const FrameIndexOperand &Operand = ObjectInfo->second;
Francis Visoiu Mistrih0b5bdce2017-12-15 16:33:45 +0000714 MachineOperand::printStackObjectReference(OS, Operand.ID, Operand.IsFixed,
715 Operand.Name);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000716}
717
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000718void MIPrinter::print(const MachineInstr &MI, unsigned OpIdx,
719 const TargetRegisterInfo *TRI,
720 bool ShouldPrintRegisterTies, LLT TypeToPrint,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000721 bool PrintDef) {
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000722 const MachineOperand &Op = MI.getOperand(OpIdx);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000723 switch (Op.getType()) {
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000724 case MachineOperand::MO_Immediate:
725 if (MI.isOperandSubregIdx(OpIdx)) {
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000726 MachineOperand::printTargetFlags(OS, Op);
Francis Visoiu Mistrihecd0b832018-01-16 10:53:11 +0000727 MachineOperand::printSubRegIdx(OS, Op.getImm(), TRI);
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000728 break;
729 }
730 LLVM_FALLTHROUGH;
Francis Visoiu Mistrih6c4ca712017-12-08 11:40:06 +0000731 case MachineOperand::MO_Register:
Francis Visoiu Mistrihf4bd2952017-12-08 11:48:02 +0000732 case MachineOperand::MO_CImmediate:
Francis Visoiu Mistrih3b265c82017-12-19 21:47:00 +0000733 case MachineOperand::MO_FPImmediate:
Francis Visoiu Mistrih26ae8a62017-12-13 10:30:45 +0000734 case MachineOperand::MO_MachineBasicBlock:
Francis Visoiu Mistrihb3a0d512017-12-13 10:30:51 +0000735 case MachineOperand::MO_ConstantPoolIndex:
Francis Visoiu Mistrihb41dbbe2017-12-13 10:30:59 +0000736 case MachineOperand::MO_TargetIndex:
Francis Visoiu Mistrihe76c5fc2017-12-14 10:02:58 +0000737 case MachineOperand::MO_JumpTableIndex:
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000738 case MachineOperand::MO_ExternalSymbol:
Francis Visoiu Mistrihbdaf8bf2017-12-14 10:03:14 +0000739 case MachineOperand::MO_GlobalAddress:
Francis Visoiu Mistrih2db59382017-12-14 10:03:18 +0000740 case MachineOperand::MO_RegisterLiveOut:
Francis Visoiu Mistrih3c993712017-12-14 10:03:23 +0000741 case MachineOperand::MO_Metadata:
Francis Visoiu Mistrih874ae6f2017-12-19 16:51:52 +0000742 case MachineOperand::MO_MCSymbol:
Francis Visoiu Mistrihbbd610a2017-12-19 21:47:05 +0000743 case MachineOperand::MO_CFIIndex:
Francis Visoiu Mistrihcb2683d2017-12-19 21:47:10 +0000744 case MachineOperand::MO_IntrinsicID:
Francis Visoiu Mistrihf81727d2017-12-19 21:47:14 +0000745 case MachineOperand::MO_Predicate:
746 case MachineOperand::MO_BlockAddress: {
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000747 unsigned TiedOperandIdx = 0;
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000748 if (ShouldPrintRegisterTies && Op.isReg() && Op.isTied() && !Op.isDef())
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000749 TiedOperandIdx = Op.getParent()->findTiedOperandIdx(OpIdx);
750 const TargetIntrinsicInfo *TII = MI.getMF()->getTarget().getIntrinsicInfo();
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +0000751 Op.print(OS, MST, TypeToPrint, PrintDef, /*IsStandalone=*/false,
Francis Visoiu Mistrih378b5f32018-01-18 17:59:06 +0000752 ShouldPrintRegisterTies, TiedOperandIdx, TRI, TII);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000753 break;
Justin Bogner6c452832017-10-24 18:04:54 +0000754 }
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000755 case MachineOperand::MO_FrameIndex:
756 printStackObjectReference(Op.getIndex());
757 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000758 case MachineOperand::MO_RegisterMask: {
759 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
760 if (RegMaskInfo != RegisterMaskIds.end())
761 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
762 else
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000763 printCustomRegMask(Op.getRegMask(), OS, TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000764 break;
765 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000766 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000767}
768
Alex Lorenz345c1442015-06-15 23:52:35 +0000769void llvm::printMIR(raw_ostream &OS, const Module &M) {
770 yaml::Output Out(OS);
771 Out << const_cast<Module &>(M);
772}
773
774void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
775 MIRPrinter Printer(OS);
776 Printer.print(MF);
777}