blob: 7f6a38f6a4f7f160c372a561c00218f440127d53 [file] [log] [blame]
Simon Pilgrima271c542017-05-03 15:42:29 +00001//===-- X86Schedule.td - X86 Scheduling Definitions --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Simon Pilgrim963bf4d2018-04-13 14:24:06 +000010//===----------------------------------------------------------------------===//
Simon Pilgrima271c542017-05-03 15:42:29 +000011// InstrSchedModel annotations for out-of-order CPUs.
Simon Pilgrima271c542017-05-03 15:42:29 +000012
13// Instructions with folded loads need to read the memory operand immediately,
14// but other register operands don't have to be read until the load is ready.
15// These operands are marked with ReadAfterLd.
16def ReadAfterLd : SchedRead;
17
18// Instructions with both a load and a store folded are modeled as a folded
19// load + WriteRMW.
20def WriteRMW : SchedWrite;
21
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +000022// Helper to set SchedWrite ExePorts/Latency/ResourceCycles/NumMicroOps.
23multiclass X86WriteRes<SchedWrite SchedRW,
24 list<ProcResourceKind> ExePorts,
25 int Lat, list<int> Res, int UOps> {
26 def : WriteRes<SchedRW, ExePorts> {
27 let Latency = Lat;
28 let ResourceCycles = Res;
29 let NumMicroOps = UOps;
30 }
31}
32
Simon Pilgrima271c542017-05-03 15:42:29 +000033// Most instructions can fold loads, so almost every SchedWrite comes in two
34// variants: With and without a folded load.
35// An X86FoldableSchedWrite holds a reference to the corresponding SchedWrite
36// with a folded load.
37class X86FoldableSchedWrite : SchedWrite {
38 // The SchedWrite to use when a load is folded into the instruction.
39 SchedWrite Folded;
40}
41
42// Multiclass that produces a linked pair of SchedWrites.
43multiclass X86SchedWritePair {
44 // Register-Memory operation.
45 def Ld : SchedWrite;
46 // Register-Register operation.
47 def NAME : X86FoldableSchedWrite {
48 let Folded = !cast<SchedWrite>(NAME#"Ld");
49 }
50}
51
Simon Pilgrim3c354082018-04-30 18:18:38 +000052// Multiclass that wraps X86FoldableSchedWrite for each vector width.
53class X86SchedWriteWidths<X86FoldableSchedWrite sScl,
54 X86FoldableSchedWrite s128,
55 X86FoldableSchedWrite s256,
56 X86FoldableSchedWrite s512> {
57 X86FoldableSchedWrite Scl = sScl; // Scalar float/double operations.
58 X86FoldableSchedWrite MMX = sScl; // MMX operations.
59 X86FoldableSchedWrite XMM = s128; // XMM operations.
60 X86FoldableSchedWrite YMM = s256; // YMM operations.
61 X86FoldableSchedWrite ZMM = s512; // ZMM operations.
62}
63
Craig Topperb7baa352018-04-08 17:53:18 +000064// Loads, stores, and moves, not folded with other operations.
65def WriteLoad : SchedWrite;
66def WriteStore : SchedWrite;
67def WriteMove : SchedWrite;
68
Simon Pilgrima271c542017-05-03 15:42:29 +000069// Arithmetic.
70defm WriteALU : X86SchedWritePair; // Simple integer ALU op.
Craig Topperb7baa352018-04-08 17:53:18 +000071def WriteALURMW : WriteSequence<[WriteALULd, WriteStore]>;
Simon Pilgrima271c542017-05-03 15:42:29 +000072defm WriteIMul : X86SchedWritePair; // Integer multiplication.
73def WriteIMulH : SchedWrite; // Integer multiplication, high part.
74defm WriteIDiv : X86SchedWritePair; // Integer division.
75def WriteLEA : SchedWrite; // LEA instructions can't fold loads.
76
Simon Pilgrimf33d9052018-03-26 18:19:28 +000077defm WriteBitScan : X86SchedWritePair; // Bit scan forward/reverse.
78defm WritePOPCNT : X86SchedWritePair; // Bit population count.
79defm WriteLZCNT : X86SchedWritePair; // Leading zero count.
80defm WriteTZCNT : X86SchedWritePair; // Trailing zero count.
Craig Topperb7baa352018-04-08 17:53:18 +000081defm WriteCMOV : X86SchedWritePair; // Conditional move.
82def WriteSETCC : SchedWrite; // Set register based on condition code.
83def WriteSETCCStore : SchedWrite;
Simon Pilgrimf33d9052018-03-26 18:19:28 +000084
Simon Pilgrima271c542017-05-03 15:42:29 +000085// Integer shifts and rotates.
86defm WriteShift : X86SchedWritePair;
87
Craig Topper89310f52018-03-29 20:41:39 +000088// BMI1 BEXTR, BMI2 BZHI
89defm WriteBEXTR : X86SchedWritePair;
90defm WriteBZHI : X86SchedWritePair;
91
Simon Pilgrima271c542017-05-03 15:42:29 +000092// Idioms that clear a register, like xorps %xmm0, %xmm0.
93// These can often bypass execution ports completely.
94def WriteZero : SchedWrite;
95
96// Branches don't produce values, so they have no latency, but they still
97// consume resources. Indirect branches can fold loads.
98defm WriteJump : X86SchedWritePair;
99
100// Floating point. This covers both scalar and vector operations.
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000101def WriteFLoad : SchedWrite;
102def WriteFStore : SchedWrite;
103def WriteFMove : SchedWrite;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +0000104defm WriteFAdd : X86SchedWritePair; // Floating point add/sub.
Simon Pilgrim5269167f2018-05-01 16:13:42 +0000105defm WriteFAddY : X86SchedWritePair; // Floating point add/sub (YMM/ZMM).
Simon Pilgrim86e3c2692018-04-17 07:22:44 +0000106defm WriteFCmp : X86SchedWritePair; // Floating point compare.
Simon Pilgrimc546f942018-05-01 16:50:16 +0000107defm WriteFCmpY : X86SchedWritePair; // Floating point compare (YMM/ZMM).
Simon Pilgrim86e3c2692018-04-17 07:22:44 +0000108defm WriteFCom : X86SchedWritePair; // Floating point compare to flags.
Simon Pilgrima271c542017-05-03 15:42:29 +0000109defm WriteFMul : X86SchedWritePair; // Floating point multiplication.
Simon Pilgrim21caf012018-05-01 18:22:53 +0000110defm WriteFMulY : X86SchedWritePair; // Floating point multiplication (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000111defm WriteFDiv : X86SchedWritePair; // Floating point division.
Simon Pilgrim21caf012018-05-01 18:22:53 +0000112defm WriteFDivY : X86SchedWritePair; // Floating point division (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000113defm WriteFSqrt : X86SchedWritePair; // Floating point square root.
Simon Pilgrimc7088682018-05-01 18:06:07 +0000114defm WriteFSqrtY : X86SchedWritePair; // Floating point square root (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000115defm WriteFRcp : X86SchedWritePair; // Floating point reciprocal estimate.
Simon Pilgrimc7088682018-05-01 18:06:07 +0000116defm WriteFRcpY : X86SchedWritePair; // Floating point reciprocal estimate (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000117defm WriteFRsqrt : X86SchedWritePair; // Floating point reciprocal square root estimate.
Simon Pilgrimc7088682018-05-01 18:06:07 +0000118defm WriteFRsqrtY: X86SchedWritePair; // Floating point reciprocal square root estimate (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000119defm WriteFMA : X86SchedWritePair; // Fused Multiply Add.
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000120defm WriteFMAS : X86SchedWritePair; // Fused Multiply Add (Scalar).
121defm WriteFMAY : X86SchedWritePair; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000122defm WriteFSign : X86SchedWritePair; // Floating point fabs/fchs.
123defm WriteFLogic : X86SchedWritePair; // Floating point and/or/xor logicals.
124defm WriteFLogicY : X86SchedWritePair; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000125defm WriteFShuffle : X86SchedWritePair; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000126defm WriteFShuffleY : X86SchedWritePair; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000127defm WriteFVarShuffle : X86SchedWritePair; // Floating point vector variable shuffles.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000128defm WriteFVarShuffleY : X86SchedWritePair; // Floating point vector variable shuffles (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000129defm WriteFBlend : X86SchedWritePair; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000130defm WriteFBlendY : X86SchedWritePair; // Floating point vector blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000131defm WriteFVarBlend : X86SchedWritePair; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000132defm WriteFVarBlendY : X86SchedWritePair; // Fp vector variable blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000133
134// FMA Scheduling helper class.
135class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
136
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000137// Horizontal Add/Sub (float and integer)
138defm WriteFHAdd : X86SchedWritePair;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000139defm WriteFHAddY : X86SchedWritePair; // YMM/ZMM.
140defm WritePHAdd : X86SchedWritePair;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000141defm WritePHAddY : X86SchedWritePair; // YMM/ZMM.
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000142
Simon Pilgrima271c542017-05-03 15:42:29 +0000143// Vector integer operations.
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000144def WriteVecLoad : SchedWrite;
145def WriteVecStore : SchedWrite;
146def WriteVecMove : SchedWrite;
Simon Pilgrima271c542017-05-03 15:42:29 +0000147defm WriteVecALU : X86SchedWritePair; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000148defm WriteVecALUY : X86SchedWritePair; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000149defm WriteVecLogic : X86SchedWritePair; // Vector integer and/or/xor logicals.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000150defm WriteVecLogicY: X86SchedWritePair; // Vector integer and/or/xor logicals (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000151defm WriteVecShift : X86SchedWritePair; // Vector integer shifts (default).
152defm WriteVecShiftX : X86SchedWritePair; // Vector integer shifts (XMM).
153defm WriteVecShiftY : X86SchedWritePair; // Vector integer shifts (YMM/ZMM).
154defm WriteVecShiftImmX: X86SchedWritePair; // Vector integer immediate shifts (XMM).
155defm WriteVecShiftImmY: X86SchedWritePair; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000156defm WriteVecIMul : X86SchedWritePair; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000157defm WriteVecIMulY : X86SchedWritePair; // Vector integer multiply (YMM/ZMM).
158defm WritePMULLD : X86SchedWritePair; // Vector PMULLD.
159defm WritePMULLDY : X86SchedWritePair; // Vector PMULLD (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000160defm WriteShuffle : X86SchedWritePair; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000161defm WriteShuffleY : X86SchedWritePair; // Vector shuffles (YMM/ZMM).
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000162defm WriteVarShuffle : X86SchedWritePair; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000163defm WriteVarShuffleY : X86SchedWritePair; // Vector variable shuffles (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000164defm WriteBlend : X86SchedWritePair; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000165defm WriteBlendY : X86SchedWritePair; // Vector blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000166defm WriteVarBlend : X86SchedWritePair; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000167defm WriteVarBlendY : X86SchedWritePair; // Vector variable blends (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000168defm WritePSADBW : X86SchedWritePair; // Vector PSADBW.
169defm WritePSADBWY : X86SchedWritePair; // Vector PSADBW (YMM/ZMM).
170defm WriteMPSAD : X86SchedWritePair; // Vector MPSAD.
171defm WriteMPSADY : X86SchedWritePair; // Vector MPSAD (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000172defm WritePHMINPOS : X86SchedWritePair; // Vector PHMINPOS.
Simon Pilgrima271c542017-05-03 15:42:29 +0000173
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000174// Vector insert/extract operations.
175defm WriteVecInsert : X86SchedWritePair; // Insert gpr to vector element.
176def WriteVecExtract : SchedWrite; // Extract vector element to gpr.
177def WriteVecExtractSt : SchedWrite; // Extract vector element and store.
178
Simon Pilgrima2f26782018-03-27 20:38:54 +0000179// MOVMSK operations.
180def WriteFMOVMSK : SchedWrite;
181def WriteVecMOVMSK : SchedWrite;
182def WriteMMXMOVMSK : SchedWrite;
183
Simon Pilgrima271c542017-05-03 15:42:29 +0000184// Conversion between integer and float.
185defm WriteCvtF2I : X86SchedWritePair; // Float -> Integer.
186defm WriteCvtI2F : X86SchedWritePair; // Integer -> Float.
187defm WriteCvtF2F : X86SchedWritePair; // Float -> Float size conversion.
Simon Pilgrimf0945aa2018-04-24 16:43:07 +0000188def WriteCvtF2FSt : SchedWrite; // // Float -> Float + store size conversion.
Simon Pilgrima271c542017-05-03 15:42:29 +0000189
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000190// CRC32 instruction.
191defm WriteCRC32 : X86SchedWritePair;
192
Simon Pilgrima271c542017-05-03 15:42:29 +0000193// Strings instructions.
194// Packed Compare Implicit Length Strings, Return Mask
195defm WritePCmpIStrM : X86SchedWritePair;
196// Packed Compare Explicit Length Strings, Return Mask
197defm WritePCmpEStrM : X86SchedWritePair;
198// Packed Compare Implicit Length Strings, Return Index
199defm WritePCmpIStrI : X86SchedWritePair;
200// Packed Compare Explicit Length Strings, Return Index
201defm WritePCmpEStrI : X86SchedWritePair;
202
203// AES instructions.
204defm WriteAESDecEnc : X86SchedWritePair; // Decryption, encryption.
205defm WriteAESIMC : X86SchedWritePair; // InvMixColumn.
206defm WriteAESKeyGen : X86SchedWritePair; // Key Generation.
207
208// Carry-less multiplication instructions.
209defm WriteCLMul : X86SchedWritePair;
210
Craig Topper05242bf2018-04-21 18:07:36 +0000211// Load/store MXCSR
212def WriteLDMXCSR : SchedWrite;
213def WriteSTMXCSR : SchedWrite;
214
Simon Pilgrima271c542017-05-03 15:42:29 +0000215// Catch-all for expensive system instructions.
216def WriteSystem : SchedWrite;
217
218// AVX2.
219defm WriteFShuffle256 : X86SchedWritePair; // Fp 256-bit width vector shuffles.
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000220defm WriteFVarShuffle256 : X86SchedWritePair; // Fp 256-bit width variable shuffles.
Simon Pilgrima271c542017-05-03 15:42:29 +0000221defm WriteShuffle256 : X86SchedWritePair; // 256-bit width vector shuffles.
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000222defm WriteVarShuffle256 : X86SchedWritePair; // 256-bit width vector variable shuffles.
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000223defm WriteVarVecShift : X86SchedWritePair; // Variable vector shifts.
224defm WriteVarVecShiftY : X86SchedWritePair; // Variable vector shifts (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000225
226// Old microcoded instructions that nobody use.
227def WriteMicrocoded : SchedWrite;
228
229// Fence instructions.
230def WriteFence : SchedWrite;
231
232// Nop, not very useful expect it provides a model for nops!
233def WriteNop : SchedWrite;
234
Simon Pilgrim3c354082018-04-30 18:18:38 +0000235// Vector width wrappers.
236def SchedWriteFAdd
Simon Pilgrim5269167f2018-05-01 16:13:42 +0000237 : X86SchedWriteWidths<WriteFAdd, WriteFAdd, WriteFAddY, WriteFAddY>;
Simon Pilgrim342ac8c2018-05-03 09:11:32 +0000238def SchedWriteFHAdd
239 : X86SchedWriteWidths<WriteFHAdd, WriteFHAdd, WriteFHAddY, WriteFHAddY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000240def SchedWriteFCmp
Simon Pilgrimc546f942018-05-01 16:50:16 +0000241 : X86SchedWriteWidths<WriteFCmp, WriteFCmp, WriteFCmpY, WriteFCmpY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000242def SchedWriteFMul
Simon Pilgrim21caf012018-05-01 18:22:53 +0000243 : X86SchedWriteWidths<WriteFMul, WriteFMul, WriteFMulY, WriteFMulY>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +0000244def SchedWriteFMA
245 : X86SchedWriteWidths<WriteFMAS, WriteFMA, WriteFMAY, WriteFMAY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000246def SchedWriteFDiv
Simon Pilgrim21caf012018-05-01 18:22:53 +0000247 : X86SchedWriteWidths<WriteFDiv, WriteFDiv, WriteFDivY, WriteFDivY>;
Simon Pilgrimc7088682018-05-01 18:06:07 +0000248def SchedWriteFSqrt
249 : X86SchedWriteWidths<WriteFSqrt, WriteFSqrt, WriteFSqrtY, WriteFSqrtY>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +0000250def SchedWriteFRcp
Simon Pilgrimc7088682018-05-01 18:06:07 +0000251 : X86SchedWriteWidths<WriteFRcp, WriteFRcp, WriteFRcpY, WriteFRcpY>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +0000252def SchedWriteFRsqrt
Simon Pilgrimc7088682018-05-01 18:06:07 +0000253 : X86SchedWriteWidths<WriteFRsqrt, WriteFRsqrt, WriteFRsqrtY, WriteFRsqrtY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000254def SchedWriteFLogic
255 : X86SchedWriteWidths<WriteFLogic, WriteFLogic, WriteFLogicY, WriteFLogicY>;
256
257def SchedWriteFShuffle
258 : X86SchedWriteWidths<WriteFShuffle, WriteFShuffle,
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000259 WriteFShuffleY, WriteFShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000260def SchedWriteFVarShuffle
261 : X86SchedWriteWidths<WriteFVarShuffle, WriteFVarShuffle,
262 WriteFVarShuffleY, WriteFVarShuffleY>;
263def SchedWriteFBlend
264 : X86SchedWriteWidths<WriteFBlend, WriteFBlend, WriteFBlendY, WriteFBlendY>;
265def SchedWriteFVarBlend
266 : X86SchedWriteWidths<WriteFVarBlend, WriteFVarBlend,
267 WriteFVarBlendY, WriteFVarBlendY>;
268
269def SchedWriteVecALU
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000270 : X86SchedWriteWidths<WriteVecALU, WriteVecALU, WriteVecALUY, WriteVecALUY>;
Simon Pilgrim342ac8c2018-05-03 09:11:32 +0000271def SchedWritePHAdd
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000272 : X86SchedWriteWidths<WritePHAdd, WritePHAdd, WritePHAddY, WritePHAddY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000273def SchedWriteVecLogic
274 : X86SchedWriteWidths<WriteVecLogic, WriteVecLogic,
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000275 WriteVecLogicY, WriteVecLogicY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000276def SchedWriteVecShift
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000277 : X86SchedWriteWidths<WriteVecShift, WriteVecShiftX,
278 WriteVecShiftY, WriteVecShiftY>;
279def SchedWriteVecShiftImm
280 : X86SchedWriteWidths<WriteVecShift, WriteVecShiftImmX,
281 WriteVecShiftImmY, WriteVecShiftImmY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000282def SchedWriteVarVecShift
283 : X86SchedWriteWidths<WriteVarVecShift, WriteVarVecShift,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000284 WriteVarVecShiftY, WriteVarVecShiftY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000285def SchedWriteVecIMul
286 : X86SchedWriteWidths<WriteVecIMul, WriteVecIMul,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000287 WriteVecIMulY, WriteVecIMulY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000288def SchedWritePMULLD
289 : X86SchedWriteWidths<WritePMULLD, WritePMULLD,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000290 WritePMULLDY, WritePMULLDY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000291def SchedWriteMPSAD
292 : X86SchedWriteWidths<WriteMPSAD, WriteMPSAD,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000293 WriteMPSADY, WriteMPSADY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000294def SchedWritePSADBW
295 : X86SchedWriteWidths<WritePSADBW, WritePSADBW,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000296 WritePSADBWY, WritePSADBWY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000297
298def SchedWriteShuffle
299 : X86SchedWriteWidths<WriteShuffle, WriteShuffle,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000300 WriteShuffleY, WriteShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000301def SchedWriteVarShuffle
302 : X86SchedWriteWidths<WriteVarShuffle, WriteVarShuffle,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000303 WriteVarShuffleY, WriteVarShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000304def SchedWriteBlend
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000305 : X86SchedWriteWidths<WriteBlend, WriteBlend, WriteBlendY, WriteBlendY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000306def SchedWriteVarBlend
307 : X86SchedWriteWidths<WriteVarBlend, WriteVarBlend,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000308 WriteVarBlendY, WriteVarBlendY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000309
Simon Pilgrima271c542017-05-03 15:42:29 +0000310//===----------------------------------------------------------------------===//
Simon Pilgrim35935c02018-04-12 18:46:15 +0000311// Generic Processor Scheduler Models.
Simon Pilgrima271c542017-05-03 15:42:29 +0000312
313// IssueWidth is analogous to the number of decode units. Core and its
314// descendents, including Nehalem and SandyBridge have 4 decoders.
315// Resources beyond the decoder operate on micro-ops and are bufferred
316// so adjacent micro-ops don't directly compete.
317//
318// MicroOpBufferSize > 1 indicates that RAW dependencies can be
319// decoded in the same cycle. The value 32 is a reasonably arbitrary
320// number of in-flight instructions.
321//
322// HighLatency=10 is optimistic. X86InstrInfo::isHighLatencyDef
323// indicates high latency opcodes. Alternatively, InstrItinData
324// entries may be included here to define specific operand
325// latencies. Since these latencies are not used for pipeline hazards,
326// they do not need to be exact.
327//
Simon Pilgrime0c78682018-04-13 14:31:57 +0000328// The GenericX86Model contains no instruction schedules
Simon Pilgrima271c542017-05-03 15:42:29 +0000329// and disables PostRAScheduler.
330class GenericX86Model : SchedMachineModel {
331 let IssueWidth = 4;
332 let MicroOpBufferSize = 32;
333 let LoadLatency = 4;
334 let HighLatency = 10;
335 let PostRAScheduler = 0;
336 let CompleteModel = 0;
337}
338
339def GenericModel : GenericX86Model;
340
341// Define a model with the PostRAScheduler enabled.
342def GenericPostRAModel : GenericX86Model {
343 let PostRAScheduler = 1;
344}
345