Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | // \file |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | |
| 11 | #include "AMDGPUInstPrinter.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 12 | #include "SIDefines.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 13 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 14 | #include "Utils/AMDGPUAsmUtils.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 15 | #include "Utils/AMDGPUBaseInfo.h" |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCExpr.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCInst.h" |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInstrInfo.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCRegisterInfo.h" |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCSubtargetInfo.h" |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 21 | #include "llvm/Support/MathExtras.h" |
Craig Topper | daf2e3f | 2015-12-25 22:10:01 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 23 | |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 24 | #include <string> |
| 25 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | using namespace llvm; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 27 | using namespace llvm::AMDGPU; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | |
| 29 | void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 30 | StringRef Annot, const MCSubtargetInfo &STI) { |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 31 | OS.flush(); |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 32 | printInstruction(MI, STI, OS); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 33 | printAnnotation(OS, Annot); |
| 34 | } |
| 35 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 36 | void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo, |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 37 | const MCSubtargetInfo &STI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 38 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 39 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xf); |
| 40 | } |
| 41 | |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 42 | void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 43 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 44 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xff); |
| 45 | } |
| 46 | |
| 47 | void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 48 | const MCSubtargetInfo &STI, |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 49 | raw_ostream &O) { |
| 50 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xffff); |
| 51 | } |
| 52 | |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 53 | void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 54 | raw_ostream &O) { |
| 55 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xf); |
| 56 | } |
| 57 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 58 | void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 59 | raw_ostream &O) { |
| 60 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xff); |
| 61 | } |
| 62 | |
| 63 | void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo, |
| 64 | raw_ostream &O) { |
| 65 | O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff); |
| 66 | } |
| 67 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 68 | void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo, |
| 69 | const MCSubtargetInfo &STI, |
| 70 | raw_ostream &O) { |
| 71 | O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff); |
| 72 | } |
| 73 | |
| 74 | void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo, |
| 75 | raw_ostream &O, StringRef BitName) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 76 | if (MI->getOperand(OpNo).getImm()) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 77 | O << ' ' << BitName; |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 78 | } |
| 79 | } |
| 80 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 81 | void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo, |
| 82 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 83 | printNamedBit(MI, OpNo, O, "offen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo, |
| 87 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 88 | printNamedBit(MI, OpNo, O, "idxen"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 89 | } |
| 90 | |
| 91 | void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo, |
| 92 | raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 93 | printNamedBit(MI, OpNo, O, "addr64"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 94 | } |
| 95 | |
| 96 | void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo, |
| 97 | raw_ostream &O) { |
| 98 | if (MI->getOperand(OpNo).getImm()) { |
| 99 | O << " offset:"; |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 100 | printU16ImmDecOperand(MI, OpNo, O); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 101 | } |
| 102 | } |
| 103 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 104 | void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 105 | const MCSubtargetInfo &STI, |
| 106 | raw_ostream &O) { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 107 | uint16_t Imm = MI->getOperand(OpNo).getImm(); |
| 108 | if (Imm != 0) { |
| 109 | O << " offset:"; |
| 110 | printU16ImmDecOperand(MI, OpNo, O); |
| 111 | } |
| 112 | } |
| 113 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 114 | void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 115 | const MCSubtargetInfo &STI, |
| 116 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 117 | if (MI->getOperand(OpNo).getImm()) { |
| 118 | O << " offset0:"; |
| 119 | printU8ImmDecOperand(MI, OpNo, O); |
| 120 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 123 | void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 124 | const MCSubtargetInfo &STI, |
| 125 | raw_ostream &O) { |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 126 | if (MI->getOperand(OpNo).getImm()) { |
| 127 | O << " offset1:"; |
| 128 | printU8ImmDecOperand(MI, OpNo, O); |
| 129 | } |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 130 | } |
| 131 | |
Artem Tamazov | 54bfd54 | 2016-10-31 16:07:39 +0000 | [diff] [blame^] | 132 | void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo, |
| 133 | const MCSubtargetInfo &STI, |
| 134 | raw_ostream &O) { |
| 135 | printU32ImmOperand(MI, OpNo, STI, O); |
| 136 | } |
| 137 | |
| 138 | void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 139 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 140 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 141 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 145 | const MCSubtargetInfo &STI, |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 146 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 147 | printU32ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 148 | } |
| 149 | |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 150 | void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 151 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 152 | printNamedBit(MI, OpNo, O, "gds"); |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 153 | } |
| 154 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 155 | void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 156 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 157 | printNamedBit(MI, OpNo, O, "glc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 161 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 162 | printNamedBit(MI, OpNo, O, "slc"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 166 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 167 | printNamedBit(MI, OpNo, O, "tfe"); |
| 168 | } |
| 169 | |
| 170 | void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 171 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 172 | if (MI->getOperand(OpNo).getImm()) { |
| 173 | O << " dmask:"; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 174 | printU16ImmOperand(MI, OpNo, STI, O); |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 175 | } |
| 176 | } |
| 177 | |
| 178 | void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 179 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 180 | printNamedBit(MI, OpNo, O, "unorm"); |
| 181 | } |
| 182 | |
| 183 | void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 184 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 185 | printNamedBit(MI, OpNo, O, "da"); |
| 186 | } |
| 187 | |
| 188 | void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 189 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 190 | printNamedBit(MI, OpNo, O, "r128"); |
| 191 | } |
| 192 | |
| 193 | void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 194 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Nikolay Haustov | 2f684f1 | 2016-02-26 09:51:05 +0000 | [diff] [blame] | 195 | printNamedBit(MI, OpNo, O, "lwe"); |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 196 | } |
| 197 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 198 | void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 199 | const MCRegisterInfo &MRI) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 200 | switch (RegNo) { |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 201 | case AMDGPU::VCC: |
| 202 | O << "vcc"; |
| 203 | return; |
| 204 | case AMDGPU::SCC: |
| 205 | O << "scc"; |
| 206 | return; |
| 207 | case AMDGPU::EXEC: |
| 208 | O << "exec"; |
| 209 | return; |
| 210 | case AMDGPU::M0: |
| 211 | O << "m0"; |
| 212 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 213 | case AMDGPU::FLAT_SCR: |
| 214 | O << "flat_scratch"; |
| 215 | return; |
| 216 | case AMDGPU::VCC_LO: |
| 217 | O << "vcc_lo"; |
| 218 | return; |
| 219 | case AMDGPU::VCC_HI: |
| 220 | O << "vcc_hi"; |
| 221 | return; |
Artem Tamazov | eb4d5a9 | 2016-04-13 16:18:41 +0000 | [diff] [blame] | 222 | case AMDGPU::TBA_LO: |
| 223 | O << "tba_lo"; |
| 224 | return; |
| 225 | case AMDGPU::TBA_HI: |
| 226 | O << "tba_hi"; |
| 227 | return; |
| 228 | case AMDGPU::TMA_LO: |
| 229 | O << "tma_lo"; |
| 230 | return; |
| 231 | case AMDGPU::TMA_HI: |
| 232 | O << "tma_hi"; |
| 233 | return; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 234 | case AMDGPU::EXEC_LO: |
| 235 | O << "exec_lo"; |
| 236 | return; |
| 237 | case AMDGPU::EXEC_HI: |
| 238 | O << "exec_hi"; |
| 239 | return; |
| 240 | case AMDGPU::FLAT_SCR_LO: |
| 241 | O << "flat_scratch_lo"; |
| 242 | return; |
| 243 | case AMDGPU::FLAT_SCR_HI: |
| 244 | O << "flat_scratch_hi"; |
| 245 | return; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 246 | default: |
| 247 | break; |
| 248 | } |
| 249 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 250 | // The low 8 bits of the encoding value is the register index, for both VGPRs |
| 251 | // and SGPRs. |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 252 | unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 253 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 254 | unsigned NumRegs; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 255 | if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 256 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 257 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 258 | } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 259 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 260 | NumRegs = 1; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 261 | } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 262 | O <<'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 263 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 264 | } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 265 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 266 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 267 | } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 268 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 269 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 270 | } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 271 | O << 's'; |
Artem Tamazov | 38e496b | 2016-04-29 17:04:50 +0000 | [diff] [blame] | 272 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 273 | } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 274 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 275 | NumRegs = 3; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 276 | } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 277 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 278 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 279 | } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 280 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 281 | NumRegs = 8; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 282 | } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 283 | O << 'v'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 284 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 285 | } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 286 | O << 's'; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 287 | NumRegs = 16; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 288 | } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 289 | O << "ttmp"; |
| 290 | NumRegs = 2; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 291 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 292 | RegIdx -= 112; |
| 293 | } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 294 | O << "ttmp"; |
| 295 | NumRegs = 4; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 296 | // Trap temps start at offset 112. TODO: Get this from tablegen. |
| 297 | RegIdx -= 112; |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 298 | } else { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 299 | O << getRegisterName(RegNo); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 300 | return; |
| 301 | } |
| 302 | |
Matt Arsenault | fcf86c5 | 2014-04-15 22:32:42 +0000 | [diff] [blame] | 303 | if (NumRegs == 1) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 304 | O << RegIdx; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 305 | return; |
| 306 | } |
| 307 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 308 | O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']'; |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 309 | } |
| 310 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 311 | void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 312 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 313 | if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3) |
| 314 | O << "_e64 "; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 315 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP) |
| 316 | O << "_dpp "; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 317 | else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA) |
| 318 | O << "_sdwa "; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 319 | else |
| 320 | O << "_e32 "; |
| 321 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 322 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 323 | } |
| 324 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 325 | void AMDGPUInstPrinter::printImmediate32(uint32_t Imm, |
| 326 | const MCSubtargetInfo &STI, |
| 327 | raw_ostream &O) { |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 328 | int32_t SImm = static_cast<int32_t>(Imm); |
| 329 | if (SImm >= -16 && SImm <= 64) { |
| 330 | O << SImm; |
| 331 | return; |
| 332 | } |
| 333 | |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 334 | if (Imm == FloatToBits(0.0f)) |
| 335 | O << "0.0"; |
| 336 | else if (Imm == FloatToBits(1.0f)) |
| 337 | O << "1.0"; |
| 338 | else if (Imm == FloatToBits(-1.0f)) |
| 339 | O << "-1.0"; |
| 340 | else if (Imm == FloatToBits(0.5f)) |
| 341 | O << "0.5"; |
| 342 | else if (Imm == FloatToBits(-0.5f)) |
| 343 | O << "-0.5"; |
| 344 | else if (Imm == FloatToBits(2.0f)) |
| 345 | O << "2.0"; |
| 346 | else if (Imm == FloatToBits(-2.0f)) |
| 347 | O << "-2.0"; |
| 348 | else if (Imm == FloatToBits(4.0f)) |
| 349 | O << "4.0"; |
| 350 | else if (Imm == FloatToBits(-4.0f)) |
| 351 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 352 | else if (Imm == 0x3e22f983 && |
| 353 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
| 354 | O << "1/2pi"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 355 | else |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 356 | O << formatHex(static_cast<uint64_t>(Imm)); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 359 | void AMDGPUInstPrinter::printImmediate64(uint64_t Imm, |
| 360 | const MCSubtargetInfo &STI, |
| 361 | raw_ostream &O) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 362 | int64_t SImm = static_cast<int64_t>(Imm); |
| 363 | if (SImm >= -16 && SImm <= 64) { |
| 364 | O << SImm; |
| 365 | return; |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 366 | } |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 367 | |
| 368 | if (Imm == DoubleToBits(0.0)) |
| 369 | O << "0.0"; |
| 370 | else if (Imm == DoubleToBits(1.0)) |
| 371 | O << "1.0"; |
| 372 | else if (Imm == DoubleToBits(-1.0)) |
| 373 | O << "-1.0"; |
| 374 | else if (Imm == DoubleToBits(0.5)) |
| 375 | O << "0.5"; |
| 376 | else if (Imm == DoubleToBits(-0.5)) |
| 377 | O << "-0.5"; |
| 378 | else if (Imm == DoubleToBits(2.0)) |
| 379 | O << "2.0"; |
| 380 | else if (Imm == DoubleToBits(-2.0)) |
| 381 | O << "-2.0"; |
| 382 | else if (Imm == DoubleToBits(4.0)) |
| 383 | O << "4.0"; |
| 384 | else if (Imm == DoubleToBits(-4.0)) |
| 385 | O << "-4.0"; |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 386 | else if (Imm == 0x3fc45f306dc9c882 && |
| 387 | STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm]) |
| 388 | O << "1/2pi"; |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 389 | else { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 390 | assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882); |
Matt Arsenault | 382557e | 2015-10-23 18:07:58 +0000 | [diff] [blame] | 391 | |
| 392 | // In rare situations, we will have a 32-bit literal in a 64-bit |
| 393 | // operand. This is technically allowed for the encoding of s_mov_b64. |
| 394 | O << formatHex(static_cast<uint64_t>(Imm)); |
| 395 | } |
Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 398 | void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 399 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 400 | raw_ostream &O) { |
| 401 | |
Valery Pykhtin | c761675 | 2016-08-15 10:56:48 +0000 | [diff] [blame] | 402 | if (OpNo >= MI->getNumOperands()) { |
| 403 | O << "/*Missing OP" << OpNo << "*/"; |
| 404 | return; |
| 405 | } |
| 406 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 407 | const MCOperand &Op = MI->getOperand(OpNo); |
| 408 | if (Op.isReg()) { |
| 409 | switch (Op.getReg()) { |
| 410 | // This is the default predicate state, so we don't need to print it. |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 411 | case AMDGPU::PRED_SEL_OFF: |
| 412 | break; |
| 413 | |
| 414 | default: |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 415 | printRegOperand(Op.getReg(), O, MRI); |
Matt Arsenault | 72b31ee | 2013-11-12 02:35:51 +0000 | [diff] [blame] | 416 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 417 | } |
| 418 | } else if (Op.isImm()) { |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 419 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
| 420 | int RCID = Desc.OpInfo[OpNo].RegClass; |
| 421 | if (RCID != -1) { |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 422 | unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); |
| 423 | if (RCBits == 32) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 424 | printImmediate32(Op.getImm(), STI, O); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 425 | else if (RCBits == 64) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 426 | printImmediate64(Op.getImm(), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 427 | else |
| 428 | llvm_unreachable("Invalid register class size"); |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 429 | } else if (Desc.OpInfo[OpNo].OperandType == MCOI::OPERAND_IMMEDIATE) { |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 430 | printImmediate32(Op.getImm(), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 431 | } else { |
| 432 | // We hit this for the immediate instruction bits that don't yet have a |
| 433 | // custom printer. |
| 434 | // TODO: Eventually this should be unnecessary. |
| 435 | O << formatDec(Op.getImm()); |
| 436 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 437 | } else if (Op.isFPImm()) { |
Matt Arsenault | 02dc265 | 2014-09-17 17:32:13 +0000 | [diff] [blame] | 438 | // We special case 0.0 because otherwise it will be printed as an integer. |
| 439 | if (Op.getFPImm() == 0.0) |
| 440 | O << "0.0"; |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 441 | else { |
| 442 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 443 | int RCID = Desc.OpInfo[OpNo].RegClass; |
| 444 | unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID)); |
| 445 | if (RCBits == 32) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 446 | printImmediate32(FloatToBits(Op.getFPImm()), STI, O); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 447 | else if (RCBits == 64) |
Matt Arsenault | c88ba36 | 2016-10-29 04:05:06 +0000 | [diff] [blame] | 448 | printImmediate64(DoubleToBits(Op.getFPImm()), STI, O); |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 449 | else |
| 450 | llvm_unreachable("Invalid register class size"); |
| 451 | } |
Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 452 | } else if (Op.isExpr()) { |
| 453 | const MCExpr *Exp = Op.getExpr(); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 454 | Exp->print(O, &MAI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 455 | } else { |
Nikolay Haustov | ac106ad | 2016-03-01 13:57:29 +0000 | [diff] [blame] | 456 | O << "/*INV_OP*/"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 457 | } |
| 458 | } |
| 459 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 460 | void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 461 | unsigned OpNo, |
| 462 | const MCSubtargetInfo &STI, |
| 463 | raw_ostream &O) { |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 464 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 465 | if (InputModifiers & SISrcMods::NEG) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 466 | O << '-'; |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 467 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 468 | O << '|'; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 469 | printOperand(MI, OpNo + 1, STI, O); |
Matt Arsenault | 9783e00 | 2014-09-29 15:50:26 +0000 | [diff] [blame] | 470 | if (InputModifiers & SISrcMods::ABS) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 471 | O << '|'; |
Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 472 | } |
| 473 | |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 474 | void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 475 | unsigned OpNo, |
| 476 | const MCSubtargetInfo &STI, |
| 477 | raw_ostream &O) { |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 478 | unsigned InputModifiers = MI->getOperand(OpNo).getImm(); |
| 479 | if (InputModifiers & SISrcMods::SEXT) |
| 480 | O << "sext("; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 481 | printOperand(MI, OpNo + 1, STI, O); |
Sam Kolton | 945231a | 2016-06-10 09:57:59 +0000 | [diff] [blame] | 482 | if (InputModifiers & SISrcMods::SEXT) |
| 483 | O << ')'; |
| 484 | } |
| 485 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 486 | void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 487 | const MCSubtargetInfo &STI, |
| 488 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 489 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
Teresa Johnson | e50b23c | 2016-03-09 14:58:23 +0000 | [diff] [blame] | 490 | if (Imm <= 0x0ff) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 491 | O << " quad_perm:["; |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 492 | O << formatDec(Imm & 0x3) << ','; |
| 493 | O << formatDec((Imm & 0xc) >> 2) << ','; |
| 494 | O << formatDec((Imm & 0x30) >> 4) << ','; |
| 495 | O << formatDec((Imm & 0xc0) >> 6) << ']'; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 496 | } else if ((Imm >= 0x101) && (Imm <= 0x10f)) { |
| 497 | O << " row_shl:"; |
| 498 | printU4ImmDecOperand(MI, OpNo, O); |
| 499 | } else if ((Imm >= 0x111) && (Imm <= 0x11f)) { |
| 500 | O << " row_shr:"; |
| 501 | printU4ImmDecOperand(MI, OpNo, O); |
| 502 | } else if ((Imm >= 0x121) && (Imm <= 0x12f)) { |
| 503 | O << " row_ror:"; |
| 504 | printU4ImmDecOperand(MI, OpNo, O); |
| 505 | } else if (Imm == 0x130) { |
| 506 | O << " wave_shl:1"; |
| 507 | } else if (Imm == 0x134) { |
| 508 | O << " wave_rol:1"; |
| 509 | } else if (Imm == 0x138) { |
| 510 | O << " wave_shr:1"; |
| 511 | } else if (Imm == 0x13c) { |
| 512 | O << " wave_ror:1"; |
| 513 | } else if (Imm == 0x140) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 514 | O << " row_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 515 | } else if (Imm == 0x141) { |
Sam Kolton | a74cd52 | 2016-03-18 15:35:51 +0000 | [diff] [blame] | 516 | O << " row_half_mirror"; |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 517 | } else if (Imm == 0x142) { |
| 518 | O << " row_bcast:15"; |
| 519 | } else if (Imm == 0x143) { |
| 520 | O << " row_bcast:31"; |
| 521 | } else { |
| 522 | llvm_unreachable("Invalid dpp_ctrl value"); |
| 523 | } |
| 524 | } |
| 525 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 526 | void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 527 | const MCSubtargetInfo &STI, |
| 528 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 529 | O << " row_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 530 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 531 | } |
| 532 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 533 | void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 534 | const MCSubtargetInfo &STI, |
| 535 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 536 | O << " bank_mask:"; |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 537 | printU4ImmOperand(MI, OpNo, STI, O); |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 538 | } |
| 539 | |
Nikolay Haustov | 4f672a3 | 2016-04-29 09:02:30 +0000 | [diff] [blame] | 540 | void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 541 | const MCSubtargetInfo &STI, |
| 542 | raw_ostream &O) { |
Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 543 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 544 | if (Imm) { |
| 545 | O << " bound_ctrl:0"; // XXX - this syntax is used in sp3 |
| 546 | } |
| 547 | } |
| 548 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 549 | void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo, |
| 550 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 551 | using namespace llvm::AMDGPU::SDWA; |
| 552 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 553 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 554 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 555 | case SdwaSel::BYTE_0: O << "BYTE_0"; break; |
| 556 | case SdwaSel::BYTE_1: O << "BYTE_1"; break; |
| 557 | case SdwaSel::BYTE_2: O << "BYTE_2"; break; |
| 558 | case SdwaSel::BYTE_3: O << "BYTE_3"; break; |
| 559 | case SdwaSel::WORD_0: O << "WORD_0"; break; |
| 560 | case SdwaSel::WORD_1: O << "WORD_1"; break; |
| 561 | case SdwaSel::DWORD: O << "DWORD"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 562 | default: llvm_unreachable("Invalid SDWA data select operand"); |
| 563 | } |
| 564 | } |
| 565 | |
| 566 | void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 567 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 568 | raw_ostream &O) { |
| 569 | O << "dst_sel:"; |
| 570 | printSDWASel(MI, OpNo, O); |
| 571 | } |
| 572 | |
| 573 | void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 574 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 575 | raw_ostream &O) { |
| 576 | O << "src0_sel:"; |
| 577 | printSDWASel(MI, OpNo, O); |
| 578 | } |
| 579 | |
| 580 | void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 581 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 582 | raw_ostream &O) { |
| 583 | O << "src1_sel:"; |
| 584 | printSDWASel(MI, OpNo, O); |
| 585 | } |
| 586 | |
| 587 | void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 588 | const MCSubtargetInfo &STI, |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 589 | raw_ostream &O) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 590 | using namespace llvm::AMDGPU::SDWA; |
| 591 | |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 592 | O << "dst_unused:"; |
| 593 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
| 594 | switch (Imm) { |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 595 | case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break; |
| 596 | case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break; |
| 597 | case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break; |
Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 598 | default: llvm_unreachable("Invalid SDWA dest_unused operand"); |
| 599 | } |
| 600 | } |
| 601 | |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 602 | void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNo, |
| 603 | const MCSubtargetInfo &STI, |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 604 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 605 | unsigned Imm = MI->getOperand(OpNo).getImm(); |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 606 | |
| 607 | if (Imm == 2) { |
| 608 | O << "P0"; |
| 609 | } else if (Imm == 1) { |
| 610 | O << "P20"; |
| 611 | } else if (Imm == 0) { |
| 612 | O << "P10"; |
| 613 | } else { |
Matt Arsenault | 393366c | 2014-09-21 17:27:31 +0000 | [diff] [blame] | 614 | llvm_unreachable("Invalid interpolation parameter slot"); |
Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 615 | } |
| 616 | } |
| 617 | |
Matt Arsenault | cc88ce3 | 2016-10-12 18:00:51 +0000 | [diff] [blame] | 618 | void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo, |
| 619 | const MCSubtargetInfo &STI, |
| 620 | raw_ostream &O) { |
| 621 | unsigned Val = MI->getOperand(OpNo).getImm(); |
| 622 | if (Val == 0) { |
| 623 | O << " 0"; |
| 624 | return; |
| 625 | } |
| 626 | |
| 627 | if (Val & VGPRIndexMode::DST_ENABLE) |
| 628 | O << " dst"; |
| 629 | |
| 630 | if (Val & VGPRIndexMode::SRC0_ENABLE) |
| 631 | O << " src0"; |
| 632 | |
| 633 | if (Val & VGPRIndexMode::SRC1_ENABLE) |
| 634 | O << " src1"; |
| 635 | |
| 636 | if (Val & VGPRIndexMode::SRC2_ENABLE) |
| 637 | O << " src2"; |
| 638 | } |
| 639 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 640 | void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 641 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 642 | raw_ostream &O) { |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 643 | printOperand(MI, OpNo, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 644 | O << ", "; |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 645 | printOperand(MI, OpNo + 1, STI, O); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 649 | raw_ostream &O, StringRef Asm, |
| 650 | StringRef Default) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 651 | const MCOperand &Op = MI->getOperand(OpNo); |
| 652 | assert(Op.isImm()); |
| 653 | if (Op.getImm() == 1) { |
| 654 | O << Asm; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 655 | } else { |
| 656 | O << Default; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 657 | } |
| 658 | } |
| 659 | |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 660 | void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo, |
| 661 | raw_ostream &O, char Asm) { |
| 662 | const MCOperand &Op = MI->getOperand(OpNo); |
| 663 | assert(Op.isImm()); |
| 664 | if (Op.getImm() == 1) |
| 665 | O << Asm; |
| 666 | } |
| 667 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 668 | void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 669 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 670 | printIfSet(MI, OpNo, O, '|'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 671 | } |
| 672 | |
| 673 | void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 674 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 675 | printIfSet(MI, OpNo, O, "_SAT"); |
| 676 | } |
| 677 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 678 | void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 679 | const MCSubtargetInfo &STI, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 680 | raw_ostream &O) { |
| 681 | if (MI->getOperand(OpNo).getImm()) |
| 682 | O << " clamp"; |
| 683 | } |
| 684 | |
| 685 | void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 686 | const MCSubtargetInfo &STI, |
| 687 | raw_ostream &O) { |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 688 | int Imm = MI->getOperand(OpNo).getImm(); |
| 689 | if (Imm == SIOutMods::MUL2) |
| 690 | O << " mul:2"; |
| 691 | else if (Imm == SIOutMods::MUL4) |
| 692 | O << " mul:4"; |
| 693 | else if (Imm == SIOutMods::DIV2) |
| 694 | O << " div:2"; |
| 695 | } |
| 696 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 697 | void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 698 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 699 | raw_ostream &O) { |
Jan Vesely | 7971464 | 2016-05-13 20:39:24 +0000 | [diff] [blame] | 700 | const MCOperand &Op = MI->getOperand(OpNo); |
| 701 | assert(Op.isImm() || Op.isExpr()); |
| 702 | if (Op.isImm()) { |
| 703 | int64_t Imm = Op.getImm(); |
| 704 | O << Imm << '(' << BitsToFloat(Imm) << ')'; |
| 705 | } |
| 706 | if (Op.isExpr()) { |
| 707 | Op.getExpr()->print(O << '@', &MAI); |
| 708 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 709 | } |
| 710 | |
| 711 | void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 712 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Rafael Espindola | 0b9319e | 2015-06-12 12:42:13 +0000 | [diff] [blame] | 713 | printIfSet(MI, OpNo, O, "*", " "); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 714 | } |
| 715 | |
| 716 | void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 717 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 718 | printIfSet(MI, OpNo, O, '-'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 719 | } |
| 720 | |
| 721 | void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 722 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 723 | switch (MI->getOperand(OpNo).getImm()) { |
| 724 | default: break; |
| 725 | case 1: |
| 726 | O << " * 2.0"; |
| 727 | break; |
| 728 | case 2: |
| 729 | O << " * 4.0"; |
| 730 | break; |
| 731 | case 3: |
| 732 | O << " / 2.0"; |
| 733 | break; |
| 734 | } |
| 735 | } |
| 736 | |
| 737 | void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 738 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Matt Arsenault | e8dbf79 | 2016-07-05 22:06:56 +0000 | [diff] [blame] | 739 | printIfSet(MI, OpNo, O, '+'); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 743 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 744 | raw_ostream &O) { |
| 745 | printIfSet(MI, OpNo, O, "ExecMask,"); |
| 746 | } |
| 747 | |
| 748 | void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 749 | const MCSubtargetInfo &STI, |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 750 | raw_ostream &O) { |
| 751 | printIfSet(MI, OpNo, O, "Pred,"); |
| 752 | } |
| 753 | |
| 754 | void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 755 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 756 | const MCOperand &Op = MI->getOperand(OpNo); |
| 757 | if (Op.getImm() == 0) { |
| 758 | O << " (MASKED)"; |
| 759 | } |
| 760 | } |
| 761 | |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 762 | void AMDGPUInstPrinter::printSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 763 | raw_ostream &O) { |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 764 | const char * chans = "XYZW"; |
| 765 | int sel = MI->getOperand(OpNo).getImm(); |
| 766 | |
| 767 | int chan = sel & 3; |
| 768 | sel >>= 2; |
| 769 | |
| 770 | if (sel >= 512) { |
| 771 | sel -= 512; |
| 772 | int cb = sel >> 12; |
| 773 | sel &= 4095; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 774 | O << cb << '[' << sel << ']'; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 775 | } else if (sel >= 448) { |
| 776 | sel -= 448; |
| 777 | O << sel; |
| 778 | } else if (sel >= 0){ |
| 779 | O << sel; |
| 780 | } |
| 781 | |
| 782 | if (sel >= 0) |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 783 | O << '.' << chans[chan]; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 784 | } |
| 785 | |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 786 | void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 787 | const MCSubtargetInfo &STI, |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 788 | raw_ostream &O) { |
| 789 | int BankSwizzle = MI->getOperand(OpNo).getImm(); |
| 790 | switch (BankSwizzle) { |
| 791 | case 1: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 792 | O << "BS:VEC_021/SCL_122"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 793 | break; |
| 794 | case 2: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 795 | O << "BS:VEC_120/SCL_212"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 796 | break; |
| 797 | case 3: |
Vincent Lejeune | bb8a8721 | 2013-06-29 19:32:29 +0000 | [diff] [blame] | 798 | O << "BS:VEC_102/SCL_221"; |
Vincent Lejeune | f97af79 | 2013-05-02 21:52:30 +0000 | [diff] [blame] | 799 | break; |
| 800 | case 4: |
| 801 | O << "BS:VEC_201"; |
| 802 | break; |
| 803 | case 5: |
| 804 | O << "BS:VEC_210"; |
| 805 | break; |
| 806 | default: |
| 807 | break; |
| 808 | } |
| 809 | return; |
| 810 | } |
| 811 | |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 812 | void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 813 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 814 | unsigned Sel = MI->getOperand(OpNo).getImm(); |
| 815 | switch (Sel) { |
| 816 | case 0: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 817 | O << 'X'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 818 | break; |
| 819 | case 1: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 820 | O << 'Y'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 821 | break; |
| 822 | case 2: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 823 | O << 'Z'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 824 | break; |
| 825 | case 3: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 826 | O << 'W'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 827 | break; |
| 828 | case 4: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 829 | O << '0'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 830 | break; |
| 831 | case 5: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 832 | O << '1'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 833 | break; |
| 834 | case 7: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 835 | O << '_'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 836 | break; |
| 837 | default: |
| 838 | break; |
| 839 | } |
| 840 | } |
| 841 | |
| 842 | void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 843 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 844 | unsigned CT = MI->getOperand(OpNo).getImm(); |
| 845 | switch (CT) { |
| 846 | case 0: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 847 | O << 'U'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 848 | break; |
| 849 | case 1: |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 850 | O << 'N'; |
Vincent Lejeune | d3eed66 | 2013-05-17 16:50:20 +0000 | [diff] [blame] | 851 | break; |
| 852 | default: |
| 853 | break; |
| 854 | } |
| 855 | } |
| 856 | |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 857 | void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 858 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 859 | int KCacheMode = MI->getOperand(OpNo).getImm(); |
| 860 | if (KCacheMode > 0) { |
| 861 | int KCacheBank = MI->getOperand(OpNo - 2).getImm(); |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 862 | O << "CB" << KCacheBank << ':'; |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 863 | int KCacheAddr = MI->getOperand(OpNo + 2).getImm(); |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 864 | int LineSize = (KCacheMode == 1) ? 16 : 32; |
| 865 | O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize; |
Vincent Lejeune | b0422e2 | 2013-05-02 21:52:40 +0000 | [diff] [blame] | 866 | } |
| 867 | } |
| 868 | |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 869 | void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 870 | const MCSubtargetInfo &STI, |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 871 | raw_ostream &O) { |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 872 | using namespace llvm::AMDGPU::SendMsg; |
| 873 | |
| 874 | const unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
| 875 | const unsigned Id = SImm16 & ID_MASK_; |
| 876 | do { |
| 877 | if (Id == ID_INTERRUPT) { |
| 878 | if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0. |
| 879 | break; |
| 880 | O << "sendmsg(" << IdSymbolic[Id] << ')'; |
| 881 | return; |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 882 | } |
Artem Tamazov | ebe71ce | 2016-05-06 17:48:48 +0000 | [diff] [blame] | 883 | if (Id == ID_GS || Id == ID_GS_DONE) { |
| 884 | if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 885 | break; |
| 886 | const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_; |
| 887 | const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_; |
| 888 | if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only. |
| 889 | break; |
| 890 | if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits. |
| 891 | break; |
| 892 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs]; |
| 893 | if (OpGs != OP_GS_NOP) { O << ", " << StreamId; } |
| 894 | O << ')'; |
| 895 | return; |
| 896 | } |
| 897 | if (Id == ID_SYSMSG) { |
| 898 | if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0. |
| 899 | break; |
| 900 | const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_; |
| 901 | if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown. |
| 902 | break; |
| 903 | O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')'; |
| 904 | return; |
| 905 | } |
| 906 | } while (0); |
| 907 | O << SImm16; // Unknown simm16 code. |
Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 908 | } |
| 909 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 910 | void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 911 | const MCSubtargetInfo &STI, |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 912 | raw_ostream &O) { |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 913 | IsaVersion IV = getIsaVersion(STI.getFeatureBits()); |
| 914 | |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 915 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 916 | unsigned Vmcnt, Expcnt, Lgkmcnt; |
| 917 | decodeWaitcnt(IV, SImm16, Vmcnt, Expcnt, Lgkmcnt); |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 918 | |
| 919 | bool NeedSpace = false; |
| 920 | |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 921 | if (Vmcnt != getVmcntBitMask(IV)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 922 | O << "vmcnt(" << Vmcnt << ')'; |
| 923 | NeedSpace = true; |
| 924 | } |
| 925 | |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 926 | if (Expcnt != getExpcntBitMask(IV)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 927 | if (NeedSpace) |
| 928 | O << ' '; |
| 929 | O << "expcnt(" << Expcnt << ')'; |
| 930 | NeedSpace = true; |
| 931 | } |
| 932 | |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 933 | if (Lgkmcnt != getLgkmcntBitMask(IV)) { |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 934 | if (NeedSpace) |
| 935 | O << ' '; |
Matt Arsenault | 3673eba | 2014-09-21 17:27:28 +0000 | [diff] [blame] | 936 | O << "lgkmcnt(" << Lgkmcnt << ')'; |
Matt Arsenault | 3a99759 | 2014-09-26 01:09:46 +0000 | [diff] [blame] | 937 | } |
Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 938 | } |
| 939 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 940 | void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo, |
Konstantin Zhuravlyov | da4687c | 2016-09-27 14:42:48 +0000 | [diff] [blame] | 941 | const MCSubtargetInfo &STI, raw_ostream &O) { |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 942 | using namespace llvm::AMDGPU::Hwreg; |
| 943 | |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 944 | unsigned SImm16 = MI->getOperand(OpNo).getImm(); |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 945 | const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_; |
| 946 | const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_; |
| 947 | const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 948 | |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 949 | O << "hwreg("; |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 950 | if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) { |
| 951 | O << IdSymbolic[Id]; |
| 952 | } else { |
| 953 | O << Id; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 954 | } |
Artem Tamazov | 6edc135 | 2016-05-26 17:00:33 +0000 | [diff] [blame] | 955 | if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) { |
Artem Tamazov | 5cd55b1 | 2016-04-27 15:17:03 +0000 | [diff] [blame] | 956 | O << ", " << Offset << ", " << Width; |
| 957 | } |
| 958 | O << ')'; |
Artem Tamazov | d646866 | 2016-04-25 14:13:51 +0000 | [diff] [blame] | 959 | } |
| 960 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 961 | #include "AMDGPUGenAsmWriter.inc" |