blob: 3ab030082ec786ddaa389607a970331d588de562 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstPrinter.cpp - AMDGPU MC Inst -> ASM ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8// \file
9//===----------------------------------------------------------------------===//
10
11#include "AMDGPUInstPrinter.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000012#include "SIDefines.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000013#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000014#include "Utils/AMDGPUAsmUtils.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000015#include "Utils/AMDGPUBaseInfo.h"
Christian Konigbf114b42013-02-21 15:17:22 +000016#include "llvm/MC/MCExpr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000017#include "llvm/MC/MCInst.h"
Matt Arsenault303011a2014-12-17 21:04:08 +000018#include "llvm/MC/MCInstrInfo.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000019#include "llvm/MC/MCRegisterInfo.h"
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000020#include "llvm/MC/MCSubtargetInfo.h"
Matt Arsenault4d7d3832014-04-15 22:32:49 +000021#include "llvm/Support/MathExtras.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000022#include "llvm/Support/raw_ostream.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023
Artem Tamazoveb4d5a92016-04-13 16:18:41 +000024#include <string>
25
Tom Stellard75aadc22012-12-11 21:25:42 +000026using namespace llvm;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000027using namespace llvm::AMDGPU;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29void AMDGPUInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000030 StringRef Annot, const MCSubtargetInfo &STI) {
Vincent Lejeunef97af792013-05-02 21:52:30 +000031 OS.flush();
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000032 printInstruction(MI, STI, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +000033 printAnnotation(OS, Annot);
34}
35
Sam Koltondfa29f72016-03-09 12:29:31 +000036void AMDGPUInstPrinter::printU4ImmOperand(const MCInst *MI, unsigned OpNo,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000037 const MCSubtargetInfo &STI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000038 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +000039 O << formatHex(MI->getOperand(OpNo).getImm() & 0xf);
40}
41
Matt Arsenault4d7d3832014-04-15 22:32:49 +000042void AMDGPUInstPrinter::printU8ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000043 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +000044 O << formatHex(MI->getOperand(OpNo).getImm() & 0xff);
45}
46
47void AMDGPUInstPrinter::printU16ImmOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000048 const MCSubtargetInfo &STI,
Matt Arsenault4d7d3832014-04-15 22:32:49 +000049 raw_ostream &O) {
50 O << formatHex(MI->getOperand(OpNo).getImm() & 0xffff);
51}
52
Sam Koltondfa29f72016-03-09 12:29:31 +000053void AMDGPUInstPrinter::printU4ImmDecOperand(const MCInst *MI, unsigned OpNo,
54 raw_ostream &O) {
55 O << formatDec(MI->getOperand(OpNo).getImm() & 0xf);
56}
57
Matt Arsenault61cc9082014-10-10 22:16:07 +000058void AMDGPUInstPrinter::printU8ImmDecOperand(const MCInst *MI, unsigned OpNo,
59 raw_ostream &O) {
60 O << formatDec(MI->getOperand(OpNo).getImm() & 0xff);
61}
62
63void AMDGPUInstPrinter::printU16ImmDecOperand(const MCInst *MI, unsigned OpNo,
64 raw_ostream &O) {
65 O << formatDec(MI->getOperand(OpNo).getImm() & 0xffff);
66}
67
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +000068void AMDGPUInstPrinter::printU32ImmOperand(const MCInst *MI, unsigned OpNo,
69 const MCSubtargetInfo &STI,
70 raw_ostream &O) {
71 O << formatHex(MI->getOperand(OpNo).getImm() & 0xffffffff);
72}
73
74void AMDGPUInstPrinter::printNamedBit(const MCInst *MI, unsigned OpNo,
75 raw_ostream &O, StringRef BitName) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000076 if (MI->getOperand(OpNo).getImm()) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +000077 O << ' ' << BitName;
Nikolay Haustov2f684f12016-02-26 09:51:05 +000078 }
79}
80
Tom Stellard229d5e62014-08-05 14:48:12 +000081void AMDGPUInstPrinter::printOffen(const MCInst *MI, unsigned OpNo,
82 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000083 printNamedBit(MI, OpNo, O, "offen");
Tom Stellard229d5e62014-08-05 14:48:12 +000084}
85
86void AMDGPUInstPrinter::printIdxen(const MCInst *MI, unsigned OpNo,
87 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000088 printNamedBit(MI, OpNo, O, "idxen");
Tom Stellard229d5e62014-08-05 14:48:12 +000089}
90
91void AMDGPUInstPrinter::printAddr64(const MCInst *MI, unsigned OpNo,
92 raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +000093 printNamedBit(MI, OpNo, O, "addr64");
Tom Stellard229d5e62014-08-05 14:48:12 +000094}
95
96void AMDGPUInstPrinter::printMBUFOffset(const MCInst *MI, unsigned OpNo,
97 raw_ostream &O) {
98 if (MI->getOperand(OpNo).getImm()) {
99 O << " offset:";
Matt Arsenaultfb13b222014-12-03 03:12:13 +0000100 printU16ImmDecOperand(MI, OpNo, O);
Tom Stellard229d5e62014-08-05 14:48:12 +0000101 }
102}
103
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000104void AMDGPUInstPrinter::printOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000105 const MCSubtargetInfo &STI,
106 raw_ostream &O) {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000107 uint16_t Imm = MI->getOperand(OpNo).getImm();
108 if (Imm != 0) {
109 O << " offset:";
110 printU16ImmDecOperand(MI, OpNo, O);
111 }
112}
113
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000114void AMDGPUInstPrinter::printOffset0(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000115 const MCSubtargetInfo &STI,
116 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000117 if (MI->getOperand(OpNo).getImm()) {
118 O << " offset0:";
119 printU8ImmDecOperand(MI, OpNo, O);
120 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000121}
122
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000123void AMDGPUInstPrinter::printOffset1(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000124 const MCSubtargetInfo &STI,
125 raw_ostream &O) {
Tom Stellard1f3416a2015-04-08 01:09:19 +0000126 if (MI->getOperand(OpNo).getImm()) {
127 O << " offset1:";
128 printU8ImmDecOperand(MI, OpNo, O);
129 }
Matt Arsenault61cc9082014-10-10 22:16:07 +0000130}
131
Artem Tamazov54bfd542016-10-31 16:07:39 +0000132void AMDGPUInstPrinter::printSMRDOffset8(const MCInst *MI, unsigned OpNo,
133 const MCSubtargetInfo &STI,
134 raw_ostream &O) {
135 printU32ImmOperand(MI, OpNo, STI, O);
136}
137
138void AMDGPUInstPrinter::printSMRDOffset20(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000139 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000140 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000141 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000142}
143
144void AMDGPUInstPrinter::printSMRDLiteralOffset(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000145 const MCSubtargetInfo &STI,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000146 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000147 printU32ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000148}
149
Tom Stellard065e3d42015-03-09 18:49:54 +0000150void AMDGPUInstPrinter::printGDS(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000151 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000152 printNamedBit(MI, OpNo, O, "gds");
Tom Stellard065e3d42015-03-09 18:49:54 +0000153}
154
Tom Stellard229d5e62014-08-05 14:48:12 +0000155void AMDGPUInstPrinter::printGLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000156 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000157 printNamedBit(MI, OpNo, O, "glc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000158}
159
160void AMDGPUInstPrinter::printSLC(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000161 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000162 printNamedBit(MI, OpNo, O, "slc");
Tom Stellard229d5e62014-08-05 14:48:12 +0000163}
164
165void AMDGPUInstPrinter::printTFE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000166 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000167 printNamedBit(MI, OpNo, O, "tfe");
168}
169
170void AMDGPUInstPrinter::printDMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000171 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000172 if (MI->getOperand(OpNo).getImm()) {
173 O << " dmask:";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000174 printU16ImmOperand(MI, OpNo, STI, O);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000175 }
176}
177
178void AMDGPUInstPrinter::printUNorm(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000179 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000180 printNamedBit(MI, OpNo, O, "unorm");
181}
182
183void AMDGPUInstPrinter::printDA(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000184 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000185 printNamedBit(MI, OpNo, O, "da");
186}
187
188void AMDGPUInstPrinter::printR128(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000189 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000190 printNamedBit(MI, OpNo, O, "r128");
191}
192
193void AMDGPUInstPrinter::printLWE(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000194 const MCSubtargetInfo &STI, raw_ostream &O) {
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000195 printNamedBit(MI, OpNo, O, "lwe");
Tom Stellard229d5e62014-08-05 14:48:12 +0000196}
197
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000198void AMDGPUInstPrinter::printRegOperand(unsigned RegNo, raw_ostream &O,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000199 const MCRegisterInfo &MRI) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000200 switch (RegNo) {
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000201 case AMDGPU::VCC:
202 O << "vcc";
203 return;
204 case AMDGPU::SCC:
205 O << "scc";
206 return;
207 case AMDGPU::EXEC:
208 O << "exec";
209 return;
210 case AMDGPU::M0:
211 O << "m0";
212 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000213 case AMDGPU::FLAT_SCR:
214 O << "flat_scratch";
215 return;
216 case AMDGPU::VCC_LO:
217 O << "vcc_lo";
218 return;
219 case AMDGPU::VCC_HI:
220 O << "vcc_hi";
221 return;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000222 case AMDGPU::TBA_LO:
223 O << "tba_lo";
224 return;
225 case AMDGPU::TBA_HI:
226 O << "tba_hi";
227 return;
228 case AMDGPU::TMA_LO:
229 O << "tma_lo";
230 return;
231 case AMDGPU::TMA_HI:
232 O << "tma_hi";
233 return;
Matt Arsenault3f981402014-09-15 15:41:53 +0000234 case AMDGPU::EXEC_LO:
235 O << "exec_lo";
236 return;
237 case AMDGPU::EXEC_HI:
238 O << "exec_hi";
239 return;
240 case AMDGPU::FLAT_SCR_LO:
241 O << "flat_scratch_lo";
242 return;
243 case AMDGPU::FLAT_SCR_HI:
244 O << "flat_scratch_hi";
245 return;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000246 default:
247 break;
248 }
249
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000250 // The low 8 bits of the encoding value is the register index, for both VGPRs
251 // and SGPRs.
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000252 unsigned RegIdx = MRI.getEncodingValue(RegNo) & ((1 << 8) - 1);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000253
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000254 unsigned NumRegs;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000255 if (MRI.getRegClass(AMDGPU::VGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000256 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000257 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000258 } else if (MRI.getRegClass(AMDGPU::SGPR_32RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000259 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000260 NumRegs = 1;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000261 } else if (MRI.getRegClass(AMDGPU::VReg_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000262 O <<'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000263 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000264 } else if (MRI.getRegClass(AMDGPU::SGPR_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000265 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000266 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000267 } else if (MRI.getRegClass(AMDGPU::VReg_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000268 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000269 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000270 } else if (MRI.getRegClass(AMDGPU::SGPR_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000271 O << 's';
Artem Tamazov38e496b2016-04-29 17:04:50 +0000272 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000273 } else if (MRI.getRegClass(AMDGPU::VReg_96RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000274 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000275 NumRegs = 3;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000276 } else if (MRI.getRegClass(AMDGPU::VReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000277 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000278 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000279 } else if (MRI.getRegClass(AMDGPU::SReg_256RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000280 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000281 NumRegs = 8;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000282 } else if (MRI.getRegClass(AMDGPU::VReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000283 O << 'v';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000284 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000285 } else if (MRI.getRegClass(AMDGPU::SReg_512RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000286 O << 's';
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000287 NumRegs = 16;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000288 } else if (MRI.getRegClass(AMDGPU::TTMP_64RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000289 O << "ttmp";
290 NumRegs = 2;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000291 // Trap temps start at offset 112. TODO: Get this from tablegen.
292 RegIdx -= 112;
293 } else if (MRI.getRegClass(AMDGPU::TTMP_128RegClassID).contains(RegNo)) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000294 O << "ttmp";
295 NumRegs = 4;
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000296 // Trap temps start at offset 112. TODO: Get this from tablegen.
297 RegIdx -= 112;
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000298 } else {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000299 O << getRegisterName(RegNo);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000300 return;
301 }
302
Matt Arsenaultfcf86c52014-04-15 22:32:42 +0000303 if (NumRegs == 1) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000304 O << RegIdx;
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000305 return;
306 }
307
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000308 O << '[' << RegIdx << ':' << (RegIdx + NumRegs - 1) << ']';
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000309}
310
Tom Stellardc0503922015-03-12 21:34:22 +0000311void AMDGPUInstPrinter::printVOPDst(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000312 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellardc0503922015-03-12 21:34:22 +0000313 if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::VOP3)
314 O << "_e64 ";
Sam Koltondfa29f72016-03-09 12:29:31 +0000315 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::DPP)
316 O << "_dpp ";
Sam Kolton3025e7f2016-04-26 13:33:56 +0000317 else if (MII.get(MI->getOpcode()).TSFlags & SIInstrFlags::SDWA)
318 O << "_sdwa ";
Tom Stellardc0503922015-03-12 21:34:22 +0000319 else
320 O << "_e32 ";
321
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000322 printOperand(MI, OpNo, STI, O);
Tom Stellardc0503922015-03-12 21:34:22 +0000323}
324
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000325void AMDGPUInstPrinter::printImmediate32(uint32_t Imm,
326 const MCSubtargetInfo &STI,
327 raw_ostream &O) {
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000328 int32_t SImm = static_cast<int32_t>(Imm);
329 if (SImm >= -16 && SImm <= 64) {
330 O << SImm;
331 return;
332 }
333
Matt Arsenault02dc2652014-09-17 17:32:13 +0000334 if (Imm == FloatToBits(0.0f))
335 O << "0.0";
336 else if (Imm == FloatToBits(1.0f))
337 O << "1.0";
338 else if (Imm == FloatToBits(-1.0f))
339 O << "-1.0";
340 else if (Imm == FloatToBits(0.5f))
341 O << "0.5";
342 else if (Imm == FloatToBits(-0.5f))
343 O << "-0.5";
344 else if (Imm == FloatToBits(2.0f))
345 O << "2.0";
346 else if (Imm == FloatToBits(-2.0f))
347 O << "-2.0";
348 else if (Imm == FloatToBits(4.0f))
349 O << "4.0";
350 else if (Imm == FloatToBits(-4.0f))
351 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000352 else if (Imm == 0x3e22f983 &&
353 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
354 O << "1/2pi";
Matt Arsenault303011a2014-12-17 21:04:08 +0000355 else
Matt Arsenault02dc2652014-09-17 17:32:13 +0000356 O << formatHex(static_cast<uint64_t>(Imm));
Matt Arsenault303011a2014-12-17 21:04:08 +0000357}
358
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000359void AMDGPUInstPrinter::printImmediate64(uint64_t Imm,
360 const MCSubtargetInfo &STI,
361 raw_ostream &O) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000362 int64_t SImm = static_cast<int64_t>(Imm);
363 if (SImm >= -16 && SImm <= 64) {
364 O << SImm;
365 return;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000366 }
Matt Arsenault303011a2014-12-17 21:04:08 +0000367
368 if (Imm == DoubleToBits(0.0))
369 O << "0.0";
370 else if (Imm == DoubleToBits(1.0))
371 O << "1.0";
372 else if (Imm == DoubleToBits(-1.0))
373 O << "-1.0";
374 else if (Imm == DoubleToBits(0.5))
375 O << "0.5";
376 else if (Imm == DoubleToBits(-0.5))
377 O << "-0.5";
378 else if (Imm == DoubleToBits(2.0))
379 O << "2.0";
380 else if (Imm == DoubleToBits(-2.0))
381 O << "-2.0";
382 else if (Imm == DoubleToBits(4.0))
383 O << "4.0";
384 else if (Imm == DoubleToBits(-4.0))
385 O << "-4.0";
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000386 else if (Imm == 0x3fc45f306dc9c882 &&
387 STI.getFeatureBits()[AMDGPU::FeatureInv2PiInlineImm])
388 O << "1/2pi";
Matt Arsenault382557e2015-10-23 18:07:58 +0000389 else {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000390 assert(isUInt<32>(Imm) || Imm == 0x3fc45f306dc9c882);
Matt Arsenault382557e2015-10-23 18:07:58 +0000391
392 // In rare situations, we will have a 32-bit literal in a 64-bit
393 // operand. This is technically allowed for the encoding of s_mov_b64.
394 O << formatHex(static_cast<uint64_t>(Imm));
395 }
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000396}
397
Tom Stellard75aadc22012-12-11 21:25:42 +0000398void AMDGPUInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000399 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000400 raw_ostream &O) {
401
Valery Pykhtinc7616752016-08-15 10:56:48 +0000402 if (OpNo >= MI->getNumOperands()) {
403 O << "/*Missing OP" << OpNo << "*/";
404 return;
405 }
406
Tom Stellard75aadc22012-12-11 21:25:42 +0000407 const MCOperand &Op = MI->getOperand(OpNo);
408 if (Op.isReg()) {
409 switch (Op.getReg()) {
410 // This is the default predicate state, so we don't need to print it.
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000411 case AMDGPU::PRED_SEL_OFF:
412 break;
413
414 default:
Tom Stellardd7e6f132015-04-08 01:09:26 +0000415 printRegOperand(Op.getReg(), O, MRI);
Matt Arsenault72b31ee2013-11-12 02:35:51 +0000416 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 }
418 } else if (Op.isImm()) {
Matt Arsenault303011a2014-12-17 21:04:08 +0000419 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
420 int RCID = Desc.OpInfo[OpNo].RegClass;
421 if (RCID != -1) {
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000422 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
423 if (RCBits == 32)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000424 printImmediate32(Op.getImm(), STI, O);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000425 else if (RCBits == 64)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000426 printImmediate64(Op.getImm(), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000427 else
428 llvm_unreachable("Invalid register class size");
Matt Arsenault70120fa2015-02-21 21:29:00 +0000429 } else if (Desc.OpInfo[OpNo].OperandType == MCOI::OPERAND_IMMEDIATE) {
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000430 printImmediate32(Op.getImm(), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000431 } else {
432 // We hit this for the immediate instruction bits that don't yet have a
433 // custom printer.
434 // TODO: Eventually this should be unnecessary.
435 O << formatDec(Op.getImm());
436 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000437 } else if (Op.isFPImm()) {
Matt Arsenault02dc2652014-09-17 17:32:13 +0000438 // We special case 0.0 because otherwise it will be printed as an integer.
439 if (Op.getFPImm() == 0.0)
440 O << "0.0";
Matt Arsenault303011a2014-12-17 21:04:08 +0000441 else {
442 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000443 int RCID = Desc.OpInfo[OpNo].RegClass;
444 unsigned RCBits = AMDGPU::getRegBitWidth(MRI.getRegClass(RCID));
445 if (RCBits == 32)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000446 printImmediate32(FloatToBits(Op.getFPImm()), STI, O);
Krzysztof Parzyszekc8715502016-10-19 17:40:36 +0000447 else if (RCBits == 64)
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000448 printImmediate64(DoubleToBits(Op.getFPImm()), STI, O);
Matt Arsenault303011a2014-12-17 21:04:08 +0000449 else
450 llvm_unreachable("Invalid register class size");
451 }
Christian Konigbf114b42013-02-21 15:17:22 +0000452 } else if (Op.isExpr()) {
453 const MCExpr *Exp = Op.getExpr();
Matt Arsenault8b643552015-06-09 00:31:39 +0000454 Exp->print(O, &MAI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000455 } else {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000456 O << "/*INV_OP*/";
Tom Stellard75aadc22012-12-11 21:25:42 +0000457 }
458}
459
Sam Kolton945231a2016-06-10 09:57:59 +0000460void AMDGPUInstPrinter::printOperandAndFPInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000461 unsigned OpNo,
462 const MCSubtargetInfo &STI,
463 raw_ostream &O) {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000464 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
Matt Arsenault9783e002014-09-29 15:50:26 +0000465 if (InputModifiers & SISrcMods::NEG)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000466 O << '-';
Matt Arsenault9783e002014-09-29 15:50:26 +0000467 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000468 O << '|';
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000469 printOperand(MI, OpNo + 1, STI, O);
Matt Arsenault9783e002014-09-29 15:50:26 +0000470 if (InputModifiers & SISrcMods::ABS)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000471 O << '|';
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000472}
473
Sam Kolton945231a2016-06-10 09:57:59 +0000474void AMDGPUInstPrinter::printOperandAndIntInputMods(const MCInst *MI,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000475 unsigned OpNo,
476 const MCSubtargetInfo &STI,
477 raw_ostream &O) {
Sam Kolton945231a2016-06-10 09:57:59 +0000478 unsigned InputModifiers = MI->getOperand(OpNo).getImm();
479 if (InputModifiers & SISrcMods::SEXT)
480 O << "sext(";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000481 printOperand(MI, OpNo + 1, STI, O);
Sam Kolton945231a2016-06-10 09:57:59 +0000482 if (InputModifiers & SISrcMods::SEXT)
483 O << ')';
484}
485
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000486void AMDGPUInstPrinter::printDPPCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000487 const MCSubtargetInfo &STI,
488 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000489 unsigned Imm = MI->getOperand(OpNo).getImm();
Teresa Johnsone50b23c2016-03-09 14:58:23 +0000490 if (Imm <= 0x0ff) {
Sam Koltona74cd522016-03-18 15:35:51 +0000491 O << " quad_perm:[";
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000492 O << formatDec(Imm & 0x3) << ',';
493 O << formatDec((Imm & 0xc) >> 2) << ',';
494 O << formatDec((Imm & 0x30) >> 4) << ',';
495 O << formatDec((Imm & 0xc0) >> 6) << ']';
Sam Koltondfa29f72016-03-09 12:29:31 +0000496 } else if ((Imm >= 0x101) && (Imm <= 0x10f)) {
497 O << " row_shl:";
498 printU4ImmDecOperand(MI, OpNo, O);
499 } else if ((Imm >= 0x111) && (Imm <= 0x11f)) {
500 O << " row_shr:";
501 printU4ImmDecOperand(MI, OpNo, O);
502 } else if ((Imm >= 0x121) && (Imm <= 0x12f)) {
503 O << " row_ror:";
504 printU4ImmDecOperand(MI, OpNo, O);
505 } else if (Imm == 0x130) {
506 O << " wave_shl:1";
507 } else if (Imm == 0x134) {
508 O << " wave_rol:1";
509 } else if (Imm == 0x138) {
510 O << " wave_shr:1";
511 } else if (Imm == 0x13c) {
512 O << " wave_ror:1";
513 } else if (Imm == 0x140) {
Sam Koltona74cd522016-03-18 15:35:51 +0000514 O << " row_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000515 } else if (Imm == 0x141) {
Sam Koltona74cd522016-03-18 15:35:51 +0000516 O << " row_half_mirror";
Sam Koltondfa29f72016-03-09 12:29:31 +0000517 } else if (Imm == 0x142) {
518 O << " row_bcast:15";
519 } else if (Imm == 0x143) {
520 O << " row_bcast:31";
521 } else {
522 llvm_unreachable("Invalid dpp_ctrl value");
523 }
524}
525
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000526void AMDGPUInstPrinter::printRowMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000527 const MCSubtargetInfo &STI,
528 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000529 O << " row_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000530 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000531}
532
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000533void AMDGPUInstPrinter::printBankMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000534 const MCSubtargetInfo &STI,
535 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000536 O << " bank_mask:";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000537 printU4ImmOperand(MI, OpNo, STI, O);
Sam Koltondfa29f72016-03-09 12:29:31 +0000538}
539
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000540void AMDGPUInstPrinter::printBoundCtrl(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000541 const MCSubtargetInfo &STI,
542 raw_ostream &O) {
Sam Koltondfa29f72016-03-09 12:29:31 +0000543 unsigned Imm = MI->getOperand(OpNo).getImm();
544 if (Imm) {
545 O << " bound_ctrl:0"; // XXX - this syntax is used in sp3
546 }
547}
548
Sam Kolton3025e7f2016-04-26 13:33:56 +0000549void AMDGPUInstPrinter::printSDWASel(const MCInst *MI, unsigned OpNo,
550 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000551 using namespace llvm::AMDGPU::SDWA;
552
Sam Kolton3025e7f2016-04-26 13:33:56 +0000553 unsigned Imm = MI->getOperand(OpNo).getImm();
554 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000555 case SdwaSel::BYTE_0: O << "BYTE_0"; break;
556 case SdwaSel::BYTE_1: O << "BYTE_1"; break;
557 case SdwaSel::BYTE_2: O << "BYTE_2"; break;
558 case SdwaSel::BYTE_3: O << "BYTE_3"; break;
559 case SdwaSel::WORD_0: O << "WORD_0"; break;
560 case SdwaSel::WORD_1: O << "WORD_1"; break;
561 case SdwaSel::DWORD: O << "DWORD"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000562 default: llvm_unreachable("Invalid SDWA data select operand");
563 }
564}
565
566void AMDGPUInstPrinter::printSDWADstSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000567 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000568 raw_ostream &O) {
569 O << "dst_sel:";
570 printSDWASel(MI, OpNo, O);
571}
572
573void AMDGPUInstPrinter::printSDWASrc0Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000574 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000575 raw_ostream &O) {
576 O << "src0_sel:";
577 printSDWASel(MI, OpNo, O);
578}
579
580void AMDGPUInstPrinter::printSDWASrc1Sel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000581 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000582 raw_ostream &O) {
583 O << "src1_sel:";
584 printSDWASel(MI, OpNo, O);
585}
586
587void AMDGPUInstPrinter::printSDWADstUnused(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000588 const MCSubtargetInfo &STI,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000589 raw_ostream &O) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000590 using namespace llvm::AMDGPU::SDWA;
591
Sam Kolton3025e7f2016-04-26 13:33:56 +0000592 O << "dst_unused:";
593 unsigned Imm = MI->getOperand(OpNo).getImm();
594 switch (Imm) {
Sam Koltona3ec5c12016-10-07 14:46:06 +0000595 case DstUnused::UNUSED_PAD: O << "UNUSED_PAD"; break;
596 case DstUnused::UNUSED_SEXT: O << "UNUSED_SEXT"; break;
597 case DstUnused::UNUSED_PRESERVE: O << "UNUSED_PRESERVE"; break;
Sam Kolton3025e7f2016-04-26 13:33:56 +0000598 default: llvm_unreachable("Invalid SDWA dest_unused operand");
599 }
600}
601
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000602void AMDGPUInstPrinter::printInterpSlot(const MCInst *MI, unsigned OpNo,
603 const MCSubtargetInfo &STI,
Michel Danzere9bb18b2013-02-14 19:03:25 +0000604 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000605 unsigned Imm = MI->getOperand(OpNo).getImm();
Michel Danzere9bb18b2013-02-14 19:03:25 +0000606
607 if (Imm == 2) {
608 O << "P0";
609 } else if (Imm == 1) {
610 O << "P20";
611 } else if (Imm == 0) {
612 O << "P10";
613 } else {
Matt Arsenault393366c2014-09-21 17:27:31 +0000614 llvm_unreachable("Invalid interpolation parameter slot");
Michel Danzere9bb18b2013-02-14 19:03:25 +0000615 }
616}
617
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000618void AMDGPUInstPrinter::printVGPRIndexMode(const MCInst *MI, unsigned OpNo,
619 const MCSubtargetInfo &STI,
620 raw_ostream &O) {
621 unsigned Val = MI->getOperand(OpNo).getImm();
622 if (Val == 0) {
623 O << " 0";
624 return;
625 }
626
627 if (Val & VGPRIndexMode::DST_ENABLE)
628 O << " dst";
629
630 if (Val & VGPRIndexMode::SRC0_ENABLE)
631 O << " src0";
632
633 if (Val & VGPRIndexMode::SRC1_ENABLE)
634 O << " src1";
635
636 if (Val & VGPRIndexMode::SRC2_ENABLE)
637 O << " src2";
638}
639
Tom Stellard75aadc22012-12-11 21:25:42 +0000640void AMDGPUInstPrinter::printMemOperand(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000641 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000642 raw_ostream &O) {
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000643 printOperand(MI, OpNo, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000644 O << ", ";
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000645 printOperand(MI, OpNo + 1, STI, O);
Tom Stellard75aadc22012-12-11 21:25:42 +0000646}
647
648void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
Vincent Lejeunef97af792013-05-02 21:52:30 +0000649 raw_ostream &O, StringRef Asm,
650 StringRef Default) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000651 const MCOperand &Op = MI->getOperand(OpNo);
652 assert(Op.isImm());
653 if (Op.getImm() == 1) {
654 O << Asm;
Vincent Lejeunef97af792013-05-02 21:52:30 +0000655 } else {
656 O << Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000657 }
658}
659
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000660void AMDGPUInstPrinter::printIfSet(const MCInst *MI, unsigned OpNo,
661 raw_ostream &O, char Asm) {
662 const MCOperand &Op = MI->getOperand(OpNo);
663 assert(Op.isImm());
664 if (Op.getImm() == 1)
665 O << Asm;
666}
667
Tom Stellard75aadc22012-12-11 21:25:42 +0000668void AMDGPUInstPrinter::printAbs(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000669 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000670 printIfSet(MI, OpNo, O, '|');
Tom Stellard75aadc22012-12-11 21:25:42 +0000671}
672
673void AMDGPUInstPrinter::printClamp(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000674 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000675 printIfSet(MI, OpNo, O, "_SAT");
676}
677
Matt Arsenault97069782014-09-30 19:49:48 +0000678void AMDGPUInstPrinter::printClampSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000679 const MCSubtargetInfo &STI,
Matt Arsenault97069782014-09-30 19:49:48 +0000680 raw_ostream &O) {
681 if (MI->getOperand(OpNo).getImm())
682 O << " clamp";
683}
684
685void AMDGPUInstPrinter::printOModSI(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000686 const MCSubtargetInfo &STI,
687 raw_ostream &O) {
Matt Arsenault97069782014-09-30 19:49:48 +0000688 int Imm = MI->getOperand(OpNo).getImm();
689 if (Imm == SIOutMods::MUL2)
690 O << " mul:2";
691 else if (Imm == SIOutMods::MUL4)
692 O << " mul:4";
693 else if (Imm == SIOutMods::DIV2)
694 O << " div:2";
695}
696
Tom Stellard75aadc22012-12-11 21:25:42 +0000697void AMDGPUInstPrinter::printLiteral(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000698 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000699 raw_ostream &O) {
Jan Vesely79714642016-05-13 20:39:24 +0000700 const MCOperand &Op = MI->getOperand(OpNo);
701 assert(Op.isImm() || Op.isExpr());
702 if (Op.isImm()) {
703 int64_t Imm = Op.getImm();
704 O << Imm << '(' << BitsToFloat(Imm) << ')';
705 }
706 if (Op.isExpr()) {
707 Op.getExpr()->print(O << '@', &MAI);
708 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000709}
710
711void AMDGPUInstPrinter::printLast(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000712 const MCSubtargetInfo &STI, raw_ostream &O) {
Rafael Espindola0b9319e2015-06-12 12:42:13 +0000713 printIfSet(MI, OpNo, O, "*", " ");
Tom Stellard75aadc22012-12-11 21:25:42 +0000714}
715
716void AMDGPUInstPrinter::printNeg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000717 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000718 printIfSet(MI, OpNo, O, '-');
Tom Stellard75aadc22012-12-11 21:25:42 +0000719}
720
721void AMDGPUInstPrinter::printOMOD(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000722 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000723 switch (MI->getOperand(OpNo).getImm()) {
724 default: break;
725 case 1:
726 O << " * 2.0";
727 break;
728 case 2:
729 O << " * 4.0";
730 break;
731 case 3:
732 O << " / 2.0";
733 break;
734 }
735}
736
737void AMDGPUInstPrinter::printRel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000738 const MCSubtargetInfo &STI, raw_ostream &O) {
Matt Arsenaulte8dbf792016-07-05 22:06:56 +0000739 printIfSet(MI, OpNo, O, '+');
Tom Stellard75aadc22012-12-11 21:25:42 +0000740}
741
742void AMDGPUInstPrinter::printUpdateExecMask(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000743 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000744 raw_ostream &O) {
745 printIfSet(MI, OpNo, O, "ExecMask,");
746}
747
748void AMDGPUInstPrinter::printUpdatePred(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000749 const MCSubtargetInfo &STI,
Tom Stellard75aadc22012-12-11 21:25:42 +0000750 raw_ostream &O) {
751 printIfSet(MI, OpNo, O, "Pred,");
752}
753
754void AMDGPUInstPrinter::printWrite(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000755 const MCSubtargetInfo &STI, raw_ostream &O) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000756 const MCOperand &Op = MI->getOperand(OpNo);
757 if (Op.getImm() == 0) {
758 O << " (MASKED)";
759 }
760}
761
Tom Stellard365366f2013-01-23 02:09:06 +0000762void AMDGPUInstPrinter::printSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000763 raw_ostream &O) {
Tom Stellard365366f2013-01-23 02:09:06 +0000764 const char * chans = "XYZW";
765 int sel = MI->getOperand(OpNo).getImm();
766
767 int chan = sel & 3;
768 sel >>= 2;
769
770 if (sel >= 512) {
771 sel -= 512;
772 int cb = sel >> 12;
773 sel &= 4095;
Matt Arsenault3673eba2014-09-21 17:27:28 +0000774 O << cb << '[' << sel << ']';
Tom Stellard365366f2013-01-23 02:09:06 +0000775 } else if (sel >= 448) {
776 sel -= 448;
777 O << sel;
778 } else if (sel >= 0){
779 O << sel;
780 }
781
782 if (sel >= 0)
Matt Arsenault3673eba2014-09-21 17:27:28 +0000783 O << '.' << chans[chan];
Tom Stellard365366f2013-01-23 02:09:06 +0000784}
785
Vincent Lejeunef97af792013-05-02 21:52:30 +0000786void AMDGPUInstPrinter::printBankSwizzle(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000787 const MCSubtargetInfo &STI,
Vincent Lejeunef97af792013-05-02 21:52:30 +0000788 raw_ostream &O) {
789 int BankSwizzle = MI->getOperand(OpNo).getImm();
790 switch (BankSwizzle) {
791 case 1:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000792 O << "BS:VEC_021/SCL_122";
Vincent Lejeunef97af792013-05-02 21:52:30 +0000793 break;
794 case 2:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000795 O << "BS:VEC_120/SCL_212";
Vincent Lejeunef97af792013-05-02 21:52:30 +0000796 break;
797 case 3:
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000798 O << "BS:VEC_102/SCL_221";
Vincent Lejeunef97af792013-05-02 21:52:30 +0000799 break;
800 case 4:
801 O << "BS:VEC_201";
802 break;
803 case 5:
804 O << "BS:VEC_210";
805 break;
806 default:
807 break;
808 }
809 return;
810}
811
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000812void AMDGPUInstPrinter::printRSel(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000813 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000814 unsigned Sel = MI->getOperand(OpNo).getImm();
815 switch (Sel) {
816 case 0:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000817 O << 'X';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000818 break;
819 case 1:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000820 O << 'Y';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000821 break;
822 case 2:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000823 O << 'Z';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000824 break;
825 case 3:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000826 O << 'W';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000827 break;
828 case 4:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000829 O << '0';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000830 break;
831 case 5:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000832 O << '1';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000833 break;
834 case 7:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000835 O << '_';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000836 break;
837 default:
838 break;
839 }
840}
841
842void AMDGPUInstPrinter::printCT(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000843 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000844 unsigned CT = MI->getOperand(OpNo).getImm();
845 switch (CT) {
846 case 0:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000847 O << 'U';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000848 break;
849 case 1:
Matt Arsenault3673eba2014-09-21 17:27:28 +0000850 O << 'N';
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000851 break;
852 default:
853 break;
854 }
855}
856
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000857void AMDGPUInstPrinter::printKCache(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000858 const MCSubtargetInfo &STI, raw_ostream &O) {
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000859 int KCacheMode = MI->getOperand(OpNo).getImm();
860 if (KCacheMode > 0) {
861 int KCacheBank = MI->getOperand(OpNo - 2).getImm();
Matt Arsenault3673eba2014-09-21 17:27:28 +0000862 O << "CB" << KCacheBank << ':';
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000863 int KCacheAddr = MI->getOperand(OpNo + 2).getImm();
Matt Arsenault3673eba2014-09-21 17:27:28 +0000864 int LineSize = (KCacheMode == 1) ? 16 : 32;
865 O << KCacheAddr * 16 << '-' << KCacheAddr * 16 + LineSize;
Vincent Lejeuneb0422e22013-05-02 21:52:40 +0000866 }
867}
868
Michel Danzer6064f572014-01-27 07:20:44 +0000869void AMDGPUInstPrinter::printSendMsg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000870 const MCSubtargetInfo &STI,
Michel Danzer6064f572014-01-27 07:20:44 +0000871 raw_ostream &O) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000872 using namespace llvm::AMDGPU::SendMsg;
873
874 const unsigned SImm16 = MI->getOperand(OpNo).getImm();
875 const unsigned Id = SImm16 & ID_MASK_;
876 do {
877 if (Id == ID_INTERRUPT) {
878 if ((SImm16 & ~ID_MASK_) != 0) // Unused/unknown bits must be 0.
879 break;
880 O << "sendmsg(" << IdSymbolic[Id] << ')';
881 return;
Michel Danzer6064f572014-01-27 07:20:44 +0000882 }
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000883 if (Id == ID_GS || Id == ID_GS_DONE) {
884 if ((SImm16 & ~(ID_MASK_|OP_GS_MASK_|STREAM_ID_MASK_)) != 0) // Unused/unknown bits must be 0.
885 break;
886 const unsigned OpGs = (SImm16 & OP_GS_MASK_) >> OP_SHIFT_;
887 const unsigned StreamId = (SImm16 & STREAM_ID_MASK_) >> STREAM_ID_SHIFT_;
888 if (OpGs == OP_GS_NOP && Id != ID_GS_DONE) // NOP to be used for GS_DONE only.
889 break;
890 if (OpGs == OP_GS_NOP && StreamId != 0) // NOP does not use/define stream id bits.
891 break;
892 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpGsSymbolic[OpGs];
893 if (OpGs != OP_GS_NOP) { O << ", " << StreamId; }
894 O << ')';
895 return;
896 }
897 if (Id == ID_SYSMSG) {
898 if ((SImm16 & ~(ID_MASK_|OP_SYS_MASK_)) != 0) // Unused/unknown bits must be 0.
899 break;
900 const unsigned OpSys = (SImm16 & OP_SYS_MASK_) >> OP_SHIFT_;
901 if (! (OP_SYS_FIRST_ <= OpSys && OpSys < OP_SYS_LAST_)) // Unused/unknown.
902 break;
903 O << "sendmsg(" << IdSymbolic[Id] << ", " << OpSysSymbolic[OpSys] << ')';
904 return;
905 }
906 } while (0);
907 O << SImm16; // Unknown simm16 code.
Michel Danzer6064f572014-01-27 07:20:44 +0000908}
909
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000910void AMDGPUInstPrinter::printWaitFlag(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000911 const MCSubtargetInfo &STI,
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000912 raw_ostream &O) {
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +0000913 IsaVersion IV = getIsaVersion(STI.getFeatureBits());
914
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000915 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000916 unsigned Vmcnt, Expcnt, Lgkmcnt;
917 decodeWaitcnt(IV, SImm16, Vmcnt, Expcnt, Lgkmcnt);
Matt Arsenault3a997592014-09-26 01:09:46 +0000918
919 bool NeedSpace = false;
920
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000921 if (Vmcnt != getVmcntBitMask(IV)) {
Matt Arsenault3a997592014-09-26 01:09:46 +0000922 O << "vmcnt(" << Vmcnt << ')';
923 NeedSpace = true;
924 }
925
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000926 if (Expcnt != getExpcntBitMask(IV)) {
Matt Arsenault3a997592014-09-26 01:09:46 +0000927 if (NeedSpace)
928 O << ' ';
929 O << "expcnt(" << Expcnt << ')';
930 NeedSpace = true;
931 }
932
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +0000933 if (Lgkmcnt != getLgkmcntBitMask(IV)) {
Matt Arsenault3a997592014-09-26 01:09:46 +0000934 if (NeedSpace)
935 O << ' ';
Matt Arsenault3673eba2014-09-21 17:27:28 +0000936 O << "lgkmcnt(" << Lgkmcnt << ')';
Matt Arsenault3a997592014-09-26 01:09:46 +0000937 }
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000938}
939
Artem Tamazovd6468662016-04-25 14:13:51 +0000940void AMDGPUInstPrinter::printHwreg(const MCInst *MI, unsigned OpNo,
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000941 const MCSubtargetInfo &STI, raw_ostream &O) {
Artem Tamazov6edc1352016-05-26 17:00:33 +0000942 using namespace llvm::AMDGPU::Hwreg;
943
Artem Tamazovd6468662016-04-25 14:13:51 +0000944 unsigned SImm16 = MI->getOperand(OpNo).getImm();
Artem Tamazov6edc1352016-05-26 17:00:33 +0000945 const unsigned Id = (SImm16 & ID_MASK_) >> ID_SHIFT_;
946 const unsigned Offset = (SImm16 & OFFSET_MASK_) >> OFFSET_SHIFT_;
947 const unsigned Width = ((SImm16 & WIDTH_M1_MASK_) >> WIDTH_M1_SHIFT_) + 1;
Artem Tamazovd6468662016-04-25 14:13:51 +0000948
Artem Tamazov5cd55b12016-04-27 15:17:03 +0000949 O << "hwreg(";
Artem Tamazov6edc1352016-05-26 17:00:33 +0000950 if (ID_SYMBOLIC_FIRST_ <= Id && Id < ID_SYMBOLIC_LAST_) {
951 O << IdSymbolic[Id];
952 } else {
953 O << Id;
Artem Tamazovd6468662016-04-25 14:13:51 +0000954 }
Artem Tamazov6edc1352016-05-26 17:00:33 +0000955 if (Width != WIDTH_M1_DEFAULT_ + 1 || Offset != OFFSET_DEFAULT_) {
Artem Tamazov5cd55b12016-04-27 15:17:03 +0000956 O << ", " << Offset << ", " << Width;
957 }
958 O << ')';
Artem Tamazovd6468662016-04-25 14:13:51 +0000959}
960
Tom Stellard75aadc22012-12-11 21:25:42 +0000961#include "AMDGPUGenAsmWriter.inc"