blob: 4f3a625633f376394a9c8d050f8d6fc1d62505d8 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000042using namespace llvm;
43
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000044// FIXME: Remove this once soft-float is supported.
45static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
46cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
47
Hal Finkel595817e2012-06-04 02:21:00 +000048static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
49cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000050
Hal Finkel4e9f1a82012-06-10 19:32:29 +000051static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
52cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
53
Hal Finkel8d7fbc92013-03-15 15:27:13 +000054static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
55cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
56
Hal Finkel940ab932014-02-28 00:27:01 +000057// FIXME: Remove this once the bug has been fixed!
58extern cl::opt<bool> ANDIGlueBug;
59
Eric Christophercccae792015-01-30 22:02:31 +000060PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
61 const PPCSubtarget &STI)
62 : TargetLowering(TM), Subtarget(STI) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000063 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000066
Chris Lattnerd10babf2010-10-10 18:34:00 +000067 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
68 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000070 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000071
Chris Lattnerf22556d2005-08-16 17:14:42 +000072 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000073 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
74 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
75 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000078 for (MVT VT : MVT::integer_valuetypes()) {
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
81 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000082
Owen Anderson9f944592009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000084
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000091 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +000093 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000098 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +0000100
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000101 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000102 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
103
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000104 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000105 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
106 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
107 isPPC64 ? MVT::i64 : MVT::i32);
108 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
109 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
110 isPPC64 ? MVT::i64 : MVT::i32);
111 } else {
112 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
113 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
114 }
Hal Finkel940ab932014-02-28 00:27:01 +0000115
116 // PowerPC does not support direct load / store of condition registers
117 setOperationAction(ISD::LOAD, MVT::i1, Custom);
118 setOperationAction(ISD::STORE, MVT::i1, Custom);
119
120 // FIXME: Remove this once the ANDI glue bug is fixed:
121 if (ANDIGlueBug)
122 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
123
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000124 for (MVT VT : MVT::integer_valuetypes()) {
125 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
126 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
127 setTruncStoreAction(VT, MVT::i1, Expand);
128 }
Hal Finkel940ab932014-02-28 00:27:01 +0000129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000179 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() &&
180 Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000184 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() &&
185 Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000403 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000404 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::ADD , VT, Legal);
406 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000407
Bill Schmidt433b1c32015-02-05 15:24:47 +0000408 // Vector instructions introduced in P8
409 if (Subtarget.hasP8Altivec()) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000410 setOperationAction(ISD::CTPOP, VT, Legal);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000411 setOperationAction(ISD::CTLZ, VT, Legal);
412 }
413 else {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000414 setOperationAction(ISD::CTPOP, VT, Expand);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000415 setOperationAction(ISD::CTLZ, VT, Expand);
416 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000417
Chris Lattner95c7adc2006-04-04 17:25:31 +0000418 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000421
422 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000424 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000425 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000426 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000427 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000428 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000429 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000430 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000431 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000432 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000433 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000434 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000435
Chris Lattner06a21ba2006-04-16 01:37:57 +0000436 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::MUL , VT, Expand);
438 setOperationAction(ISD::SDIV, VT, Expand);
439 setOperationAction(ISD::SREM, VT, Expand);
440 setOperationAction(ISD::UDIV, VT, Expand);
441 setOperationAction(ISD::UREM, VT, Expand);
442 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000443 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000444 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000445 setOperationAction(ISD::FSQRT, VT, Expand);
446 setOperationAction(ISD::FLOG, VT, Expand);
447 setOperationAction(ISD::FLOG10, VT, Expand);
448 setOperationAction(ISD::FLOG2, VT, Expand);
449 setOperationAction(ISD::FEXP, VT, Expand);
450 setOperationAction(ISD::FEXP2, VT, Expand);
451 setOperationAction(ISD::FSIN, VT, Expand);
452 setOperationAction(ISD::FCOS, VT, Expand);
453 setOperationAction(ISD::FABS, VT, Expand);
454 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000455 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000456 setOperationAction(ISD::FCEIL, VT, Expand);
457 setOperationAction(ISD::FTRUNC, VT, Expand);
458 setOperationAction(ISD::FRINT, VT, Expand);
459 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
462 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000463 setOperationAction(ISD::MULHU, VT, Expand);
464 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
466 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
467 setOperationAction(ISD::UDIVREM, VT, Expand);
468 setOperationAction(ISD::SDIVREM, VT, Expand);
469 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
470 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000471 setOperationAction(ISD::BSWAP, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000472 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000473 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000474 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000475 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000476 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
477
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000478 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000479 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000480 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
481 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
482 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
483 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000484 }
485
Chris Lattner95c7adc2006-04-04 17:25:31 +0000486 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
487 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000488 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000489
Owen Anderson9f944592009-08-11 20:47:22 +0000490 setOperationAction(ISD::AND , MVT::v4i32, Legal);
491 setOperationAction(ISD::OR , MVT::v4i32, Legal);
492 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
493 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000494 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000495 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000496 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000497 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
498 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
499 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
500 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000501 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
502 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
503 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
504 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Craig Topperabadc662012-04-20 06:31:50 +0000506 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
507 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
508 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
509 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000512 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000513
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000514 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000515 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
516 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
517 }
518
Owen Anderson9f944592009-08-11 20:47:22 +0000519 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
520 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
521 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000522
Owen Anderson9f944592009-08-11 20:47:22 +0000523 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
524 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000525
Owen Anderson9f944592009-08-11 20:47:22 +0000526 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
527 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
528 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
529 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000530
531 // Altivec does not contain unordered floating-point compare instructions
532 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
533 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000564 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
566
Hal Finkel9281c9a2014-03-26 18:26:30 +0000567 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
568 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
569
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000570 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
571
Hal Finkel19be5062014-03-29 05:29:01 +0000572 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000573
574 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
575 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000576
577 // VSX v2i64 only supports non-arithmetic operations.
578 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
579 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
580
Hal Finkelad801b72014-03-27 21:26:33 +0000581 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
582 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
583 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
584
Hal Finkel777c9dd2014-03-29 16:04:40 +0000585 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
586
Hal Finkel9281c9a2014-03-26 18:26:30 +0000587 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
588 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
589 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
590 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
591
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000592 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
593
Hal Finkel7279f4b2014-03-26 19:13:54 +0000594 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
595 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
596 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
597 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
598
Hal Finkel5c0d1452014-03-30 13:22:59 +0000599 // Vector operation legalization checks the result type of
600 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
601 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
605
Hal Finkela6c8b512014-03-26 16:12:58 +0000606 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000607 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000608
609 if (Subtarget.hasP8Altivec())
610 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass);
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000611 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000612
Hal Finkelc93a9a22015-02-25 01:06:45 +0000613 if (Subtarget.hasQPX()) {
614 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
615 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
616 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
617 setOperationAction(ISD::FREM, MVT::v4f64, Expand);
618
619 setOperationAction(ISD::FCOPYSIGN, MVT::v4f64, Legal);
620 setOperationAction(ISD::FGETSIGN, MVT::v4f64, Expand);
621
622 setOperationAction(ISD::LOAD , MVT::v4f64, Custom);
623 setOperationAction(ISD::STORE , MVT::v4f64, Custom);
624
625 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Custom);
626 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Custom);
627
628 if (!Subtarget.useCRBits())
629 setOperationAction(ISD::SELECT, MVT::v4f64, Expand);
630 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
631
632 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f64, Legal);
633 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f64, Expand);
634 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f64, Expand);
635 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f64, Expand);
636 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f64, Custom);
637 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f64, Legal);
638 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
639
640 setOperationAction(ISD::FP_TO_SINT , MVT::v4f64, Legal);
641 setOperationAction(ISD::FP_TO_UINT , MVT::v4f64, Expand);
642
643 setOperationAction(ISD::FP_ROUND , MVT::v4f32, Legal);
644 setOperationAction(ISD::FP_ROUND_INREG , MVT::v4f32, Expand);
645 setOperationAction(ISD::FP_EXTEND, MVT::v4f64, Legal);
646
647 setOperationAction(ISD::FNEG , MVT::v4f64, Legal);
648 setOperationAction(ISD::FABS , MVT::v4f64, Legal);
649 setOperationAction(ISD::FSIN , MVT::v4f64, Expand);
650 setOperationAction(ISD::FCOS , MVT::v4f64, Expand);
651 setOperationAction(ISD::FPOWI , MVT::v4f64, Expand);
652 setOperationAction(ISD::FPOW , MVT::v4f64, Expand);
653 setOperationAction(ISD::FLOG , MVT::v4f64, Expand);
654 setOperationAction(ISD::FLOG2 , MVT::v4f64, Expand);
655 setOperationAction(ISD::FLOG10 , MVT::v4f64, Expand);
656 setOperationAction(ISD::FEXP , MVT::v4f64, Expand);
657 setOperationAction(ISD::FEXP2 , MVT::v4f64, Expand);
658
659 setOperationAction(ISD::FMINNUM, MVT::v4f64, Legal);
660 setOperationAction(ISD::FMAXNUM, MVT::v4f64, Legal);
661
662 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f64, Legal);
663 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f64, Legal);
664
665 addRegisterClass(MVT::v4f64, &PPC::QFRCRegClass);
666
667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FREM, MVT::v4f32, Expand);
671
672 setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal);
673 setOperationAction(ISD::FGETSIGN, MVT::v4f32, Expand);
674
675 setOperationAction(ISD::LOAD , MVT::v4f32, Custom);
676 setOperationAction(ISD::STORE , MVT::v4f32, Custom);
677
678 if (!Subtarget.useCRBits())
679 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
680 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
681
682 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f32, Legal);
683 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f32, Expand);
684 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f32, Expand);
685 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f32, Expand);
686 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f32, Custom);
687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
688 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
689
690 setOperationAction(ISD::FP_TO_SINT , MVT::v4f32, Legal);
691 setOperationAction(ISD::FP_TO_UINT , MVT::v4f32, Expand);
692
693 setOperationAction(ISD::FNEG , MVT::v4f32, Legal);
694 setOperationAction(ISD::FABS , MVT::v4f32, Legal);
695 setOperationAction(ISD::FSIN , MVT::v4f32, Expand);
696 setOperationAction(ISD::FCOS , MVT::v4f32, Expand);
697 setOperationAction(ISD::FPOWI , MVT::v4f32, Expand);
698 setOperationAction(ISD::FPOW , MVT::v4f32, Expand);
699 setOperationAction(ISD::FLOG , MVT::v4f32, Expand);
700 setOperationAction(ISD::FLOG2 , MVT::v4f32, Expand);
701 setOperationAction(ISD::FLOG10 , MVT::v4f32, Expand);
702 setOperationAction(ISD::FEXP , MVT::v4f32, Expand);
703 setOperationAction(ISD::FEXP2 , MVT::v4f32, Expand);
704
705 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
706 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
707
708 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f32, Legal);
709 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f32, Legal);
710
711 addRegisterClass(MVT::v4f32, &PPC::QSRCRegClass);
712
713 setOperationAction(ISD::AND , MVT::v4i1, Legal);
714 setOperationAction(ISD::OR , MVT::v4i1, Legal);
715 setOperationAction(ISD::XOR , MVT::v4i1, Legal);
716
717 if (!Subtarget.useCRBits())
718 setOperationAction(ISD::SELECT, MVT::v4i1, Expand);
719 setOperationAction(ISD::VSELECT, MVT::v4i1, Legal);
720
721 setOperationAction(ISD::LOAD , MVT::v4i1, Custom);
722 setOperationAction(ISD::STORE , MVT::v4i1, Custom);
723
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4i1, Custom);
725 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4i1, Expand);
726 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4i1, Expand);
727 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4i1, Expand);
728 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4i1, Custom);
729 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i1, Expand);
730 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i1, Custom);
731
732 setOperationAction(ISD::SINT_TO_FP, MVT::v4i1, Custom);
733 setOperationAction(ISD::UINT_TO_FP, MVT::v4i1, Custom);
734
735 addRegisterClass(MVT::v4i1, &PPC::QBRCRegClass);
736
737 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
738 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
739 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
740 setOperationAction(ISD::FROUND, MVT::v4f64, Legal);
741
742 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
743 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
744 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
745 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
746
747 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Expand);
748 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
749
750 // These need to set FE_INEXACT, and so cannot be vectorized here.
751 setOperationAction(ISD::FRINT, MVT::v4f64, Expand);
752 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
753
754 if (TM.Options.UnsafeFPMath) {
755 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
756 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
757
758 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
759 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
760 } else {
761 setOperationAction(ISD::FDIV, MVT::v4f64, Expand);
762 setOperationAction(ISD::FSQRT, MVT::v4f64, Expand);
763
764 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
765 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
766 }
767 }
768
Hal Finkel01fa7702014-12-03 00:19:17 +0000769 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000770 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000771
772 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000773
Robin Morissete1ca44b2014-10-02 22:27:07 +0000774 if (!isPPC64) {
775 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
776 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
777 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000778
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000779 setBooleanContents(ZeroOrOneBooleanContent);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000780
781 if (Subtarget.hasAltivec()) {
782 // Altivec instructions set fields to all zeros or all ones.
783 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
784 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000785
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000786 if (!isPPC64) {
787 // These libcalls are not available in 32-bit.
788 setLibcallName(RTLIB::SHL_I128, nullptr);
789 setLibcallName(RTLIB::SRL_I128, nullptr);
790 setLibcallName(RTLIB::SRA_I128, nullptr);
791 }
792
Evan Cheng39e90022012-07-02 22:39:56 +0000793 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000794 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000795 setExceptionPointerRegister(PPC::X3);
796 setExceptionSelectorRegister(PPC::X4);
797 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000798 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000799 setExceptionPointerRegister(PPC::R3);
800 setExceptionSelectorRegister(PPC::R4);
801 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000802
Chris Lattnerf4184352006-03-01 04:57:39 +0000803 // We have target-specific dag combine patterns for the following nodes:
804 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000805 if (Subtarget.hasFPCVT())
806 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000807 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000808 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000809 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000810 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000811 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000812 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000813 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000814 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
815 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000816
Hal Finkel46043ed2014-03-01 21:36:57 +0000817 setTargetDAGCombine(ISD::SIGN_EXTEND);
818 setTargetDAGCombine(ISD::ZERO_EXTEND);
819 setTargetDAGCombine(ISD::ANY_EXTEND);
820
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000821 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000822 setTargetDAGCombine(ISD::TRUNCATE);
823 setTargetDAGCombine(ISD::SETCC);
824 setTargetDAGCombine(ISD::SELECT_CC);
825 }
826
Hal Finkel2e103312013-04-03 04:01:11 +0000827 // Use reciprocal estimates.
828 if (TM.Options.UnsafeFPMath) {
829 setTargetDAGCombine(ISD::FDIV);
830 setTargetDAGCombine(ISD::FSQRT);
831 }
832
Dale Johannesen10432e52007-10-19 00:59:18 +0000833 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000834 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000835 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000836 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
837 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000838 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
839 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000840 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
841 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
842 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
843 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
844 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000845 }
846
Hal Finkel940ab932014-02-28 00:27:01 +0000847 // With 32 condition bits, we don't need to sink (and duplicate) compares
848 // aggressively in CodeGenPrep.
Hal Finkel7a0516e2015-02-12 01:02:52 +0000849 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000850 setHasMultipleConditionRegisters();
Hal Finkel7a0516e2015-02-12 01:02:52 +0000851 setJumpIsExpensive();
852 }
Hal Finkel940ab932014-02-28 00:27:01 +0000853
Hal Finkel65298572011-10-17 18:53:03 +0000854 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000855 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000856 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000857
Hal Finkeld73bfba2015-01-03 14:58:25 +0000858 switch (Subtarget.getDarwinDirective()) {
859 default: break;
860 case PPC::DIR_970:
861 case PPC::DIR_A2:
862 case PPC::DIR_E500mc:
863 case PPC::DIR_E5500:
864 case PPC::DIR_PWR4:
865 case PPC::DIR_PWR5:
866 case PPC::DIR_PWR5X:
867 case PPC::DIR_PWR6:
868 case PPC::DIR_PWR6X:
869 case PPC::DIR_PWR7:
870 case PPC::DIR_PWR8:
871 setPrefFunctionAlignment(4);
872 setPrefLoopAlignment(4);
873 break;
874 }
875
Eli Friedman30a49e92011-08-03 21:06:02 +0000876 setInsertFencesForAtomic(true);
877
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000878 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000879 setSchedulingPreference(Sched::Source);
880 else
881 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000882
Chris Lattnerf22556d2005-08-16 17:14:42 +0000883 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000884
Hal Finkeld73bfba2015-01-03 14:58:25 +0000885 // The Freescale cores do better with aggressive inlining of memcpy and
886 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000887 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
888 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000889 MaxStoresPerMemset = 32;
890 MaxStoresPerMemsetOptSize = 16;
891 MaxStoresPerMemcpy = 32;
892 MaxStoresPerMemcpyOptSize = 8;
893 MaxStoresPerMemmove = 32;
894 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000895 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000896}
897
Hal Finkel262a2242013-09-12 23:20:06 +0000898/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
899/// the desired ByVal argument alignment.
900static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
901 unsigned MaxMaxAlign) {
902 if (MaxAlign == MaxMaxAlign)
903 return;
904 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
905 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
906 MaxAlign = 32;
907 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
908 MaxAlign = 16;
909 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
910 unsigned EltAlign = 0;
911 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
912 if (EltAlign > MaxAlign)
913 MaxAlign = EltAlign;
914 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
915 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
916 unsigned EltAlign = 0;
917 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
918 if (EltAlign > MaxAlign)
919 MaxAlign = EltAlign;
920 if (MaxAlign == MaxMaxAlign)
921 break;
922 }
923 }
924}
925
Dale Johannesencbde4c22008-02-28 22:31:51 +0000926/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
927/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000928unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000929 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000930 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000931 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000932
933 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000934 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000935 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
936 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
937 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000938 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000939}
940
Chris Lattner347ed8a2006-01-09 23:52:17 +0000941const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
942 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000943 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000944 case PPCISD::FSEL: return "PPCISD::FSEL";
945 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000946 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
947 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
948 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000949 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
950 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000951 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
952 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000953 case PPCISD::FRE: return "PPCISD::FRE";
954 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000955 case PPCISD::STFIWX: return "PPCISD::STFIWX";
956 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
957 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
958 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000959 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000960 case PPCISD::Hi: return "PPCISD::Hi";
961 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000962 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000963 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
964 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
965 case PPCISD::SRL: return "PPCISD::SRL";
966 case PPCISD::SRA: return "PPCISD::SRA";
967 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000968 case PPCISD::CALL: return "PPCISD::CALL";
969 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000970 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000971 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000972 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000973 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000974 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000975 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
976 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000977 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000978 case PPCISD::VCMP: return "PPCISD::VCMP";
979 case PPCISD::VCMPo: return "PPCISD::VCMPo";
980 case PPCISD::LBRX: return "PPCISD::LBRX";
981 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000982 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
983 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000984 case PPCISD::LARX: return "PPCISD::LARX";
985 case PPCISD::STCX: return "PPCISD::STCX";
986 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000987 case PPCISD::BDNZ: return "PPCISD::BDNZ";
988 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000989 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000990 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000991 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000992 case PPCISD::CR6SET: return "PPCISD::CR6SET";
993 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000994 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
995 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
996 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000997 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000998 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
999 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001000 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001001 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
1002 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001003 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
1004 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001005 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
1006 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001007 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
1008 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001009 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
1010 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +00001011 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +00001012 case PPCISD::SC: return "PPCISD::SC";
Hal Finkelc93a9a22015-02-25 01:06:45 +00001013 case PPCISD::QVFPERM: return "PPCISD::QVFPERM";
1014 case PPCISD::QVGPCI: return "PPCISD::QVGPCI";
1015 case PPCISD::QVALIGNI: return "PPCISD::QVALIGNI";
1016 case PPCISD::QVESPLATI: return "PPCISD::QVESPLATI";
1017 case PPCISD::QBFLT: return "PPCISD::QBFLT";
1018 case PPCISD::QVLFSb: return "PPCISD::QVLFSb";
Chris Lattner347ed8a2006-01-09 23:52:17 +00001019 }
1020}
1021
Hal Finkelc93a9a22015-02-25 01:06:45 +00001022EVT PPCTargetLowering::getSetCCResultType(LLVMContext &C, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001023 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001024 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Hal Finkelc93a9a22015-02-25 01:06:45 +00001025
1026 if (Subtarget.hasQPX())
1027 return EVT::getVectorVT(C, MVT::i1, VT.getVectorNumElements());
1028
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001029 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +00001030}
1031
Hal Finkel62ac7362014-09-19 11:42:56 +00001032bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1033 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
1034 return true;
1035}
1036
Chris Lattner4211ca92006-04-14 06:01:58 +00001037//===----------------------------------------------------------------------===//
1038// Node matching predicates, for use by the tblgen matching code.
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001041/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001042static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001043 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001044 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00001045 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001046 // Maybe this has already been legalized into the constant pool?
1047 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001048 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001049 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001050 }
1051 return false;
1052}
1053
Chris Lattnere8b83b42006-04-06 17:23:16 +00001054/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
1055/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056static bool isConstantOrUndef(int Op, int Val) {
1057 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001058}
1059
1060/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
1061/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001062/// The ShuffleKind distinguishes between big-endian operations with
1063/// two different inputs (0), either-endian operations with two identical
1064/// inputs (1), and little-endian operantion with two different inputs (2).
1065/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1066bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001067 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +00001068 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001069 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001070 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001071 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001072 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001073 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001074 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001075 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001076 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001077 return false;
1078 for (unsigned i = 0; i != 16; ++i)
1079 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
1080 return false;
1081 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001082 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001083 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +00001084 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
1085 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001086 return false;
1087 }
Chris Lattner1d338192006-04-06 18:26:28 +00001088 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001089}
1090
1091/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
1092/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001093/// The ShuffleKind distinguishes between big-endian operations with
1094/// two different inputs (0), either-endian operations with two identical
1095/// inputs (1), and little-endian operantion with two different inputs (2).
1096/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1097bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001098 SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +00001099 bool IsLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001100 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001101 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001102 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001103 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001104 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
1105 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001106 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001107 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001108 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001109 return false;
1110 for (unsigned i = 0; i != 16; i += 2)
1111 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
1112 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
1113 return false;
1114 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001115 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001116 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001117 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
1118 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
1119 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
1120 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001121 return false;
1122 }
Chris Lattner1d338192006-04-06 18:26:28 +00001123 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001124}
1125
Chris Lattnerf38e0332006-04-06 22:02:42 +00001126/// isVMerge - Common function, used to match vmrg* shuffles.
1127///
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001128static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +00001129 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001130 if (N->getValueType(0) != MVT::v16i8)
1131 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001132 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
1133 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001134
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001135 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
1136 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001137 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001138 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001139 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001140 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001141 return false;
1142 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001143 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +00001144}
1145
1146/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001147/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001148/// The ShuffleKind distinguishes between big-endian merges with two
1149/// different inputs (0), either-endian merges with two identical inputs (1),
1150/// and little-endian merges with two different inputs (2). For the latter,
1151/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001152bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001153 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +00001154 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001155 if (ShuffleKind == 1) // unary
1156 return isVMerge(N, UnitSize, 0, 0);
1157 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001158 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001159 else
1160 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001161 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001162 if (ShuffleKind == 1) // unary
1163 return isVMerge(N, UnitSize, 8, 8);
1164 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001165 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001166 else
1167 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001168 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001169}
1170
1171/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001172/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001173/// The ShuffleKind distinguishes between big-endian merges with two
1174/// different inputs (0), either-endian merges with two identical inputs (1),
1175/// and little-endian merges with two different inputs (2). For the latter,
1176/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001177bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001178 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopher8b770652015-01-26 19:03:15 +00001179 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001180 if (ShuffleKind == 1) // unary
1181 return isVMerge(N, UnitSize, 8, 8);
1182 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001183 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001184 else
1185 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001186 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001187 if (ShuffleKind == 1) // unary
1188 return isVMerge(N, UnitSize, 0, 0);
1189 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001190 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001191 else
1192 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001193 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001194}
1195
1196
Chris Lattner1d338192006-04-06 18:26:28 +00001197/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1198/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001199/// The ShuffleKind distinguishes between big-endian operations with two
1200/// different inputs (0), either-endian operations with two identical inputs
1201/// (1), and little-endian operations with two different inputs (2). For the
1202/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1203int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1204 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001205 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001206 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001207
1208 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001209
Chris Lattner1d338192006-04-06 18:26:28 +00001210 // Find the first non-undef value in the shuffle mask.
1211 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001212 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001213 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001214
Chris Lattner1d338192006-04-06 18:26:28 +00001215 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001216
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001217 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001218 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001219 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001220 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001221
Bill Schmidtf04e9982014-08-04 23:21:01 +00001222 ShiftAmt -= i;
Eric Christopher8b770652015-01-26 19:03:15 +00001223 bool isLE = DAG.getTarget().getDataLayout()->isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001224
Bill Schmidt42a69362014-08-05 20:47:25 +00001225 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001226 // Check the rest of the elements to see if they are consecutive.
1227 for (++i; i != 16; ++i)
1228 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1229 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001230 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001231 // Check the rest of the elements to see if they are consecutive.
1232 for (++i; i != 16; ++i)
1233 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1234 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001235 } else
1236 return -1;
1237
1238 if (ShuffleKind == 2 && isLE)
1239 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001240
Chris Lattner1d338192006-04-06 18:26:28 +00001241 return ShiftAmt;
1242}
Chris Lattnerffc47562006-03-20 06:33:01 +00001243
1244/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1245/// specifies a splat of a single element that is suitable for input to
1246/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001247bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001248 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001249 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001250
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001251 // This is a splat operation if each element of the permute is the same, and
1252 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001253 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001254
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001255 // FIXME: Handle UNDEF elements too!
1256 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001257 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001258
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001259 // Check that the indices are consecutive, in the case of a multi-byte element
1260 // splatted with a v16i8 mask.
1261 for (unsigned i = 1; i != EltSize; ++i)
1262 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001263 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001264
Chris Lattner95c7adc2006-04-04 17:25:31 +00001265 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001266 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001267 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001268 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001269 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001270 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001271 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001272}
1273
Evan Cheng581d2792007-07-30 07:51:22 +00001274/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1275/// are -0.0.
1276bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001277 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1278
1279 APInt APVal, APUndef;
1280 unsigned BitSize;
1281 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001282
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001283 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001284 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001285 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001286
Evan Cheng581d2792007-07-30 07:51:22 +00001287 return false;
1288}
1289
Chris Lattnerffc47562006-03-20 06:33:01 +00001290/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1291/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001292unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1293 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001294 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1295 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopher8b770652015-01-26 19:03:15 +00001296 if (DAG.getTarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001297 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1298 else
1299 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001300}
1301
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001302/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001303/// by using a vspltis[bhw] instruction of the specified element size, return
1304/// the constant being splatted. The ByteSize field indicates the number of
1305/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001306SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001307 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001308
1309 // If ByteSize of the splat is bigger than the element size of the
1310 // build_vector, then we have a case where we are checking for a splat where
1311 // multiple elements of the buildvector are folded together into a single
1312 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1313 unsigned EltSize = 16/N->getNumOperands();
1314 if (EltSize < ByteSize) {
1315 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001316 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001317 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001318
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001319 // See if all of the elements in the buildvector agree across.
1320 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1321 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1322 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001323 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001324
Scott Michelcf0da6c2009-02-17 22:15:04 +00001325
Craig Topper062a2ba2014-04-25 05:30:21 +00001326 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001327 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1328 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001329 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001330 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001331
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001332 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1333 // either constant or undef values that are identical for each chunk. See
1334 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001335
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001336 // Check to see if all of the leading entries are either 0 or -1. If
1337 // neither, then this won't fit into the immediate field.
1338 bool LeadingZero = true;
1339 bool LeadingOnes = true;
1340 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001341 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001342
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001343 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1344 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1345 }
1346 // Finally, check the least significant entry.
1347 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001348 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001349 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001350 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001351 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001352 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001353 }
1354 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001355 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001356 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001357 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001358 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001359 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001360 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001361
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001362 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001363 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001364
Chris Lattner2771e2c2006-03-25 06:12:06 +00001365 // Check to see if this buildvec has a single non-undef value in its elements.
1366 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1367 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001368 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001369 OpVal = N->getOperand(i);
1370 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001371 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001372 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001373
Craig Topper062a2ba2014-04-25 05:30:21 +00001374 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001375
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001376 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001377 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001378 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001379 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001380 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001381 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001382 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001383 }
1384
1385 // If the splat value is larger than the element value, then we can never do
1386 // this splat. The only case that we could fit the replicated bits into our
1387 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001388 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001389
Chris Lattner2771e2c2006-03-25 06:12:06 +00001390 // If the element value is larger than the splat value, cut it in half and
1391 // check to see if the two halves are equal. Continue doing this until we
1392 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1393 while (ValSizeInBytes > ByteSize) {
1394 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001395
Chris Lattner2771e2c2006-03-25 06:12:06 +00001396 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001397 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1398 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001399 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001400 }
1401
1402 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001403 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001404
Evan Chengb1ddc982006-03-26 09:52:32 +00001405 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001406 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001407
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001408 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001409 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001410 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001411 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001412}
1413
Hal Finkelc93a9a22015-02-25 01:06:45 +00001414/// isQVALIGNIShuffleMask - If this is a qvaligni shuffle mask, return the shift
1415/// amount, otherwise return -1.
1416int PPC::isQVALIGNIShuffleMask(SDNode *N) {
1417 EVT VT = N->getValueType(0);
1418 if (VT != MVT::v4f64 && VT != MVT::v4f32 && VT != MVT::v4i1)
1419 return -1;
1420
1421 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1422
1423 // Find the first non-undef value in the shuffle mask.
1424 unsigned i;
1425 for (i = 0; i != 4 && SVOp->getMaskElt(i) < 0; ++i)
1426 /*search*/;
1427
1428 if (i == 4) return -1; // all undef.
1429
1430 // Otherwise, check to see if the rest of the elements are consecutively
1431 // numbered from this value.
1432 unsigned ShiftAmt = SVOp->getMaskElt(i);
1433 if (ShiftAmt < i) return -1;
1434 ShiftAmt -= i;
1435
1436 // Check the rest of the elements to see if they are consecutive.
1437 for (++i; i != 4; ++i)
1438 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1439 return -1;
1440
1441 return ShiftAmt;
1442}
1443
Chris Lattner4211ca92006-04-14 06:01:58 +00001444//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001445// Addressing Mode Selection
1446//===----------------------------------------------------------------------===//
1447
1448/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1449/// or 64-bit immediate, and if the value can be accurately represented as a
1450/// sign extension from a 16-bit value. If so, this returns true and the
1451/// immediate.
1452static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001453 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001454 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001455
Dan Gohmaneffb8942008-09-12 16:56:44 +00001456 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001457 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001458 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001459 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001460 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001461}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001462static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001463 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001464}
1465
1466
1467/// SelectAddressRegReg - Given the specified addressed, check to see if it
1468/// can be represented as an indexed [r+r] operation. Returns false if it
1469/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001470bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1471 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001472 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001473 short imm = 0;
1474 if (N.getOpcode() == ISD::ADD) {
1475 if (isIntS16Immediate(N.getOperand(1), imm))
1476 return false; // r+i
1477 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1478 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001479
Chris Lattnera801fced2006-11-08 02:15:41 +00001480 Base = N.getOperand(0);
1481 Index = N.getOperand(1);
1482 return true;
1483 } else if (N.getOpcode() == ISD::OR) {
1484 if (isIntS16Immediate(N.getOperand(1), imm))
1485 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001486
Chris Lattnera801fced2006-11-08 02:15:41 +00001487 // If this is an or of disjoint bitfields, we can codegen this as an add
1488 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1489 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001490 APInt LHSKnownZero, LHSKnownOne;
1491 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001492 DAG.computeKnownBits(N.getOperand(0),
1493 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001494
Dan Gohmanf19609a2008-02-27 01:23:58 +00001495 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001496 DAG.computeKnownBits(N.getOperand(1),
1497 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001498 // If all of the bits are known zero on the LHS or RHS, the add won't
1499 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001500 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001501 Base = N.getOperand(0);
1502 Index = N.getOperand(1);
1503 return true;
1504 }
1505 }
1506 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001507
Chris Lattnera801fced2006-11-08 02:15:41 +00001508 return false;
1509}
1510
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001511// If we happen to be doing an i64 load or store into a stack slot that has
1512// less than a 4-byte alignment, then the frame-index elimination may need to
1513// use an indexed load or store instruction (because the offset may not be a
1514// multiple of 4). The extra register needed to hold the offset comes from the
1515// register scavenger, and it is possible that the scavenger will need to use
1516// an emergency spill slot. As a result, we need to make sure that a spill slot
1517// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1518// stack slot.
1519static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1520 // FIXME: This does not handle the LWA case.
1521 if (VT != MVT::i64)
1522 return;
1523
Hal Finkel7ab3db52013-07-10 15:29:01 +00001524 // NOTE: We'll exclude negative FIs here, which come from argument
1525 // lowering, because there are no known test cases triggering this problem
1526 // using packed structures (or similar). We can remove this exclusion if
1527 // we find such a test case. The reason why this is so test-case driven is
1528 // because this entire 'fixup' is only to prevent crashes (from the
1529 // register scavenger) on not-really-valid inputs. For example, if we have:
1530 // %a = alloca i1
1531 // %b = bitcast i1* %a to i64*
1532 // store i64* a, i64 b
1533 // then the store should really be marked as 'align 1', but is not. If it
1534 // were marked as 'align 1' then the indexed form would have been
1535 // instruction-selected initially, and the problem this 'fixup' is preventing
1536 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001537 if (FrameIdx < 0)
1538 return;
1539
1540 MachineFunction &MF = DAG.getMachineFunction();
1541 MachineFrameInfo *MFI = MF.getFrameInfo();
1542
1543 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1544 if (Align >= 4)
1545 return;
1546
1547 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1548 FuncInfo->setHasNonRISpills();
1549}
1550
Chris Lattnera801fced2006-11-08 02:15:41 +00001551/// Returns true if the address N can be represented by a base register plus
1552/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001553/// represented as reg+reg. If Aligned is true, only accept displacements
1554/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001555bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001556 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001557 SelectionDAG &DAG,
1558 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001559 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001560 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001561 // If this can be more profitably realized as r+r, fail.
1562 if (SelectAddressRegReg(N, Disp, Base, DAG))
1563 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001564
Chris Lattnera801fced2006-11-08 02:15:41 +00001565 if (N.getOpcode() == ISD::ADD) {
1566 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001567 if (isIntS16Immediate(N.getOperand(1), imm) &&
1568 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001569 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001570 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1571 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001572 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001573 } else {
1574 Base = N.getOperand(0);
1575 }
1576 return true; // [r+i]
1577 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1578 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001579 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001580 && "Cannot handle constant offsets yet!");
1581 Disp = N.getOperand(1).getOperand(0); // The global address.
1582 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001583 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001584 Disp.getOpcode() == ISD::TargetConstantPool ||
1585 Disp.getOpcode() == ISD::TargetJumpTable);
1586 Base = N.getOperand(0);
1587 return true; // [&g+r]
1588 }
1589 } else if (N.getOpcode() == ISD::OR) {
1590 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001591 if (isIntS16Immediate(N.getOperand(1), imm) &&
1592 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001593 // If this is an or of disjoint bitfields, we can codegen this as an add
1594 // (for better address arithmetic) if the LHS and RHS of the OR are
1595 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001596 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001597 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001598
Dan Gohmanf19609a2008-02-27 01:23:58 +00001599 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001600 // If all of the bits are known zero on the LHS or RHS, the add won't
1601 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001602 if (FrameIndexSDNode *FI =
1603 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1604 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1605 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1606 } else {
1607 Base = N.getOperand(0);
1608 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001609 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001610 return true;
1611 }
1612 }
1613 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1614 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001615
Chris Lattnera801fced2006-11-08 02:15:41 +00001616 // If this address fits entirely in a 16-bit sext immediate field, codegen
1617 // this as "d, 0"
1618 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001619 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001620 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001621 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001622 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001623 return true;
1624 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001625
1626 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001627 if ((CN->getValueType(0) == MVT::i32 ||
1628 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1629 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001630 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001631
Chris Lattnera801fced2006-11-08 02:15:41 +00001632 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001633 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001634
Owen Anderson9f944592009-08-11 20:47:22 +00001635 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1636 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001637 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001638 return true;
1639 }
1640 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001641
Chris Lattnera801fced2006-11-08 02:15:41 +00001642 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001643 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001644 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001645 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1646 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001647 Base = N;
1648 return true; // [r+0]
1649}
1650
1651/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1652/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001653bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1654 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001655 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001656 // Check to see if we can easily represent this as an [r+r] address. This
1657 // will fail if it thinks that the address is more profitably represented as
1658 // reg+imm, e.g. where imm = 0.
1659 if (SelectAddressRegReg(N, Base, Index, DAG))
1660 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001661
Chris Lattnera801fced2006-11-08 02:15:41 +00001662 // If the operand is an addition, always emit this as [r+r], since this is
1663 // better (for code size, and execution, as the memop does the add for free)
1664 // than emitting an explicit add.
1665 if (N.getOpcode() == ISD::ADD) {
1666 Base = N.getOperand(0);
1667 Index = N.getOperand(1);
1668 return true;
1669 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001670
Chris Lattnera801fced2006-11-08 02:15:41 +00001671 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001672 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001673 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001674 Index = N;
1675 return true;
1676}
1677
Chris Lattnera801fced2006-11-08 02:15:41 +00001678/// getPreIndexedAddressParts - returns true by value, base pointer and
1679/// offset pointer and addressing mode by reference if the node's address
1680/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001681bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1682 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001683 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001684 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001685 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001686
Ulrich Weigande90b0222013-03-22 14:58:48 +00001687 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001688 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001689 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001690 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001691 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1692 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001693 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001694 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001695 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001696 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001697 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001698 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001699 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001700 } else
1701 return false;
1702
Hal Finkelc93a9a22015-02-25 01:06:45 +00001703 // PowerPC doesn't have preinc load/store instructions for vectors (except
1704 // for QPX, which does have preinc r+r forms).
1705 if (VT.isVector()) {
1706 if (!Subtarget.hasQPX() || (VT != MVT::v4f64 && VT != MVT::v4f32)) {
1707 return false;
1708 } else if (SelectAddressRegRegOnly(Ptr, Offset, Base, DAG)) {
1709 AM = ISD::PRE_INC;
1710 return true;
1711 }
1712 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001713
Ulrich Weigande90b0222013-03-22 14:58:48 +00001714 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1715
1716 // Common code will reject creating a pre-inc form if the base pointer
1717 // is a frame index, or if N is a store and the base pointer is either
1718 // the same as or a predecessor of the value being stored. Check for
1719 // those situations here, and try with swapped Base/Offset instead.
1720 bool Swap = false;
1721
1722 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1723 Swap = true;
1724 else if (!isLoad) {
1725 SDValue Val = cast<StoreSDNode>(N)->getValue();
1726 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1727 Swap = true;
1728 }
1729
1730 if (Swap)
1731 std::swap(Base, Offset);
1732
Hal Finkelca542be2012-06-20 15:43:03 +00001733 AM = ISD::PRE_INC;
1734 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001735 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001736
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001737 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001738 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001739 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001740 return false;
1741 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001742 // LDU/STU need an address with at least 4-byte alignment.
1743 if (Alignment < 4)
1744 return false;
1745
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001746 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001747 return false;
1748 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001749
Chris Lattnerb314b152006-11-11 00:08:42 +00001750 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001751 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1752 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001753 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001754 LD->getExtensionType() == ISD::SEXTLOAD &&
1755 isa<ConstantSDNode>(Offset))
1756 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001757 }
1758
Chris Lattnerce645542006-11-10 02:08:47 +00001759 AM = ISD::PRE_INC;
1760 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001761}
1762
1763//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001764// LowerOperation implementation
1765//===----------------------------------------------------------------------===//
1766
Chris Lattneredb9d842010-11-15 02:46:57 +00001767/// GetLabelAccessInfo - Return true if we should reference labels using a
1768/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
Eric Christophercccae792015-01-30 22:02:31 +00001769static bool GetLabelAccessInfo(const TargetMachine &TM,
1770 const PPCSubtarget &Subtarget,
1771 unsigned &HiOpFlags, unsigned &LoOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001772 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001773 HiOpFlags = PPCII::MO_HA;
1774 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001775
Hal Finkel3ee2af72014-07-18 23:29:49 +00001776 // Don't use the pic base if not in PIC relocation model.
1777 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1778
Chris Lattnerdd6df842010-11-15 03:13:19 +00001779 if (isPIC) {
1780 HiOpFlags |= PPCII::MO_PIC_FLAG;
1781 LoOpFlags |= PPCII::MO_PIC_FLAG;
1782 }
1783
1784 // If this is a reference to a global value that requires a non-lazy-ptr, make
1785 // sure that instruction lowering adds it.
Eric Christophere8dbfe12015-02-13 22:23:04 +00001786 if (GV && Subtarget.hasLazyResolverStub(GV)) {
Chris Lattnerdd6df842010-11-15 03:13:19 +00001787 HiOpFlags |= PPCII::MO_NLP_FLAG;
1788 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001789
Chris Lattnerdd6df842010-11-15 03:13:19 +00001790 if (GV->hasHiddenVisibility()) {
1791 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1792 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1793 }
1794 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001795
Chris Lattneredb9d842010-11-15 02:46:57 +00001796 return isPIC;
1797}
1798
1799static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1800 SelectionDAG &DAG) {
1801 EVT PtrVT = HiPart.getValueType();
1802 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001803 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001804
1805 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1806 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001807
Chris Lattneredb9d842010-11-15 02:46:57 +00001808 // With PIC, the first instruction is actually "GR+hi(&G)".
1809 if (isPIC)
1810 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1811 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001812
Chris Lattneredb9d842010-11-15 02:46:57 +00001813 // Generate non-pic code that has direct accesses to the constant pool.
1814 // The address of the global is just (hi(&g)+lo(&g)).
1815 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1816}
1817
Hal Finkele6698d52015-02-01 15:03:28 +00001818static void setUsesTOCBasePtr(MachineFunction &MF) {
1819 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1820 FuncInfo->setUsesTOCBasePtr();
1821}
1822
1823static void setUsesTOCBasePtr(SelectionDAG &DAG) {
1824 setUsesTOCBasePtr(DAG.getMachineFunction());
1825}
1826
Scott Michelcf0da6c2009-02-17 22:15:04 +00001827SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001828 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001829 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001830 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001831 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001832
Roman Divackyace47072012-08-24 16:26:02 +00001833 // 64-bit SVR4 ABI code is always position-independent.
1834 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001835 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001836 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00001837 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001838 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001839 DAG.getRegister(PPC::X2, MVT::i64));
1840 }
1841
Chris Lattneredb9d842010-11-15 02:46:57 +00001842 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001843 bool isPIC =
1844 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001845
1846 if (isPIC && Subtarget.isSVR4ABI()) {
1847 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1848 PPCII::MO_PIC_FLAG);
1849 SDLoc DL(CP);
1850 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1851 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1852 }
1853
Chris Lattneredb9d842010-11-15 02:46:57 +00001854 SDValue CPIHi =
1855 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1856 SDValue CPILo =
1857 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1858 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001859}
1860
Dan Gohman21cea8a2010-04-17 15:26:15 +00001861SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001862 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001863 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001864
Roman Divackyace47072012-08-24 16:26:02 +00001865 // 64-bit SVR4 ABI code is always position-independent.
1866 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001867 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001868 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00001869 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001870 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001871 DAG.getRegister(PPC::X2, MVT::i64));
1872 }
1873
Chris Lattneredb9d842010-11-15 02:46:57 +00001874 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001875 bool isPIC =
1876 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001877
1878 if (isPIC && Subtarget.isSVR4ABI()) {
1879 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1880 PPCII::MO_PIC_FLAG);
1881 SDLoc DL(GA);
1882 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1883 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1884 }
1885
Chris Lattneredb9d842010-11-15 02:46:57 +00001886 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1887 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1888 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001889}
1890
Dan Gohman21cea8a2010-04-17 15:26:15 +00001891SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1892 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001893 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001894 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1895 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001896
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001897 // 64-bit SVR4 ABI code is always position-independent.
1898 // The actual BlockAddress is stored in the TOC.
1899 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00001900 setUsesTOCBasePtr(DAG);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001901 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1902 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1903 DAG.getRegister(PPC::X2, MVT::i64));
1904 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001905
Chris Lattneredb9d842010-11-15 02:46:57 +00001906 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00001907 bool isPIC =
1908 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001909 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1910 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001911 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1912}
1913
Roman Divackye3f15c982012-06-04 17:36:38 +00001914SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1915 SelectionDAG &DAG) const {
1916
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001917 // FIXME: TLS addresses currently use medium model code sequences,
1918 // which is the most useful form. Eventually support for small and
1919 // large models could be added if users need it, at the cost of
1920 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001921 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001922 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001923 const GlobalValue *GV = GA->getGlobal();
1924 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001925 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001926 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1927 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001928
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001929 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001930
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001931 if (Model == TLSModel::LocalExec) {
1932 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001933 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001934 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001935 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001936 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1937 is64bit ? MVT::i64 : MVT::i32);
1938 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1939 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1940 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001941
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001942 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001943 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001944 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1945 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001946 SDValue GOTPtr;
1947 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001948 setUsesTOCBasePtr(DAG);
Roman Divacky32143e22013-12-20 18:08:54 +00001949 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1950 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1951 PtrVT, GOTReg, TGA);
1952 } else
1953 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001954 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001955 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001956 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001957 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001958
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001959 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00001960 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001961 SDValue GOTPtr;
1962 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001963 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001964 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1965 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1966 GOTReg, TGA);
1967 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001968 if (picLevel == PICLevel::Small)
1969 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1970 else
1971 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001972 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00001973 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT,
1974 GOTPtr, TGA, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001975 }
1976
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001977 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00001978 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001979 SDValue GOTPtr;
1980 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00001981 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001982 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1983 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1984 GOTReg, TGA);
1985 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001986 if (picLevel == PICLevel::Small)
1987 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1988 else
1989 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001990 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00001991 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl,
1992 PtrVT, GOTPtr, TGA, TGA);
1993 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl,
1994 PtrVT, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001995 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1996 }
1997
1998 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001999}
2000
Chris Lattneredb9d842010-11-15 02:46:57 +00002001SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
2002 SelectionDAG &DAG) const {
2003 EVT PtrVT = Op.getValueType();
2004 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002005 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00002006 const GlobalValue *GV = GSDN->getGlobal();
2007
Chris Lattneredb9d842010-11-15 02:46:57 +00002008 // 64-bit SVR4 ABI code is always position-independent.
2009 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002010 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002011 setUsesTOCBasePtr(DAG);
Chris Lattneredb9d842010-11-15 02:46:57 +00002012 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
2013 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
2014 DAG.getRegister(PPC::X2, MVT::i64));
2015 }
2016
Chris Lattnerdd6df842010-11-15 03:13:19 +00002017 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002018 bool isPIC =
2019 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00002020
Hal Finkel3ee2af72014-07-18 23:29:49 +00002021 if (isPIC && Subtarget.isSVR4ABI()) {
2022 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
2023 GSDN->getOffset(),
2024 PPCII::MO_PIC_FLAG);
2025 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
2026 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
2027 }
2028
Chris Lattnerdd6df842010-11-15 03:13:19 +00002029 SDValue GAHi =
2030 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
2031 SDValue GALo =
2032 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00002033
Chris Lattnerdd6df842010-11-15 03:13:19 +00002034 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00002035
Chris Lattnerdd6df842010-11-15 03:13:19 +00002036 // If the global reference is actually to a non-lazy-pointer, we have to do an
2037 // extra load to get the address of the global.
2038 if (MOHiFlag & PPCII::MO_NLP_FLAG)
2039 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002040 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00002041 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00002042}
2043
Dan Gohman21cea8a2010-04-17 15:26:15 +00002044SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00002045 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002046 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002047
Hal Finkel777c9dd2014-03-29 16:04:40 +00002048 if (Op.getValueType() == MVT::v2i64) {
2049 // When the operands themselves are v2i64 values, we need to do something
2050 // special because VSX has no underlying comparison operations for these.
2051 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
2052 // Equality can be handled by casting to the legal type for Altivec
2053 // comparisons, everything else needs to be expanded.
2054 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
2055 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
2056 DAG.getSetCC(dl, MVT::v4i32,
2057 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
2058 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
2059 CC));
2060 }
2061
2062 return SDValue();
2063 }
2064
2065 // We handle most of these in the usual way.
2066 return Op;
2067 }
2068
Chris Lattner4211ca92006-04-14 06:01:58 +00002069 // If we're comparing for equality to zero, expose the fact that this is
2070 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
2071 // fold the new nodes.
2072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2073 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002074 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002075 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00002076 if (VT.bitsLT(MVT::i32)) {
2077 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002078 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00002079 }
Duncan Sands13237ac2008-06-06 12:08:01 +00002080 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002081 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
2082 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00002083 DAG.getConstant(Log2b, MVT::i32));
2084 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00002085 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002086 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00002087 // optimized. FIXME: revisit this when we can custom lower all setcc
2088 // optimizations.
2089 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002090 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002091 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002092
Chris Lattner4211ca92006-04-14 06:01:58 +00002093 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00002094 // by xor'ing the rhs with the lhs, which is faster than setting a
2095 // condition register, reading it back out, and masking the correct bit. The
2096 // normal approach here uses sub to do this instead of xor. Using xor exposes
2097 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002098 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00002099 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002100 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002101 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00002102 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002103 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00002104 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002105 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002106}
2107
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002108SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002109 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00002110 SDNode *Node = Op.getNode();
2111 EVT VT = Node->getValueType(0);
2112 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2113 SDValue InChain = Node->getOperand(0);
2114 SDValue VAListPtr = Node->getOperand(1);
2115 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002116 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002117
Roman Divacky4394e682011-06-28 15:30:42 +00002118 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
2119
2120 // gpr_index
2121 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2122 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002123 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002124 InChain = GprIndex.getValue(1);
2125
2126 if (VT == MVT::i64) {
2127 // Check if GprIndex is even
2128 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
2129 DAG.getConstant(1, MVT::i32));
2130 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
2131 DAG.getConstant(0, MVT::i32), ISD::SETNE);
2132 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
2133 DAG.getConstant(1, MVT::i32));
2134 // Align GprIndex to be even if it isn't
2135 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
2136 GprIndex);
2137 }
2138
2139 // fpr index is 1 byte after gpr
2140 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
2141 DAG.getConstant(1, MVT::i32));
2142
2143 // fpr
2144 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2145 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002146 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002147 InChain = FprIndex.getValue(1);
2148
2149 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
2150 DAG.getConstant(8, MVT::i32));
2151
2152 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
2153 DAG.getConstant(4, MVT::i32));
2154
2155 // areas
2156 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002157 MachinePointerInfo(), false, false,
2158 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002159 InChain = OverflowArea.getValue(1);
2160
2161 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002162 MachinePointerInfo(), false, false,
2163 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002164 InChain = RegSaveArea.getValue(1);
2165
2166 // select overflow_area if index > 8
2167 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
2168 DAG.getConstant(8, MVT::i32), ISD::SETLT);
2169
Roman Divacky4394e682011-06-28 15:30:42 +00002170 // adjustment constant gpr_index * 4/8
2171 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
2172 VT.isInteger() ? GprIndex : FprIndex,
2173 DAG.getConstant(VT.isInteger() ? 4 : 8,
2174 MVT::i32));
2175
2176 // OurReg = RegSaveArea + RegConstant
2177 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
2178 RegConstant);
2179
2180 // Floating types are 32 bytes into RegSaveArea
2181 if (VT.isFloatingPoint())
2182 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
2183 DAG.getConstant(32, MVT::i32));
2184
2185 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
2186 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
2187 VT.isInteger() ? GprIndex : FprIndex,
2188 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
2189 MVT::i32));
2190
2191 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
2192 VT.isInteger() ? VAListPtr : FprPtr,
2193 MachinePointerInfo(SV),
2194 MVT::i8, false, false, 0);
2195
2196 // determine if we should load from reg_save_area or overflow_area
2197 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
2198
2199 // increase overflow_area by 4/8 if gpr/fpr > 8
2200 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
2201 DAG.getConstant(VT.isInteger() ? 4 : 8,
2202 MVT::i32));
2203
2204 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
2205 OverflowAreaPlusN);
2206
2207 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
2208 OverflowAreaPtr,
2209 MachinePointerInfo(),
2210 MVT::i32, false, false, 0);
2211
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00002212 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002213 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002214}
2215
Roman Divackyc3825df2013-07-25 21:36:47 +00002216SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2217 const PPCSubtarget &Subtarget) const {
2218 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2219
2220 // We have to copy the entire va_list struct:
2221 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2222 return DAG.getMemcpy(Op.getOperand(0), Op,
2223 Op.getOperand(1), Op.getOperand(2),
2224 DAG.getConstant(12, MVT::i32), 8, false, true,
2225 MachinePointerInfo(), MachinePointerInfo());
2226}
2227
Duncan Sandsa0984362011-09-06 13:37:06 +00002228SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2229 SelectionDAG &DAG) const {
2230 return Op.getOperand(0);
2231}
2232
2233SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2234 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002235 SDValue Chain = Op.getOperand(0);
2236 SDValue Trmp = Op.getOperand(1); // trampoline
2237 SDValue FPtr = Op.getOperand(2); // nested function
2238 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002239 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002240
Owen Anderson53aa7a92009-08-10 22:56:29 +00002241 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002242 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002243 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002244 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002245 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002246
Scott Michelcf0da6c2009-02-17 22:15:04 +00002247 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002248 TargetLowering::ArgListEntry Entry;
2249
2250 Entry.Ty = IntPtrTy;
2251 Entry.Node = Trmp; Args.push_back(Entry);
2252
2253 // TrampSize == (isPPC64 ? 48 : 40);
2254 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002255 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002256 Args.push_back(Entry);
2257
2258 Entry.Node = FPtr; Args.push_back(Entry);
2259 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002260
Bill Wendling95e1af22008-09-17 00:30:57 +00002261 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002262 TargetLowering::CallLoweringInfo CLI(DAG);
2263 CLI.setDebugLoc(dl).setChain(Chain)
2264 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002265 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2266 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002267
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002268 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002269 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002270}
2271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002272SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002273 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002274 MachineFunction &MF = DAG.getMachineFunction();
2275 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2276
Andrew Trickef9de2a2013-05-25 02:42:55 +00002277 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002278
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002279 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002280 // vastart just stores the address of the VarArgsFrameIndex slot into the
2281 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002282 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002283 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002284 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002285 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2286 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002287 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002288 }
2289
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002290 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002291 // We suppose the given va_list is already allocated.
2292 //
2293 // typedef struct {
2294 // char gpr; /* index into the array of 8 GPRs
2295 // * stored in the register save area
2296 // * gpr=0 corresponds to r3,
2297 // * gpr=1 to r4, etc.
2298 // */
2299 // char fpr; /* index into the array of 8 FPRs
2300 // * stored in the register save area
2301 // * fpr=0 corresponds to f1,
2302 // * fpr=1 to f2, etc.
2303 // */
2304 // char *overflow_arg_area;
2305 // /* location on stack that holds
2306 // * the next overflow argument
2307 // */
2308 // char *reg_save_area;
2309 // /* where r3:r10 and f1:f8 (if saved)
2310 // * are stored
2311 // */
2312 // } va_list[1];
2313
2314
Dan Gohman31ae5862010-04-17 14:41:14 +00002315 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2316 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002317
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002318
Owen Anderson53aa7a92009-08-10 22:56:29 +00002319 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002320
Dan Gohman31ae5862010-04-17 14:41:14 +00002321 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2322 PtrVT);
2323 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2324 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002325
Duncan Sands13237ac2008-06-06 12:08:01 +00002326 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002327 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002328
Duncan Sands13237ac2008-06-06 12:08:01 +00002329 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002330 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002331
2332 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002333 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002334
Dan Gohman2d489b52008-02-06 22:27:42 +00002335 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002336
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002337 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002338 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002339 Op.getOperand(1),
2340 MachinePointerInfo(SV),
2341 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002342 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002343 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002344 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002345
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002346 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002347 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002348 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2349 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002350 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002351 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002352 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002353
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002354 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002355 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002356 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2357 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002358 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002359 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002360 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002361
2362 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002363 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2364 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002365 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002366
Chris Lattner4211ca92006-04-14 06:01:58 +00002367}
2368
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002369#include "PPCGenCallingConv.inc"
2370
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002371// Function whose sole purpose is to kill compiler warnings
2372// stemming from unused functions included from PPCGenCallingConv.inc.
2373CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002374 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002375}
2376
Bill Schmidt230b4512013-06-12 16:39:22 +00002377bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2378 CCValAssign::LocInfo &LocInfo,
2379 ISD::ArgFlagsTy &ArgFlags,
2380 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 return true;
2382}
2383
Bill Schmidt230b4512013-06-12 16:39:22 +00002384bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2385 MVT &LocVT,
2386 CCValAssign::LocInfo &LocInfo,
2387 ISD::ArgFlagsTy &ArgFlags,
2388 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002389 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002390 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2391 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2392 };
2393 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002394
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002395 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002396
2397 // Skip one register if the first unallocated register has an even register
2398 // number and there are still argument registers available which have not been
2399 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2400 // need to skip a register if RegNum is odd.
2401 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2402 State.AllocateReg(ArgRegs[RegNum]);
2403 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002404
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002405 // Always return false here, as this function only makes sure that the first
2406 // unallocated register has an odd register number and does not actually
2407 // allocate a register for the current argument.
2408 return false;
2409}
2410
Bill Schmidt230b4512013-06-12 16:39:22 +00002411bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2412 MVT &LocVT,
2413 CCValAssign::LocInfo &LocInfo,
2414 ISD::ArgFlagsTy &ArgFlags,
2415 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002416 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002417 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2418 PPC::F8
2419 };
2420
2421 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002422
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002423 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002424
2425 // If there is only one Floating-point register left we need to put both f64
2426 // values of a split ppc_fp128 value on the stack.
2427 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2428 State.AllocateReg(ArgRegs[RegNum]);
2429 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002430
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002431 // Always return false here, as this function only makes sure that the two f64
2432 // values a ppc_fp128 value is split into are both passed in registers or both
2433 // passed on the stack and does not actually allocate a register for the
2434 // current argument.
2435 return false;
2436}
2437
Chris Lattner43df5b32007-02-25 05:34:32 +00002438/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002439/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002440static const MCPhysReg *GetFPR() {
2441 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002442 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002443 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002444 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002445
Chris Lattner43df5b32007-02-25 05:34:32 +00002446 return FPR;
2447}
2448
Hal Finkelc93a9a22015-02-25 01:06:45 +00002449/// GetQFPR - Get the set of QPX registers that should be allocated for
2450/// arguments.
2451static const MCPhysReg *GetQFPR() {
2452 static const MCPhysReg QFPR[] = {
2453 PPC::QF1, PPC::QF2, PPC::QF3, PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
2454 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, PPC::QF12, PPC::QF13
2455 };
2456
2457 return QFPR;
2458}
2459
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002460/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2461/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002462static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002463 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002464 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002465 if (Flags.isByVal())
2466 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002467
2468 // Round up to multiples of the pointer size, except for array members,
2469 // which are always packed.
2470 if (!Flags.isInConsecutiveRegs())
2471 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002472
2473 return ArgSize;
2474}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002475
2476/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2477/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002478static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2479 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002480 unsigned PtrByteSize) {
2481 unsigned Align = PtrByteSize;
2482
2483 // Altivec parameters are padded to a 16 byte boundary.
2484 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2485 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2486 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2487 Align = 16;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002488 // QPX vector types stored in double-precision are padded to a 32 byte
2489 // boundary.
2490 else if (ArgVT == MVT::v4f64 || ArgVT == MVT::v4i1)
2491 Align = 32;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002492
2493 // ByVal parameters are aligned as requested.
2494 if (Flags.isByVal()) {
2495 unsigned BVAlign = Flags.getByValAlign();
2496 if (BVAlign > PtrByteSize) {
2497 if (BVAlign % PtrByteSize != 0)
2498 llvm_unreachable(
2499 "ByVal alignment is not a multiple of the pointer size");
2500
2501 Align = BVAlign;
2502 }
2503 }
2504
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002505 // Array members are always packed to their original alignment.
2506 if (Flags.isInConsecutiveRegs()) {
2507 // If the array member was split into multiple registers, the first
2508 // needs to be aligned to the size of the full type. (Except for
2509 // ppcf128, which is only aligned as its f64 components.)
2510 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2511 Align = OrigVT.getStoreSize();
2512 else
2513 Align = ArgVT.getStoreSize();
2514 }
2515
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002516 return Align;
2517}
2518
Ulrich Weigand8658f172014-07-20 23:43:15 +00002519/// CalculateStackSlotUsed - Return whether this argument will use its
2520/// stack slot (instead of being passed in registers). ArgOffset,
2521/// AvailableFPRs, and AvailableVRs must hold the current argument
2522/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002523static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2524 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002525 unsigned PtrByteSize,
2526 unsigned LinkageSize,
2527 unsigned ParamAreaSize,
2528 unsigned &ArgOffset,
2529 unsigned &AvailableFPRs,
Hal Finkelc93a9a22015-02-25 01:06:45 +00002530 unsigned &AvailableVRs, bool HasQPX) {
Ulrich Weigand8658f172014-07-20 23:43:15 +00002531 bool UseMemory = false;
2532
2533 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002534 unsigned Align =
2535 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002536 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2537 // If there's no space left in the argument save area, we must
2538 // use memory (this check also catches zero-sized arguments).
2539 if (ArgOffset >= LinkageSize + ParamAreaSize)
2540 UseMemory = true;
2541
2542 // Allocate argument on the stack.
2543 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002544 if (Flags.isInConsecutiveRegsLast())
2545 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002546 // If we overran the argument save area, we must use memory
2547 // (this check catches arguments passed partially in memory)
2548 if (ArgOffset > LinkageSize + ParamAreaSize)
2549 UseMemory = true;
2550
2551 // However, if the argument is actually passed in an FPR or a VR,
2552 // we don't use memory after all.
2553 if (!Flags.isByVal()) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00002554 if (ArgVT == MVT::f32 || ArgVT == MVT::f64 ||
2555 // QPX registers overlap with the scalar FP registers.
2556 (HasQPX && (ArgVT == MVT::v4f32 ||
2557 ArgVT == MVT::v4f64 ||
2558 ArgVT == MVT::v4i1)))
Ulrich Weigand8658f172014-07-20 23:43:15 +00002559 if (AvailableFPRs > 0) {
2560 --AvailableFPRs;
2561 return false;
2562 }
2563 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2564 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2565 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2566 if (AvailableVRs > 0) {
2567 --AvailableVRs;
2568 return false;
2569 }
2570 }
2571
2572 return UseMemory;
2573}
2574
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002575/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2576/// ensure minimum alignment required for target.
Eric Christophercccae792015-01-30 22:02:31 +00002577static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering,
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002578 unsigned NumBytes) {
Eric Christophercccae792015-01-30 22:02:31 +00002579 unsigned TargetAlign = Lowering->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002580 unsigned AlignMask = TargetAlign - 1;
2581 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2582 return NumBytes;
2583}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002584
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002585SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002586PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002588 const SmallVectorImpl<ISD::InputArg>
2589 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002590 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002591 SmallVectorImpl<SDValue> &InVals)
2592 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002593 if (Subtarget.isSVR4ABI()) {
2594 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002595 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2596 dl, DAG, InVals);
2597 else
2598 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2599 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002600 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002601 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2602 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002603 }
2604}
2605
2606SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002607PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002608 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002609 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002610 const SmallVectorImpl<ISD::InputArg>
2611 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002612 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002613 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002614
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002615 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002616 // +-----------------------------------+
2617 // +--> | Back chain |
2618 // | +-----------------------------------+
2619 // | | Floating-point register save area |
2620 // | +-----------------------------------+
2621 // | | General register save area |
2622 // | +-----------------------------------+
2623 // | | CR save word |
2624 // | +-----------------------------------+
2625 // | | VRSAVE save word |
2626 // | +-----------------------------------+
2627 // | | Alignment padding |
2628 // | +-----------------------------------+
2629 // | | Vector register save area |
2630 // | +-----------------------------------+
2631 // | | Local variable space |
2632 // | +-----------------------------------+
2633 // | | Parameter list area |
2634 // | +-----------------------------------+
2635 // | | LR save word |
2636 // | +-----------------------------------+
2637 // SP--> +--- | Back chain |
2638 // +-----------------------------------+
2639 //
2640 // Specifications:
2641 // System V Application Binary Interface PowerPC Processor Supplement
2642 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002643
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002644 MachineFunction &MF = DAG.getMachineFunction();
2645 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002646 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002647
Owen Anderson53aa7a92009-08-10 22:56:29 +00002648 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002649 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002650 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2651 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002652 unsigned PtrByteSize = 4;
2653
2654 // Assign locations to all of the incoming arguments.
2655 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002656 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2657 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002658
2659 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00002660 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002661 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002662
Bill Schmidtef17c142013-02-06 17:33:58 +00002663 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002664
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002665 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2666 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002667
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002668 // Arguments stored in registers.
2669 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002670 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002671 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002672
Owen Anderson9f944592009-08-11 20:47:22 +00002673 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002674 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002675 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002676 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002677 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002678 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002679 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002680 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002681 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002682 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002683 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002684 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002685 RC = &PPC::VSFRCRegClass;
2686 else
2687 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002688 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002689 case MVT::v16i8:
2690 case MVT::v8i16:
2691 case MVT::v4i32:
Hal Finkel7811c612014-03-28 19:58:11 +00002692 RC = &PPC::VRRCRegClass;
2693 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002694 case MVT::v4f32:
2695 RC = Subtarget.hasQPX() ? &PPC::QSRCRegClass : &PPC::VRRCRegClass;
2696 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002697 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002698 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002699 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002700 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002701 case MVT::v4f64:
2702 RC = &PPC::QFRCRegClass;
2703 break;
2704 case MVT::v4i1:
2705 RC = &PPC::QBRCRegClass;
2706 break;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002707 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002708
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002709 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002710 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002711 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2712 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2713
2714 if (ValVT == MVT::i1)
2715 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002716
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002717 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002718 } else {
2719 // Argument stored in memory.
2720 assert(VA.isMemLoc());
2721
Hal Finkel940ab932014-02-28 00:27:01 +00002722 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002723 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002724 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002725
2726 // Create load nodes to retrieve arguments from the stack.
2727 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002728 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2729 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002730 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002731 }
2732 }
2733
2734 // Assign locations to all of the incoming aggregate by value arguments.
2735 // Aggregates passed by value are stored in the local variable space of the
2736 // caller's stack frame, right above the parameter list area.
2737 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002738 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002739 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002740
2741 // Reserve stack space for the allocations in CCInfo.
2742 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2743
Bill Schmidtef17c142013-02-06 17:33:58 +00002744 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002745
2746 // Area that is at least reserved in the caller of this function.
2747 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002748 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002749
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002750 // Set the size that is at least reserved in caller of this function. Tail
2751 // call optimized function's reserved stack space needs to be aligned so that
2752 // taking the difference between two stack areas will result in an aligned
2753 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00002754 MinReservedArea =
2755 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002756 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002757
2758 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002759
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002760 // If the function takes variable number of arguments, make a frame index for
2761 // the start of the first vararg value... for expansion of llvm.va_start.
2762 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002763 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002764 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2765 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2766 };
2767 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2768
Craig Topper840beec2014-04-04 05:16:06 +00002769 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002770 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2771 PPC::F8
2772 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002773 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2774 if (DisablePPCFloatInVariadic)
2775 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002776
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002777 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs));
2778 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002779
2780 // Make room for NumGPArgRegs and NumFPArgRegs.
2781 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002782 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002783
Dan Gohman31ae5862010-04-17 14:41:14 +00002784 FuncInfo->setVarArgsStackOffset(
2785 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002786 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002787
Dan Gohman31ae5862010-04-17 14:41:14 +00002788 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2789 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002790
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002791 // The fixed integer arguments of a variadic function are stored to the
2792 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2793 // the result of va_next.
2794 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2795 // Get an existing live-in vreg, or add a new one.
2796 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2797 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002798 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002799
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002800 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002801 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2802 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002803 MemOps.push_back(Store);
2804 // Increment the address by four for the next argument to store
2805 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2806 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2807 }
2808
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002809 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2810 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002811 // The double arguments are stored to the VarArgsFrameIndex
2812 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002813 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2814 // Get an existing live-in vreg, or add a new one.
2815 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2816 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002817 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002818
Owen Anderson9f944592009-08-11 20:47:22 +00002819 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002820 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2821 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002822 MemOps.push_back(Store);
2823 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002824 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002825 PtrVT);
2826 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2827 }
2828 }
2829
2830 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002831 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002832
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002833 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002834}
2835
Bill Schmidt57d6de52012-10-23 15:51:16 +00002836// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2837// value to MVT::i64 and then truncate to the correct register size.
2838SDValue
2839PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2840 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002841 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002842 if (Flags.isSExt())
2843 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2844 DAG.getValueType(ObjectVT));
2845 else if (Flags.isZExt())
2846 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2847 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002848
Hal Finkel940ab932014-02-28 00:27:01 +00002849 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002850}
2851
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002852SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002853PPCTargetLowering::LowerFormalArguments_64SVR4(
2854 SDValue Chain,
2855 CallingConv::ID CallConv, bool isVarArg,
2856 const SmallVectorImpl<ISD::InputArg>
2857 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002858 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 SmallVectorImpl<SDValue> &InVals) const {
2860 // TODO: add description of PPC stack frame format, or at least some docs.
2861 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002862 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002863 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002864 MachineFunction &MF = DAG.getMachineFunction();
2865 MachineFrameInfo *MFI = MF.getFrameInfo();
2866 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2867
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002868 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
2869 "fastcc not supported on varargs functions");
2870
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2872 // Potential tail calls could cause overwriting of argument stack slots.
2873 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2874 (CallConv == CallingConv::Fast));
2875 unsigned PtrByteSize = 8;
Eric Christophera4ae2132015-02-13 22:22:57 +00002876 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002877
Craig Topper840beec2014-04-04 05:16:06 +00002878 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002879 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2880 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2881 };
2882
Craig Topper840beec2014-04-04 05:16:06 +00002883 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002884
Craig Topper840beec2014-04-04 05:16:06 +00002885 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002886 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2887 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2888 };
Craig Topper840beec2014-04-04 05:16:06 +00002889 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002890 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2891 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2892 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002893
Hal Finkelc93a9a22015-02-25 01:06:45 +00002894 static const MCPhysReg *QFPR = GetQFPR();
2895
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002896 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2897 const unsigned Num_FPR_Regs = 13;
2898 const unsigned Num_VR_Regs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00002899 const unsigned Num_QFPR_Regs = Num_FPR_Regs;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002900
Ulrich Weigand8658f172014-07-20 23:43:15 +00002901 // Do a first pass over the arguments to determine whether the ABI
2902 // guarantees that our caller has allocated the parameter save area
2903 // on its stack frame. In the ELFv1 ABI, this is always the case;
2904 // in the ELFv2 ABI, it is true if this is a vararg function or if
2905 // any parameter is located in a stack slot.
2906
2907 bool HasParameterArea = !isELFv2ABI || isVarArg;
2908 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2909 unsigned NumBytes = LinkageSize;
2910 unsigned AvailableFPRs = Num_FPR_Regs;
2911 unsigned AvailableVRs = Num_VR_Regs;
2912 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002913 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002914 PtrByteSize, LinkageSize, ParamAreaSize,
Hal Finkelc93a9a22015-02-25 01:06:45 +00002915 NumBytes, AvailableFPRs, AvailableVRs,
2916 Subtarget.hasQPX()))
Ulrich Weigand8658f172014-07-20 23:43:15 +00002917 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002918
2919 // Add DAG nodes to load the arguments or copy them out of registers. On
2920 // entry to a function on PPC, the arguments start after the linkage area,
2921 // although the first ones are often in registers.
2922
Ulrich Weigand8658f172014-07-20 23:43:15 +00002923 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002924 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002925 unsigned &QFPR_idx = FPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002926 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002927 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002928 unsigned CurArgIdx = 0;
2929 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002930 SDValue ArgVal;
2931 bool needsLoad = false;
2932 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002933 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002934 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002935 unsigned ArgSize = ObjSize;
2936 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00002937 if (Ins[ArgNo].isOrigArg()) {
2938 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
2939 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
2940 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002941 // We re-align the argument offset for each argument, except when using the
2942 // fast calling convention, when we need to make sure we do that only when
2943 // we'll actually use a stack slot.
2944 unsigned CurArgOffset, Align;
2945 auto ComputeArgOffset = [&]() {
2946 /* Respect alignment of argument on the stack. */
2947 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
2948 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2949 CurArgOffset = ArgOffset;
2950 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002951
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002952 if (CallConv != CallingConv::Fast) {
2953 ComputeArgOffset();
2954
2955 /* Compute GPR index associated with argument offset. */
2956 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2957 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
2958 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002959
2960 // FIXME the codegen can be much improved in some cases.
2961 // We do not have to keep everything in memory.
2962 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00002963 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
2964
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002965 if (CallConv == CallingConv::Fast)
2966 ComputeArgOffset();
2967
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002968 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2969 ObjSize = Flags.getByValSize();
2970 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002971 // Empty aggregate parameters do not take up registers. Examples:
2972 // struct { } a;
2973 // union { } b;
2974 // int c[0];
2975 // etc. However, we have to provide a place-holder in InVals, so
2976 // pretend we have an 8-byte item at the current address for that
2977 // purpose.
2978 if (!ObjSize) {
2979 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2980 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2981 InVals.push_back(FIN);
2982 continue;
2983 }
Hal Finkel262a2242013-09-12 23:20:06 +00002984
Ulrich Weigand24195972014-07-20 22:36:52 +00002985 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002986 // by the argument. If the argument is (fully or partially) on
2987 // the stack, or if the argument is fully in registers but the
2988 // caller has allocated the parameter save anyway, we can refer
2989 // directly to the caller's stack frame. Otherwise, create a
2990 // local copy in our own frame.
2991 int FI;
2992 if (HasParameterArea ||
2993 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002994 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002995 else
2996 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002997 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002998
Ulrich Weigand24195972014-07-20 22:36:52 +00002999 // Handle aggregates smaller than 8 bytes.
3000 if (ObjSize < PtrByteSize) {
3001 // The value of the object is its address, which differs from the
3002 // address of the enclosing doubleword on big-endian systems.
3003 SDValue Arg = FIN;
3004 if (!isLittleEndian) {
3005 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
3006 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
3007 }
3008 InVals.push_back(Arg);
3009
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003010 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003011 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003012 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003013 SDValue Store;
3014
3015 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
3016 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
3017 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00003018 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003019 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003020 ObjType, false, false, 0);
3021 } else {
3022 // For sizes that don't fit a truncating store (3, 5, 6, 7),
3023 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00003024 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003025 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003026 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003027 false, false, 0);
3028 }
3029
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003030 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003031 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003032 // Whether we copied from a register or not, advance the offset
3033 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003034 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003035 continue;
3036 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003037
Ulrich Weigand24195972014-07-20 22:36:52 +00003038 // The value of the object is its address, which is the address of
3039 // its first stack doubleword.
3040 InVals.push_back(FIN);
3041
3042 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003043 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00003044 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003045 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00003046
3047 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3048 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3049 SDValue Addr = FIN;
3050 if (j) {
3051 SDValue Off = DAG.getConstant(j, PtrVT);
3052 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003053 }
Ulrich Weigand24195972014-07-20 22:36:52 +00003054 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
3055 MachinePointerInfo(FuncArg, j),
3056 false, false, 0);
3057 MemOps.push_back(Store);
3058 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003059 }
Ulrich Weigand24195972014-07-20 22:36:52 +00003060 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003061 continue;
3062 }
3063
3064 switch (ObjectVT.getSimpleVT().SimpleTy) {
3065 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00003066 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003067 case MVT::i32:
3068 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003069 // These can be scalar arguments or elements of an integer array type
3070 // passed directly. Clang may use those instead of "byval" aggregate
3071 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003072 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003073 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003074 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3075
Hal Finkel940ab932014-02-28 00:27:01 +00003076 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003077 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3078 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003079 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003080 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003081 if (CallConv == CallingConv::Fast)
3082 ComputeArgOffset();
3083
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003084 needsLoad = true;
3085 ArgSize = PtrByteSize;
3086 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003087 if (CallConv != CallingConv::Fast || needsLoad)
3088 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003089 break;
3090
3091 case MVT::f32:
3092 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003093 // These can be scalar arguments or elements of a float array type
3094 // passed directly. The latter are used to implement ELFv2 homogenous
3095 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003096 if (FPR_idx != Num_FPR_Regs) {
3097 unsigned VReg;
3098
3099 if (ObjectVT == MVT::f32)
3100 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
3101 else
Eric Christophercccae792015-01-30 22:02:31 +00003102 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX()
3103 ? &PPC::VSFRCRegClass
3104 : &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003105
3106 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3107 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003108 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00003109 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
3110 // once we support fp <-> gpr moves.
3111
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003112 // This can only ever happen in the presence of f32 array types,
3113 // since otherwise we never run out of FPRs before running out
3114 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003115 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003116 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3117
3118 if (ObjectVT == MVT::f32) {
3119 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
3120 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
3121 DAG.getConstant(32, MVT::i32));
3122 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
3123 }
3124
3125 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003126 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003127 if (CallConv == CallingConv::Fast)
3128 ComputeArgOffset();
3129
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003130 needsLoad = true;
3131 }
3132
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003133 // When passing an array of floats, the array occupies consecutive
3134 // space in the argument area; only round up to the next doubleword
3135 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003136 if (CallConv != CallingConv::Fast || needsLoad) {
3137 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
3138 ArgOffset += ArgSize;
3139 if (Flags.isInConsecutiveRegsLast())
3140 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3141 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003142 break;
3143 case MVT::v4f32:
3144 case MVT::v4i32:
3145 case MVT::v8i16:
3146 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00003147 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00003148 case MVT::v2i64:
Hal Finkelc93a9a22015-02-25 01:06:45 +00003149 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003150 // These can be scalar arguments or elements of a vector array type
3151 // passed directly. The latter are used to implement ELFv2 homogenous
3152 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003153 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00003154 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
3155 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
3156 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003157 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003158 ++VR_idx;
3159 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003160 if (CallConv == CallingConv::Fast)
3161 ComputeArgOffset();
3162
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003163 needsLoad = true;
3164 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003165 if (CallConv != CallingConv::Fast || needsLoad)
3166 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003167 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00003168 } // not QPX
3169
3170 assert(ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 &&
3171 "Invalid QPX parameter type");
3172 /* fall through */
3173
3174 case MVT::v4f64:
3175 case MVT::v4i1:
3176 // QPX vectors are treated like their scalar floating-point subregisters
3177 // (except that they're larger).
3178 unsigned Sz = ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 ? 16 : 32;
3179 if (QFPR_idx != Num_QFPR_Regs) {
3180 const TargetRegisterClass *RC;
3181 switch (ObjectVT.getSimpleVT().SimpleTy) {
3182 case MVT::v4f64: RC = &PPC::QFRCRegClass; break;
3183 case MVT::v4f32: RC = &PPC::QSRCRegClass; break;
3184 default: RC = &PPC::QBRCRegClass; break;
3185 }
3186
3187 unsigned VReg = MF.addLiveIn(QFPR[QFPR_idx], RC);
3188 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3189 ++QFPR_idx;
3190 } else {
3191 if (CallConv == CallingConv::Fast)
3192 ComputeArgOffset();
3193 needsLoad = true;
3194 }
3195 if (CallConv != CallingConv::Fast || needsLoad)
3196 ArgOffset += Sz;
3197 break;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003198 }
3199
3200 // We need to load the argument to a virtual register if we determined
3201 // above that we ran out of physical registers of the appropriate type.
3202 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003203 if (ObjSize < ArgSize && !isLittleEndian)
3204 CurArgOffset += ArgSize - ObjSize;
3205 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003206 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3207 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
3208 false, false, false, 0);
3209 }
3210
3211 InVals.push_back(ArgVal);
3212 }
3213
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003214 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003215 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00003216 if (HasParameterArea)
3217 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
3218 else
3219 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003220
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003221 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003222 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003223 // taking the difference between two stack areas will result in an aligned
3224 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003225 MinReservedArea =
3226 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003227 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003228
3229 // If the function takes variable number of arguments, make a frame index for
3230 // the start of the first vararg value... for expansion of llvm.va_start.
3231 if (isVarArg) {
3232 int Depth = ArgOffset;
3233
3234 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00003235 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003236 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
3237
3238 // If this function is vararg, store any remaining integer argument regs
3239 // to their spots on the stack so that they may be loaded by deferencing the
3240 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003241 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3242 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003243 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3244 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3245 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3246 MachinePointerInfo(), false, false, 0);
3247 MemOps.push_back(Store);
3248 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00003249 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003250 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3251 }
3252 }
3253
3254 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003255 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003256
3257 return Chain;
3258}
3259
3260SDValue
3261PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003262 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003263 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003264 const SmallVectorImpl<ISD::InputArg>
3265 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003266 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003267 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003268 // TODO: add description of PPC stack frame format, or at least some docs.
3269 //
3270 MachineFunction &MF = DAG.getMachineFunction();
3271 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00003272 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003273
Owen Anderson53aa7a92009-08-10 22:56:29 +00003274 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003275 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003276 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003277 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3278 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00003279 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Eric Christophera4ae2132015-02-13 22:22:57 +00003280 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003281 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003282 // Area that is at least reserved in caller of this function.
3283 unsigned MinReservedArea = ArgOffset;
3284
Craig Topper840beec2014-04-04 05:16:06 +00003285 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003286 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3287 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3288 };
Craig Topper840beec2014-04-04 05:16:06 +00003289 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003290 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3291 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3292 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00003293
Craig Topper840beec2014-04-04 05:16:06 +00003294 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003295
Craig Topper840beec2014-04-04 05:16:06 +00003296 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003297 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3298 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3299 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003300
Owen Andersone2f23a32007-09-07 04:06:50 +00003301 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003302 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003303 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003304
3305 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003306
Craig Topper840beec2014-04-04 05:16:06 +00003307 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003308
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003309 // In 32-bit non-varargs functions, the stack space for vectors is after the
3310 // stack space for non-vectors. We do not use this space unless we have
3311 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003312 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003313 // that out...for the pathological case, compute VecArgOffset as the
3314 // start of the vector parameter area. Computing VecArgOffset is the
3315 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003316 unsigned VecArgOffset = ArgOffset;
3317 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003318 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003319 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003320 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003321 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003322
Duncan Sandsd97eea32008-03-21 09:14:45 +00003323 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003324 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003325 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003326 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003327 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3328 VecArgOffset += ArgSize;
3329 continue;
3330 }
3331
Owen Anderson9f944592009-08-11 20:47:22 +00003332 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003333 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003334 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003335 case MVT::i32:
3336 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003337 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003338 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003339 case MVT::i64: // PPC64
3340 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003341 // FIXME: We are guaranteed to be !isPPC64 at this point.
3342 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003343 VecArgOffset += 8;
3344 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003345 case MVT::v4f32:
3346 case MVT::v4i32:
3347 case MVT::v8i16:
3348 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003349 // Nothing to do, we're only looking at Nonvector args here.
3350 break;
3351 }
3352 }
3353 }
3354 // We've found where the vector parameter area in memory is. Skip the
3355 // first 12 parameters; these don't use that memory.
3356 VecArgOffset = ((VecArgOffset+15)/16)*16;
3357 VecArgOffset += 12*16;
3358
Chris Lattner4302e8f2006-05-16 18:18:50 +00003359 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003360 // entry to a function on PPC, the arguments start after the linkage area,
3361 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003362
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003363 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003364 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003365 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003366 unsigned CurArgIdx = 0;
3367 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003368 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003369 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003370 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003371 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003372 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003373 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00003374 if (Ins[ArgNo].isOrigArg()) {
3375 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3376 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3377 }
Chris Lattner318f0d22006-05-16 18:51:52 +00003378 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003379
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003380 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003381 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3382 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003383 if (isVarArg || isPPC64) {
3384 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003385 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003386 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003387 PtrByteSize);
3388 } else nAltivecParamsAtEnd++;
3389 } else
3390 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003391 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003392 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003393 PtrByteSize);
3394
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003395 // FIXME the codegen can be much improved in some cases.
3396 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003397 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003398 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3399
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003400 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003401 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003402 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003403 // Objects of size 1 and 2 are right justified, everything else is
3404 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003405 if (ObjSize==1 || ObjSize==2) {
3406 CurArgOffset = CurArgOffset + (4 - ObjSize);
3407 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003408 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003409 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003410 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003411 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003412 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003413 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003414 unsigned VReg;
3415 if (isPPC64)
3416 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3417 else
3418 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003419 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003420 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003421 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003422 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003423 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003424 MemOps.push_back(Store);
3425 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003426 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003427
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003428 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003429
Dale Johannesen21a8f142008-03-08 01:41:42 +00003430 continue;
3431 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003432 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3433 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003434 // to memory. ArgOffset will be the address of the beginning
3435 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003436 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003437 unsigned VReg;
3438 if (isPPC64)
3439 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3440 else
3441 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003442 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003443 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003444 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003445 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003446 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003447 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003448 MemOps.push_back(Store);
3449 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003450 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003451 } else {
3452 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3453 break;
3454 }
3455 }
3456 continue;
3457 }
3458
Owen Anderson9f944592009-08-11 20:47:22 +00003459 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003460 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003461 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003462 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003463 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003464 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003465 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003466 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003467
3468 if (ObjectVT == MVT::i1)
3469 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3470
Bill Wendling968f32c2008-03-07 20:49:02 +00003471 ++GPR_idx;
3472 } else {
3473 needsLoad = true;
3474 ArgSize = PtrByteSize;
3475 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003476 // All int arguments reserve stack space in the Darwin ABI.
3477 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003478 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003479 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003480 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003481 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003482 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003483 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003484 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003485
Hal Finkel940ab932014-02-28 00:27:01 +00003486 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003487 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003488 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003489 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003490
Chris Lattnerec78cad2006-06-26 22:48:35 +00003491 ++GPR_idx;
3492 } else {
3493 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003494 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003495 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003496 // All int arguments reserve stack space in the Darwin ABI.
3497 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003498 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003499
Owen Anderson9f944592009-08-11 20:47:22 +00003500 case MVT::f32:
3501 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003502 // Every 4 bytes of argument space consumes one of the GPRs available for
3503 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003504 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003505 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003506 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003507 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003508 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003509 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003510 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003511
Owen Anderson9f944592009-08-11 20:47:22 +00003512 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003513 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003514 else
Devang Patelf3292b22011-02-21 23:21:26 +00003515 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003516
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003517 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003518 ++FPR_idx;
3519 } else {
3520 needsLoad = true;
3521 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003522
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 // All FP arguments reserve stack space in the Darwin ABI.
3524 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003525 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003526 case MVT::v4f32:
3527 case MVT::v4i32:
3528 case MVT::v8i16:
3529 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003530 // Note that vector arguments in registers don't reserve stack space,
3531 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003532 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003533 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003534 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003535 if (isVarArg) {
3536 while ((ArgOffset % 16) != 0) {
3537 ArgOffset += PtrByteSize;
3538 if (GPR_idx != Num_GPR_Regs)
3539 GPR_idx++;
3540 }
3541 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003542 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003543 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003544 ++VR_idx;
3545 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003546 if (!isVarArg && !isPPC64) {
3547 // Vectors go after all the nonvectors.
3548 CurArgOffset = VecArgOffset;
3549 VecArgOffset += 16;
3550 } else {
3551 // Vectors are aligned.
3552 ArgOffset = ((ArgOffset+15)/16)*16;
3553 CurArgOffset = ArgOffset;
3554 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003555 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003556 needsLoad = true;
3557 }
3558 break;
3559 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003560
Chris Lattner4302e8f2006-05-16 18:18:50 +00003561 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003562 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003563 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003564 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003565 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003566 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003567 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003568 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003569 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003570 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003571
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003572 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003573 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003574
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003575 // Allow for Altivec parameters at the end, if needed.
3576 if (nAltivecParamsAtEnd) {
3577 MinReservedArea = ((MinReservedArea+15)/16)*16;
3578 MinReservedArea += 16*nAltivecParamsAtEnd;
3579 }
3580
3581 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003582 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003583
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003584 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003585 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003586 // taking the difference between two stack areas will result in an aligned
3587 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003588 MinReservedArea =
3589 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003590 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003591
Chris Lattner4302e8f2006-05-16 18:18:50 +00003592 // If the function takes variable number of arguments, make a frame index for
3593 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003594 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003595 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003596
Dan Gohman31ae5862010-04-17 14:41:14 +00003597 FuncInfo->setVarArgsFrameIndex(
3598 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003599 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003600 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003601
Chris Lattner4302e8f2006-05-16 18:18:50 +00003602 // If this function is vararg, store any remaining integer argument regs
3603 // to their spots on the stack so that they may be loaded by deferencing the
3604 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003605 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003606 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003607
Chris Lattner2cca3852006-11-18 01:57:19 +00003608 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003609 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003610 else
Devang Patelf3292b22011-02-21 23:21:26 +00003611 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003612
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003613 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003614 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3615 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003616 MemOps.push_back(Store);
3617 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003618 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003619 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003620 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003621 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003622
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003623 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003624 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003625
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003626 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003627}
3628
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003629/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003630/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003631static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003632 unsigned ParamSize) {
3633
Dale Johannesen86dcae12009-11-24 01:09:07 +00003634 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003635
3636 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3637 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3638 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3639 // Remember only if the new adjustement is bigger.
3640 if (SPDiff < FI->getTailCallSPDelta())
3641 FI->setTailCallSPDelta(SPDiff);
3642
3643 return SPDiff;
3644}
3645
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003646/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3647/// for tail call optimization. Targets which want to do tail call
3648/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003649bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003650PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003651 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003652 bool isVarArg,
3653 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003654 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003655 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003656 return false;
3657
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003658 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003659 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003660 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003661
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003662 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003663 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003664 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3665 // Functions containing by val parameters are not supported.
3666 for (unsigned i = 0; i != Ins.size(); i++) {
3667 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3668 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003669 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003670
Alp Tokerf907b892013-12-05 05:44:44 +00003671 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003672 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3673 return true;
3674
3675 // At the moment we can only do local tail calls (in same module, hidden
3676 // or protected) if we are generating PIC.
3677 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3678 return G->getGlobal()->hasHiddenVisibility()
3679 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003680 }
3681
3682 return false;
3683}
3684
Chris Lattnereb755fc2006-05-17 19:00:46 +00003685/// isCallCompatibleAddress - Return the immediate to use if the specified
3686/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003687static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003688 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003689 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003690
Dan Gohmaneffb8942008-09-12 16:56:44 +00003691 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003692 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003693 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003694 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003695
Dan Gohmaneffb8942008-09-12 16:56:44 +00003696 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003697 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003698}
3699
Dan Gohmand78c4002008-05-13 00:00:25 +00003700namespace {
3701
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003702struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003703 SDValue Arg;
3704 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003705 int FrameIdx;
3706
3707 TailCallArgumentInfo() : FrameIdx(0) {}
3708};
3709
Dan Gohmand78c4002008-05-13 00:00:25 +00003710}
3711
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003712/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3713static void
3714StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003715 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003716 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3717 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003718 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003719 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003720 SDValue Arg = TailCallArgs[i].Arg;
3721 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003722 int FI = TailCallArgs[i].FrameIdx;
3723 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003724 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003725 MachinePointerInfo::getFixedStack(FI),
3726 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003727 }
3728}
3729
3730/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3731/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003732static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003733 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003734 SDValue Chain,
3735 SDValue OldRetAddr,
3736 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003737 int SPDiff,
3738 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003739 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003740 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003741 if (SPDiff) {
3742 // Calculate the new stack slot for the return address.
3743 int SlotSize = isPPC64 ? 8 : 4;
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003744 const PPCFrameLowering *FL =
3745 MF.getSubtarget<PPCSubtarget>().getFrameLowering();
3746 int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003747 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003748 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003749 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003750 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003751 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003752 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003753 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003754
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003755 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3756 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003757 if (isDarwinABI) {
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003758 int NewFPLoc = SPDiff + FL->getFramePointerSaveOffset();
David Greene1fbe0542009-11-12 20:49:22 +00003759 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003760 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003761 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3762 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003763 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003764 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003765 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003766 }
3767 return Chain;
3768}
3769
3770/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3771/// the position of the argument.
3772static void
3773CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003774 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003775 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003776 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003777 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003778 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003779 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003780 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003781 TailCallArgumentInfo Info;
3782 Info.Arg = Arg;
3783 Info.FrameIdxOp = FIN;
3784 Info.FrameIdx = FI;
3785 TailCallArguments.push_back(Info);
3786}
3787
3788/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3789/// stack slot. Returns the chain as result and the loaded frame pointers in
3790/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003791SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003792 int SPDiff,
3793 SDValue Chain,
3794 SDValue &LROpOut,
3795 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003796 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003797 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003798 if (SPDiff) {
3799 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003800 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003801 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003802 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003803 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003804 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003805
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003806 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3807 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003808 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003809 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003810 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003811 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003812 Chain = SDValue(FPOpOut.getNode(), 1);
3813 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003814 }
3815 return Chain;
3816}
3817
Dale Johannesen85d41a12008-03-04 23:17:14 +00003818/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003819/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003820/// specified by the specific parameter attribute. The copy will be passed as
3821/// a byval function parameter.
3822/// Sometimes what we are copying is the end of a larger object, the part that
3823/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003824static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003825CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003826 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003827 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003828 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003829 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003830 false, false, MachinePointerInfo(),
3831 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003832}
Chris Lattner43df5b32007-02-25 05:34:32 +00003833
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003834/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3835/// tail calls.
3836static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003837LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3838 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003839 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003840 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3841 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003842 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003843 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003844 if (!isTailCall) {
3845 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003846 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003847 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003848 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003849 else
Owen Anderson9f944592009-08-11 20:47:22 +00003850 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003851 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003852 DAG.getConstant(ArgOffset, PtrVT));
3853 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003854 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3855 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003856 // Calculate and remember argument location.
3857 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3858 TailCallArguments);
3859}
3860
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003861static
3862void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003863 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003864 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003865 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003866 MachineFunction &MF = DAG.getMachineFunction();
3867
3868 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3869 // might overwrite each other in case of tail call optimization.
3870 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003871 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003872 InFlag = SDValue();
3873 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3874 MemOpChains2, dl);
3875 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003876 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003877
3878 // Store the return address to the appropriate stack slot.
3879 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3880 isPPC64, isDarwinABI, dl);
3881
3882 // Emit callseq_end just before tailcall node.
3883 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003884 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003885 InFlag = Chain.getValue(1);
3886}
3887
Hal Finkel87deb0b2015-01-12 04:34:47 +00003888// Is this global address that of a function that can be called by name? (as
3889// opposed to something that must hold a descriptor for an indirect call).
3890static bool isFunctionGlobalAddress(SDValue Callee) {
3891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3892 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3893 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3894 return false;
3895
3896 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3897 }
3898
3899 return false;
3900}
3901
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003902static
3903unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003904 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
3905 bool isTailCall, bool IsPatchPoint,
Craig Topperb94011f2013-07-14 04:42:23 +00003906 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3907 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003908 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003909
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003910 bool isPPC64 = Subtarget.isPPC64();
3911 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003912 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003913
Owen Anderson53aa7a92009-08-10 22:56:29 +00003914 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003915 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003916 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003917
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003918 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003919
Torok Edwin31e90d22010-08-04 20:47:44 +00003920 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003921 if (!isSVR4ABI || !isPPC64)
3922 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3923 // If this is an absolute destination address, use the munged value.
3924 Callee = SDValue(Dest, 0);
3925 needIndirectCall = false;
3926 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003927
Hal Finkel87deb0b2015-01-12 04:34:47 +00003928 if (isFunctionGlobalAddress(Callee)) {
3929 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3930 // A call to a TLS address is actually an indirect call to a
3931 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003932 unsigned OpFlags = 0;
3933 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3934 (Subtarget.getTargetTriple().isMacOSX() &&
3935 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3936 (G->getGlobal()->isDeclaration() ||
3937 G->getGlobal()->isWeakForLinker())) ||
3938 (Subtarget.isTargetELF() && !isPPC64 &&
3939 !G->getGlobal()->hasLocalLinkage() &&
3940 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3941 // PC-relative references to external symbols should go through $stub,
3942 // unless we're building with the leopard linker or later, which
3943 // automatically synthesizes these stubs.
3944 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003945 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003946
3947 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3948 // every direct call is) turn it into a TargetGlobalAddress /
3949 // TargetExternalSymbol node so that legalize doesn't hack it.
3950 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3951 Callee.getValueType(), 0, OpFlags);
3952 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003953 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003954
Torok Edwin31e90d22010-08-04 20:47:44 +00003955 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003956 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003957
Hal Finkel3ee2af72014-07-18 23:29:49 +00003958 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3959 (Subtarget.getTargetTriple().isMacOSX() &&
3960 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3961 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003962 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003963 // PC-relative references to external symbols should go through $stub,
3964 // unless we're building with the leopard linker or later, which
3965 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003966 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003967 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003968
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003969 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3970 OpFlags);
3971 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003972 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003973
Hal Finkel934361a2015-01-14 01:07:51 +00003974 if (IsPatchPoint) {
3975 // We'll form an invalid direct call when lowering a patchpoint; the full
3976 // sequence for an indirect call is complicated, and many of the
3977 // instructions introduced might have side effects (and, thus, can't be
3978 // removed later). The call itself will be removed as soon as the
3979 // argument/return lowering is complete, so the fact that it has the wrong
3980 // kind of operands should not really matter.
3981 needIndirectCall = false;
3982 }
3983
Torok Edwin31e90d22010-08-04 20:47:44 +00003984 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003985 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3986 // to do the call, we can't use PPCISD::CALL.
3987 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003988
Hal Finkel63fb9282015-01-13 18:25:05 +00003989 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003990 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3991 // entry point, but to the function descriptor (the function entry point
3992 // address is part of the function descriptor though).
3993 // The function descriptor is a three doubleword structure with the
3994 // following fields: function entry point, TOC base address and
3995 // environment pointer.
3996 // Thus for a call through a function pointer, the following actions need
3997 // to be performed:
3998 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003999 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00004000 // 2. Load the address of the function entry point from the function
4001 // descriptor.
4002 // 3. Load the TOC of the callee from the function descriptor into r2.
4003 // 4. Load the environment pointer from the function descriptor into
4004 // r11.
4005 // 5. Branch to the function entry point address.
4006 // 6. On return of the callee, the TOC of the caller needs to be
4007 // restored (this is done in FinishCall()).
4008 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00004009 // The loads are scheduled at the beginning of the call sequence, and the
4010 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00004011 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00004012 // copies together, a TOC access in the caller could be scheduled between
4013 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00004014 // results in the TOC access going through the TOC of the callee instead
4015 // of going through the TOC of the caller, which leads to incorrect code.
4016
4017 // Load the address of the function entry point from the function
4018 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00004019 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
4020 if (LDChain.getValueType() == MVT::Glue)
4021 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
4022
4023 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
4024
4025 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
4026 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
4027 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004028
4029 // Load environment pointer into r11.
Tilmann Scheller79fef932009-12-18 13:00:15 +00004030 SDValue PtrOff = DAG.getIntPtrConstant(16);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004031 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004032 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
4033 MPI.getWithOffset(16), false, false,
4034 LoadsInv, 8);
4035
4036 SDValue TOCOff = DAG.getIntPtrConstant(8);
4037 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
4038 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
4039 MPI.getWithOffset(8), false, false,
4040 LoadsInv, 8);
4041
Hal Finkele6698d52015-02-01 15:03:28 +00004042 setUsesTOCBasePtr(DAG);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004043 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
4044 InFlag);
4045 Chain = TOCVal.getValue(0);
4046 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004047
4048 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
4049 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004050
Tilmann Scheller79fef932009-12-18 13:00:15 +00004051 Chain = EnvVal.getValue(0);
4052 InFlag = EnvVal.getValue(1);
4053
Tilmann Scheller79fef932009-12-18 13:00:15 +00004054 MTCTROps[0] = Chain;
4055 MTCTROps[1] = LoadFuncPtr;
4056 MTCTROps[2] = InFlag;
4057 }
4058
Hal Finkel63fb9282015-01-13 18:25:05 +00004059 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
4060 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
4061 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004062
4063 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00004064 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004065 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004066 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004067 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00004068 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004069 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00004070 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004071 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004072 // Add CTR register as callee so a bctr can be emitted later.
4073 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00004074 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004075 }
4076
4077 // If this is a direct call, pass the chain and the callee.
4078 if (Callee.getNode()) {
4079 Ops.push_back(Chain);
4080 Ops.push_back(Callee);
4081 }
4082 // If this is a tail call add stack pointer delta.
4083 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00004084 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004085
4086 // Add argument registers to the end of the list so that they are known live
4087 // into the call.
4088 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
4089 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
4090 RegsToPass[i].second.getValueType()));
4091
Hal Finkelaf519932015-01-19 07:20:27 +00004092 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
4093 // into the call.
Hal Finkele6698d52015-02-01 15:03:28 +00004094 if (isSVR4ABI && isPPC64 && !IsPatchPoint) {
4095 setUsesTOCBasePtr(DAG);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004096 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
Hal Finkele6698d52015-02-01 15:03:28 +00004097 }
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004098
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004099 return CallOpc;
4100}
4101
Roman Divacky76293062012-09-18 16:47:58 +00004102static
4103bool isLocalCall(const SDValue &Callee)
4104{
4105 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00004106 return !G->getGlobal()->isDeclaration() &&
4107 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00004108 return false;
4109}
4110
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004111SDValue
4112PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004113 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004114 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004115 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004116 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004117
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004118 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004119 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
4120 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004121 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004122
4123 // Copy all of the result registers out of their specified physreg.
4124 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
4125 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004126 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004127
4128 SDValue Val = DAG.getCopyFromReg(Chain, dl,
4129 VA.getLocReg(), VA.getLocVT(), InFlag);
4130 Chain = Val.getValue(1);
4131 InFlag = Val.getValue(2);
4132
4133 switch (VA.getLocInfo()) {
4134 default: llvm_unreachable("Unknown loc info!");
4135 case CCValAssign::Full: break;
4136 case CCValAssign::AExt:
4137 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4138 break;
4139 case CCValAssign::ZExt:
4140 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
4141 DAG.getValueType(VA.getValVT()));
4142 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4143 break;
4144 case CCValAssign::SExt:
4145 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
4146 DAG.getValueType(VA.getValVT()));
4147 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4148 break;
4149 }
4150
4151 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004152 }
4153
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004154 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004155}
4156
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004157SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00004158PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00004159 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004160 SelectionDAG &DAG,
4161 SmallVector<std::pair<unsigned, SDValue>, 8>
4162 &RegsToPass,
4163 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004164 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004165 int SPDiff, unsigned NumBytes,
4166 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004167 SmallVectorImpl<SDValue> &InVals,
4168 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00004169
Owen Anderson53aa7a92009-08-10 22:56:29 +00004170 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004171 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004172 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
4173 SPDiff, isTailCall, IsPatchPoint, RegsToPass,
4174 Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004175
Hal Finkel5ab37802012-08-28 02:10:27 +00004176 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004177 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00004178 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
4179
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004180 // When performing tail call optimization the callee pops its arguments off
4181 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00004182 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004183 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004184 (CallConv == CallingConv::Fast &&
4185 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004186
Roman Divackyef21be22012-03-06 16:41:49 +00004187 // Add a register mask operand representing the call-preserved registers.
Eric Christophercccae792015-01-30 22:02:31 +00004188 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00004189 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
4190 assert(Mask && "Missing call preserved mask for calling convention");
4191 Ops.push_back(DAG.getRegisterMask(Mask));
4192
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004193 if (InFlag.getNode())
4194 Ops.push_back(InFlag);
4195
4196 // Emit tail call.
4197 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004198 assert(((Callee.getOpcode() == ISD::Register &&
4199 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
4200 Callee.getOpcode() == ISD::TargetExternalSymbol ||
4201 Callee.getOpcode() == ISD::TargetGlobalAddress ||
4202 isa<ConstantSDNode>(Callee)) &&
4203 "Expecting an global address, external symbol, absolute value or register");
4204
Craig Topper48d114b2014-04-26 18:35:24 +00004205 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004206 }
4207
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004208 // Add a NOP immediately after the branch instruction when using the 64-bit
4209 // SVR4 ABI. At link time, if caller and callee are in a different module and
4210 // thus have a different TOC, the call will be replaced with a call to a stub
4211 // function which saves the current TOC, loads the TOC of the callee and
4212 // branches to the callee. The NOP will be replaced with a load instruction
4213 // which restores the TOC of the caller from the TOC save slot of the current
4214 // stack frame. If caller and callee belong to the same module (and have the
4215 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00004216
Hal Finkel934361a2015-01-14 01:07:51 +00004217 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
4218 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004219 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00004220 // This is a call through a function pointer.
4221 // Restore the caller TOC from the save area into R2.
4222 // See PrepareCall() for more information about calls through function
4223 // pointers in the 64-bit SVR4 ABI.
4224 // We are using a target-specific load with r2 hard coded, because the
4225 // result of a target-independent load would never go directly into r2,
4226 // since r2 is a reserved register (which prevents the register allocator
4227 // from allocating it), resulting in an additional register being
4228 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00004229 CallOpc = PPCISD::BCTRL_LOAD_TOC;
4230
4231 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4232 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Eric Christopher736d39e2015-02-13 00:39:36 +00004233 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Hal Finkelfc096c92014-12-23 22:29:40 +00004234 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
4235 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
4236
4237 // The address needs to go after the chain input but before the flag (or
4238 // any other variadic arguments).
4239 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00004240 } else if ((CallOpc == PPCISD::CALL) &&
4241 (!isLocalCall(Callee) ||
Bill Schmidt82f1c772015-02-10 19:09:05 +00004242 DAG.getTarget().getRelocationModel() == Reloc::PIC_))
Roman Divacky76293062012-09-18 16:47:58 +00004243 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004244 CallOpc = PPCISD::CALL_NOP;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004245 }
4246
Craig Topper48d114b2014-04-26 18:35:24 +00004247 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00004248 InFlag = Chain.getValue(1);
4249
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004250 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
4251 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004252 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004253 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004254 InFlag = Chain.getValue(1);
4255
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004256 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
4257 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004258}
4259
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004260SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00004261PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004262 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00004263 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00004264 SDLoc &dl = CLI.DL;
4265 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
4266 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4267 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004268 SDValue Chain = CLI.Chain;
4269 SDValue Callee = CLI.Callee;
4270 bool &isTailCall = CLI.IsTailCall;
4271 CallingConv::ID CallConv = CLI.CallConv;
4272 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004273 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004274 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004275
Evan Cheng67a69dd2010-01-27 00:07:07 +00004276 if (isTailCall)
4277 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4278 Ins, DAG);
4279
Hal Finkele2ab0f12015-01-15 21:17:34 +00004280 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004281 report_fatal_error("failed to perform tail call elimination on a call "
4282 "site marked musttail");
4283
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004284 if (Subtarget.isSVR4ABI()) {
4285 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004286 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004287 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004288 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004289 else
4290 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004291 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004292 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004293 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004294
Bill Schmidt57d6de52012-10-23 15:51:16 +00004295 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004296 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004297 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004298}
4299
4300SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004301PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4302 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004303 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004304 const SmallVectorImpl<ISD::OutputArg> &Outs,
4305 const SmallVectorImpl<SDValue> &OutVals,
4306 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004307 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004308 SmallVectorImpl<SDValue> &InVals,
4309 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004310 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004311 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004312
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004313 assert((CallConv == CallingConv::C ||
4314 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004315
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004316 unsigned PtrByteSize = 4;
4317
4318 MachineFunction &MF = DAG.getMachineFunction();
4319
4320 // Mark this function as potentially containing a function that contains a
4321 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4322 // and restoring the callers stack pointer in this functions epilog. This is
4323 // done because by tail calling the called function might overwrite the value
4324 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004325 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4326 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004327 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004328
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004329 // Count how many bytes are to be pushed on the stack, including the linkage
4330 // area, parameter list area and the part of the local variable space which
4331 // contains copies of aggregates which are passed by value.
4332
4333 // Assign locations to all of the outgoing arguments.
4334 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004335 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4336 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004337
4338 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00004339 CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(),
Ulrich Weigand8658f172014-07-20 23:43:15 +00004340 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004341
4342 if (isVarArg) {
4343 // Handle fixed and variable vector arguments differently.
4344 // Fixed vector arguments go into registers as long as registers are
4345 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004346 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004347
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004348 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004349 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004350 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004351 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004352
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004353 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004354 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4355 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004356 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004357 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4358 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004359 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004360
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004361 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004362#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004363 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004364 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004365#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004366 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004367 }
4368 }
4369 } else {
4370 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004371 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004372 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004373
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004374 // Assign locations to all of the outgoing aggregate by value arguments.
4375 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004376 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004377 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004378
4379 // Reserve stack space for the allocations in CCInfo.
4380 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4381
Bill Schmidtef17c142013-02-06 17:33:58 +00004382 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004383
4384 // Size of the linkage area, parameter list area and the part of the local
4385 // space variable where copies of aggregates which are passed by value are
4386 // stored.
4387 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004388
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004389 // Calculate by how many bytes the stack has to be adjusted in case of tail
4390 // call optimization.
4391 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4392
4393 // Adjust the stack pointer for the new arguments...
4394 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004395 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4396 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004397 SDValue CallSeqStart = Chain;
4398
4399 // Load the return address and frame pointer so it can be moved somewhere else
4400 // later.
4401 SDValue LROp, FPOp;
4402 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4403 dl);
4404
4405 // Set up a copy of the stack pointer for use loading and storing any
4406 // arguments that may not fit in the registers available for argument
4407 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004408 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004409
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004410 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4411 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4412 SmallVector<SDValue, 8> MemOpChains;
4413
Roman Divacky71038e72011-08-30 17:04:16 +00004414 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004415 // Walk the register/memloc assignments, inserting copies/loads.
4416 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4417 i != e;
4418 ++i) {
4419 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004420 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004421 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004422
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004423 if (Flags.isByVal()) {
4424 // Argument is an aggregate which is passed by value, thus we need to
4425 // create a copy of it in the local variable space of the current stack
4426 // frame (which is the stack frame of the caller) and pass the address of
4427 // this copy to the callee.
4428 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4429 CCValAssign &ByValVA = ByValArgLocs[j++];
4430 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004431
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004432 // Memory reserved in the local variable space of the callers stack frame.
4433 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004434
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004435 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4436 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004437
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004438 // Create a copy of the argument in the local area of the current
4439 // stack frame.
4440 SDValue MemcpyCall =
4441 CreateCopyOfByValArgument(Arg, PtrOff,
4442 CallSeqStart.getNode()->getOperand(0),
4443 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004444
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004445 // This must go outside the CALLSEQ_START..END.
4446 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004447 CallSeqStart.getNode()->getOperand(1),
4448 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004449 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4450 NewCallSeqStart.getNode());
4451 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004452
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004453 // Pass the address of the aggregate copy on the stack either in a
4454 // physical register or in the parameter list area of the current stack
4455 // frame to the callee.
4456 Arg = PtrOff;
4457 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004458
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004459 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004460 if (Arg.getValueType() == MVT::i1)
4461 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4462
Roman Divacky71038e72011-08-30 17:04:16 +00004463 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004464 // Put argument in a physical register.
4465 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4466 } else {
4467 // Put argument in the parameter list area of the current stack frame.
4468 assert(VA.isMemLoc());
4469 unsigned LocMemOffset = VA.getLocMemOffset();
4470
4471 if (!isTailCall) {
4472 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4473 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4474
4475 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004476 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004477 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004478 } else {
4479 // Calculate and remember argument location.
4480 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4481 TailCallArguments);
4482 }
4483 }
4484 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004485
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004486 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004487 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004488
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004489 // Build a sequence of copy-to-reg nodes chained together with token chain
4490 // and flag operands which copy the outgoing args into the appropriate regs.
4491 SDValue InFlag;
4492 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4493 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4494 RegsToPass[i].second, InFlag);
4495 InFlag = Chain.getValue(1);
4496 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004497
Hal Finkel5ab37802012-08-28 02:10:27 +00004498 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4499 // registers.
4500 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004501 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4502 SDValue Ops[] = { Chain, InFlag };
4503
Hal Finkel5ab37802012-08-28 02:10:27 +00004504 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004505 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004506
Hal Finkel5ab37802012-08-28 02:10:27 +00004507 InFlag = Chain.getValue(1);
4508 }
4509
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004510 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004511 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4512 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004513
Hal Finkel934361a2015-01-14 01:07:51 +00004514 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004515 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4516 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004517}
4518
Bill Schmidt57d6de52012-10-23 15:51:16 +00004519// Copy an argument into memory, being careful to do this outside the
4520// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004521SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004522PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4523 SDValue CallSeqStart,
4524 ISD::ArgFlagsTy Flags,
4525 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004526 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004527 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4528 CallSeqStart.getNode()->getOperand(0),
4529 Flags, DAG, dl);
4530 // The MEMCPY must go outside the CALLSEQ_START..END.
4531 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004532 CallSeqStart.getNode()->getOperand(1),
4533 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004534 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4535 NewCallSeqStart.getNode());
4536 return NewCallSeqStart;
4537}
4538
4539SDValue
4540PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004541 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004542 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004543 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004544 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004545 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004546 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004547 SmallVectorImpl<SDValue> &InVals,
4548 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004549
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004550 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004551 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004552 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004553
Bill Schmidt57d6de52012-10-23 15:51:16 +00004554 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4555 unsigned PtrByteSize = 8;
4556
4557 MachineFunction &MF = DAG.getMachineFunction();
4558
4559 // Mark this function as potentially containing a function that contains a
4560 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4561 // and restoring the callers stack pointer in this functions epilog. This is
4562 // done because by tail calling the called function might overwrite the value
4563 // in this function's (MF) stack pointer stack slot 0(SP).
4564 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4565 CallConv == CallingConv::Fast)
4566 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4567
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004568 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4569 "fastcc not supported on varargs functions");
4570
Bill Schmidt57d6de52012-10-23 15:51:16 +00004571 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004572 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4573 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4574 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
Eric Christophera4ae2132015-02-13 22:22:57 +00004575 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004576 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004577 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004578 unsigned &QFPR_idx = FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004579
4580 static const MCPhysReg GPR[] = {
4581 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4582 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4583 };
4584 static const MCPhysReg *FPR = GetFPR();
4585
4586 static const MCPhysReg VR[] = {
4587 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4588 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4589 };
4590 static const MCPhysReg VSRH[] = {
4591 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4592 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4593 };
4594
Hal Finkelc93a9a22015-02-25 01:06:45 +00004595 static const MCPhysReg *QFPR = GetQFPR();
4596
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004597 const unsigned NumGPRs = array_lengthof(GPR);
4598 const unsigned NumFPRs = 13;
4599 const unsigned NumVRs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00004600 const unsigned NumQFPRs = NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004601
4602 // When using the fast calling convention, we don't provide backing for
4603 // arguments that will be in registers.
4604 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004605
4606 // Add up all the space actually used.
4607 for (unsigned i = 0; i != NumOps; ++i) {
4608 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4609 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004610 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004611
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004612 if (CallConv == CallingConv::Fast) {
4613 if (Flags.isByVal())
4614 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4615 else
4616 switch (ArgVT.getSimpleVT().SimpleTy) {
4617 default: llvm_unreachable("Unexpected ValueType for argument!");
4618 case MVT::i1:
4619 case MVT::i32:
4620 case MVT::i64:
4621 if (++NumGPRsUsed <= NumGPRs)
4622 continue;
4623 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004624 case MVT::v4i32:
4625 case MVT::v8i16:
4626 case MVT::v16i8:
4627 case MVT::v2f64:
4628 case MVT::v2i64:
4629 if (++NumVRsUsed <= NumVRs)
4630 continue;
4631 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004632 case MVT::v4f32:
4633 // When using QPX, this is handled like a FP register, otherwise, it
4634 // is an Altivec register.
4635 if (Subtarget.hasQPX()) {
4636 if (++NumFPRsUsed <= NumFPRs)
4637 continue;
4638 } else {
4639 if (++NumVRsUsed <= NumVRs)
4640 continue;
4641 }
4642 break;
4643 case MVT::f32:
4644 case MVT::f64:
4645 case MVT::v4f64: // QPX
4646 case MVT::v4i1: // QPX
4647 if (++NumFPRsUsed <= NumFPRs)
4648 continue;
4649 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004650 }
4651 }
4652
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004653 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004654 unsigned Align =
4655 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004656 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004657
4658 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004659 if (Flags.isInConsecutiveRegsLast())
4660 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004661 }
4662
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004663 unsigned NumBytesActuallyUsed = NumBytes;
4664
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004665 // The prolog code of the callee may store up to 8 GPR argument registers to
4666 // the stack, allowing va_start to index over them in memory if its varargs.
4667 // Because we cannot tell if this is needed on the caller side, we have to
4668 // conservatively assume that it is needed. As such, make sure we have at
4669 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004670 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004671 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004672
4673 // Tail call needs the stack to be aligned.
4674 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4675 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00004676 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004677
4678 // Calculate by how many bytes the stack has to be adjusted in case of tail
4679 // call optimization.
4680 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4681
4682 // To protect arguments on the stack from being clobbered in a tail call,
4683 // force all the loads to happen before doing any other lowering.
4684 if (isTailCall)
4685 Chain = DAG.getStackArgumentTokenFactor(Chain);
4686
4687 // Adjust the stack pointer for the new arguments...
4688 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004689 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4690 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004691 SDValue CallSeqStart = Chain;
4692
4693 // Load the return address and frame pointer so it can be move somewhere else
4694 // later.
4695 SDValue LROp, FPOp;
4696 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4697 dl);
4698
4699 // Set up a copy of the stack pointer for use loading and storing any
4700 // arguments that may not fit in the registers available for argument
4701 // passing.
4702 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4703
4704 // Figure out which arguments are going to go in registers, and which in
4705 // memory. Also, if this is a vararg function, floating point operations
4706 // must be stored to our stack, and loaded into integer regs as well, if
4707 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004708 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004709
4710 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4711 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4712
4713 SmallVector<SDValue, 8> MemOpChains;
4714 for (unsigned i = 0; i != NumOps; ++i) {
4715 SDValue Arg = OutVals[i];
4716 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004717 EVT ArgVT = Outs[i].VT;
4718 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004719
4720 // PtrOff will be used to store the current argument to the stack if a
4721 // register cannot be found for it.
4722 SDValue PtrOff;
4723
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004724 // We re-align the argument offset for each argument, except when using the
4725 // fast calling convention, when we need to make sure we do that only when
4726 // we'll actually use a stack slot.
4727 auto ComputePtrOff = [&]() {
4728 /* Respect alignment of argument on the stack. */
4729 unsigned Align =
4730 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4731 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004732
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004733 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4734
4735 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4736 };
4737
4738 if (CallConv != CallingConv::Fast) {
4739 ComputePtrOff();
4740
4741 /* Compute GPR index associated with argument offset. */
4742 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4743 GPR_idx = std::min(GPR_idx, NumGPRs);
4744 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004745
4746 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004747 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004748 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4749 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4750 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4751 }
4752
4753 // FIXME memcpy is used way more than necessary. Correctness first.
4754 // Note: "by value" is code for passing a structure by value, not
4755 // basic types.
4756 if (Flags.isByVal()) {
4757 // Note: Size includes alignment padding, so
4758 // struct x { short a; char b; }
4759 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4760 // These are the proper values we need for right-justifying the
4761 // aggregate in a parameter register.
4762 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004763
4764 // An empty aggregate parameter takes up no storage and no
4765 // registers.
4766 if (Size == 0)
4767 continue;
4768
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004769 if (CallConv == CallingConv::Fast)
4770 ComputePtrOff();
4771
Bill Schmidt57d6de52012-10-23 15:51:16 +00004772 // All aggregates smaller than 8 bytes must be passed right-justified.
4773 if (Size==1 || Size==2 || Size==4) {
4774 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4775 if (GPR_idx != NumGPRs) {
4776 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4777 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004778 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004779 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004780 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004781
4782 ArgOffset += PtrByteSize;
4783 continue;
4784 }
4785 }
4786
4787 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004788 SDValue AddPtr = PtrOff;
4789 if (!isLittleEndian) {
4790 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4791 PtrOff.getValueType());
4792 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4793 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004794 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4795 CallSeqStart,
4796 Flags, DAG, dl);
4797 ArgOffset += PtrByteSize;
4798 continue;
4799 }
4800 // Copy entire object into memory. There are cases where gcc-generated
4801 // code assumes it is there, even if it could be put entirely into
4802 // registers. (This is not what the doc says.)
4803
4804 // FIXME: The above statement is likely due to a misunderstanding of the
4805 // documents. All arguments must be copied into the parameter area BY
4806 // THE CALLEE in the event that the callee takes the address of any
4807 // formal argument. That has not yet been implemented. However, it is
4808 // reasonable to use the stack area as a staging area for the register
4809 // load.
4810
4811 // Skip this for small aggregates, as we will use the same slot for a
4812 // right-justified copy, below.
4813 if (Size >= 8)
4814 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4815 CallSeqStart,
4816 Flags, DAG, dl);
4817
4818 // When a register is available, pass a small aggregate right-justified.
4819 if (Size < 8 && GPR_idx != NumGPRs) {
4820 // The easiest way to get this right-justified in a register
4821 // is to copy the structure into the rightmost portion of a
4822 // local variable slot, then load the whole slot into the
4823 // register.
4824 // FIXME: The memcpy seems to produce pretty awful code for
4825 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004826 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004827 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004828 SDValue AddPtr = PtrOff;
4829 if (!isLittleEndian) {
4830 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4831 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4832 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004833 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4834 CallSeqStart,
4835 Flags, DAG, dl);
4836
4837 // Load the slot into the register.
4838 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4839 MachinePointerInfo(),
4840 false, false, false, 0);
4841 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004842 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004843
4844 // Done with this argument.
4845 ArgOffset += PtrByteSize;
4846 continue;
4847 }
4848
4849 // For aggregates larger than PtrByteSize, copy the pieces of the
4850 // object that fit into registers from the parameter save area.
4851 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4852 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4853 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4854 if (GPR_idx != NumGPRs) {
4855 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4856 MachinePointerInfo(),
4857 false, false, false, 0);
4858 MemOpChains.push_back(Load.getValue(1));
4859 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4860 ArgOffset += PtrByteSize;
4861 } else {
4862 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4863 break;
4864 }
4865 }
4866 continue;
4867 }
4868
Craig Topper56710102013-08-15 02:33:50 +00004869 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004870 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004871 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004872 case MVT::i32:
4873 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004874 // These can be scalar arguments or elements of an integer array type
4875 // passed directly. Clang may use those instead of "byval" aggregate
4876 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004877 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004878 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004879 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004880 if (CallConv == CallingConv::Fast)
4881 ComputePtrOff();
4882
Bill Schmidt57d6de52012-10-23 15:51:16 +00004883 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4884 true, isTailCall, false, MemOpChains,
4885 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004886 if (CallConv == CallingConv::Fast)
4887 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004888 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004889 if (CallConv != CallingConv::Fast)
4890 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004891 break;
4892 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004893 case MVT::f64: {
4894 // These can be scalar arguments or elements of a float array type
4895 // passed directly. The latter are used to implement ELFv2 homogenous
4896 // float aggregates.
4897
4898 // Named arguments go into FPRs first, and once they overflow, the
4899 // remaining arguments go into GPRs and then the parameter save area.
4900 // Unnamed arguments for vararg functions always go to GPRs and
4901 // then the parameter save area. For now, put all arguments to vararg
4902 // routines always in both locations (FPR *and* GPR or stack slot).
4903 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004904 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004905
4906 // First load the argument into the next available FPR.
4907 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004908 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4909
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004910 // Next, load the argument into GPR or stack slot if needed.
4911 if (!NeedGPROrStack)
4912 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004913 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00004914 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
4915 // once we support fp <-> gpr moves.
4916
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004917 // In the non-vararg case, this can only ever happen in the
4918 // presence of f32 array types, since otherwise we never run
4919 // out of FPRs before running out of GPRs.
4920 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004921
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004922 // Double values are always passed in a single GPR.
4923 if (Arg.getValueType() != MVT::f32) {
4924 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004925
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004926 // Non-array float values are extended and passed in a GPR.
4927 } else if (!Flags.isInConsecutiveRegs()) {
4928 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4929 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4930
4931 // If we have an array of floats, we collect every odd element
4932 // together with its predecessor into one GPR.
4933 } else if (ArgOffset % PtrByteSize != 0) {
4934 SDValue Lo, Hi;
4935 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4936 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4937 if (!isLittleEndian)
4938 std::swap(Lo, Hi);
4939 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4940
4941 // The final element, if even, goes into the first half of a GPR.
4942 } else if (Flags.isInConsecutiveRegsLast()) {
4943 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4944 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4945 if (!isLittleEndian)
4946 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4947 DAG.getConstant(32, MVT::i32));
4948
4949 // Non-final even elements are skipped; they will be handled
4950 // together the with subsequent argument on the next go-around.
4951 } else
4952 ArgVal = SDValue();
4953
4954 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004955 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004956 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004957 if (CallConv == CallingConv::Fast)
4958 ComputePtrOff();
4959
Bill Schmidt57d6de52012-10-23 15:51:16 +00004960 // Single-precision floating-point values are mapped to the
4961 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004962 if (Arg.getValueType() == MVT::f32 &&
4963 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004964 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4965 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4966 }
4967
4968 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4969 true, isTailCall, false, MemOpChains,
4970 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004971
4972 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004973 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004974 // When passing an array of floats, the array occupies consecutive
4975 // space in the argument area; only round up to the next doubleword
4976 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004977 if (CallConv != CallingConv::Fast || NeededLoad) {
4978 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4979 Flags.isInConsecutiveRegs()) ? 4 : 8;
4980 if (Flags.isInConsecutiveRegsLast())
4981 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4982 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004983 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004984 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004985 case MVT::v4f32:
4986 case MVT::v4i32:
4987 case MVT::v8i16:
4988 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004989 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004990 case MVT::v2i64:
Hal Finkelc93a9a22015-02-25 01:06:45 +00004991 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004992 // These can be scalar arguments or elements of a vector array type
4993 // passed directly. The latter are used to implement ELFv2 homogenous
4994 // vector aggregates.
4995
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004996 // For a varargs call, named arguments go into VRs or on the stack as
4997 // usual; unnamed arguments always go to the stack or the corresponding
4998 // GPRs when within range. For now, we always put the value in both
4999 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00005000 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005001 // We could elide this store in the case where the object fits
5002 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005003 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5004 MachinePointerInfo(), false, false, 0);
5005 MemOpChains.push_back(Store);
5006 if (VR_idx != NumVRs) {
5007 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
5008 MachinePointerInfo(),
5009 false, false, false, 0);
5010 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00005011
5012 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5013 Arg.getSimpleValueType() == MVT::v2i64) ?
5014 VSRH[VR_idx] : VR[VR_idx];
5015 ++VR_idx;
5016
5017 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005018 }
5019 ArgOffset += 16;
5020 for (unsigned i=0; i<16; i+=PtrByteSize) {
5021 if (GPR_idx == NumGPRs)
5022 break;
5023 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
5024 DAG.getConstant(i, PtrVT));
5025 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5026 false, false, false, 0);
5027 MemOpChains.push_back(Load.getValue(1));
5028 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5029 }
5030 break;
5031 }
5032
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00005033 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005034 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00005035 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5036 Arg.getSimpleValueType() == MVT::v2i64) ?
5037 VSRH[VR_idx] : VR[VR_idx];
5038 ++VR_idx;
5039
5040 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005041 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005042 if (CallConv == CallingConv::Fast)
5043 ComputePtrOff();
5044
Bill Schmidt57d6de52012-10-23 15:51:16 +00005045 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5046 true, isTailCall, true, MemOpChains,
5047 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005048 if (CallConv == CallingConv::Fast)
5049 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005050 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005051
5052 if (CallConv != CallingConv::Fast)
5053 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005054 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00005055 } // not QPX
5056
5057 assert(Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32 &&
5058 "Invalid QPX parameter type");
5059
5060 /* fall through */
5061 case MVT::v4f64:
5062 case MVT::v4i1: {
5063 bool IsF32 = Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32;
5064 if (isVarArg) {
5065 // We could elide this store in the case where the object fits
5066 // entirely in R registers. Maybe later.
5067 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5068 MachinePointerInfo(), false, false, 0);
5069 MemOpChains.push_back(Store);
5070 if (QFPR_idx != NumQFPRs) {
5071 SDValue Load = DAG.getLoad(IsF32 ? MVT::v4f32 : MVT::v4f64, dl,
5072 Store, PtrOff, MachinePointerInfo(),
5073 false, false, false, 0);
5074 MemOpChains.push_back(Load.getValue(1));
5075 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Load));
5076 }
5077 ArgOffset += (IsF32 ? 16 : 32);
Aaron Ballman70c27de2015-02-25 13:02:23 +00005078 for (unsigned i = 0; i < (IsF32 ? 16U : 32U); i += PtrByteSize) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005079 if (GPR_idx == NumGPRs)
5080 break;
5081 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
5082 DAG.getConstant(i, PtrVT));
5083 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5084 false, false, false, 0);
5085 MemOpChains.push_back(Load.getValue(1));
5086 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5087 }
5088 break;
5089 }
5090
5091 // Non-varargs QPX params go into registers or on the stack.
5092 if (QFPR_idx != NumQFPRs) {
5093 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Arg));
5094 } else {
5095 if (CallConv == CallingConv::Fast)
5096 ComputePtrOff();
5097
5098 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5099 true, isTailCall, true, MemOpChains,
5100 TailCallArguments, dl);
5101 if (CallConv == CallingConv::Fast)
5102 ArgOffset += (IsF32 ? 16 : 32);
5103 }
5104
5105 if (CallConv != CallingConv::Fast)
5106 ArgOffset += (IsF32 ? 16 : 32);
5107 break;
5108 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005109 }
5110 }
5111
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005112 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00005113 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005114
Bill Schmidt57d6de52012-10-23 15:51:16 +00005115 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005117
5118 // Check if this is an indirect call (MTCTR/BCTRL).
5119 // See PrepareCall() for more information about calls through function
5120 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00005121 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005122 !isFunctionGlobalAddress(Callee) &&
5123 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005124 // Load r2 into a virtual register and store it to the TOC save area.
Hal Finkele6698d52015-02-01 15:03:28 +00005125 setUsesTOCBasePtr(DAG);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005126 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
5127 // TOC save area offset.
Eric Christopher736d39e2015-02-13 00:39:36 +00005128 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Ulrich Weigandad0cb912014-06-18 17:52:49 +00005129 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005130 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00005131 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
5132 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00005133 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005134 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
5135 // This does not mean the MTCTR instruction must use R12; it's easier
5136 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00005137 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005138 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005139 }
5140
5141 // Build a sequence of copy-to-reg nodes chained together with token chain
5142 // and flag operands which copy the outgoing args into the appropriate regs.
5143 SDValue InFlag;
5144 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
5145 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
5146 RegsToPass[i].second, InFlag);
5147 InFlag = Chain.getValue(1);
5148 }
5149
5150 if (isTailCall)
5151 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
5152 FPOp, true, TailCallArguments);
5153
Hal Finkel934361a2015-01-14 01:07:51 +00005154 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005155 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5156 NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005157}
5158
5159SDValue
5160PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
5161 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00005162 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00005163 const SmallVectorImpl<ISD::OutputArg> &Outs,
5164 const SmallVectorImpl<SDValue> &OutVals,
5165 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005166 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005167 SmallVectorImpl<SDValue> &InVals,
5168 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005169
5170 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005171
Owen Anderson53aa7a92009-08-10 22:56:29 +00005172 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00005173 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005174 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005175
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005176 MachineFunction &MF = DAG.getMachineFunction();
5177
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005178 // Mark this function as potentially containing a function that contains a
5179 // tail call. As a consequence the frame pointer will be used for dynamicalloc
5180 // and restoring the callers stack pointer in this functions epilog. This is
5181 // done because by tail calling the called function might overwrite the value
5182 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005183 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5184 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005185 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
5186
Chris Lattneraa40ec12006-05-16 22:56:08 +00005187 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00005188 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00005189 // prereserved space for [SP][CR][LR][3 x unused].
Eric Christophera4ae2132015-02-13 22:22:57 +00005190 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005191 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005192
5193 // Add up all the space actually used.
5194 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
5195 // they all go in registers, but we must reserve stack space for them for
5196 // possible use by the caller. In varargs or 64-bit calls, parameters are
5197 // assigned stack space in order, with padding so Altivec parameters are
5198 // 16-byte aligned.
5199 unsigned nAltivecParamsAtEnd = 0;
5200 for (unsigned i = 0; i != NumOps; ++i) {
5201 ISD::ArgFlagsTy Flags = Outs[i].Flags;
5202 EVT ArgVT = Outs[i].VT;
5203 // Varargs Altivec parameters are padded to a 16 byte boundary.
5204 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
5205 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
5206 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
5207 if (!isVarArg && !isPPC64) {
5208 // Non-varargs Altivec parameters go after all the non-Altivec
5209 // parameters; handle those later so we know how much padding we need.
5210 nAltivecParamsAtEnd++;
5211 continue;
5212 }
5213 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
5214 NumBytes = ((NumBytes+15)/16)*16;
5215 }
5216 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
5217 }
5218
5219 // Allow for Altivec parameters at the end, if needed.
5220 if (nAltivecParamsAtEnd) {
5221 NumBytes = ((NumBytes+15)/16)*16;
5222 NumBytes += 16*nAltivecParamsAtEnd;
5223 }
5224
5225 // The prolog code of the callee may store up to 8 GPR argument registers to
5226 // the stack, allowing va_start to index over them in memory if its varargs.
5227 // Because we cannot tell if this is needed on the caller side, we have to
5228 // conservatively assume that it is needed. As such, make sure we have at
5229 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005230 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005231
5232 // Tail call needs the stack to be aligned.
5233 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5234 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00005235 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005236
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005237 // Calculate by how many bytes the stack has to be adjusted in case of tail
5238 // call optimization.
5239 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005240
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005241 // To protect arguments on the stack from being clobbered in a tail call,
5242 // force all the loads to happen before doing any other lowering.
5243 if (isTailCall)
5244 Chain = DAG.getStackArgumentTokenFactor(Chain);
5245
Chris Lattnerb7552a82006-05-17 00:15:40 +00005246 // Adjust the stack pointer for the new arguments...
5247 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00005248 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
5249 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005250 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005251
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005252 // Load the return address and frame pointer so it can be move somewhere else
5253 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005254 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00005255 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
5256 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005257
Chris Lattnerb7552a82006-05-17 00:15:40 +00005258 // Set up a copy of the stack pointer for use loading and storing any
5259 // arguments that may not fit in the registers available for argument
5260 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005261 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005262 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00005263 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005264 else
Owen Anderson9f944592009-08-11 20:47:22 +00005265 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005266
Chris Lattnerb7552a82006-05-17 00:15:40 +00005267 // Figure out which arguments are going to go in registers, and which in
5268 // memory. Also, if this is a vararg function, floating point operations
5269 // must be stored to our stack, and loaded into integer regs as well, if
5270 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005271 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005272 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005273
Craig Topper840beec2014-04-04 05:16:06 +00005274 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005275 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
5276 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
5277 };
Craig Topper840beec2014-04-04 05:16:06 +00005278 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00005279 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
5280 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
5281 };
Craig Topper840beec2014-04-04 05:16:06 +00005282 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005283
Craig Topper840beec2014-04-04 05:16:06 +00005284 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005285 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
5286 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
5287 };
Owen Andersone2f23a32007-09-07 04:06:50 +00005288 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005289 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00005290 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005291
Craig Topper840beec2014-04-04 05:16:06 +00005292 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005293
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005294 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005295 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
5296
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005297 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00005298 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005299 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005300 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005301
Chris Lattnerb7552a82006-05-17 00:15:40 +00005302 // PtrOff will be used to store the current argument to the stack if a
5303 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005304 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005305
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005306 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005307
Dale Johannesen679073b2009-02-04 02:34:38 +00005308 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005309
5310 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00005311 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00005312 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
5313 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00005314 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005315 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00005316
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005317 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005318 // Note: "by value" is code for passing a structure by value, not
5319 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00005320 if (Flags.isByVal()) {
5321 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00005322 // Very small objects are passed right-justified. Everything else is
5323 // passed left-justified.
5324 if (Size==1 || Size==2) {
5325 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005326 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00005327 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00005328 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00005329 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005330 MemOpChains.push_back(Load.getValue(1));
5331 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005332
5333 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005334 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00005335 SDValue Const = DAG.getConstant(PtrByteSize - Size,
5336 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005337 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005338 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5339 CallSeqStart,
5340 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005341 ArgOffset += PtrByteSize;
5342 }
5343 continue;
5344 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005345 // Copy entire object into memory. There are cases where gcc-generated
5346 // code assumes it is there, even if it could be put entirely into
5347 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005348 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5349 CallSeqStart,
5350 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005351
5352 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5353 // copy the pieces of the object that fit into registers from the
5354 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005355 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005356 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005357 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005358 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005359 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5360 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005361 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005362 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005363 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005364 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005365 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005366 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005367 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005368 }
5369 }
5370 continue;
5371 }
5372
Craig Topper56710102013-08-15 02:33:50 +00005373 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005374 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005375 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005376 case MVT::i32:
5377 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005378 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005379 if (Arg.getValueType() == MVT::i1)
5380 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5381
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005382 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005383 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005384 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5385 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005386 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005387 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005388 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005389 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005390 case MVT::f32:
5391 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005392 if (FPR_idx != NumFPRs) {
5393 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5394
Chris Lattnerb7552a82006-05-17 00:15:40 +00005395 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005396 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5397 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005398 MemOpChains.push_back(Store);
5399
Chris Lattnerb7552a82006-05-17 00:15:40 +00005400 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005401 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005402 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005403 MachinePointerInfo(), false, false,
5404 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005405 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005406 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005407 }
Owen Anderson9f944592009-08-11 20:47:22 +00005408 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005409 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005410 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005411 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5412 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005413 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005414 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005415 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005416 }
5417 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005418 // If we have any FPRs remaining, we may also have GPRs remaining.
5419 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5420 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005421 if (GPR_idx != NumGPRs)
5422 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005423 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005424 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5425 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005426 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005427 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005428 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5429 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005430 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005431 if (isPPC64)
5432 ArgOffset += 8;
5433 else
Owen Anderson9f944592009-08-11 20:47:22 +00005434 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005435 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005436 case MVT::v4f32:
5437 case MVT::v4i32:
5438 case MVT::v8i16:
5439 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005440 if (isVarArg) {
5441 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005442 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005443 // V registers; in fact gcc does this only for arguments that are
5444 // prototyped, not for those that match the ... We do it for all
5445 // arguments, seems to work.
5446 while (ArgOffset % 16 !=0) {
5447 ArgOffset += PtrByteSize;
5448 if (GPR_idx != NumGPRs)
5449 GPR_idx++;
5450 }
5451 // We could elide this store in the case where the object fits
5452 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005453 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005454 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005455 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5456 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005457 MemOpChains.push_back(Store);
5458 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005459 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005460 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005461 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005462 MemOpChains.push_back(Load.getValue(1));
5463 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5464 }
5465 ArgOffset += 16;
5466 for (unsigned i=0; i<16; i+=PtrByteSize) {
5467 if (GPR_idx == NumGPRs)
5468 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005469 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005470 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005471 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005472 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005473 MemOpChains.push_back(Load.getValue(1));
5474 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5475 }
5476 break;
5477 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005478
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005479 // Non-varargs Altivec params generally go in registers, but have
5480 // stack space allocated at the end.
5481 if (VR_idx != NumVRs) {
5482 // Doesn't have GPR space allocated.
5483 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5484 } else if (nAltivecParamsAtEnd==0) {
5485 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005486 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5487 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005488 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005489 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005490 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005491 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005492 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005493 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005494 // If all Altivec parameters fit in registers, as they usually do,
5495 // they get stack space following the non-Altivec parameters. We
5496 // don't track this here because nobody below needs it.
5497 // If there are more Altivec parameters than fit in registers emit
5498 // the stores here.
5499 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5500 unsigned j = 0;
5501 // Offset is aligned; skip 1st 12 params which go in V registers.
5502 ArgOffset = ((ArgOffset+15)/16)*16;
5503 ArgOffset += 12*16;
5504 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005505 SDValue Arg = OutVals[i];
5506 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005507 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5508 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005509 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005510 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005511 // We are emitting Altivec params in order.
5512 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5513 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005514 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005515 ArgOffset += 16;
5516 }
5517 }
5518 }
5519 }
5520
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005521 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005523
Dale Johannesen90eab672010-03-09 20:15:42 +00005524 // On Darwin, R12 must contain the address of an indirect callee. This does
5525 // not mean the MTCTR instruction must use R12; it's easier to model this as
5526 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005527 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005528 !isFunctionGlobalAddress(Callee) &&
5529 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005530 !isBLACompatibleAddress(Callee, DAG))
5531 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5532 PPC::R12), Callee));
5533
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005534 // Build a sequence of copy-to-reg nodes chained together with token chain
5535 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005536 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005537 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005538 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005539 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005540 InFlag = Chain.getValue(1);
5541 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005542
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005543 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005544 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5545 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005546
Hal Finkel934361a2015-01-14 01:07:51 +00005547 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005548 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5549 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005550}
5551
Hal Finkel450128a2011-10-14 19:51:36 +00005552bool
5553PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5554 MachineFunction &MF, bool isVarArg,
5555 const SmallVectorImpl<ISD::OutputArg> &Outs,
5556 LLVMContext &Context) const {
5557 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005558 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005559 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5560}
5561
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005562SDValue
5563PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005564 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005565 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005566 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005567 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005568
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005569 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005570 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5571 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005572 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005573
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005574 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005575 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005576
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005577 // Copy the result values into the output registers.
5578 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5579 CCValAssign &VA = RVLocs[i];
5580 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005581
5582 SDValue Arg = OutVals[i];
5583
5584 switch (VA.getLocInfo()) {
5585 default: llvm_unreachable("Unknown loc info!");
5586 case CCValAssign::Full: break;
5587 case CCValAssign::AExt:
5588 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5589 break;
5590 case CCValAssign::ZExt:
5591 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5592 break;
5593 case CCValAssign::SExt:
5594 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5595 break;
5596 }
5597
5598 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005599 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005600 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005601 }
5602
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005603 RetOps[0] = Chain; // Update chain.
5604
5605 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005606 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005607 RetOps.push_back(Flag);
5608
Craig Topper48d114b2014-04-26 18:35:24 +00005609 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005610}
5611
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005612SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005613 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005614 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005615 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005616
Jim Laskeye4f4d042006-12-04 22:04:42 +00005617 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005618 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005619
5620 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005621 bool isPPC64 = Subtarget.isPPC64();
5622 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005623 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005624
5625 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005626 SDValue Chain = Op.getOperand(0);
5627 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005628
Jim Laskeye4f4d042006-12-04 22:04:42 +00005629 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005630 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5631 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005632 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005633
Jim Laskeye4f4d042006-12-04 22:04:42 +00005634 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005635 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005636
Jim Laskeye4f4d042006-12-04 22:04:42 +00005637 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005638 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005639 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005640}
5641
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005642
5643
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005644SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005645PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005646 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005647 bool isPPC64 = Subtarget.isPPC64();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005648 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005649
5650 // Get current frame pointer save index. The users of this index will be
5651 // primarily DYNALLOC instructions.
5652 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5653 int RASI = FI->getReturnAddrSaveIndex();
5654
5655 // If the frame pointer save index hasn't been defined yet.
5656 if (!RASI) {
5657 // Find out what the fix offset of the frame pointer save area.
Eric Christopherf71609b2015-02-13 00:39:27 +00005658 int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005659 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005660 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005661 // Save the result.
5662 FI->setReturnAddrSaveIndex(RASI);
5663 }
5664 return DAG.getFrameIndex(RASI, PtrVT);
5665}
5666
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005667SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005668PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5669 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005670 bool isPPC64 = Subtarget.isPPC64();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005671 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005672
5673 // Get current frame pointer save index. The users of this index will be
5674 // primarily DYNALLOC instructions.
5675 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5676 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005677
Jim Laskey48850c12006-11-16 22:43:37 +00005678 // If the frame pointer save index hasn't been defined yet.
5679 if (!FPSI) {
5680 // Find out what the fix offset of the frame pointer save area.
Eric Christopherdc3a8a42015-02-13 00:39:38 +00005681 int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset();
Jim Laskey48850c12006-11-16 22:43:37 +00005682 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005683 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005684 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005685 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005686 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005687 return DAG.getFrameIndex(FPSI, PtrVT);
5688}
Jim Laskey48850c12006-11-16 22:43:37 +00005689
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005690SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005691 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005692 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005693 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005694 SDValue Chain = Op.getOperand(0);
5695 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005696 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005697
Jim Laskey48850c12006-11-16 22:43:37 +00005698 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005699 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005700 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005701 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005702 DAG.getConstant(0, PtrVT), Size);
5703 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005704 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005705 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005706 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005707 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005708 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005709}
5710
Hal Finkel756810f2013-03-21 21:37:52 +00005711SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5712 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005713 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005714 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5715 DAG.getVTList(MVT::i32, MVT::Other),
5716 Op.getOperand(0), Op.getOperand(1));
5717}
5718
5719SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5720 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005721 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005722 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5723 Op.getOperand(0), Op.getOperand(1));
5724}
5725
Hal Finkel940ab932014-02-28 00:27:01 +00005726SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005727 if (Op.getValueType().isVector())
5728 return LowerVectorLoad(Op, DAG);
5729
Hal Finkel940ab932014-02-28 00:27:01 +00005730 assert(Op.getValueType() == MVT::i1 &&
5731 "Custom lowering only for i1 loads");
5732
5733 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5734
5735 SDLoc dl(Op);
5736 LoadSDNode *LD = cast<LoadSDNode>(Op);
5737
5738 SDValue Chain = LD->getChain();
5739 SDValue BasePtr = LD->getBasePtr();
5740 MachineMemOperand *MMO = LD->getMemOperand();
5741
5742 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5743 BasePtr, MVT::i8, MMO);
5744 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5745
5746 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005747 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005748}
5749
5750SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005751 if (Op.getOperand(1).getValueType().isVector())
5752 return LowerVectorStore(Op, DAG);
5753
Hal Finkel940ab932014-02-28 00:27:01 +00005754 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5755 "Custom lowering only for i1 stores");
5756
5757 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5758
5759 SDLoc dl(Op);
5760 StoreSDNode *ST = cast<StoreSDNode>(Op);
5761
5762 SDValue Chain = ST->getChain();
5763 SDValue BasePtr = ST->getBasePtr();
5764 SDValue Value = ST->getValue();
5765 MachineMemOperand *MMO = ST->getMemOperand();
5766
5767 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5768 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5769}
5770
5771// FIXME: Remove this once the ANDI glue bug is fixed:
5772SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5773 assert(Op.getValueType() == MVT::i1 &&
5774 "Custom lowering only for i1 results");
5775
5776 SDLoc DL(Op);
5777 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5778 Op.getOperand(0));
5779}
5780
Chris Lattner4211ca92006-04-14 06:01:58 +00005781/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5782/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005783SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005784 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005785 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5786 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005787 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005788
Hal Finkel81f87992013-04-07 22:11:09 +00005789 // We might be able to do better than this under some circumstances, but in
5790 // general, fsel-based lowering of select is a finite-math-only optimization.
5791 // For more information, see section F.3 of the 2.06 ISA specification.
5792 if (!DAG.getTarget().Options.NoInfsFPMath ||
5793 !DAG.getTarget().Options.NoNaNsFPMath)
5794 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005795
Hal Finkel81f87992013-04-07 22:11:09 +00005796 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005797
Owen Anderson53aa7a92009-08-10 22:56:29 +00005798 EVT ResVT = Op.getValueType();
5799 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005800 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5801 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005802 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005803
Chris Lattner4211ca92006-04-14 06:01:58 +00005804 // If the RHS of the comparison is a 0.0, we don't need to do the
5805 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005806 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005807 if (isFloatingPointZero(RHS))
5808 switch (CC) {
5809 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005810 case ISD::SETNE:
5811 std::swap(TV, FV);
5812 case ISD::SETEQ:
5813 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5814 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5815 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5816 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5817 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5818 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5819 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005820 case ISD::SETULT:
5821 case ISD::SETLT:
5822 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005823 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005824 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005825 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5826 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005827 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005828 case ISD::SETUGT:
5829 case ISD::SETGT:
5830 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005831 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005832 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005833 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5834 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005835 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005836 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005837 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005838
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005839 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005840 switch (CC) {
5841 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005842 case ISD::SETNE:
5843 std::swap(TV, FV);
5844 case ISD::SETEQ:
5845 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5846 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5847 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5848 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5849 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5850 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5851 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5852 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005853 case ISD::SETULT:
5854 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005855 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005856 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5857 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005858 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005859 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005860 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005861 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005862 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5863 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005864 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005865 case ISD::SETUGT:
5866 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005867 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005868 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5869 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005870 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005871 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005872 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005873 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005874 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5875 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005876 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005877 }
Eli Friedman5806e182009-05-28 04:31:08 +00005878 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005879}
5880
Hal Finkeled844c42015-01-06 22:31:02 +00005881void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5882 SelectionDAG &DAG,
5883 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005884 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005885 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005886 if (Src.getValueType() == MVT::f32)
5887 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005888
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005889 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005890 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005891 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005892 case MVT::i32:
Eric Christophercccae792015-01-30 22:02:31 +00005893 Tmp = DAG.getNode(
5894 Op.getOpcode() == ISD::FP_TO_SINT
5895 ? PPCISD::FCTIWZ
5896 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
5897 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005898 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005899 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005900 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005901 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005902 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5903 PPCISD::FCTIDUZ,
5904 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005905 break;
5906 }
Duncan Sands2a287912008-07-19 16:26:02 +00005907
Chris Lattner4211ca92006-04-14 06:01:58 +00005908 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005909 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5910 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005911 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5912 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5913 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005914
Chris Lattner06a49542007-10-15 20:14:52 +00005915 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005916 SDValue Chain;
5917 if (i32Stack) {
5918 MachineFunction &MF = DAG.getMachineFunction();
5919 MachineMemOperand *MMO =
5920 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5921 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5922 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005923 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005924 } else
5925 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5926 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005927
5928 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5929 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005930 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005931 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005932 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005933 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005934 }
5935
Hal Finkeled844c42015-01-06 22:31:02 +00005936 RLI.Chain = Chain;
5937 RLI.Ptr = FIPtr;
5938 RLI.MPI = MPI;
5939}
5940
5941SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5942 SDLoc dl) const {
5943 ReuseLoadInfo RLI;
5944 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5945
5946 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5947 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5948 RLI.Ranges);
5949}
5950
5951// We're trying to insert a regular store, S, and then a load, L. If the
5952// incoming value, O, is a load, we might just be able to have our load use the
5953// address used by O. However, we don't know if anything else will store to
5954// that address before we can load from it. To prevent this situation, we need
5955// to insert our load, L, into the chain as a peer of O. To do this, we give L
5956// the same chain operand as O, we create a token factor from the chain results
5957// of O and L, and we replace all uses of O's chain result with that token
5958// factor (see spliceIntoChain below for this last part).
5959bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5960 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005961 SelectionDAG &DAG,
5962 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005963 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005964 if (ET == ISD::NON_EXTLOAD &&
5965 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005966 Op.getOpcode() == ISD::FP_TO_SINT) &&
5967 isOperationLegalOrCustom(Op.getOpcode(),
5968 Op.getOperand(0).getValueType())) {
5969
5970 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5971 return true;
5972 }
5973
5974 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005975 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5976 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005977 return false;
5978 if (LD->getMemoryVT() != MemVT)
5979 return false;
5980
5981 RLI.Ptr = LD->getBasePtr();
5982 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5983 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5984 "Non-pre-inc AM on PPC?");
5985 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5986 LD->getOffset());
5987 }
5988
5989 RLI.Chain = LD->getChain();
5990 RLI.MPI = LD->getPointerInfo();
5991 RLI.IsInvariant = LD->isInvariant();
5992 RLI.Alignment = LD->getAlignment();
5993 RLI.AAInfo = LD->getAAInfo();
5994 RLI.Ranges = LD->getRanges();
5995
5996 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5997 return true;
5998}
5999
6000// Given the head of the old chain, ResChain, insert a token factor containing
6001// it and NewResChain, and make users of ResChain now be users of that token
6002// factor.
6003void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
6004 SDValue NewResChain,
6005 SelectionDAG &DAG) const {
6006 if (!ResChain)
6007 return;
6008
6009 SDLoc dl(NewResChain);
6010
6011 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
6012 NewResChain, DAG.getUNDEF(MVT::Other));
6013 assert(TF.getNode() != NewResChain.getNode() &&
6014 "A new TF really is required here");
6015
6016 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
6017 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00006018}
6019
Hal Finkelf6d45f22013-04-01 17:52:07 +00006020SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00006021 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006022 SDLoc dl(Op);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006023
6024 if (Subtarget.hasQPX() && Op.getOperand(0).getValueType() == MVT::v4i1) {
6025 if (Op.getValueType() != MVT::v4f32 && Op.getValueType() != MVT::v4f64)
6026 return SDValue();
6027
6028 SDValue Value = Op.getOperand(0);
6029 // The values are now known to be -1 (false) or 1 (true). To convert this
6030 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
6031 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
6032 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
6033
6034 SDValue FPHalfs = DAG.getConstantFP(0.5, MVT::f64);
6035 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
6036 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
6037
6038 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
6039
6040 if (Op.getValueType() != MVT::v4f64)
6041 Value = DAG.getNode(ISD::FP_ROUND, dl,
6042 Op.getValueType(), Value, DAG.getIntPtrConstant(1));
6043 return Value;
6044 }
6045
Dan Gohmand6819da2008-03-11 01:59:03 +00006046 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00006047 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006048 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00006049
Hal Finkel6a56b212014-03-05 22:14:00 +00006050 if (Op.getOperand(0).getValueType() == MVT::i1)
6051 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
6052 DAG.getConstantFP(1.0, Op.getValueType()),
6053 DAG.getConstantFP(0.0, Op.getValueType()));
6054
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006055 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006056 "UINT_TO_FP is supported only with FPCVT");
6057
6058 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00006059 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00006060 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6061 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
6062 : PPCISD::FCFIDS)
6063 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
6064 : PPCISD::FCFID);
6065 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6066 ? MVT::f32
6067 : MVT::f64;
Hal Finkelf6d45f22013-04-01 17:52:07 +00006068
Owen Anderson9f944592009-08-11 20:47:22 +00006069 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006070 SDValue SINT = Op.getOperand(0);
6071 // When converting to single-precision, we actually need to convert
6072 // to double-precision first and then round to single-precision.
6073 // To avoid double-rounding effects during that operation, we have
6074 // to prepare the input operand. Bits that might be truncated when
6075 // converting to double-precision are replaced by a bit that won't
6076 // be lost at this stage, but is below the single-precision rounding
6077 // position.
6078 //
6079 // However, if -enable-unsafe-fp-math is in effect, accept double
6080 // rounding to avoid the extra overhead.
6081 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006082 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006083 !DAG.getTarget().Options.UnsafeFPMath) {
6084
6085 // Twiddle input to make sure the low 11 bits are zero. (If this
6086 // is the case, we are guaranteed the value will fit into the 53 bit
6087 // mantissa of an IEEE double-precision value without rounding.)
6088 // If any of those low 11 bits were not zero originally, make sure
6089 // bit 12 (value 2048) is set instead, so that the final rounding
6090 // to single-precision gets the correct result.
6091 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
6092 SINT, DAG.getConstant(2047, MVT::i64));
6093 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
6094 Round, DAG.getConstant(2047, MVT::i64));
6095 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
6096 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
6097 Round, DAG.getConstant(-2048, MVT::i64));
6098
6099 // However, we cannot use that value unconditionally: if the magnitude
6100 // of the input value is small, the bit-twiddling we did above might
6101 // end up visibly changing the output. Fortunately, in that case, we
6102 // don't need to twiddle bits since the original input will convert
6103 // exactly to double-precision floating-point already. Therefore,
6104 // construct a conditional to use the original value if the top 11
6105 // bits are all sign-bit copies, and use the rounded value computed
6106 // above otherwise.
6107 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
6108 SINT, DAG.getConstant(53, MVT::i32));
6109 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
6110 Cond, DAG.getConstant(1, MVT::i64));
6111 Cond = DAG.getSetCC(dl, MVT::i32,
6112 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
6113
6114 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
6115 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00006116
Hal Finkeled844c42015-01-06 22:31:02 +00006117 ReuseLoadInfo RLI;
6118 SDValue Bits;
6119
Hal Finkel6c392692015-01-09 01:34:30 +00006120 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00006121 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
6122 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
6123 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
6124 RLI.Ranges);
6125 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00006126 } else if (Subtarget.hasLFIWAX() &&
6127 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
6128 MachineMemOperand *MMO =
6129 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6130 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6131 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6132 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
6133 DAG.getVTList(MVT::f64, MVT::Other),
6134 Ops, MVT::i32, MMO);
6135 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6136 } else if (Subtarget.hasFPCVT() &&
6137 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
6138 MachineMemOperand *MMO =
6139 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6140 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6141 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6142 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
6143 DAG.getVTList(MVT::f64, MVT::Other),
6144 Ops, MVT::i32, MMO);
6145 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6146 } else if (((Subtarget.hasLFIWAX() &&
6147 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
6148 (Subtarget.hasFPCVT() &&
6149 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
6150 SINT.getOperand(0).getValueType() == MVT::i32) {
6151 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
6152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
6153
6154 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6155 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6156
6157 SDValue Store =
6158 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
6159 MachinePointerInfo::getFixedStack(FrameIdx),
6160 false, false, 0);
6161
6162 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6163 "Expected an i32 store");
6164
6165 RLI.Ptr = FIdx;
6166 RLI.Chain = Store;
6167 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
6168 RLI.Alignment = 4;
6169
6170 MachineMemOperand *MMO =
6171 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6172 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6173 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6174 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
6175 PPCISD::LFIWZX : PPCISD::LFIWAX,
6176 dl, DAG.getVTList(MVT::f64, MVT::Other),
6177 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006178 } else
6179 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
6180
Hal Finkelf6d45f22013-04-01 17:52:07 +00006181 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
6182
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006183 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00006184 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006185 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00006186 return FP;
6187 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006188
Owen Anderson9f944592009-08-11 20:47:22 +00006189 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006190 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006191 // Since we only generate this in 64-bit mode, we can take advantage of
6192 // 64-bit registers. In particular, sign extend the input value into the
6193 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
6194 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00006195 MachineFunction &MF = DAG.getMachineFunction();
6196 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00006197 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006198
Hal Finkelbeb296b2013-03-31 10:12:51 +00006199 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006200 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00006201 ReuseLoadInfo RLI;
6202 bool ReusingLoad;
6203 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
6204 DAG))) {
6205 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6206 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006207
Hal Finkeled844c42015-01-06 22:31:02 +00006208 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
6209 MachinePointerInfo::getFixedStack(FrameIdx),
6210 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00006211
Hal Finkeled844c42015-01-06 22:31:02 +00006212 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6213 "Expected an i32 store");
6214
6215 RLI.Ptr = FIdx;
6216 RLI.Chain = Store;
6217 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
6218 RLI.Alignment = 4;
6219 }
6220
Hal Finkelbeb296b2013-03-31 10:12:51 +00006221 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00006222 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6223 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6224 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00006225 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
6226 PPCISD::LFIWZX : PPCISD::LFIWAX,
6227 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00006228 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006229 if (ReusingLoad)
6230 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00006231 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006232 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006233 "i32->FP without LFIWAX supported only on PPC64");
6234
Hal Finkelbeb296b2013-03-31 10:12:51 +00006235 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
6236 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6237
6238 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
6239 Op.getOperand(0));
6240
6241 // STD the extended value into the stack slot.
6242 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
6243 MachinePointerInfo::getFixedStack(FrameIdx),
6244 false, false, 0);
6245
6246 // Load the value as a double.
6247 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
6248 MachinePointerInfo::getFixedStack(FrameIdx),
6249 false, false, false, 0);
6250 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006251
Chris Lattner4211ca92006-04-14 06:01:58 +00006252 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006253 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006254 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00006255 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00006256 return FP;
6257}
6258
Dan Gohman21cea8a2010-04-17 15:26:15 +00006259SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
6260 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006261 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006262 /*
6263 The rounding mode is in bits 30:31 of FPSR, and has the following
6264 settings:
6265 00 Round to nearest
6266 01 Round to 0
6267 10 Round to +inf
6268 11 Round to -inf
6269
6270 FLT_ROUNDS, on the other hand, expects the following:
6271 -1 Undefined
6272 0 Round to 0
6273 1 Round to nearest
6274 2 Round to +inf
6275 3 Round to -inf
6276
6277 To perform the conversion, we do:
6278 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
6279 */
6280
6281 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00006282 EVT VT = Op.getValueType();
6283 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006284
6285 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006286 EVT NodeTys[] = {
6287 MVT::f64, // return register
6288 MVT::Glue // unused in this context
6289 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00006290 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006291
6292 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00006293 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006294 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006295 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00006296 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006297
6298 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006299 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006300 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00006301 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006302 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006303
6304 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006305 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00006306 DAG.getNode(ISD::AND, dl, MVT::i32,
6307 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006308 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00006309 DAG.getNode(ISD::SRL, dl, MVT::i32,
6310 DAG.getNode(ISD::AND, dl, MVT::i32,
6311 DAG.getNode(ISD::XOR, dl, MVT::i32,
6312 CWD, DAG.getConstant(3, MVT::i32)),
6313 DAG.getConstant(3, MVT::i32)),
6314 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006315
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006316 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00006317 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006318
Duncan Sands13237ac2008-06-06 12:08:01 +00006319 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00006320 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006321}
6322
Dan Gohman21cea8a2010-04-17 15:26:15 +00006323SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006324 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006325 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006326 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00006327 assert(Op.getNumOperands() == 3 &&
6328 VT == Op.getOperand(1).getValueType() &&
6329 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006330
Chris Lattner601b8652006-09-20 03:47:40 +00006331 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006332 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006333 SDValue Lo = Op.getOperand(0);
6334 SDValue Hi = Op.getOperand(1);
6335 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006336 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006337
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006338 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006339 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006340 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
6341 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
6342 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
6343 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006344 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006345 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
6346 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6347 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006348 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006349 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006350}
6351
Dan Gohman21cea8a2010-04-17 15:26:15 +00006352SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006353 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006354 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00006355 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006356 assert(Op.getNumOperands() == 3 &&
6357 VT == Op.getOperand(1).getValueType() &&
6358 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006359
Dan Gohman8d2ead22008-03-07 20:36:53 +00006360 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006361 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006362 SDValue Lo = Op.getOperand(0);
6363 SDValue Hi = Op.getOperand(1);
6364 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006365 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006366
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006367 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006368 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006369 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6370 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6371 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6372 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006373 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006374 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6375 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6376 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006377 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006378 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006379}
6380
Dan Gohman21cea8a2010-04-17 15:26:15 +00006381SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006382 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006383 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006384 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006385 assert(Op.getNumOperands() == 3 &&
6386 VT == Op.getOperand(1).getValueType() &&
6387 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006388
Dan Gohman8d2ead22008-03-07 20:36:53 +00006389 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006390 SDValue Lo = Op.getOperand(0);
6391 SDValue Hi = Op.getOperand(1);
6392 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006393 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006394
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006395 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006396 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006397 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6398 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6399 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6400 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006401 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006402 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6403 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
6404 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006405 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006406 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006407 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006408}
6409
6410//===----------------------------------------------------------------------===//
6411// Vector related lowering.
6412//
6413
Chris Lattner2a099c02006-04-17 06:00:21 +00006414/// BuildSplatI - Build a canonical splati of Val with an element size of
6415/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006416static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006417 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006418 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006419
Owen Anderson53aa7a92009-08-10 22:56:29 +00006420 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006421 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006422 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006423
Owen Anderson9f944592009-08-11 20:47:22 +00006424 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006425
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006426 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6427 if (Val == -1)
6428 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006429
Owen Anderson53aa7a92009-08-10 22:56:29 +00006430 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006431
Chris Lattner2a099c02006-04-17 06:00:21 +00006432 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00006433 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006434 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006435 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006436 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006437 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006438}
6439
Hal Finkelcf2e9082013-05-24 23:00:14 +00006440/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6441/// specified intrinsic ID.
6442static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006443 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006444 EVT DestVT = MVT::Other) {
6445 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
6447 DAG.getConstant(IID, MVT::i32), Op);
6448}
6449
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006450/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006451/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006452static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006453 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006454 EVT DestVT = MVT::Other) {
6455 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006456 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006457 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006458}
6459
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006460/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6461/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006462static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006463 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006464 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006465 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006466 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006467 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006468}
6469
6470
Chris Lattner264c9082006-04-17 17:55:10 +00006471/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6472/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006473static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006474 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006475 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006476 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6477 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006478
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006479 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006480 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006481 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006482 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006483 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006484}
6485
Chris Lattner19e90552006-04-14 05:19:18 +00006486// If this is a case we can't handle, return null and let the default
6487// expansion code take care of it. If we CAN select this case, and if it
6488// selects to a single instruction, return Op. Otherwise, if we can codegen
6489// this case more efficiently than a constant pool load, lower it to the
6490// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006491SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6492 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006493 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006494 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006495 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006496
Hal Finkelc93a9a22015-02-25 01:06:45 +00006497 if (Subtarget.hasQPX() && Op.getValueType() == MVT::v4i1) {
6498 // We first build an i32 vector, load it into a QPX register,
6499 // then convert it to a floating-point vector and compare it
6500 // to a zero vector to get the boolean result.
6501 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6502 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
6503 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
6504 EVT PtrVT = getPointerTy();
6505 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6506
6507 assert(BVN->getNumOperands() == 4 &&
6508 "BUILD_VECTOR for v4i1 does not have 4 operands");
6509
6510 bool IsConst = true;
6511 for (unsigned i = 0; i < 4; ++i) {
6512 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue;
6513 if (!isa<ConstantSDNode>(BVN->getOperand(i))) {
6514 IsConst = false;
6515 break;
6516 }
6517 }
6518
6519 if (IsConst) {
6520 Constant *One =
6521 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), 1.0);
6522 Constant *NegOne =
6523 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), -1.0);
6524
6525 SmallVector<Constant*, 4> CV(4, NegOne);
6526 for (unsigned i = 0; i < 4; ++i) {
6527 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF)
6528 CV[i] = UndefValue::get(Type::getFloatTy(*DAG.getContext()));
6529 else if (cast<ConstantSDNode>(BVN->getOperand(i))->
6530 getConstantIntValue()->isZero())
6531 continue;
6532 else
6533 CV[i] = One;
6534 }
6535
6536 Constant *CP = ConstantVector::get(CV);
6537 SDValue CPIdx = DAG.getConstantPool(CP, getPointerTy(),
6538 16 /* alignment */);
6539
6540 SmallVector<SDValue, 2> Ops;
6541 Ops.push_back(DAG.getEntryNode());
6542 Ops.push_back(CPIdx);
6543
6544 SmallVector<EVT, 2> ValueVTs;
6545 ValueVTs.push_back(MVT::v4i1);
6546 ValueVTs.push_back(MVT::Other); // chain
6547 SDVTList VTs = DAG.getVTList(ValueVTs);
6548
6549 return DAG.getMemIntrinsicNode(PPCISD::QVLFSb,
6550 dl, VTs, Ops, MVT::v4f32,
6551 MachinePointerInfo::getConstantPool());
6552 }
6553
6554 SmallVector<SDValue, 4> Stores;
6555 for (unsigned i = 0; i < 4; ++i) {
6556 if (BVN->getOperand(i).getOpcode() == ISD::UNDEF) continue;
6557
6558 unsigned Offset = 4*i;
6559 SDValue Idx = DAG.getConstant(Offset, FIdx.getValueType());
6560 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
6561
6562 unsigned StoreSize = BVN->getOperand(i).getValueType().getStoreSize();
6563 if (StoreSize > 4) {
6564 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
6565 BVN->getOperand(i), Idx,
6566 PtrInfo.getWithOffset(Offset),
6567 MVT::i32, false, false, 0));
6568 } else {
6569 SDValue StoreValue = BVN->getOperand(i);
6570 if (StoreSize < 4)
6571 StoreValue = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, StoreValue);
6572
6573 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
6574 StoreValue, Idx,
6575 PtrInfo.getWithOffset(Offset),
6576 false, false, 0));
6577 }
6578 }
6579
6580 SDValue StoreChain;
6581 if (!Stores.empty())
6582 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
6583 else
6584 StoreChain = DAG.getEntryNode();
6585
6586 // Now load from v4i32 into the QPX register; this will extend it to
6587 // v4i64 but not yet convert it to a floating point. Nevertheless, this
6588 // is typed as v4f64 because the QPX register integer states are not
6589 // explicitly represented.
6590
6591 SmallVector<SDValue, 2> Ops;
6592 Ops.push_back(StoreChain);
6593 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvlfiwz, MVT::i32));
6594 Ops.push_back(FIdx);
6595
6596 SmallVector<EVT, 2> ValueVTs;
6597 ValueVTs.push_back(MVT::v4f64);
6598 ValueVTs.push_back(MVT::Other); // chain
6599 SDVTList VTs = DAG.getVTList(ValueVTs);
6600
6601 SDValue LoadedVect = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN,
6602 dl, VTs, Ops, MVT::v4i32, PtrInfo);
6603 LoadedVect = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
6604 DAG.getConstant(Intrinsic::ppc_qpx_qvfcfidu, MVT::i32),
6605 LoadedVect);
6606
6607 SDValue FPZeros = DAG.getConstantFP(0.0, MVT::f64);
6608 FPZeros = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
6609 FPZeros, FPZeros, FPZeros, FPZeros);
6610
6611 return DAG.getSetCC(dl, MVT::v4i1, LoadedVect, FPZeros, ISD::SETEQ);
6612 }
6613
6614 // All other QPX vectors are handled by generic code.
6615 if (Subtarget.hasQPX())
6616 return SDValue();
6617
Bob Wilson85cefe82009-03-02 23:24:16 +00006618 // Check if this is a splat of a constant value.
6619 APInt APSplatBits, APSplatUndef;
6620 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006621 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006622 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006623 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006624 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006625
Bob Wilson530e0382009-03-03 19:26:27 +00006626 unsigned SplatBits = APSplatBits.getZExtValue();
6627 unsigned SplatUndef = APSplatUndef.getZExtValue();
6628 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006629
Bob Wilson530e0382009-03-03 19:26:27 +00006630 // First, handle single instruction cases.
6631
6632 // All zeros?
6633 if (SplatBits == 0) {
6634 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006635 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6636 SDValue Z = DAG.getConstant(0, MVT::i32);
6637 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006638 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006639 }
Bob Wilson530e0382009-03-03 19:26:27 +00006640 return Op;
6641 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006642
Bob Wilson530e0382009-03-03 19:26:27 +00006643 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6644 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6645 (32-SplatBitSize));
6646 if (SextVal >= -16 && SextVal <= 15)
6647 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006648
6649
Bob Wilson530e0382009-03-03 19:26:27 +00006650 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006651
Bob Wilson530e0382009-03-03 19:26:27 +00006652 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006653 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6654 // If this value is in the range [17,31] and is odd, use:
6655 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6656 // If this value is in the range [-31,-17] and is odd, use:
6657 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6658 // Note the last two are three-instruction sequences.
6659 if (SextVal >= -32 && SextVal <= 31) {
6660 // To avoid having these optimizations undone by constant folding,
6661 // we convert to a pseudo that will be expanded later into one of
6662 // the above forms.
6663 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006664 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6665 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6666 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6667 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6668 if (VT == Op.getValueType())
6669 return RetVal;
6670 else
6671 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006672 }
6673
6674 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6675 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6676 // for fneg/fabs.
6677 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6678 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006679 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006680
6681 // Make the VSLW intrinsic, computing 0x8000_0000.
6682 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6683 OnesV, DAG, dl);
6684
6685 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006686 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006687 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006688 }
6689
Bill Schmidt4aedff82014-06-06 14:06:26 +00006690 // The remaining cases assume either big endian element order or
6691 // a splat-size that equates to the element size of the vector
6692 // to be built. An example that doesn't work for little endian is
6693 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6694 // and a vector element size of 16 bits. The code below will
6695 // produce the vector in big endian element order, which for little
6696 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6697
6698 // For now, just avoid these optimizations in that case.
6699 // FIXME: Develop correct optimizations for LE with mismatched
6700 // splat and element sizes.
6701
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006702 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006703 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6704 return SDValue();
6705
Bob Wilson530e0382009-03-03 19:26:27 +00006706 // Check to see if this is a wide variety of vsplti*, binop self cases.
6707 static const signed char SplatCsts[] = {
6708 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6709 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6710 };
6711
6712 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6713 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6714 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6715 int i = SplatCsts[idx];
6716
6717 // Figure out what shift amount will be used by altivec if shifted by i in
6718 // this splat size.
6719 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6720
6721 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006722 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006723 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006724 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6725 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6726 Intrinsic::ppc_altivec_vslw
6727 };
6728 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006729 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006730 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006731
Bob Wilson530e0382009-03-03 19:26:27 +00006732 // vsplti + srl self.
6733 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006734 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006735 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6736 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6737 Intrinsic::ppc_altivec_vsrw
6738 };
6739 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006740 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006741 }
6742
Bob Wilson530e0382009-03-03 19:26:27 +00006743 // vsplti + sra self.
6744 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006745 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006746 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6747 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6748 Intrinsic::ppc_altivec_vsraw
6749 };
6750 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006751 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006752 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006753
Bob Wilson530e0382009-03-03 19:26:27 +00006754 // vsplti + rol self.
6755 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6756 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006757 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006758 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6759 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6760 Intrinsic::ppc_altivec_vrlw
6761 };
6762 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006763 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006764 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006765
Bob Wilson530e0382009-03-03 19:26:27 +00006766 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006767 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006768 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006769 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006770 }
Bob Wilson530e0382009-03-03 19:26:27 +00006771 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006772 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006773 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006774 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006775 }
Bob Wilson530e0382009-03-03 19:26:27 +00006776 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006777 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006778 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006779 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6780 }
6781 }
6782
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006783 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006784}
6785
Chris Lattner071ad012006-04-17 05:28:54 +00006786/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6787/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006788static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006789 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006790 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006791 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006792 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006793 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006794
Chris Lattner071ad012006-04-17 05:28:54 +00006795 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006796 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006797 OP_VMRGHW,
6798 OP_VMRGLW,
6799 OP_VSPLTISW0,
6800 OP_VSPLTISW1,
6801 OP_VSPLTISW2,
6802 OP_VSPLTISW3,
6803 OP_VSLDOI4,
6804 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006805 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006806 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006807
Chris Lattner071ad012006-04-17 05:28:54 +00006808 if (OpNum == OP_COPY) {
6809 if (LHSID == (1*9+2)*9+3) return LHS;
6810 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6811 return RHS;
6812 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006813
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006814 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006815 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6816 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006817
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006818 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006819 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006820 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006821 case OP_VMRGHW:
6822 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6823 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6824 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6825 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6826 break;
6827 case OP_VMRGLW:
6828 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6829 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6830 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6831 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6832 break;
6833 case OP_VSPLTISW0:
6834 for (unsigned i = 0; i != 16; ++i)
6835 ShufIdxs[i] = (i&3)+0;
6836 break;
6837 case OP_VSPLTISW1:
6838 for (unsigned i = 0; i != 16; ++i)
6839 ShufIdxs[i] = (i&3)+4;
6840 break;
6841 case OP_VSPLTISW2:
6842 for (unsigned i = 0; i != 16; ++i)
6843 ShufIdxs[i] = (i&3)+8;
6844 break;
6845 case OP_VSPLTISW3:
6846 for (unsigned i = 0; i != 16; ++i)
6847 ShufIdxs[i] = (i&3)+12;
6848 break;
6849 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006850 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006851 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006852 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006853 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006854 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006855 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006856 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006857 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6858 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006859 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006860 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006861}
6862
Chris Lattner19e90552006-04-14 05:19:18 +00006863/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6864/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6865/// return the code it can be lowered into. Worst case, it can always be
6866/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006867SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006868 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006869 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006870 SDValue V1 = Op.getOperand(0);
6871 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006872 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006873 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006874 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006875
Hal Finkelc93a9a22015-02-25 01:06:45 +00006876 if (Subtarget.hasQPX()) {
6877 if (VT.getVectorNumElements() != 4)
6878 return SDValue();
6879
6880 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
6881
6882 int AlignIdx = PPC::isQVALIGNIShuffleMask(SVOp);
6883 if (AlignIdx != -1) {
6884 return DAG.getNode(PPCISD::QVALIGNI, dl, VT, V1, V2,
6885 DAG.getConstant(AlignIdx, MVT::i32));
6886 } else if (SVOp->isSplat()) {
6887 int SplatIdx = SVOp->getSplatIndex();
6888 if (SplatIdx >= 4) {
6889 std::swap(V1, V2);
6890 SplatIdx -= 4;
6891 }
6892
6893 // FIXME: If SplatIdx == 0 and the input came from a load, then there is
6894 // nothing to do.
6895
6896 return DAG.getNode(PPCISD::QVESPLATI, dl, VT, V1,
6897 DAG.getConstant(SplatIdx, MVT::i32));
6898 }
6899
6900 // Lower this into a qvgpci/qvfperm pair.
6901
6902 // Compute the qvgpci literal
6903 unsigned idx = 0;
6904 for (unsigned i = 0; i < 4; ++i) {
6905 int m = SVOp->getMaskElt(i);
6906 unsigned mm = m >= 0 ? (unsigned) m : i;
6907 idx |= mm << (3-i)*3;
6908 }
6909
6910 SDValue V3 = DAG.getNode(PPCISD::QVGPCI, dl, MVT::v4f64,
6911 DAG.getConstant(idx, MVT::i32));
6912 return DAG.getNode(PPCISD::QVFPERM, dl, VT, V1, V2, V3);
6913 }
6914
Chris Lattner19e90552006-04-14 05:19:18 +00006915 // Cases that are handled by instructions that take permute immediates
6916 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6917 // selected by the instruction selector.
6918 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006919 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6920 PPC::isSplatShuffleMask(SVOp, 2) ||
6921 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006922 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6923 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006924 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006925 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6926 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6927 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6928 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6929 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6930 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006931 return Op;
6932 }
6933 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006934
Chris Lattner19e90552006-04-14 05:19:18 +00006935 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6936 // and produce a fixed permutation. If any of these match, do not lower to
6937 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006938 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006939 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6940 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006941 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006942 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6943 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6944 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6945 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6946 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6947 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006948 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006949
Chris Lattner071ad012006-04-17 05:28:54 +00006950 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6951 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006952 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006953
Chris Lattner071ad012006-04-17 05:28:54 +00006954 unsigned PFIndexes[4];
6955 bool isFourElementShuffle = true;
6956 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6957 unsigned EltNo = 8; // Start out undef.
6958 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006959 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006960 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006961
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006962 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006963 if ((ByteSource & 3) != j) {
6964 isFourElementShuffle = false;
6965 break;
6966 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006967
Chris Lattner071ad012006-04-17 05:28:54 +00006968 if (EltNo == 8) {
6969 EltNo = ByteSource/4;
6970 } else if (EltNo != ByteSource/4) {
6971 isFourElementShuffle = false;
6972 break;
6973 }
6974 }
6975 PFIndexes[i] = EltNo;
6976 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006977
6978 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006979 // perfect shuffle vector to determine if it is cost effective to do this as
6980 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006981 // For now, we skip this for little endian until such time as we have a
6982 // little-endian perfect shuffle table.
6983 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006984 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006985 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006986 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006987
Chris Lattner071ad012006-04-17 05:28:54 +00006988 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6989 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006990
Chris Lattner071ad012006-04-17 05:28:54 +00006991 // Determining when to avoid vperm is tricky. Many things affect the cost
6992 // of vperm, particularly how many times the perm mask needs to be computed.
6993 // For example, if the perm mask can be hoisted out of a loop or is already
6994 // used (perhaps because there are multiple permutes with the same shuffle
6995 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6996 // the loop requires an extra register.
6997 //
6998 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006999 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00007000 // available, if this block is within a loop, we should avoid using vperm
7001 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007002 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007003 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007004 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007005
Chris Lattner19e90552006-04-14 05:19:18 +00007006 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
7007 // vector that will get spilled to the constant pool.
7008 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007009
Chris Lattner19e90552006-04-14 05:19:18 +00007010 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
7011 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00007012
7013 // For little endian, the order of the input vectors is reversed, and
7014 // the permutation mask is complemented with respect to 31. This is
7015 // necessary to produce proper semantics with the big-endian-biased vperm
7016 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007017 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00007018 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007019
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007020 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007021 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
7022 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00007023
Chris Lattner19e90552006-04-14 05:19:18 +00007024 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00007025 if (isLittleEndian)
7026 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
7027 MVT::i32));
7028 else
7029 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
7030 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00007031 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007032
Owen Anderson9f944592009-08-11 20:47:22 +00007033 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00007034 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00007035 if (isLittleEndian)
7036 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7037 V2, V1, VPermMask);
7038 else
7039 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7040 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00007041}
7042
Chris Lattner9754d142006-04-18 17:59:36 +00007043/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
7044/// altivec comparison. If it is, return true and fill in Opc/isDot with
7045/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007046static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00007047 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00007048 unsigned IntrinsicID =
7049 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00007050 CompareOpc = -1;
7051 isDot = false;
7052 switch (IntrinsicID) {
7053 default: return false;
7054 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00007055 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
7056 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
7057 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
7058 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
7059 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
7060 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
7061 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
7062 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
7063 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
7064 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
7065 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
7066 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
7067 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007068
Chris Lattner4211ca92006-04-14 06:01:58 +00007069 // Normal Comparisons.
7070 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
7071 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
7072 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
7073 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
7074 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
7075 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
7076 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
7077 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
7078 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
7079 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
7080 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
7081 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
7082 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
7083 }
Chris Lattner9754d142006-04-18 17:59:36 +00007084 return true;
7085}
7086
7087/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
7088/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007089SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007090 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00007091 // If this is a lowered altivec predicate compare, CompareOpc is set to the
7092 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00007093 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00007094 int CompareOpc;
7095 bool isDot;
7096 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007097 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007098
Chris Lattner9754d142006-04-18 17:59:36 +00007099 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00007100 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00007101 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00007102 Op.getOperand(1), Op.getOperand(2),
7103 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00007104 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00007105 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007106
Chris Lattner4211ca92006-04-14 06:01:58 +00007107 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007108 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007109 Op.getOperand(2), // LHS
7110 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00007111 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007112 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00007113 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00007114 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007115
Chris Lattner4211ca92006-04-14 06:01:58 +00007116 // Now that we have the comparison, emit a copy from the CR to a GPR.
7117 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00007118 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00007119 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00007120 CompNode.getValue(1));
7121
Chris Lattner4211ca92006-04-14 06:01:58 +00007122 // Unpack the result based on how the target uses it.
7123 unsigned BitNo; // Bit # of CR6.
7124 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00007125 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00007126 default: // Can't happen, don't crash on invalid number though.
7127 case 0: // Return the value of the EQ bit of CR6.
7128 BitNo = 0; InvertBit = false;
7129 break;
7130 case 1: // Return the inverted value of the EQ bit of CR6.
7131 BitNo = 0; InvertBit = true;
7132 break;
7133 case 2: // Return the value of the LT bit of CR6.
7134 BitNo = 2; InvertBit = false;
7135 break;
7136 case 3: // Return the inverted value of the LT bit of CR6.
7137 BitNo = 2; InvertBit = true;
7138 break;
7139 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007140
Chris Lattner4211ca92006-04-14 06:01:58 +00007141 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00007142 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
7143 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007144 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00007145 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
7146 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00007147
Chris Lattner4211ca92006-04-14 06:01:58 +00007148 // If we are supposed to, toggle the bit.
7149 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00007150 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
7151 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007152 return Flags;
7153}
7154
Hal Finkel5c0d1452014-03-30 13:22:59 +00007155SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
7156 SelectionDAG &DAG) const {
7157 SDLoc dl(Op);
7158 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
7159 // instructions), but for smaller types, we need to first extend up to v2i32
7160 // before doing going farther.
7161 if (Op.getValueType() == MVT::v2i64) {
7162 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
7163 if (ExtVT != MVT::v2i32) {
7164 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
7165 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
7166 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
7167 ExtVT.getVectorElementType(), 4)));
7168 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
7169 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
7170 DAG.getValueType(MVT::v2i32));
7171 }
7172
7173 return Op;
7174 }
7175
7176 return SDValue();
7177}
7178
Scott Michelcf0da6c2009-02-17 22:15:04 +00007179SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007180 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007181 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00007182 // Create a stack slot that is 16-byte aligned.
7183 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00007184 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00007185 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007186 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007187
Chris Lattner4211ca92006-04-14 06:01:58 +00007188 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00007189 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00007190 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00007191 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007192 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00007193 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00007194 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007195}
7196
Hal Finkelc93a9a22015-02-25 01:06:45 +00007197SDValue PPCTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7198 SelectionDAG &DAG) const {
7199 SDLoc dl(Op);
7200 SDNode *N = Op.getNode();
7201
7202 assert(N->getOperand(0).getValueType() == MVT::v4i1 &&
7203 "Unknown extract_vector_elt type");
7204
7205 SDValue Value = N->getOperand(0);
7206
7207 // The first part of this is like the store lowering except that we don't
7208 // need to track the chain.
7209
7210 // The values are now known to be -1 (false) or 1 (true). To convert this
7211 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7212 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7213 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7214
7215 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7216 // understand how to form the extending load.
7217 SDValue FPHalfs = DAG.getConstantFP(0.5, MVT::f64);
7218 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
7219 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
7220
7221 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
7222
7223 // Now convert to an integer and store.
7224 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
7225 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, MVT::i32),
7226 Value);
7227
7228 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7229 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
7230 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
7231 EVT PtrVT = getPointerTy();
7232 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7233
7234 SDValue StoreChain = DAG.getEntryNode();
7235 SmallVector<SDValue, 2> Ops;
7236 Ops.push_back(StoreChain);
7237 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, MVT::i32));
7238 Ops.push_back(Value);
7239 Ops.push_back(FIdx);
7240
7241 SmallVector<EVT, 2> ValueVTs;
7242 ValueVTs.push_back(MVT::Other); // chain
7243 SDVTList VTs = DAG.getVTList(ValueVTs);
7244
7245 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7246 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7247
7248 // Extract the value requested.
7249 unsigned Offset = 4*cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
7250 SDValue Idx = DAG.getConstant(Offset, FIdx.getValueType());
7251 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7252
7253 SDValue IntVal = DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7254 PtrInfo.getWithOffset(Offset),
7255 false, false, false, 0);
7256
7257 if (!Subtarget.useCRBits())
7258 return IntVal;
7259
7260 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, IntVal);
7261}
7262
7263/// Lowering for QPX v4i1 loads
7264SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op,
7265 SelectionDAG &DAG) const {
7266 SDLoc dl(Op);
7267 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
7268 SDValue LoadChain = LN->getChain();
7269 SDValue BasePtr = LN->getBasePtr();
7270
7271 if (Op.getValueType() == MVT::v4f64 ||
7272 Op.getValueType() == MVT::v4f32) {
7273 EVT MemVT = LN->getMemoryVT();
7274 unsigned Alignment = LN->getAlignment();
7275
7276 // If this load is properly aligned, then it is legal.
7277 if (Alignment >= MemVT.getStoreSize())
7278 return Op;
7279
7280 EVT ScalarVT = Op.getValueType().getScalarType(),
7281 ScalarMemVT = MemVT.getScalarType();
7282 unsigned Stride = ScalarMemVT.getStoreSize();
7283
7284 SmallVector<SDValue, 8> Vals, LoadChains;
7285 for (unsigned Idx = 0; Idx < 4; ++Idx) {
7286 SDValue Load;
7287 if (ScalarVT != ScalarMemVT)
7288 Load =
7289 DAG.getExtLoad(LN->getExtensionType(), dl, ScalarVT, LoadChain,
7290 BasePtr,
7291 LN->getPointerInfo().getWithOffset(Idx*Stride),
7292 ScalarMemVT, LN->isVolatile(), LN->isNonTemporal(),
7293 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7294 LN->getAAInfo());
7295 else
7296 Load =
7297 DAG.getLoad(ScalarVT, dl, LoadChain, BasePtr,
7298 LN->getPointerInfo().getWithOffset(Idx*Stride),
7299 LN->isVolatile(), LN->isNonTemporal(),
7300 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7301 LN->getAAInfo());
7302
7303 if (Idx == 0 && LN->isIndexed()) {
7304 assert(LN->getAddressingMode() == ISD::PRE_INC &&
7305 "Unknown addressing mode on vector load");
7306 Load = DAG.getIndexedLoad(Load, dl, BasePtr, LN->getOffset(),
7307 LN->getAddressingMode());
7308 }
7309
7310 Vals.push_back(Load);
7311 LoadChains.push_back(Load.getValue(1));
7312
7313 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
7314 DAG.getConstant(Stride, BasePtr.getValueType()));
7315 }
7316
7317 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7318 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl,
7319 Op.getValueType(), Vals);
7320
7321 if (LN->isIndexed()) {
7322 SDValue RetOps[] = { Value, Vals[0].getValue(1), TF };
7323 return DAG.getMergeValues(RetOps, dl);
7324 }
7325
7326 SDValue RetOps[] = { Value, TF };
7327 return DAG.getMergeValues(RetOps, dl);
7328 }
7329
7330 assert(Op.getValueType() == MVT::v4i1 && "Unknown load to lower");
7331 assert(LN->isUnindexed() && "Indexed v4i1 loads are not supported");
7332
7333 // To lower v4i1 from a byte array, we load the byte elements of the
7334 // vector and then reuse the BUILD_VECTOR logic.
7335
7336 SmallVector<SDValue, 4> VectElmts, VectElmtChains;
7337 for (unsigned i = 0; i < 4; ++i) {
7338 SDValue Idx = DAG.getConstant(i, BasePtr.getValueType());
7339 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7340
7341 VectElmts.push_back(DAG.getExtLoad(ISD::EXTLOAD,
7342 dl, MVT::i32, LoadChain, Idx,
7343 LN->getPointerInfo().getWithOffset(i),
7344 MVT::i8 /* memory type */,
7345 LN->isVolatile(), LN->isNonTemporal(),
7346 LN->isInvariant(),
7347 1 /* alignment */, LN->getAAInfo()));
7348 VectElmtChains.push_back(VectElmts[i].getValue(1));
7349 }
7350
7351 LoadChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, VectElmtChains);
7352 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i1, VectElmts);
7353
7354 SDValue RVals[] = { Value, LoadChain };
7355 return DAG.getMergeValues(RVals, dl);
7356}
7357
7358/// Lowering for QPX v4i1 stores
7359SDValue PPCTargetLowering::LowerVectorStore(SDValue Op,
7360 SelectionDAG &DAG) const {
7361 SDLoc dl(Op);
7362 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
7363 SDValue StoreChain = SN->getChain();
7364 SDValue BasePtr = SN->getBasePtr();
7365 SDValue Value = SN->getValue();
7366
7367 if (Value.getValueType() == MVT::v4f64 ||
7368 Value.getValueType() == MVT::v4f32) {
7369 EVT MemVT = SN->getMemoryVT();
7370 unsigned Alignment = SN->getAlignment();
7371
7372 // If this store is properly aligned, then it is legal.
7373 if (Alignment >= MemVT.getStoreSize())
7374 return Op;
7375
7376 EVT ScalarVT = Value.getValueType().getScalarType(),
7377 ScalarMemVT = MemVT.getScalarType();
7378 unsigned Stride = ScalarMemVT.getStoreSize();
7379
7380 SmallVector<SDValue, 8> Stores;
7381 for (unsigned Idx = 0; Idx < 4; ++Idx) {
7382 SDValue Ex =
7383 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ScalarVT, Value,
7384 DAG.getConstant(Idx, getVectorIdxTy()));
7385 SDValue Store;
7386 if (ScalarVT != ScalarMemVT)
7387 Store =
7388 DAG.getTruncStore(StoreChain, dl, Ex, BasePtr,
7389 SN->getPointerInfo().getWithOffset(Idx*Stride),
7390 ScalarMemVT, SN->isVolatile(), SN->isNonTemporal(),
7391 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7392 else
7393 Store =
7394 DAG.getStore(StoreChain, dl, Ex, BasePtr,
7395 SN->getPointerInfo().getWithOffset(Idx*Stride),
7396 SN->isVolatile(), SN->isNonTemporal(),
7397 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7398
7399 if (Idx == 0 && SN->isIndexed()) {
7400 assert(SN->getAddressingMode() == ISD::PRE_INC &&
7401 "Unknown addressing mode on vector store");
7402 Store = DAG.getIndexedStore(Store, dl, BasePtr, SN->getOffset(),
7403 SN->getAddressingMode());
7404 }
7405
7406 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
7407 DAG.getConstant(Stride, BasePtr.getValueType()));
7408 Stores.push_back(Store);
7409 }
7410
7411 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7412
7413 if (SN->isIndexed()) {
7414 SDValue RetOps[] = { TF, Stores[0].getValue(1) };
7415 return DAG.getMergeValues(RetOps, dl);
7416 }
7417
7418 return TF;
7419 }
7420
7421 assert(SN->isUnindexed() && "Indexed v4i1 stores are not supported");
7422 assert(Value.getValueType() == MVT::v4i1 && "Unknown store to lower");
7423
7424 // The values are now known to be -1 (false) or 1 (true). To convert this
7425 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7426 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7427 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7428
7429 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7430 // understand how to form the extending load.
7431 SDValue FPHalfs = DAG.getConstantFP(0.5, MVT::f64);
7432 FPHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f64,
7433 FPHalfs, FPHalfs, FPHalfs, FPHalfs);
7434
7435 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
7436
7437 // Now convert to an integer and store.
7438 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
7439 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, MVT::i32),
7440 Value);
7441
7442 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7443 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
7444 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FrameIdx);
7445 EVT PtrVT = getPointerTy();
7446 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7447
7448 SmallVector<SDValue, 2> Ops;
7449 Ops.push_back(StoreChain);
7450 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, MVT::i32));
7451 Ops.push_back(Value);
7452 Ops.push_back(FIdx);
7453
7454 SmallVector<EVT, 2> ValueVTs;
7455 ValueVTs.push_back(MVT::Other); // chain
7456 SDVTList VTs = DAG.getVTList(ValueVTs);
7457
7458 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7459 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7460
7461 // Move data into the byte array.
7462 SmallVector<SDValue, 4> Loads, LoadChains;
7463 for (unsigned i = 0; i < 4; ++i) {
7464 unsigned Offset = 4*i;
7465 SDValue Idx = DAG.getConstant(Offset, FIdx.getValueType());
7466 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7467
7468 Loads.push_back(DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7469 PtrInfo.getWithOffset(Offset),
7470 false, false, false, 0));
7471 LoadChains.push_back(Loads[i].getValue(1));
7472 }
7473
7474 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7475
7476 SmallVector<SDValue, 4> Stores;
7477 for (unsigned i = 0; i < 4; ++i) {
7478 SDValue Idx = DAG.getConstant(i, BasePtr.getValueType());
7479 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7480
7481 Stores.push_back(DAG.getTruncStore(StoreChain, dl, Loads[i], Idx,
7482 SN->getPointerInfo().getWithOffset(i),
7483 MVT::i8 /* memory type */,
7484 SN->isNonTemporal(), SN->isVolatile(),
7485 1 /* alignment */, SN->getAAInfo()));
7486 }
7487
7488 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7489
7490 return StoreChain;
7491}
7492
Dan Gohman21cea8a2010-04-17 15:26:15 +00007493SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007494 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00007495 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007496 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007497
Owen Anderson9f944592009-08-11 20:47:22 +00007498 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
7499 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007500
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007501 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007502 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007503
Chris Lattner7e4398742006-04-18 03:43:48 +00007504 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00007505 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
7506 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
7507 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007508
Chris Lattner7e4398742006-04-18 03:43:48 +00007509 // Low parts multiplied together, generating 32-bit results (we ignore the
7510 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007511 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00007512 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007513
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007514 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00007515 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00007516 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007517 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007518 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007519 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
7520 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007521 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007522
Owen Anderson9f944592009-08-11 20:47:22 +00007523 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00007524
Chris Lattner96d50482006-04-18 04:28:57 +00007525 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007526 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007527 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007528 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007529 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007530
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007531 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007532 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00007533 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007534 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007535
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007536 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007537 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00007538 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007539 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007540
Bill Schmidt42995e82014-06-09 16:06:29 +00007541 // Merge the results together. Because vmuleub and vmuloub are
7542 // instructions with a big-endian bias, we must reverse the
7543 // element numbering and reverse the meaning of "odd" and "even"
7544 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007545 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007546 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00007547 if (isLittleEndian) {
7548 Ops[i*2 ] = 2*i;
7549 Ops[i*2+1] = 2*i+16;
7550 } else {
7551 Ops[i*2 ] = 2*i+1;
7552 Ops[i*2+1] = 2*i+1+16;
7553 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007554 }
Bill Schmidt42995e82014-06-09 16:06:29 +00007555 if (isLittleEndian)
7556 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
7557 else
7558 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00007559 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007560 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00007561 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007562}
7563
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007564/// LowerOperation - Provide custom lowering hooks for some operations.
7565///
Dan Gohman21cea8a2010-04-17 15:26:15 +00007566SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007567 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007568 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00007569 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00007570 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007571 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00007572 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00007573 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007574 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00007575 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
7576 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007577 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007578 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007579
7580 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007581 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00007582
Roman Divackyc3825df2013-07-25 21:36:47 +00007583 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007584 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00007585
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007586 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00007587 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007588 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00007589
Hal Finkel756810f2013-03-21 21:37:52 +00007590 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
7591 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
7592
Hal Finkel940ab932014-02-28 00:27:01 +00007593 case ISD::LOAD: return LowerLOAD(Op, DAG);
7594 case ISD::STORE: return LowerSTORE(Op, DAG);
7595 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007596 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00007597 case ISD::FP_TO_UINT:
7598 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00007599 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00007600 case ISD::UINT_TO_FP:
7601 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00007602 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007603
Chris Lattner4211ca92006-04-14 06:01:58 +00007604 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00007605 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
7606 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
7607 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007608
Chris Lattner4211ca92006-04-14 06:01:58 +00007609 // Vector-related lowering.
7610 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7611 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7612 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7613 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00007614 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007615 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007616 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007617
Hal Finkel25c19922013-05-15 21:37:41 +00007618 // For counter-based loop handling.
7619 case ISD::INTRINSIC_W_CHAIN: return SDValue();
7620
Chris Lattnerf6a81562007-12-08 06:59:59 +00007621 // Frame & Return address.
7622 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00007623 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00007624 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007625}
7626
Duncan Sands6ed40142008-12-01 11:39:25 +00007627void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
7628 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007629 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007630 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00007631 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00007632 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007633 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00007634 case ISD::READCYCLECOUNTER: {
7635 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
7636 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
7637
7638 Results.push_back(RTB);
7639 Results.push_back(RTB.getValue(1));
7640 Results.push_back(RTB.getValue(2));
7641 break;
7642 }
Hal Finkel25c19922013-05-15 21:37:41 +00007643 case ISD::INTRINSIC_W_CHAIN: {
7644 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
7645 Intrinsic::ppc_is_decremented_ctr_nonzero)
7646 break;
7647
7648 assert(N->getValueType(0) == MVT::i1 &&
7649 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00007650 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00007651 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
7652 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
7653 N->getOperand(1));
7654
7655 Results.push_back(NewInt);
7656 Results.push_back(NewInt.getValue(1));
7657 break;
7658 }
Roman Divacky4394e682011-06-28 15:30:42 +00007659 case ISD::VAARG: {
Eric Christophercccae792015-01-30 22:02:31 +00007660 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64())
Roman Divacky4394e682011-06-28 15:30:42 +00007661 return;
7662
7663 EVT VT = N->getValueType(0);
7664
7665 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007666 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00007667
7668 Results.push_back(NewNode);
7669 Results.push_back(NewNode.getValue(1));
7670 }
7671 return;
7672 }
Duncan Sands6ed40142008-12-01 11:39:25 +00007673 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00007674 assert(N->getValueType(0) == MVT::ppcf128);
7675 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007676 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00007677 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00007678 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00007679 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00007680 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00007681 DAG.getIntPtrConstant(1));
7682
Ulrich Weigand874fc622013-03-26 10:56:22 +00007683 // Add the two halves of the long double in round-to-zero mode.
7684 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00007685
7686 // We know the low half is about to be thrown away, so just use something
7687 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00007688 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00007689 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00007690 return;
Duncan Sands2a287912008-07-19 16:26:02 +00007691 }
Duncan Sands6ed40142008-12-01 11:39:25 +00007692 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00007693 // LowerFP_TO_INT() can only handle f32 and f64.
7694 if (N->getOperand(0).getValueType() == MVT::ppcf128)
7695 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00007696 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00007697 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00007698 }
7699}
7700
7701
Chris Lattner4211ca92006-04-14 06:01:58 +00007702//===----------------------------------------------------------------------===//
7703// Other Lowering Code
7704//===----------------------------------------------------------------------===//
7705
Robin Morisset22129962014-09-23 20:46:49 +00007706static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
7707 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
7708 Function *Func = Intrinsic::getDeclaration(M, Id);
7709 return Builder.CreateCall(Func);
7710}
7711
7712// The mappings for emitLeading/TrailingFence is taken from
7713// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
7714Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
7715 AtomicOrdering Ord, bool IsStore,
7716 bool IsLoad) const {
7717 if (Ord == SequentiallyConsistent)
7718 return callIntrinsic(Builder, Intrinsic::ppc_sync);
7719 else if (isAtLeastRelease(Ord))
7720 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
7721 else
7722 return nullptr;
7723}
7724
7725Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
7726 AtomicOrdering Ord, bool IsStore,
7727 bool IsLoad) const {
7728 if (IsLoad && isAtLeastAcquire(Ord))
7729 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
7730 // FIXME: this is too conservative, a dependent branch + isync is enough.
7731 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
7732 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
7733 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
7734 else
7735 return nullptr;
7736}
7737
Chris Lattner9b577f12005-08-26 21:23:58 +00007738MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00007739PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00007740 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007741 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00007742 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00007743
7744 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7745 MachineFunction *F = BB->getParent();
7746 MachineFunction::iterator It = BB;
7747 ++It;
7748
7749 unsigned dest = MI->getOperand(0).getReg();
7750 unsigned ptrA = MI->getOperand(1).getReg();
7751 unsigned ptrB = MI->getOperand(2).getReg();
7752 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007753 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00007754
7755 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7756 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7757 F->insert(It, loopMBB);
7758 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007759 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007760 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007761 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007762
7763 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007764 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00007765 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
7766 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007767
7768 // thisMBB:
7769 // ...
7770 // fallthrough --> loopMBB
7771 BB->addSuccessor(loopMBB);
7772
7773 // loopMBB:
7774 // l[wd]arx dest, ptr
7775 // add r0, dest, incr
7776 // st[wd]cx. r0, ptr
7777 // bne- loopMBB
7778 // fallthrough --> exitMBB
7779 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007780 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00007781 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007782 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007783 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
7784 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00007785 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007786 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007787 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007788 BB->addSuccessor(loopMBB);
7789 BB->addSuccessor(exitMBB);
7790
7791 // exitMBB:
7792 // ...
7793 BB = exitMBB;
7794 return BB;
7795}
7796
7797MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00007798PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00007799 MachineBasicBlock *BB,
7800 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00007801 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007802 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00007803 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00007804 // In 64 bit mode we have to use 64 bits for addresses, even though the
7805 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
7806 // registers without caring whether they're 32 or 64, but here we're
7807 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007808 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00007809 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00007810
7811 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7812 MachineFunction *F = BB->getParent();
7813 MachineFunction::iterator It = BB;
7814 ++It;
7815
7816 unsigned dest = MI->getOperand(0).getReg();
7817 unsigned ptrA = MI->getOperand(1).getReg();
7818 unsigned ptrB = MI->getOperand(2).getReg();
7819 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007820 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00007821
7822 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7823 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7824 F->insert(It, loopMBB);
7825 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007826 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007827 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007828 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007829
7830 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007831 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7832 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00007833 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7834 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7835 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7836 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
7837 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7838 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7839 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7840 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7841 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
7842 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007843 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007844 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007845 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007846
7847 // thisMBB:
7848 // ...
7849 // fallthrough --> loopMBB
7850 BB->addSuccessor(loopMBB);
7851
7852 // The 4-byte load must be aligned, while a char or short may be
7853 // anywhere in the word. Hence all this nasty bookkeeping code.
7854 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7855 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007856 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00007857 // rlwinm ptr, ptr1, 0, 0, 29
7858 // slw incr2, incr, shift
7859 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7860 // slw mask, mask2, shift
7861 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00007862 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007863 // add tmp, tmpDest, incr2
7864 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00007865 // and tmp3, tmp, mask
7866 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00007867 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00007868 // bne- loopMBB
7869 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007870 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007871 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00007872 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007873 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007874 .addReg(ptrA).addReg(ptrB);
7875 } else {
7876 Ptr1Reg = ptrB;
7877 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007878 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007879 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007880 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007881 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7882 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007883 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007884 .addReg(Ptr1Reg).addImm(0).addImm(61);
7885 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007886 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007887 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007888 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007889 .addReg(incr).addReg(ShiftReg);
7890 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007891 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00007892 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007893 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7894 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00007895 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007896 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007897 .addReg(Mask2Reg).addReg(ShiftReg);
7898
7899 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007900 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007901 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007902 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007903 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007904 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007905 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007906 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007907 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007908 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007909 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007910 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00007911 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007912 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007913 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007914 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007915 BB->addSuccessor(loopMBB);
7916 BB->addSuccessor(exitMBB);
7917
7918 // exitMBB:
7919 // ...
7920 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007921 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
7922 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00007923 return BB;
7924}
7925
Hal Finkel756810f2013-03-21 21:37:52 +00007926llvm::MachineBasicBlock*
7927PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
7928 MachineBasicBlock *MBB) const {
7929 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00007930 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007931
7932 MachineFunction *MF = MBB->getParent();
7933 MachineRegisterInfo &MRI = MF->getRegInfo();
7934
7935 const BasicBlock *BB = MBB->getBasicBlock();
7936 MachineFunction::iterator I = MBB;
7937 ++I;
7938
7939 // Memory Reference
7940 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7941 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7942
7943 unsigned DstReg = MI->getOperand(0).getReg();
7944 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7945 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7946 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7947 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7948
7949 MVT PVT = getPointerTy();
7950 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7951 "Invalid Pointer Size!");
7952 // For v = setjmp(buf), we generate
7953 //
7954 // thisMBB:
7955 // SjLjSetup mainMBB
7956 // bl mainMBB
7957 // v_restore = 1
7958 // b sinkMBB
7959 //
7960 // mainMBB:
7961 // buf[LabelOffset] = LR
7962 // v_main = 0
7963 //
7964 // sinkMBB:
7965 // v = phi(main, restore)
7966 //
7967
7968 MachineBasicBlock *thisMBB = MBB;
7969 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7970 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7971 MF->insert(I, mainMBB);
7972 MF->insert(I, sinkMBB);
7973
7974 MachineInstrBuilder MIB;
7975
7976 // Transfer the remainder of BB and its successor edges to sinkMBB.
7977 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007978 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007979 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7980
7981 // Note that the structure of the jmp_buf used here is not compatible
7982 // with that used by libc, and is not designed to be. Specifically, it
7983 // stores only those 'reserved' registers that LLVM does not otherwise
7984 // understand how to spill. Also, by convention, by the time this
7985 // intrinsic is called, Clang has already stored the frame address in the
7986 // first slot of the buffer and stack address in the third. Following the
7987 // X86 target code, we'll store the jump address in the second slot. We also
7988 // need to save the TOC pointer (R2) to handle jumps between shared
7989 // libraries, and that will be stored in the fourth slot. The thread
7990 // identifier (R13) is not affected.
7991
7992 // thisMBB:
7993 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7994 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007995 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007996
7997 // Prepare IP either in reg.
7998 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7999 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
8000 unsigned BufReg = MI->getOperand(1).getReg();
8001
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008002 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008003 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008004 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
8005 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008006 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008007 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008008 MIB.setMemRefs(MMOBegin, MMOEnd);
8009 }
8010
Hal Finkelf05d6c72013-07-17 23:50:51 +00008011 // Naked functions never have a base pointer, and so we use r1. For all
8012 // other functions, this decision must be delayed until during PEI.
8013 unsigned BaseReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +00008014 if (MF->getFunction()->hasFnAttribute(Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008015 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008016 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008017 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008018
8019 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008020 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Eric Christophercccae792015-01-30 22:02:31 +00008021 .addReg(BaseReg)
8022 .addImm(BPOffset)
8023 .addReg(BufReg);
Hal Finkelf05d6c72013-07-17 23:50:51 +00008024 MIB.setMemRefs(MMOBegin, MMOEnd);
8025
Hal Finkel756810f2013-03-21 21:37:52 +00008026 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00008027 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Eric Christophercccae792015-01-30 22:02:31 +00008028 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008029 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00008030
8031 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
8032
8033 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
8034 .addMBB(mainMBB);
8035 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
8036
8037 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
8038 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
8039
8040 // mainMBB:
8041 // mainDstReg = 0
Eric Christophercccae792015-01-30 22:02:31 +00008042 MIB =
8043 BuildMI(mainMBB, DL,
8044 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008045
8046 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008047 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00008048 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
8049 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008050 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008051 .addReg(BufReg);
8052 } else {
8053 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
8054 .addReg(LabelReg)
8055 .addImm(LabelOffset)
8056 .addReg(BufReg);
8057 }
8058
8059 MIB.setMemRefs(MMOBegin, MMOEnd);
8060
8061 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
8062 mainMBB->addSuccessor(sinkMBB);
8063
8064 // sinkMBB:
8065 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8066 TII->get(PPC::PHI), DstReg)
8067 .addReg(mainDstReg).addMBB(mainMBB)
8068 .addReg(restoreDstReg).addMBB(thisMBB);
8069
8070 MI->eraseFromParent();
8071 return sinkMBB;
8072}
8073
8074MachineBasicBlock *
8075PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
8076 MachineBasicBlock *MBB) const {
8077 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00008078 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00008079
8080 MachineFunction *MF = MBB->getParent();
8081 MachineRegisterInfo &MRI = MF->getRegInfo();
8082
8083 // Memory Reference
8084 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
8085 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
8086
8087 MVT PVT = getPointerTy();
8088 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
8089 "Invalid Pointer Size!");
8090
8091 const TargetRegisterClass *RC =
8092 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
8093 unsigned Tmp = MRI.createVirtualRegister(RC);
8094 // Since FP is only updated here but NOT referenced, it's treated as GPR.
8095 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
8096 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Eric Christophercccae792015-01-30 22:02:31 +00008097 unsigned BP =
8098 (PVT == MVT::i64)
8099 ? PPC::X30
8100 : (Subtarget.isSVR4ABI() &&
8101 MF->getTarget().getRelocationModel() == Reloc::PIC_
8102 ? PPC::R29
8103 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00008104
8105 MachineInstrBuilder MIB;
8106
8107 const int64_t LabelOffset = 1 * PVT.getStoreSize();
8108 const int64_t SPOffset = 2 * PVT.getStoreSize();
8109 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00008110 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00008111
8112 unsigned BufReg = MI->getOperand(0).getReg();
8113
8114 // Reload FP (the jumped-to function may not have had a
8115 // frame pointer, and if so, then its r31 will be restored
8116 // as necessary).
8117 if (PVT == MVT::i64) {
8118 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
8119 .addImm(0)
8120 .addReg(BufReg);
8121 } else {
8122 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
8123 .addImm(0)
8124 .addReg(BufReg);
8125 }
8126 MIB.setMemRefs(MMOBegin, MMOEnd);
8127
8128 // Reload IP
8129 if (PVT == MVT::i64) {
8130 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008131 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008132 .addReg(BufReg);
8133 } else {
8134 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
8135 .addImm(LabelOffset)
8136 .addReg(BufReg);
8137 }
8138 MIB.setMemRefs(MMOBegin, MMOEnd);
8139
8140 // Reload SP
8141 if (PVT == MVT::i64) {
8142 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008143 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008144 .addReg(BufReg);
8145 } else {
8146 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
8147 .addImm(SPOffset)
8148 .addReg(BufReg);
8149 }
8150 MIB.setMemRefs(MMOBegin, MMOEnd);
8151
Hal Finkelf05d6c72013-07-17 23:50:51 +00008152 // Reload BP
8153 if (PVT == MVT::i64) {
8154 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
8155 .addImm(BPOffset)
8156 .addReg(BufReg);
8157 } else {
8158 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
8159 .addImm(BPOffset)
8160 .addReg(BufReg);
8161 }
8162 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00008163
8164 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008165 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008166 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008167 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008168 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008169 .addReg(BufReg);
8170
8171 MIB.setMemRefs(MMOBegin, MMOEnd);
8172 }
8173
8174 // Jump
8175 BuildMI(*MBB, MI, DL,
8176 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
8177 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
8178
8179 MI->eraseFromParent();
8180 return MBB;
8181}
8182
Dale Johannesena32affb2008-08-28 17:53:09 +00008183MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00008184PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00008185 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00008186 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00008187 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8188 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
8189 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8190 // Call lowering should have added an r2 operand to indicate a dependence
8191 // on the TOC base pointer value. It can't however, because there is no
8192 // way to mark the dependence as implicit there, and so the stackmap code
8193 // will confuse it with a regular operand. Instead, add the dependence
8194 // here.
Hal Finkele6698d52015-02-01 15:03:28 +00008195 setUsesTOCBasePtr(*BB->getParent());
Hal Finkelaf519932015-01-19 07:20:27 +00008196 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
8197 }
8198
Hal Finkel934361a2015-01-14 01:07:51 +00008199 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00008200 }
Hal Finkel934361a2015-01-14 01:07:51 +00008201
Hal Finkel756810f2013-03-21 21:37:52 +00008202 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
8203 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
8204 return emitEHSjLjSetJmp(MI, BB);
8205 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
8206 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
8207 return emitEHSjLjLongJmp(MI, BB);
8208 }
8209
Eric Christophercccae792015-01-30 22:02:31 +00008210 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00008211
8212 // To "insert" these instructions we actually have to insert their
8213 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00008214 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00008215 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00008216 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00008217
Dan Gohman3b460302008-07-07 23:14:23 +00008218 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00008219
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008220 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Eric Christophercccae792015-01-30 22:02:31 +00008221 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8222 MI->getOpcode() == PPC::SELECT_I4 ||
8223 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00008224 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00008225 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8226 MI->getOpcode() == PPC::SELECT_CC_I8)
8227 Cond.push_back(MI->getOperand(4));
8228 else
8229 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00008230 Cond.push_back(MI->getOperand(1));
8231
Hal Finkel460e94d2012-06-22 23:10:08 +00008232 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008233 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
8234 Cond, MI->getOperand(2).getReg(),
8235 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00008236 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8237 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8238 MI->getOpcode() == PPC::SELECT_CC_F4 ||
8239 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008240 MI->getOpcode() == PPC::SELECT_CC_QFRC ||
8241 MI->getOpcode() == PPC::SELECT_CC_QSRC ||
8242 MI->getOpcode() == PPC::SELECT_CC_QBRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008243 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008244 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008245 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008246 MI->getOpcode() == PPC::SELECT_I4 ||
8247 MI->getOpcode() == PPC::SELECT_I8 ||
8248 MI->getOpcode() == PPC::SELECT_F4 ||
8249 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008250 MI->getOpcode() == PPC::SELECT_QFRC ||
8251 MI->getOpcode() == PPC::SELECT_QSRC ||
8252 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008253 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008254 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008255 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00008256 // The incoming instruction knows the destination vreg to set, the
8257 // condition code register to branch on, the true/false values to
8258 // select between, and a branch opcode to use.
8259
8260 // thisMBB:
8261 // ...
8262 // TrueVal = ...
8263 // cmpTY ccX, r1, r2
8264 // bCC copy1MBB
8265 // fallthrough --> copy0MBB
8266 MachineBasicBlock *thisMBB = BB;
8267 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8268 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008269 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008270 F->insert(It, copy0MBB);
8271 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008272
8273 // Transfer the remainder of BB and its successor edges to sinkMBB.
8274 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008275 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008276 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8277
Evan Cheng32e376f2008-07-12 02:23:19 +00008278 // Next, add the true and fallthrough blocks as its successors.
8279 BB->addSuccessor(copy0MBB);
8280 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008281
Hal Finkel940ab932014-02-28 00:27:01 +00008282 if (MI->getOpcode() == PPC::SELECT_I4 ||
8283 MI->getOpcode() == PPC::SELECT_I8 ||
8284 MI->getOpcode() == PPC::SELECT_F4 ||
8285 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008286 MI->getOpcode() == PPC::SELECT_QFRC ||
8287 MI->getOpcode() == PPC::SELECT_QSRC ||
8288 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008289 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008290 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008291 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00008292 BuildMI(BB, dl, TII->get(PPC::BC))
8293 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8294 } else {
8295 unsigned SelectPred = MI->getOperand(4).getImm();
8296 BuildMI(BB, dl, TII->get(PPC::BCC))
8297 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8298 }
Dan Gohman34396292010-07-06 20:24:04 +00008299
Evan Cheng32e376f2008-07-12 02:23:19 +00008300 // copy0MBB:
8301 // %FalseValue = ...
8302 // # fallthrough to sinkMBB
8303 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008304
Evan Cheng32e376f2008-07-12 02:23:19 +00008305 // Update machine-CFG edges
8306 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008307
Evan Cheng32e376f2008-07-12 02:23:19 +00008308 // sinkMBB:
8309 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8310 // ...
8311 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00008312 BuildMI(*BB, BB->begin(), dl,
8313 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00008314 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
8315 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00008316 } else if (MI->getOpcode() == PPC::ReadTB) {
8317 // To read the 64-bit time-base register on a 32-bit target, we read the
8318 // two halves. Should the counter have wrapped while it was being read, we
8319 // need to try again.
8320 // ...
8321 // readLoop:
8322 // mfspr Rx,TBU # load from TBU
8323 // mfspr Ry,TB # load from TB
8324 // mfspr Rz,TBU # load from TBU
8325 // cmpw crX,Rx,Rz # check if ‘old’=’new’
8326 // bne readLoop # branch if they're not equal
8327 // ...
8328
8329 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
8330 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8331 DebugLoc dl = MI->getDebugLoc();
8332 F->insert(It, readMBB);
8333 F->insert(It, sinkMBB);
8334
8335 // Transfer the remainder of BB and its successor edges to sinkMBB.
8336 sinkMBB->splice(sinkMBB->begin(), BB,
8337 std::next(MachineBasicBlock::iterator(MI)), BB->end());
8338 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8339
8340 BB->addSuccessor(readMBB);
8341 BB = readMBB;
8342
8343 MachineRegisterInfo &RegInfo = F->getRegInfo();
8344 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
8345 unsigned LoReg = MI->getOperand(0).getReg();
8346 unsigned HiReg = MI->getOperand(1).getReg();
8347
8348 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
8349 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
8350 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
8351
8352 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
8353
8354 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
8355 .addReg(HiReg).addReg(ReadAgainReg);
8356 BuildMI(BB, dl, TII->get(PPC::BCC))
8357 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
8358
8359 BB->addSuccessor(readMBB);
8360 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008361 }
Dale Johannesena32affb2008-08-28 17:53:09 +00008362 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
8363 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
8364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
8365 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008366 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
8367 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
8368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
8369 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008370
8371 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
8372 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
8373 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
8374 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008375 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
8376 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
8377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
8378 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008379
8380 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
8381 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
8382 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
8383 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008384 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
8385 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
8386 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
8387 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008388
8389 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
8390 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
8391 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
8392 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008393 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
8394 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
8395 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
8396 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008397
8398 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008399 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00008400 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008401 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008402 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008403 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008404 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008405 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008406
8407 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
8408 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
8409 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
8410 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008411 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
8412 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
8413 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
8414 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008415
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008416 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
8417 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
8418 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
8419 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
8420 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
8421 BB = EmitAtomicBinary(MI, BB, false, 0);
8422 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
8423 BB = EmitAtomicBinary(MI, BB, true, 0);
8424
Evan Cheng32e376f2008-07-12 02:23:19 +00008425 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
8426 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
8427 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
8428
8429 unsigned dest = MI->getOperand(0).getReg();
8430 unsigned ptrA = MI->getOperand(1).getReg();
8431 unsigned ptrB = MI->getOperand(2).getReg();
8432 unsigned oldval = MI->getOperand(3).getReg();
8433 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008434 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008435
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008436 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8437 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8438 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008439 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008440 F->insert(It, loop1MBB);
8441 F->insert(It, loop2MBB);
8442 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008443 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008444 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008445 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008446 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008447
8448 // thisMBB:
8449 // ...
8450 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008451 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008452
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008453 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00008454 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008455 // cmp[wd] dest, oldval
8456 // bne- midMBB
8457 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00008458 // st[wd]cx. newval, ptr
8459 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008460 // b exitBB
8461 // midMBB:
8462 // st[wd]cx. dest, ptr
8463 // exitBB:
8464 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008465 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00008466 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008467 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00008468 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008469 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008470 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
8471 BB->addSuccessor(loop2MBB);
8472 BB->addSuccessor(midMBB);
8473
8474 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008475 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00008476 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008477 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008478 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008479 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008480 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008481 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008482
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008483 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008484 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008485 .addReg(dest).addReg(ptrA).addReg(ptrB);
8486 BB->addSuccessor(exitMBB);
8487
Evan Cheng32e376f2008-07-12 02:23:19 +00008488 // exitMBB:
8489 // ...
8490 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00008491 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
8492 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
8493 // We must use 64-bit registers for addresses when targeting 64-bit,
8494 // since we're actually doing arithmetic on them. Other registers
8495 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008496 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00008497 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
8498
8499 unsigned dest = MI->getOperand(0).getReg();
8500 unsigned ptrA = MI->getOperand(1).getReg();
8501 unsigned ptrB = MI->getOperand(2).getReg();
8502 unsigned oldval = MI->getOperand(3).getReg();
8503 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008504 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00008505
8506 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8507 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8508 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
8509 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8510 F->insert(It, loop1MBB);
8511 F->insert(It, loop2MBB);
8512 F->insert(It, midMBB);
8513 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008514 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008515 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008516 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00008517
8518 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00008519 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
8520 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00008521 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
8522 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
8523 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
8524 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
8525 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
8526 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
8527 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
8528 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
8529 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
8530 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
8531 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
8532 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
8533 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
8534 unsigned Ptr1Reg;
8535 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00008536 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00008537 // thisMBB:
8538 // ...
8539 // fallthrough --> loopMBB
8540 BB->addSuccessor(loop1MBB);
8541
8542 // The 4-byte load must be aligned, while a char or short may be
8543 // anywhere in the word. Hence all this nasty bookkeeping code.
8544 // add ptr1, ptrA, ptrB [copy if ptrA==0]
8545 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00008546 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00008547 // rlwinm ptr, ptr1, 0, 0, 29
8548 // slw newval2, newval, shift
8549 // slw oldval2, oldval,shift
8550 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
8551 // slw mask, mask2, shift
8552 // and newval3, newval2, mask
8553 // and oldval3, oldval2, mask
8554 // loop1MBB:
8555 // lwarx tmpDest, ptr
8556 // and tmp, tmpDest, mask
8557 // cmpw tmp, oldval3
8558 // bne- midMBB
8559 // loop2MBB:
8560 // andc tmp2, tmpDest, mask
8561 // or tmp4, tmp2, newval3
8562 // stwcx. tmp4, ptr
8563 // bne- loop1MBB
8564 // b exitBB
8565 // midMBB:
8566 // stwcx. tmpDest, ptr
8567 // exitBB:
8568 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008569 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00008570 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008571 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008572 .addReg(ptrA).addReg(ptrB);
8573 } else {
8574 Ptr1Reg = ptrB;
8575 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008576 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008577 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008578 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008579 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
8580 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008581 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008582 .addReg(Ptr1Reg).addImm(0).addImm(61);
8583 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00008584 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008585 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008586 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008587 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008588 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008589 .addReg(oldval).addReg(ShiftReg);
8590 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008591 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00008592 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00008593 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
8594 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
8595 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00008596 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008597 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008598 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008599 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008600 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008601 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00008602 .addReg(OldVal2Reg).addReg(MaskReg);
8603
8604 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008605 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008606 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008607 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
8608 .addReg(TmpDestReg).addReg(MaskReg);
8609 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00008610 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008611 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00008612 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
8613 BB->addSuccessor(loop2MBB);
8614 BB->addSuccessor(midMBB);
8615
8616 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008617 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
8618 .addReg(TmpDestReg).addReg(MaskReg);
8619 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
8620 .addReg(Tmp2Reg).addReg(NewVal3Reg);
8621 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008622 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008623 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00008624 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008625 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00008626 BB->addSuccessor(loop1MBB);
8627 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008628
Dale Johannesen340d2642008-08-30 00:08:53 +00008629 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008630 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008631 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00008632 BB->addSuccessor(exitMBB);
8633
8634 // exitMBB:
8635 // ...
8636 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00008637 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
8638 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00008639 } else if (MI->getOpcode() == PPC::FADDrtz) {
8640 // This pseudo performs an FADD with rounding mode temporarily forced
8641 // to round-to-zero. We emit this via custom inserter since the FPSCR
8642 // is not modeled at the SelectionDAG level.
8643 unsigned Dest = MI->getOperand(0).getReg();
8644 unsigned Src1 = MI->getOperand(1).getReg();
8645 unsigned Src2 = MI->getOperand(2).getReg();
8646 DebugLoc dl = MI->getDebugLoc();
8647
8648 MachineRegisterInfo &RegInfo = F->getRegInfo();
8649 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
8650
8651 // Save FPSCR value.
8652 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
8653
8654 // Set rounding mode to round-to-zero.
8655 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
8656 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
8657
8658 // Perform addition.
8659 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
8660
8661 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00008662 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00008663 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
8664 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
8665 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
8666 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
8667 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
8668 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
8669 PPC::ANDIo8 : PPC::ANDIo;
8670 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
8671 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
8672
8673 MachineRegisterInfo &RegInfo = F->getRegInfo();
8674 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
8675 &PPC::GPRCRegClass :
8676 &PPC::G8RCRegClass);
8677
8678 DebugLoc dl = MI->getDebugLoc();
8679 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
8680 .addReg(MI->getOperand(1).getReg()).addImm(1);
8681 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
8682 MI->getOperand(0).getReg())
8683 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00008684 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008685 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00008686 }
Chris Lattner9b577f12005-08-26 21:23:58 +00008687
Dan Gohman34396292010-07-06 20:24:04 +00008688 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00008689 return BB;
8690}
8691
Chris Lattner4211ca92006-04-14 06:01:58 +00008692//===----------------------------------------------------------------------===//
8693// Target Optimization Hooks
8694//===----------------------------------------------------------------------===//
8695
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008696SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
8697 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00008698 unsigned &RefinementSteps,
8699 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00008700 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008701 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00008702 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008703 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008704 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
8705 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
8706 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00008707 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00008708 // correct after every iteration. For both FRE and FRSQRTE, the minimum
8709 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
8710 // 2^-14. IEEE float has 23 digits and double has 52 digits.
8711 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00008712 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00008713 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00008714 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008715 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00008716 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008717 return SDValue();
8718}
8719
8720SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
8721 DAGCombinerInfo &DCI,
8722 unsigned &RefinementSteps) const {
8723 EVT VT = Operand.getValueType();
8724 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00008725 (VT == MVT::f64 && Subtarget.hasFRE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008726 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008727 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
8728 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
8729 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Sanjay Patel8fde95c2014-09-30 20:28:48 +00008730 // Convergence is quadratic, so we essentially double the number of digits
8731 // correct after every iteration. For both FRE and FRSQRTE, the minimum
8732 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
8733 // 2^-14. IEEE float has 23 digits and double has 52 digits.
8734 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
8735 if (VT.getScalarType() == MVT::f64)
8736 ++RefinementSteps;
8737 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
8738 }
8739 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00008740}
8741
Hal Finkel360f2132014-11-24 23:45:21 +00008742bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
8743 // Note: This functionality is used only when unsafe-fp-math is enabled, and
8744 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
8745 // enabled for division), this functionality is redundant with the default
8746 // combiner logic (once the division -> reciprocal/multiply transformation
8747 // has taken place). As a result, this matters more for older cores than for
8748 // newer ones.
8749
8750 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
8751 // reciprocal if there are two or more FDIVs (for embedded cores with only
8752 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
8753 switch (Subtarget.getDarwinDirective()) {
8754 default:
8755 return NumUsers > 2;
8756 case PPC::DIR_440:
8757 case PPC::DIR_A2:
8758 case PPC::DIR_E500mc:
8759 case PPC::DIR_E5500:
8760 return NumUsers > 1;
8761 }
8762}
8763
Hal Finkel3604bf72014-08-01 01:02:01 +00008764static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008765 unsigned Bytes, int Dist,
8766 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008767 if (VT.getSizeInBits() / 8 != Bytes)
8768 return false;
8769
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008770 SDValue BaseLoc = Base->getBasePtr();
8771 if (Loc.getOpcode() == ISD::FrameIndex) {
8772 if (BaseLoc.getOpcode() != ISD::FrameIndex)
8773 return false;
8774 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8775 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
8776 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
8777 int FS = MFI->getObjectSize(FI);
8778 int BFS = MFI->getObjectSize(BFI);
8779 if (FS != BFS || FS != (int)Bytes) return false;
8780 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
8781 }
8782
8783 // Handle X+C
8784 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
8785 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
8786 return true;
8787
8788 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00008789 const GlobalValue *GV1 = nullptr;
8790 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008791 int64_t Offset1 = 0;
8792 int64_t Offset2 = 0;
8793 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
8794 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
8795 if (isGA1 && isGA2 && GV1 == GV2)
8796 return Offset1 == (Offset2 + Dist*Bytes);
8797 return false;
8798}
8799
Hal Finkel3604bf72014-08-01 01:02:01 +00008800// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
8801// not enforce equality of the chain operands.
8802static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
8803 unsigned Bytes, int Dist,
8804 SelectionDAG &DAG) {
8805 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
8806 EVT VT = LS->getMemoryVT();
8807 SDValue Loc = LS->getBasePtr();
8808 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
8809 }
8810
8811 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
8812 EVT VT;
8813 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8814 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00008815 case Intrinsic::ppc_qpx_qvlfd:
8816 case Intrinsic::ppc_qpx_qvlfda:
8817 VT = MVT::v4f64;
8818 break;
8819 case Intrinsic::ppc_qpx_qvlfs:
8820 case Intrinsic::ppc_qpx_qvlfsa:
8821 VT = MVT::v4f32;
8822 break;
8823 case Intrinsic::ppc_qpx_qvlfcd:
8824 case Intrinsic::ppc_qpx_qvlfcda:
8825 VT = MVT::v2f64;
8826 break;
8827 case Intrinsic::ppc_qpx_qvlfcs:
8828 case Intrinsic::ppc_qpx_qvlfcsa:
8829 VT = MVT::v2f32;
8830 break;
8831 case Intrinsic::ppc_qpx_qvlfiwa:
8832 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel3604bf72014-08-01 01:02:01 +00008833 case Intrinsic::ppc_altivec_lvx:
8834 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00008835 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008836 VT = MVT::v4i32;
8837 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008838 case Intrinsic::ppc_vsx_lxvd2x:
8839 VT = MVT::v2f64;
8840 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008841 case Intrinsic::ppc_altivec_lvebx:
8842 VT = MVT::i8;
8843 break;
8844 case Intrinsic::ppc_altivec_lvehx:
8845 VT = MVT::i16;
8846 break;
8847 case Intrinsic::ppc_altivec_lvewx:
8848 VT = MVT::i32;
8849 break;
8850 }
8851
8852 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
8853 }
8854
8855 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
8856 EVT VT;
8857 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8858 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00008859 case Intrinsic::ppc_qpx_qvstfd:
8860 case Intrinsic::ppc_qpx_qvstfda:
8861 VT = MVT::v4f64;
8862 break;
8863 case Intrinsic::ppc_qpx_qvstfs:
8864 case Intrinsic::ppc_qpx_qvstfsa:
8865 VT = MVT::v4f32;
8866 break;
8867 case Intrinsic::ppc_qpx_qvstfcd:
8868 case Intrinsic::ppc_qpx_qvstfcda:
8869 VT = MVT::v2f64;
8870 break;
8871 case Intrinsic::ppc_qpx_qvstfcs:
8872 case Intrinsic::ppc_qpx_qvstfcsa:
8873 VT = MVT::v2f32;
8874 break;
8875 case Intrinsic::ppc_qpx_qvstfiw:
8876 case Intrinsic::ppc_qpx_qvstfiwa:
Hal Finkel3604bf72014-08-01 01:02:01 +00008877 case Intrinsic::ppc_altivec_stvx:
8878 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00008879 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008880 VT = MVT::v4i32;
8881 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008882 case Intrinsic::ppc_vsx_stxvd2x:
8883 VT = MVT::v2f64;
8884 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008885 case Intrinsic::ppc_altivec_stvebx:
8886 VT = MVT::i8;
8887 break;
8888 case Intrinsic::ppc_altivec_stvehx:
8889 VT = MVT::i16;
8890 break;
8891 case Intrinsic::ppc_altivec_stvewx:
8892 VT = MVT::i32;
8893 break;
8894 }
8895
8896 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
8897 }
8898
8899 return false;
8900}
8901
Hal Finkel7d8a6912013-05-26 18:08:30 +00008902// Return true is there is a nearyby consecutive load to the one provided
8903// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00008904// token factors and other loads (but nothing else). As a result, a true result
8905// indicates that it is safe to create a new consecutive load adjacent to the
8906// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00008907static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
8908 SDValue Chain = LD->getChain();
8909 EVT VT = LD->getMemoryVT();
8910
8911 SmallSet<SDNode *, 16> LoadRoots;
8912 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
8913 SmallSet<SDNode *, 16> Visited;
8914
8915 // First, search up the chain, branching to follow all token-factor operands.
8916 // If we find a consecutive load, then we're done, otherwise, record all
8917 // nodes just above the top-level loads and token factors.
8918 while (!Queue.empty()) {
8919 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008920 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008921 continue;
8922
Hal Finkel3604bf72014-08-01 01:02:01 +00008923 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008924 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008925 return true;
8926
8927 if (!Visited.count(ChainLD->getChain().getNode()))
8928 Queue.push_back(ChainLD->getChain().getNode());
8929 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00008930 for (const SDUse &O : ChainNext->ops())
8931 if (!Visited.count(O.getNode()))
8932 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00008933 } else
8934 LoadRoots.insert(ChainNext);
8935 }
8936
8937 // Second, search down the chain, starting from the top-level nodes recorded
8938 // in the first phase. These top-level nodes are the nodes just above all
8939 // loads and token factors. Starting with their uses, recursively look though
8940 // all loads (just the chain uses) and token factors to find a consecutive
8941 // load.
8942 Visited.clear();
8943 Queue.clear();
8944
8945 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
8946 IE = LoadRoots.end(); I != IE; ++I) {
8947 Queue.push_back(*I);
8948
8949 while (!Queue.empty()) {
8950 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008951 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008952 continue;
8953
Hal Finkel3604bf72014-08-01 01:02:01 +00008954 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008955 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008956 return true;
8957
8958 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
8959 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00008960 if (((isa<MemSDNode>(*UI) &&
8961 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00008962 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
8963 Queue.push_back(*UI);
8964 }
8965 }
8966
8967 return false;
8968}
8969
Hal Finkel940ab932014-02-28 00:27:01 +00008970SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
8971 DAGCombinerInfo &DCI) const {
8972 SelectionDAG &DAG = DCI.DAG;
8973 SDLoc dl(N);
8974
Eric Christophercccae792015-01-30 22:02:31 +00008975 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits");
Hal Finkel940ab932014-02-28 00:27:01 +00008976 // If we're tracking CR bits, we need to be careful that we don't have:
8977 // trunc(binary-ops(zext(x), zext(y)))
8978 // or
8979 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
8980 // such that we're unnecessarily moving things into GPRs when it would be
8981 // better to keep them in CR bits.
8982
8983 // Note that trunc here can be an actual i1 trunc, or can be the effective
8984 // truncation that comes from a setcc or select_cc.
8985 if (N->getOpcode() == ISD::TRUNCATE &&
8986 N->getValueType(0) != MVT::i1)
8987 return SDValue();
8988
8989 if (N->getOperand(0).getValueType() != MVT::i32 &&
8990 N->getOperand(0).getValueType() != MVT::i64)
8991 return SDValue();
8992
8993 if (N->getOpcode() == ISD::SETCC ||
8994 N->getOpcode() == ISD::SELECT_CC) {
8995 // If we're looking at a comparison, then we need to make sure that the
8996 // high bits (all except for the first) don't matter the result.
8997 ISD::CondCode CC =
8998 cast<CondCodeSDNode>(N->getOperand(
8999 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
9000 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
9001
9002 if (ISD::isSignedIntSetCC(CC)) {
9003 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
9004 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
9005 return SDValue();
9006 } else if (ISD::isUnsignedIntSetCC(CC)) {
9007 if (!DAG.MaskedValueIsZero(N->getOperand(0),
9008 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
9009 !DAG.MaskedValueIsZero(N->getOperand(1),
9010 APInt::getHighBitsSet(OpBits, OpBits-1)))
9011 return SDValue();
9012 } else {
9013 // This is neither a signed nor an unsigned comparison, just make sure
9014 // that the high bits are equal.
9015 APInt Op1Zero, Op1One;
9016 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00009017 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
9018 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00009019
9020 // We don't really care about what is known about the first bit (if
9021 // anything), so clear it in all masks prior to comparing them.
9022 Op1Zero.clearBit(0); Op1One.clearBit(0);
9023 Op2Zero.clearBit(0); Op2One.clearBit(0);
9024
9025 if (Op1Zero != Op2Zero || Op1One != Op2One)
9026 return SDValue();
9027 }
9028 }
9029
9030 // We now know that the higher-order bits are irrelevant, we just need to
9031 // make sure that all of the intermediate operations are bit operations, and
9032 // all inputs are extensions.
9033 if (N->getOperand(0).getOpcode() != ISD::AND &&
9034 N->getOperand(0).getOpcode() != ISD::OR &&
9035 N->getOperand(0).getOpcode() != ISD::XOR &&
9036 N->getOperand(0).getOpcode() != ISD::SELECT &&
9037 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
9038 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
9039 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
9040 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
9041 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
9042 return SDValue();
9043
9044 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
9045 N->getOperand(1).getOpcode() != ISD::AND &&
9046 N->getOperand(1).getOpcode() != ISD::OR &&
9047 N->getOperand(1).getOpcode() != ISD::XOR &&
9048 N->getOperand(1).getOpcode() != ISD::SELECT &&
9049 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
9050 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
9051 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
9052 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
9053 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
9054 return SDValue();
9055
9056 SmallVector<SDValue, 4> Inputs;
9057 SmallVector<SDValue, 8> BinOps, PromOps;
9058 SmallPtrSet<SDNode *, 16> Visited;
9059
9060 for (unsigned i = 0; i < 2; ++i) {
9061 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9062 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9063 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9064 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9065 isa<ConstantSDNode>(N->getOperand(i)))
9066 Inputs.push_back(N->getOperand(i));
9067 else
9068 BinOps.push_back(N->getOperand(i));
9069
9070 if (N->getOpcode() == ISD::TRUNCATE)
9071 break;
9072 }
9073
9074 // Visit all inputs, collect all binary operations (and, or, xor and
9075 // select) that are all fed by extensions.
9076 while (!BinOps.empty()) {
9077 SDValue BinOp = BinOps.back();
9078 BinOps.pop_back();
9079
David Blaikie70573dc2014-11-19 07:49:26 +00009080 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009081 continue;
9082
9083 PromOps.push_back(BinOp);
9084
9085 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9086 // The condition of the select is not promoted.
9087 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9088 continue;
9089 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9090 continue;
9091
9092 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9093 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9094 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9095 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9096 isa<ConstantSDNode>(BinOp.getOperand(i))) {
9097 Inputs.push_back(BinOp.getOperand(i));
9098 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9099 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9100 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9101 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9102 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
9103 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9104 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9105 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9106 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
9107 BinOps.push_back(BinOp.getOperand(i));
9108 } else {
9109 // We have an input that is not an extension or another binary
9110 // operation; we'll abort this transformation.
9111 return SDValue();
9112 }
9113 }
9114 }
9115
9116 // Make sure that this is a self-contained cluster of operations (which
9117 // is not quite the same thing as saying that everything has only one
9118 // use).
9119 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9120 if (isa<ConstantSDNode>(Inputs[i]))
9121 continue;
9122
9123 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9124 UE = Inputs[i].getNode()->use_end();
9125 UI != UE; ++UI) {
9126 SDNode *User = *UI;
9127 if (User != N && !Visited.count(User))
9128 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009129
9130 // Make sure that we're not going to promote the non-output-value
9131 // operand(s) or SELECT or SELECT_CC.
9132 // FIXME: Although we could sometimes handle this, and it does occur in
9133 // practice that one of the condition inputs to the select is also one of
9134 // the outputs, we currently can't deal with this.
9135 if (User->getOpcode() == ISD::SELECT) {
9136 if (User->getOperand(0) == Inputs[i])
9137 return SDValue();
9138 } else if (User->getOpcode() == ISD::SELECT_CC) {
9139 if (User->getOperand(0) == Inputs[i] ||
9140 User->getOperand(1) == Inputs[i])
9141 return SDValue();
9142 }
Hal Finkel940ab932014-02-28 00:27:01 +00009143 }
9144 }
9145
9146 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9147 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9148 UE = PromOps[i].getNode()->use_end();
9149 UI != UE; ++UI) {
9150 SDNode *User = *UI;
9151 if (User != N && !Visited.count(User))
9152 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009153
9154 // Make sure that we're not going to promote the non-output-value
9155 // operand(s) or SELECT or SELECT_CC.
9156 // FIXME: Although we could sometimes handle this, and it does occur in
9157 // practice that one of the condition inputs to the select is also one of
9158 // the outputs, we currently can't deal with this.
9159 if (User->getOpcode() == ISD::SELECT) {
9160 if (User->getOperand(0) == PromOps[i])
9161 return SDValue();
9162 } else if (User->getOpcode() == ISD::SELECT_CC) {
9163 if (User->getOperand(0) == PromOps[i] ||
9164 User->getOperand(1) == PromOps[i])
9165 return SDValue();
9166 }
Hal Finkel940ab932014-02-28 00:27:01 +00009167 }
9168 }
9169
9170 // Replace all inputs with the extension operand.
9171 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9172 // Constants may have users outside the cluster of to-be-promoted nodes,
9173 // and so we need to replace those as we do the promotions.
9174 if (isa<ConstantSDNode>(Inputs[i]))
9175 continue;
9176 else
9177 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
9178 }
9179
9180 // Replace all operations (these are all the same, but have a different
9181 // (i1) return type). DAG.getNode will validate that the types of
9182 // a binary operator match, so go through the list in reverse so that
9183 // we've likely promoted both operands first. Any intermediate truncations or
9184 // extensions disappear.
9185 while (!PromOps.empty()) {
9186 SDValue PromOp = PromOps.back();
9187 PromOps.pop_back();
9188
9189 if (PromOp.getOpcode() == ISD::TRUNCATE ||
9190 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
9191 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
9192 PromOp.getOpcode() == ISD::ANY_EXTEND) {
9193 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
9194 PromOp.getOperand(0).getValueType() != MVT::i1) {
9195 // The operand is not yet ready (see comment below).
9196 PromOps.insert(PromOps.begin(), PromOp);
9197 continue;
9198 }
9199
9200 SDValue RepValue = PromOp.getOperand(0);
9201 if (isa<ConstantSDNode>(RepValue))
9202 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
9203
9204 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
9205 continue;
9206 }
9207
9208 unsigned C;
9209 switch (PromOp.getOpcode()) {
9210 default: C = 0; break;
9211 case ISD::SELECT: C = 1; break;
9212 case ISD::SELECT_CC: C = 2; break;
9213 }
9214
9215 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9216 PromOp.getOperand(C).getValueType() != MVT::i1) ||
9217 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9218 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
9219 // The to-be-promoted operands of this node have not yet been
9220 // promoted (this should be rare because we're going through the
9221 // list backward, but if one of the operands has several users in
9222 // this cluster of to-be-promoted nodes, it is possible).
9223 PromOps.insert(PromOps.begin(), PromOp);
9224 continue;
9225 }
9226
9227 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9228 PromOp.getNode()->op_end());
9229
9230 // If there are any constant inputs, make sure they're replaced now.
9231 for (unsigned i = 0; i < 2; ++i)
9232 if (isa<ConstantSDNode>(Ops[C+i]))
9233 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
9234
9235 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009236 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009237 }
9238
9239 // Now we're left with the initial truncation itself.
9240 if (N->getOpcode() == ISD::TRUNCATE)
9241 return N->getOperand(0);
9242
9243 // Otherwise, this is a comparison. The operands to be compared have just
9244 // changed type (to i1), but everything else is the same.
9245 return SDValue(N, 0);
9246}
9247
9248SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
9249 DAGCombinerInfo &DCI) const {
9250 SelectionDAG &DAG = DCI.DAG;
9251 SDLoc dl(N);
9252
Hal Finkel940ab932014-02-28 00:27:01 +00009253 // If we're tracking CR bits, we need to be careful that we don't have:
9254 // zext(binary-ops(trunc(x), trunc(y)))
9255 // or
9256 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
9257 // such that we're unnecessarily moving things into CR bits that can more
9258 // efficiently stay in GPRs. Note that if we're not certain that the high
9259 // bits are set as required by the final extension, we still may need to do
9260 // some masking to get the proper behavior.
9261
Hal Finkel46043ed2014-03-01 21:36:57 +00009262 // This same functionality is important on PPC64 when dealing with
9263 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
9264 // the return values of functions. Because it is so similar, it is handled
9265 // here as well.
9266
Hal Finkel940ab932014-02-28 00:27:01 +00009267 if (N->getValueType(0) != MVT::i32 &&
9268 N->getValueType(0) != MVT::i64)
9269 return SDValue();
9270
Eric Christophercccae792015-01-30 22:02:31 +00009271 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) ||
9272 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00009273 return SDValue();
9274
9275 if (N->getOperand(0).getOpcode() != ISD::AND &&
9276 N->getOperand(0).getOpcode() != ISD::OR &&
9277 N->getOperand(0).getOpcode() != ISD::XOR &&
9278 N->getOperand(0).getOpcode() != ISD::SELECT &&
9279 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
9280 return SDValue();
9281
9282 SmallVector<SDValue, 4> Inputs;
9283 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
9284 SmallPtrSet<SDNode *, 16> Visited;
9285
9286 // Visit all inputs, collect all binary operations (and, or, xor and
9287 // select) that are all fed by truncations.
9288 while (!BinOps.empty()) {
9289 SDValue BinOp = BinOps.back();
9290 BinOps.pop_back();
9291
David Blaikie70573dc2014-11-19 07:49:26 +00009292 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009293 continue;
9294
9295 PromOps.push_back(BinOp);
9296
9297 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9298 // The condition of the select is not promoted.
9299 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9300 continue;
9301 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9302 continue;
9303
9304 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9305 isa<ConstantSDNode>(BinOp.getOperand(i))) {
9306 Inputs.push_back(BinOp.getOperand(i));
9307 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9308 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9309 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9310 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9311 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
9312 BinOps.push_back(BinOp.getOperand(i));
9313 } else {
9314 // We have an input that is not a truncation or another binary
9315 // operation; we'll abort this transformation.
9316 return SDValue();
9317 }
9318 }
9319 }
9320
Hal Finkel4104a1a2014-12-14 05:53:19 +00009321 // The operands of a select that must be truncated when the select is
9322 // promoted because the operand is actually part of the to-be-promoted set.
9323 DenseMap<SDNode *, EVT> SelectTruncOp[2];
9324
Hal Finkel940ab932014-02-28 00:27:01 +00009325 // Make sure that this is a self-contained cluster of operations (which
9326 // is not quite the same thing as saying that everything has only one
9327 // use).
9328 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9329 if (isa<ConstantSDNode>(Inputs[i]))
9330 continue;
9331
9332 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9333 UE = Inputs[i].getNode()->use_end();
9334 UI != UE; ++UI) {
9335 SDNode *User = *UI;
9336 if (User != N && !Visited.count(User))
9337 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009338
Hal Finkel4104a1a2014-12-14 05:53:19 +00009339 // If we're going to promote the non-output-value operand(s) or SELECT or
9340 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009341 if (User->getOpcode() == ISD::SELECT) {
9342 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009343 SelectTruncOp[0].insert(std::make_pair(User,
9344 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009345 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009346 if (User->getOperand(0) == Inputs[i])
9347 SelectTruncOp[0].insert(std::make_pair(User,
9348 User->getOperand(0).getValueType()));
9349 if (User->getOperand(1) == Inputs[i])
9350 SelectTruncOp[1].insert(std::make_pair(User,
9351 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009352 }
Hal Finkel940ab932014-02-28 00:27:01 +00009353 }
9354 }
9355
9356 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9357 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9358 UE = PromOps[i].getNode()->use_end();
9359 UI != UE; ++UI) {
9360 SDNode *User = *UI;
9361 if (User != N && !Visited.count(User))
9362 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009363
Hal Finkel4104a1a2014-12-14 05:53:19 +00009364 // If we're going to promote the non-output-value operand(s) or SELECT or
9365 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009366 if (User->getOpcode() == ISD::SELECT) {
9367 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009368 SelectTruncOp[0].insert(std::make_pair(User,
9369 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009370 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009371 if (User->getOperand(0) == PromOps[i])
9372 SelectTruncOp[0].insert(std::make_pair(User,
9373 User->getOperand(0).getValueType()));
9374 if (User->getOperand(1) == PromOps[i])
9375 SelectTruncOp[1].insert(std::make_pair(User,
9376 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009377 }
Hal Finkel940ab932014-02-28 00:27:01 +00009378 }
9379 }
9380
Hal Finkel46043ed2014-03-01 21:36:57 +00009381 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00009382 bool ReallyNeedsExt = false;
9383 if (N->getOpcode() != ISD::ANY_EXTEND) {
9384 // If all of the inputs are not already sign/zero extended, then
9385 // we'll still need to do that at the end.
9386 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9387 if (isa<ConstantSDNode>(Inputs[i]))
9388 continue;
9389
9390 unsigned OpBits =
9391 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00009392 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
9393
Hal Finkel940ab932014-02-28 00:27:01 +00009394 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
9395 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009396 APInt::getHighBitsSet(OpBits,
9397 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00009398 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00009399 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
9400 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00009401 ReallyNeedsExt = true;
9402 break;
9403 }
9404 }
9405 }
9406
9407 // Replace all inputs, either with the truncation operand, or a
9408 // truncation or extension to the final output type.
9409 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9410 // Constant inputs need to be replaced with the to-be-promoted nodes that
9411 // use them because they might have users outside of the cluster of
9412 // promoted nodes.
9413 if (isa<ConstantSDNode>(Inputs[i]))
9414 continue;
9415
9416 SDValue InSrc = Inputs[i].getOperand(0);
9417 if (Inputs[i].getValueType() == N->getValueType(0))
9418 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
9419 else if (N->getOpcode() == ISD::SIGN_EXTEND)
9420 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9421 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
9422 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9423 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9424 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
9425 else
9426 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9427 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
9428 }
9429
9430 // Replace all operations (these are all the same, but have a different
9431 // (promoted) return type). DAG.getNode will validate that the types of
9432 // a binary operator match, so go through the list in reverse so that
9433 // we've likely promoted both operands first.
9434 while (!PromOps.empty()) {
9435 SDValue PromOp = PromOps.back();
9436 PromOps.pop_back();
9437
9438 unsigned C;
9439 switch (PromOp.getOpcode()) {
9440 default: C = 0; break;
9441 case ISD::SELECT: C = 1; break;
9442 case ISD::SELECT_CC: C = 2; break;
9443 }
9444
9445 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9446 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
9447 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9448 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
9449 // The to-be-promoted operands of this node have not yet been
9450 // promoted (this should be rare because we're going through the
9451 // list backward, but if one of the operands has several users in
9452 // this cluster of to-be-promoted nodes, it is possible).
9453 PromOps.insert(PromOps.begin(), PromOp);
9454 continue;
9455 }
9456
Hal Finkel4104a1a2014-12-14 05:53:19 +00009457 // For SELECT and SELECT_CC nodes, we do a similar check for any
9458 // to-be-promoted comparison inputs.
9459 if (PromOp.getOpcode() == ISD::SELECT ||
9460 PromOp.getOpcode() == ISD::SELECT_CC) {
9461 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
9462 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
9463 (SelectTruncOp[1].count(PromOp.getNode()) &&
9464 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
9465 PromOps.insert(PromOps.begin(), PromOp);
9466 continue;
9467 }
9468 }
9469
Hal Finkel940ab932014-02-28 00:27:01 +00009470 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9471 PromOp.getNode()->op_end());
9472
9473 // If this node has constant inputs, then they'll need to be promoted here.
9474 for (unsigned i = 0; i < 2; ++i) {
9475 if (!isa<ConstantSDNode>(Ops[C+i]))
9476 continue;
9477 if (Ops[C+i].getValueType() == N->getValueType(0))
9478 continue;
9479
9480 if (N->getOpcode() == ISD::SIGN_EXTEND)
9481 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9482 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9483 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9484 else
9485 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9486 }
9487
Hal Finkel4104a1a2014-12-14 05:53:19 +00009488 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
9489 // truncate them again to the original value type.
9490 if (PromOp.getOpcode() == ISD::SELECT ||
9491 PromOp.getOpcode() == ISD::SELECT_CC) {
9492 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
9493 if (SI0 != SelectTruncOp[0].end())
9494 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
9495 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
9496 if (SI1 != SelectTruncOp[1].end())
9497 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
9498 }
9499
Hal Finkel940ab932014-02-28 00:27:01 +00009500 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009501 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009502 }
9503
9504 // Now we're left with the initial extension itself.
9505 if (!ReallyNeedsExt)
9506 return N->getOperand(0);
9507
Hal Finkel46043ed2014-03-01 21:36:57 +00009508 // To zero extend, just mask off everything except for the first bit (in the
9509 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00009510 if (N->getOpcode() == ISD::ZERO_EXTEND)
9511 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009512 DAG.getConstant(APInt::getLowBitsSet(
9513 N->getValueSizeInBits(0), PromBits),
9514 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00009515
9516 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
9517 "Invalid extension type");
9518 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
9519 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00009520 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00009521 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
9522 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
9523 N->getOperand(0), ShiftCst), ShiftCst);
9524}
9525
Hal Finkel5efb9182015-01-06 06:01:57 +00009526SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
9527 DAGCombinerInfo &DCI) const {
9528 assert((N->getOpcode() == ISD::SINT_TO_FP ||
9529 N->getOpcode() == ISD::UINT_TO_FP) &&
9530 "Need an int -> FP conversion node here");
9531
9532 if (!Subtarget.has64BitSupport())
9533 return SDValue();
9534
9535 SelectionDAG &DAG = DCI.DAG;
9536 SDLoc dl(N);
9537 SDValue Op(N, 0);
9538
9539 // Don't handle ppc_fp128 here or i1 conversions.
9540 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
9541 return SDValue();
9542 if (Op.getOperand(0).getValueType() == MVT::i1)
9543 return SDValue();
9544
9545 // For i32 intermediate values, unfortunately, the conversion functions
9546 // leave the upper 32 bits of the value are undefined. Within the set of
9547 // scalar instructions, we have no method for zero- or sign-extending the
9548 // value. Thus, we cannot handle i32 intermediate values here.
9549 if (Op.getOperand(0).getValueType() == MVT::i32)
9550 return SDValue();
9551
9552 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
9553 "UINT_TO_FP is supported only with FPCVT");
9554
9555 // If we have FCFIDS, then use it when converting to single-precision.
9556 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00009557 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
9558 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
9559 : PPCISD::FCFIDS)
9560 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
9561 : PPCISD::FCFID);
9562 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
9563 ? MVT::f32
9564 : MVT::f64;
Hal Finkel5efb9182015-01-06 06:01:57 +00009565
9566 // If we're converting from a float, to an int, and back to a float again,
9567 // then we don't need the store/load pair at all.
9568 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
9569 Subtarget.hasFPCVT()) ||
9570 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
9571 SDValue Src = Op.getOperand(0).getOperand(0);
9572 if (Src.getValueType() == MVT::f32) {
9573 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
9574 DCI.AddToWorklist(Src.getNode());
9575 }
9576
9577 unsigned FCTOp =
9578 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
9579 PPCISD::FCTIDUZ;
9580
9581 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
9582 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
9583
9584 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
9585 FP = DAG.getNode(ISD::FP_ROUND, dl,
9586 MVT::f32, FP, DAG.getIntPtrConstant(0));
9587 DCI.AddToWorklist(FP.getNode());
9588 }
9589
9590 return FP;
9591 }
9592
9593 return SDValue();
9594}
9595
Bill Schmidtfae5d712014-12-09 16:35:51 +00009596// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
9597// builtins) into loads with swaps.
9598SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
9599 DAGCombinerInfo &DCI) const {
9600 SelectionDAG &DAG = DCI.DAG;
9601 SDLoc dl(N);
9602 SDValue Chain;
9603 SDValue Base;
9604 MachineMemOperand *MMO;
9605
9606 switch (N->getOpcode()) {
9607 default:
9608 llvm_unreachable("Unexpected opcode for little endian VSX load");
9609 case ISD::LOAD: {
9610 LoadSDNode *LD = cast<LoadSDNode>(N);
9611 Chain = LD->getChain();
9612 Base = LD->getBasePtr();
9613 MMO = LD->getMemOperand();
9614 // If the MMO suggests this isn't a load of a full vector, leave
9615 // things alone. For a built-in, we have to make the change for
9616 // correctness, so if there is a size problem that will be a bug.
9617 if (MMO->getSize() < 16)
9618 return SDValue();
9619 break;
9620 }
9621 case ISD::INTRINSIC_W_CHAIN: {
9622 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
9623 Chain = Intrin->getChain();
9624 Base = Intrin->getBasePtr();
9625 MMO = Intrin->getMemOperand();
9626 break;
9627 }
9628 }
9629
9630 MVT VecTy = N->getValueType(0).getSimpleVT();
9631 SDValue LoadOps[] = { Chain, Base };
9632 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
9633 DAG.getVTList(VecTy, MVT::Other),
9634 LoadOps, VecTy, MMO);
9635 DCI.AddToWorklist(Load.getNode());
9636 Chain = Load.getValue(1);
9637 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
9638 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
9639 DCI.AddToWorklist(Swap.getNode());
9640 return Swap;
9641}
9642
9643// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
9644// builtins) into stores with swaps.
9645SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
9646 DAGCombinerInfo &DCI) const {
9647 SelectionDAG &DAG = DCI.DAG;
9648 SDLoc dl(N);
9649 SDValue Chain;
9650 SDValue Base;
9651 unsigned SrcOpnd;
9652 MachineMemOperand *MMO;
9653
9654 switch (N->getOpcode()) {
9655 default:
9656 llvm_unreachable("Unexpected opcode for little endian VSX store");
9657 case ISD::STORE: {
9658 StoreSDNode *ST = cast<StoreSDNode>(N);
9659 Chain = ST->getChain();
9660 Base = ST->getBasePtr();
9661 MMO = ST->getMemOperand();
9662 SrcOpnd = 1;
9663 // If the MMO suggests this isn't a store of a full vector, leave
9664 // things alone. For a built-in, we have to make the change for
9665 // correctness, so if there is a size problem that will be a bug.
9666 if (MMO->getSize() < 16)
9667 return SDValue();
9668 break;
9669 }
9670 case ISD::INTRINSIC_VOID: {
9671 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
9672 Chain = Intrin->getChain();
9673 // Intrin->getBasePtr() oddly does not get what we want.
9674 Base = Intrin->getOperand(3);
9675 MMO = Intrin->getMemOperand();
9676 SrcOpnd = 2;
9677 break;
9678 }
9679 }
9680
9681 SDValue Src = N->getOperand(SrcOpnd);
9682 MVT VecTy = Src.getValueType().getSimpleVT();
9683 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
9684 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
9685 DCI.AddToWorklist(Swap.getNode());
9686 Chain = Swap.getValue(1);
9687 SDValue StoreOps[] = { Chain, Swap, Base };
9688 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
9689 DAG.getVTList(MVT::Other),
9690 StoreOps, VecTy, MMO);
9691 DCI.AddToWorklist(Store.getNode());
9692 return Store;
9693}
9694
Duncan Sandsdc2dac12008-11-24 14:53:14 +00009695SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
9696 DAGCombinerInfo &DCI) const {
Chris Lattnerf4184352006-03-01 04:57:39 +00009697 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009698 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00009699 switch (N->getOpcode()) {
9700 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00009701 case PPCISD::SHL:
9702 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00009703 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00009704 return N->getOperand(0);
9705 }
9706 break;
9707 case PPCISD::SRL:
9708 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00009709 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00009710 return N->getOperand(0);
9711 }
9712 break;
9713 case PPCISD::SRA:
9714 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00009715 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00009716 C->isAllOnesValue()) // -1 >>s V -> -1.
9717 return N->getOperand(0);
9718 }
9719 break;
Hal Finkel940ab932014-02-28 00:27:01 +00009720 case ISD::SIGN_EXTEND:
9721 case ISD::ZERO_EXTEND:
9722 case ISD::ANY_EXTEND:
9723 return DAGCombineExtBoolTrunc(N, DCI);
9724 case ISD::TRUNCATE:
9725 case ISD::SETCC:
9726 case ISD::SELECT_CC:
9727 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00009728 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00009729 case ISD::UINT_TO_FP:
9730 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00009731 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00009732 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
Eric Christophercccae792015-01-30 22:02:31 +00009733 if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00009734 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00009735 N->getOperand(1).getValueType() == MVT::i32 &&
9736 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009737 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00009738 if (Val.getValueType() == MVT::f32) {
9739 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00009740 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00009741 }
Owen Anderson9f944592009-08-11 20:47:22 +00009742 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00009743 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00009744
Hal Finkel60c75102013-04-01 15:37:53 +00009745 SDValue Ops[] = {
9746 N->getOperand(0), Val, N->getOperand(2),
9747 DAG.getValueType(N->getOperand(1).getValueType())
9748 };
9749
9750 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00009751 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00009752 cast<StoreSDNode>(N)->getMemoryVT(),
9753 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00009754 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00009755 return Val;
9756 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009757
Chris Lattnera7976d32006-07-10 20:56:58 +00009758 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00009759 if (cast<StoreSDNode>(N)->isUnindexed() &&
9760 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00009761 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00009762 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00009763 N->getOperand(1).getValueType() == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +00009764 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009765 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009766 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009767 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00009768 if (BSwapOp.getValueType() == MVT::i16)
9769 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00009770
Dan Gohman48b185d2009-09-25 20:36:54 +00009771 SDValue Ops[] = {
9772 N->getOperand(0), BSwapOp, N->getOperand(2),
9773 DAG.getValueType(N->getOperand(1).getValueType())
9774 };
9775 return
9776 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009777 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00009778 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009779 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00009780
9781 // For little endian, VSX stores require generating xxswapd/lxvd2x.
9782 EVT VT = N->getOperand(1).getValueType();
9783 if (VT.isSimple()) {
9784 MVT StoreVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +00009785 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +00009786 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
9787 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
9788 return expandVSXStoreForLE(N, DCI);
9789 }
Chris Lattnera7976d32006-07-10 20:56:58 +00009790 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00009791 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00009792 case ISD::LOAD: {
9793 LoadSDNode *LD = cast<LoadSDNode>(N);
9794 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00009795
9796 // For little endian, VSX loads require generating lxvd2x/xxswapd.
9797 if (VT.isSimple()) {
9798 MVT LoadVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +00009799 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +00009800 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
9801 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
9802 return expandVSXLoadForLE(N, DCI);
9803 }
9804
Hal Finkelc93a9a22015-02-25 01:06:45 +00009805 EVT MemVT = LD->getMemoryVT();
9806 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Hal Finkelcf2e9082013-05-24 23:00:14 +00009807 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
Hal Finkelc93a9a22015-02-25 01:06:45 +00009808 Type *STy = MemVT.getScalarType().getTypeForEVT(*DAG.getContext());
9809 unsigned ScalarABIAlignment = getDataLayout()->getABITypeAlignment(STy);
9810 if (LD->isUnindexed() && VT.isVector() &&
9811 ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) &&
9812 // P8 and later hardware should just use LOAD.
9813 !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 ||
9814 VT == MVT::v4i32 || VT == MVT::v4f32)) ||
9815 (Subtarget.hasQPX() && (VT == MVT::v4f64 || VT == MVT::v4f32) &&
9816 LD->getAlignment() >= ScalarABIAlignment)) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00009817 LD->getAlignment() < ABIAlignment) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00009818 // This is a type-legal unaligned Altivec or QPX load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00009819 SDValue Chain = LD->getChain();
9820 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009821 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00009822
9823 // This implements the loading of unaligned vectors as described in
9824 // the venerable Apple Velocity Engine overview. Specifically:
9825 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
9826 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
9827 //
9828 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009829 // loads into an alignment-based permutation-control instruction (lvsl
9830 // or lvsr), a series of regular vector loads (which always truncate
9831 // their input address to an aligned address), and a series of
9832 // permutations. The results of these permutations are the requested
9833 // loaded values. The trick is that the last "extra" load is not taken
9834 // from the address you might suspect (sizeof(vector) bytes after the
9835 // last requested load), but rather sizeof(vector) - 1 bytes after the
9836 // last requested vector. The point of this is to avoid a page fault if
9837 // the base address happened to be aligned. This works because if the
9838 // base address is aligned, then adding less than a full vector length
9839 // will cause the last vector in the sequence to be (re)loaded.
9840 // Otherwise, the next vector will be fetched as you might suspect was
9841 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00009842
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009843 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00009844 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009845 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
9846 // optimization later.
Hal Finkelc93a9a22015-02-25 01:06:45 +00009847 Intrinsic::ID Intr, IntrLD, IntrPerm;
9848 MVT PermCntlTy, PermTy, LDTy;
9849 if (Subtarget.hasAltivec()) {
9850 Intr = isLittleEndian ? Intrinsic::ppc_altivec_lvsr :
9851 Intrinsic::ppc_altivec_lvsl;
9852 IntrLD = Intrinsic::ppc_altivec_lvx;
9853 IntrPerm = Intrinsic::ppc_altivec_vperm;
9854 PermCntlTy = MVT::v16i8;
9855 PermTy = MVT::v4i32;
9856 LDTy = MVT::v4i32;
9857 } else {
9858 Intr = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlpcld :
9859 Intrinsic::ppc_qpx_qvlpcls;
9860 IntrLD = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlfd :
9861 Intrinsic::ppc_qpx_qvlfs;
9862 IntrPerm = Intrinsic::ppc_qpx_qvfperm;
9863 PermCntlTy = MVT::v4f64;
9864 PermTy = MVT::v4f64;
9865 LDTy = MemVT.getSimpleVT();
9866 }
9867
9868 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009869
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009870 // Create the new MMO for the new base load. It is like the original MMO,
9871 // but represents an area in memory almost twice the vector size centered
9872 // on the original address. If the address is unaligned, we might start
9873 // reading up to (sizeof(vector)-1) bytes below the address of the
9874 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00009875 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009876 MachineMemOperand *BaseMMO =
Hal Finkelc93a9a22015-02-25 01:06:45 +00009877 MF.getMachineMemOperand(LD->getMemOperand(), -MemVT.getStoreSize()+1,
9878 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009879
9880 // Create the new base load.
Hal Finkelc93a9a22015-02-25 01:06:45 +00009881 SDValue LDXIntID = DAG.getTargetConstant(IntrLD, getPointerTy());
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009882 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
9883 SDValue BaseLoad =
9884 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +00009885 DAG.getVTList(PermTy, MVT::Other),
9886 BaseLoadOps, LDTy, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009887
9888 // Note that the value of IncOffset (which is provided to the next
9889 // load's pointer info offset value, and thus used to calculate the
9890 // alignment), and the value of IncValue (which is actually used to
9891 // increment the pointer value) are different! This is because we
9892 // require the next load to appear to be aligned, even though it
9893 // is actually offset from the base pointer by a lesser amount.
9894 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00009895 int IncValue = IncOffset;
9896
9897 // Walk (both up and down) the chain looking for another load at the real
9898 // (aligned) offset (the alignment of the other load does not matter in
9899 // this case). If found, then do not use the offset reduction trick, as
9900 // that will prevent the loads from being later combined (as they would
9901 // otherwise be duplicates).
9902 if (!findConsecutiveLoad(LD, DAG))
9903 --IncValue;
9904
Hal Finkelcf2e9082013-05-24 23:00:14 +00009905 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
9906 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
9907
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009908 MachineMemOperand *ExtraMMO =
9909 MF.getMachineMemOperand(LD->getMemOperand(),
Hal Finkelc93a9a22015-02-25 01:06:45 +00009910 1, 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009911 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00009912 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009913 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +00009914 DAG.getVTList(PermTy, MVT::Other),
9915 ExtraLoadOps, LDTy, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009916
9917 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
9918 BaseLoad.getValue(1), ExtraLoad.getValue(1));
9919
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009920 // Because vperm has a big-endian bias, we must reverse the order
9921 // of the input vectors and complement the permute control vector
9922 // when generating little endian code. We have already handled the
9923 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
9924 // and ExtraLoad here.
9925 SDValue Perm;
9926 if (isLittleEndian)
Hal Finkelc93a9a22015-02-25 01:06:45 +00009927 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009928 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
9929 else
Hal Finkelc93a9a22015-02-25 01:06:45 +00009930 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009931 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009932
Hal Finkelc93a9a22015-02-25 01:06:45 +00009933 if (VT != PermTy)
9934 Perm = Subtarget.hasAltivec() ?
9935 DAG.getNode(ISD::BITCAST, dl, VT, Perm) :
9936 DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, // QPX
9937 DAG.getTargetConstant(1, MVT::i64));
9938 // second argument is 1 because this rounding
9939 // is always exact.
Hal Finkelcf2e9082013-05-24 23:00:14 +00009940
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009941 // The output of the permutation is our loaded result, the TokenFactor is
9942 // our new chain.
9943 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009944 return SDValue(N, 0);
9945 }
9946 }
9947 break;
Eric Christophercccae792015-01-30 22:02:31 +00009948 case ISD::INTRINSIC_WO_CHAIN: {
9949 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelc93a9a22015-02-25 01:06:45 +00009950 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christophercccae792015-01-30 22:02:31 +00009951 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr
9952 : Intrinsic::ppc_altivec_lvsl);
Hal Finkelc93a9a22015-02-25 01:06:45 +00009953 if ((IID == Intr ||
9954 IID == Intrinsic::ppc_qpx_qvlpcld ||
9955 IID == Intrinsic::ppc_qpx_qvlpcls) &&
9956 N->getOperand(1)->getOpcode() == ISD::ADD) {
Eric Christophercccae792015-01-30 22:02:31 +00009957 SDValue Add = N->getOperand(1);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009958
Hal Finkelc93a9a22015-02-25 01:06:45 +00009959 int Bits = IID == Intrinsic::ppc_qpx_qvlpcld ?
9960 5 /* 32 byte alignment */ : 4 /* 16 byte alignment */;
9961
Eric Christophercccae792015-01-30 22:02:31 +00009962 if (DAG.MaskedValueIsZero(
9963 Add->getOperand(1),
Hal Finkelc93a9a22015-02-25 01:06:45 +00009964 APInt::getAllOnesValue(Bits /* alignment */)
Eric Christophercccae792015-01-30 22:02:31 +00009965 .zext(
9966 Add.getValueType().getScalarType().getSizeInBits()))) {
9967 SDNode *BasePtr = Add->getOperand(0).getNode();
9968 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9969 UE = BasePtr->use_end();
9970 UI != UE; ++UI) {
9971 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
Hal Finkelc93a9a22015-02-25 01:06:45 +00009972 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == IID) {
Eric Christophercccae792015-01-30 22:02:31 +00009973 // We've found another LVSL/LVSR, and this address is an aligned
9974 // multiple of that one. The results will be the same, so use the
9975 // one we've just found instead.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009976
Eric Christophercccae792015-01-30 22:02:31 +00009977 return SDValue(*UI, 0);
9978 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009979 }
9980 }
Hal Finkelc93a9a22015-02-25 01:06:45 +00009981
9982 if (isa<ConstantSDNode>(Add->getOperand(1))) {
9983 SDNode *BasePtr = Add->getOperand(0).getNode();
9984 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9985 UE = BasePtr->use_end(); UI != UE; ++UI) {
9986 if (UI->getOpcode() == ISD::ADD &&
9987 isa<ConstantSDNode>(UI->getOperand(1)) &&
9988 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() -
9989 cast<ConstantSDNode>(UI->getOperand(1))->getZExtValue()) %
Aaron Ballman5561ed42015-02-25 13:05:24 +00009990 (1ULL << Bits) == 0) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00009991 SDNode *OtherAdd = *UI;
9992 for (SDNode::use_iterator VI = OtherAdd->use_begin(),
9993 VE = OtherAdd->use_end(); VI != VE; ++VI) {
9994 if (VI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9995 cast<ConstantSDNode>(VI->getOperand(0))->getZExtValue() == IID) {
9996 return SDValue(*VI, 0);
9997 }
9998 }
9999 }
10000 }
10001 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010002 }
10003 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +000010004
10005 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +000010006 case ISD::INTRINSIC_W_CHAIN: {
10007 // For little endian, VSX loads require generating lxvd2x/xxswapd.
Eric Christophercccae792015-01-30 22:02:31 +000010008 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010009 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10010 default:
10011 break;
10012 case Intrinsic::ppc_vsx_lxvw4x:
10013 case Intrinsic::ppc_vsx_lxvd2x:
10014 return expandVSXLoadForLE(N, DCI);
10015 }
10016 }
10017 break;
10018 }
10019 case ISD::INTRINSIC_VOID: {
10020 // For little endian, VSX stores require generating xxswapd/stxvd2x.
Eric Christophercccae792015-01-30 22:02:31 +000010021 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010022 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10023 default:
10024 break;
10025 case Intrinsic::ppc_vsx_stxvw4x:
10026 case Intrinsic::ppc_vsx_stxvd2x:
10027 return expandVSXStoreForLE(N, DCI);
10028 }
10029 }
10030 break;
10031 }
Chris Lattnera7976d32006-07-10 20:56:58 +000010032 case ISD::BSWAP:
10033 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010034 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +000010035 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010036 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +000010037 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010038 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010039 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +000010040 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +000010041 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010042 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +000010043 LD->getChain(), // Chain
10044 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010045 DAG.getValueType(N->getValueType(0)) // VT
10046 };
Dan Gohman48b185d2009-09-25 20:36:54 +000010047 SDValue BSLoad =
10048 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +000010049 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
10050 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +000010051 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +000010052
Scott Michelcf0da6c2009-02-17 22:15:04 +000010053 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010054 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +000010055 if (N->getValueType(0) == MVT::i16)
10056 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010057
Chris Lattnera7976d32006-07-10 20:56:58 +000010058 // First, combine the bswap away. This makes the value produced by the
10059 // load dead.
10060 DCI.CombineTo(N, ResVal);
10061
10062 // Next, combine the load away, we give it a bogus result value but a real
10063 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010064 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +000010065
Chris Lattnera7976d32006-07-10 20:56:58 +000010066 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010067 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +000010068 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010069
Chris Lattner27f53452006-03-01 05:50:56 +000010070 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010071 case PPCISD::VCMP: {
10072 // If a VCMPo node already exists with exactly the same operands as this
10073 // node, use its result instead of this node (VCMPo computes both a CR6 and
10074 // a normal output).
10075 //
10076 if (!N->getOperand(0).hasOneUse() &&
10077 !N->getOperand(1).hasOneUse() &&
10078 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +000010079
Chris Lattnerd4058a52006-03-31 06:02:07 +000010080 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +000010081 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010082
Gabor Greiff304a7a2008-08-28 21:40:38 +000010083 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +000010084 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
10085 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010086 if (UI->getOpcode() == PPCISD::VCMPo &&
10087 UI->getOperand(1) == N->getOperand(1) &&
10088 UI->getOperand(2) == N->getOperand(2) &&
10089 UI->getOperand(0) == N->getOperand(0)) {
10090 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010091 break;
10092 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010093
Chris Lattner518834c2006-04-18 18:28:22 +000010094 // If there is no VCMPo node, or if the flag value has a single use, don't
10095 // transform this.
10096 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
10097 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010098
10099 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +000010100 // chain, this transformation is more complex. Note that multiple things
10101 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +000010102 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010103 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +000010104 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +000010105 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010106 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +000010107 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010108 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +000010109 FlagUser = User;
10110 break;
10111 }
10112 }
10113 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010114
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010115 // If the user is a MFOCRF instruction, we know this is safe.
10116 // Otherwise we give up for right now.
10117 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010118 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +000010119 }
10120 break;
10121 }
Hal Finkel940ab932014-02-28 00:27:01 +000010122 case ISD::BRCOND: {
10123 SDValue Cond = N->getOperand(1);
10124 SDValue Target = N->getOperand(2);
10125
10126 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10127 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
10128 Intrinsic::ppc_is_decremented_ctr_nonzero) {
10129
10130 // We now need to make the intrinsic dead (it cannot be instruction
10131 // selected).
10132 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
10133 assert(Cond.getNode()->hasOneUse() &&
10134 "Counter decrement has more than one use");
10135
10136 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
10137 N->getOperand(0), Target);
10138 }
10139 }
10140 break;
Chris Lattner9754d142006-04-18 17:59:36 +000010141 case ISD::BR_CC: {
10142 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010143 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +000010144 // lowering is done pre-legalize, because the legalizer lowers the predicate
10145 // compare down to code that is difficult to reassemble.
10146 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010147 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +000010148
10149 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
10150 // value. If so, pass-through the AND to get to the intrinsic.
10151 if (LHS.getOpcode() == ISD::AND &&
10152 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10153 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
10154 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10155 isa<ConstantSDNode>(LHS.getOperand(1)) &&
10156 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
10157 isZero())
10158 LHS = LHS.getOperand(0);
10159
10160 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10161 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
10162 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10163 isa<ConstantSDNode>(RHS)) {
10164 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
10165 "Counter decrement comparison is not EQ or NE");
10166
10167 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
10168 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
10169 (CC == ISD::SETNE && !Val);
10170
10171 // We now need to make the intrinsic dead (it cannot be instruction
10172 // selected).
10173 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
10174 assert(LHS.getNode()->hasOneUse() &&
10175 "Counter decrement has more than one use");
10176
10177 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
10178 N->getOperand(0), N->getOperand(4));
10179 }
10180
Chris Lattner9754d142006-04-18 17:59:36 +000010181 int CompareOpc;
10182 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010183
Chris Lattner9754d142006-04-18 17:59:36 +000010184 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
10185 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
10186 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
10187 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +000010188
Chris Lattner9754d142006-04-18 17:59:36 +000010189 // If this is a comparison against something other than 0/1, then we know
10190 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +000010191 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +000010192 if (Val != 0 && Val != 1) {
10193 if (CC == ISD::SETEQ) // Cond never true, remove branch.
10194 return N->getOperand(0);
10195 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +000010196 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +000010197 N->getOperand(0), N->getOperand(4));
10198 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010199
Chris Lattner9754d142006-04-18 17:59:36 +000010200 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010201
Chris Lattner9754d142006-04-18 17:59:36 +000010202 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010203 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010204 LHS.getOperand(2), // LHS of compare
10205 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +000010206 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010207 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +000010208 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +000010209 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010210
Chris Lattner9754d142006-04-18 17:59:36 +000010211 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010212 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +000010213 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +000010214 default: // Can't happen, don't crash on invalid number though.
10215 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010216 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +000010217 break;
10218 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010219 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +000010220 break;
10221 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010222 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +000010223 break;
10224 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010225 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +000010226 break;
10227 }
10228
Owen Anderson9f944592009-08-11 20:47:22 +000010229 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
10230 DAG.getConstant(CompOpc, MVT::i32),
10231 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +000010232 N->getOperand(4), CompNode.getValue(1));
10233 }
10234 break;
10235 }
Chris Lattnerf4184352006-03-01 04:57:39 +000010236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010237
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010238 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +000010239}
10240
Hal Finkel13d104b2014-12-11 18:37:52 +000010241SDValue
10242PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
10243 SelectionDAG &DAG,
10244 std::vector<SDNode *> *Created) const {
10245 // fold (sdiv X, pow2)
10246 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +000010247 if (VT == MVT::i64 && !Subtarget.isPPC64())
10248 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +000010249 if ((VT != MVT::i32 && VT != MVT::i64) ||
10250 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
10251 return SDValue();
10252
10253 SDLoc DL(N);
10254 SDValue N0 = N->getOperand(0);
10255
10256 bool IsNegPow2 = (-Divisor).isPowerOf2();
10257 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
10258 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
10259
10260 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
10261 if (Created)
10262 Created->push_back(Op.getNode());
10263
10264 if (IsNegPow2) {
10265 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
10266 if (Created)
10267 Created->push_back(Op.getNode());
10268 }
10269
10270 return Op;
10271}
10272
Chris Lattner4211ca92006-04-14 06:01:58 +000010273//===----------------------------------------------------------------------===//
10274// Inline Assembly Support
10275//===----------------------------------------------------------------------===//
10276
Jay Foada0653a32014-05-14 21:14:37 +000010277void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10278 APInt &KnownZero,
10279 APInt &KnownOne,
10280 const SelectionDAG &DAG,
10281 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010282 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +000010283 switch (Op.getOpcode()) {
10284 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +000010285 case PPCISD::LBRX: {
10286 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +000010287 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +000010288 KnownZero = 0xFFFF0000;
10289 break;
10290 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010291 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010292 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +000010293 default: break;
10294 case Intrinsic::ppc_altivec_vcmpbfp_p:
10295 case Intrinsic::ppc_altivec_vcmpeqfp_p:
10296 case Intrinsic::ppc_altivec_vcmpequb_p:
10297 case Intrinsic::ppc_altivec_vcmpequh_p:
10298 case Intrinsic::ppc_altivec_vcmpequw_p:
10299 case Intrinsic::ppc_altivec_vcmpgefp_p:
10300 case Intrinsic::ppc_altivec_vcmpgtfp_p:
10301 case Intrinsic::ppc_altivec_vcmpgtsb_p:
10302 case Intrinsic::ppc_altivec_vcmpgtsh_p:
10303 case Intrinsic::ppc_altivec_vcmpgtsw_p:
10304 case Intrinsic::ppc_altivec_vcmpgtub_p:
10305 case Intrinsic::ppc_altivec_vcmpgtuh_p:
10306 case Intrinsic::ppc_altivec_vcmpgtuw_p:
10307 KnownZero = ~1U; // All bits but the low one are known to be zero.
10308 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010309 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010310 }
10311 }
10312}
10313
Hal Finkel57725662015-01-03 17:58:24 +000010314unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
10315 switch (Subtarget.getDarwinDirective()) {
10316 default: break;
10317 case PPC::DIR_970:
10318 case PPC::DIR_PWR4:
10319 case PPC::DIR_PWR5:
10320 case PPC::DIR_PWR5X:
10321 case PPC::DIR_PWR6:
10322 case PPC::DIR_PWR6X:
10323 case PPC::DIR_PWR7:
10324 case PPC::DIR_PWR8: {
10325 if (!ML)
10326 break;
10327
Eric Christophercccae792015-01-30 22:02:31 +000010328 const PPCInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel57725662015-01-03 17:58:24 +000010329
10330 // For small loops (between 5 and 8 instructions), align to a 32-byte
10331 // boundary so that the entire loop fits in one instruction-cache line.
10332 uint64_t LoopSize = 0;
10333 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
10334 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
10335 LoopSize += TII->GetInstSizeInBytes(J);
10336
10337 if (LoopSize > 16 && LoopSize <= 32)
10338 return 5;
10339
10340 break;
10341 }
10342 }
10343
10344 return TargetLowering::getPrefLoopAlignment(ML);
10345}
Chris Lattnerc5287c02006-04-02 06:26:07 +000010346
Chris Lattnerd6855142007-03-25 02:14:49 +000010347/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +000010348/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +000010349PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010350PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
10351 if (Constraint.size() == 1) {
10352 switch (Constraint[0]) {
10353 default: break;
10354 case 'b':
10355 case 'r':
10356 case 'f':
10357 case 'v':
10358 case 'y':
10359 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +000010360 case 'Z':
10361 // FIXME: While Z does indicate a memory constraint, it specifically
10362 // indicates an r+r address (used in conjunction with the 'y' modifier
10363 // in the replacement string). Currently, we're forcing the base
10364 // register to be r0 in the asm printer (which is interpreted as zero)
10365 // and forming the complete address in the second register. This is
10366 // suboptimal.
10367 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010368 }
Hal Finkel6aca2372014-03-02 18:23:39 +000010369 } else if (Constraint == "wc") { // individual CR bits.
10370 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +000010371 } else if (Constraint == "wa" || Constraint == "wd" ||
10372 Constraint == "wf" || Constraint == "ws") {
10373 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +000010374 }
10375 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +000010376}
10377
John Thompsone8360b72010-10-29 17:29:13 +000010378/// Examine constraint type and operand type and determine a weight value.
10379/// This object must already have been set up with the operand type
10380/// and the current alternative constraint selected.
10381TargetLowering::ConstraintWeight
10382PPCTargetLowering::getSingleConstraintMatchWeight(
10383 AsmOperandInfo &info, const char *constraint) const {
10384 ConstraintWeight weight = CW_Invalid;
10385 Value *CallOperandVal = info.CallOperandVal;
10386 // If we don't have a value, we can't do a match,
10387 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010388 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010389 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010390 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +000010391
John Thompsone8360b72010-10-29 17:29:13 +000010392 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +000010393 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
10394 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +000010395 else if ((StringRef(constraint) == "wa" ||
10396 StringRef(constraint) == "wd" ||
10397 StringRef(constraint) == "wf") &&
10398 type->isVectorTy())
10399 return CW_Register;
10400 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
10401 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +000010402
John Thompsone8360b72010-10-29 17:29:13 +000010403 switch (*constraint) {
10404 default:
10405 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10406 break;
10407 case 'b':
10408 if (type->isIntegerTy())
10409 weight = CW_Register;
10410 break;
10411 case 'f':
10412 if (type->isFloatTy())
10413 weight = CW_Register;
10414 break;
10415 case 'd':
10416 if (type->isDoubleTy())
10417 weight = CW_Register;
10418 break;
10419 case 'v':
10420 if (type->isVectorTy())
10421 weight = CW_Register;
10422 break;
10423 case 'y':
10424 weight = CW_Register;
10425 break;
Hal Finkel4f24c622012-11-05 18:18:42 +000010426 case 'Z':
10427 weight = CW_Memory;
10428 break;
John Thompsone8360b72010-10-29 17:29:13 +000010429 }
10430 return weight;
10431}
10432
Scott Michelcf0da6c2009-02-17 22:15:04 +000010433std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +000010434PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010435 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +000010436 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +000010437 // GCC RS6000 Constraint Letters
10438 switch (Constraint[0]) {
10439 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010440 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +000010441 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
10442 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010443 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010444 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +000010445 return std::make_pair(0U, &PPC::G8RCRegClass);
10446 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010447 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010448 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +000010449 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010450 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +000010451 return std::make_pair(0U, &PPC::F8RCRegClass);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010452 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10453 return std::make_pair(0U, &PPC::QFRCRegClass);
10454 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10455 return std::make_pair(0U, &PPC::QSRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010456 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010457 case 'v':
Hal Finkelc93a9a22015-02-25 01:06:45 +000010458 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10459 return std::make_pair(0U, &PPC::QFRCRegClass);
10460 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10461 return std::make_pair(0U, &PPC::QSRCRegClass);
Craig Topperabadc662012-04-20 06:31:50 +000010462 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010463 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +000010464 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010465 }
Hal Finkel6aca2372014-03-02 18:23:39 +000010466 } else if (Constraint == "wc") { // an individual CR bit.
10467 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +000010468 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +000010469 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +000010470 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +000010471 } else if (Constraint == "ws") {
10472 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010473 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010474
Hal Finkelb176acb2013-08-03 12:25:10 +000010475 std::pair<unsigned, const TargetRegisterClass*> R =
10476 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10477
10478 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
10479 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
10480 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
10481 // register.
10482 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
10483 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010484 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +000010485 PPC::GPRCRegClass.contains(R.first)) {
Eric Christophercccae792015-01-30 22:02:31 +000010486 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +000010487 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +000010488 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +000010489 &PPC::G8RCRegClass);
10490 }
10491
Hal Finkelaa10b3c2014-12-08 22:54:22 +000010492 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
10493 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
10494 R.first = PPC::CR0;
10495 R.second = &PPC::CRRCRegClass;
10496 }
10497
Hal Finkelb176acb2013-08-03 12:25:10 +000010498 return R;
Chris Lattner01513612006-01-31 19:20:21 +000010499}
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010500
Chris Lattner584a11a2006-11-02 01:44:04 +000010501
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010502/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +000010503/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +000010504void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010505 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010506 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +000010507 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010508 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010509
Eric Christopherde9399b2011-06-02 23:16:42 +000010510 // Only support length 1 constraints.
10511 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010512
Eric Christopherde9399b2011-06-02 23:16:42 +000010513 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010514 switch (Letter) {
10515 default: break;
10516 case 'I':
10517 case 'J':
10518 case 'K':
10519 case 'L':
10520 case 'M':
10521 case 'N':
10522 case 'O':
10523 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +000010524 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010525 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +000010526 int64_t Value = CST->getSExtValue();
10527 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
10528 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010529 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000010530 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010531 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000010532 if (isInt<16>(Value))
10533 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010534 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010535 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000010536 if (isShiftedUInt<16, 16>(Value))
10537 Result = DAG.getTargetConstant(Value, TCVT);
10538 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010539 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +000010540 if (isShiftedInt<16, 16>(Value))
10541 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010542 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010543 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000010544 if (isUInt<16>(Value))
10545 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010546 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010547 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +000010548 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +000010549 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010550 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010551 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +000010552 if (Value > 0 && isPowerOf2_64(Value))
10553 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010554 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010555 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +000010556 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +000010557 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010558 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010559 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000010560 if (isInt<16>(-Value))
10561 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000010562 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010563 }
10564 break;
10565 }
10566 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010567
Gabor Greiff304a7a2008-08-28 21:40:38 +000010568 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010569 Ops.push_back(Result);
10570 return;
10571 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010572
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010573 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +000010574 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010575}
Evan Cheng2dd2c652006-03-13 23:20:37 +000010576
Chris Lattner1eb94d92007-03-30 23:15:24 +000010577// isLegalAddressingMode - Return true if the addressing mode represented
10578// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +000010579bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +000010580 Type *Ty) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010581 // PPC does not allow r+i addressing modes for vectors!
10582 if (Ty->isVectorTy() && AM.BaseOffs != 0)
10583 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010584
Chris Lattner1eb94d92007-03-30 23:15:24 +000010585 // PPC allows a sign-extended 16-bit immediate field.
10586 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
10587 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010588
Chris Lattner1eb94d92007-03-30 23:15:24 +000010589 // No global is ever allowed as a base.
10590 if (AM.BaseGV)
10591 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010592
10593 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +000010594 switch (AM.Scale) {
10595 case 0: // "r+i" or just "i", depending on HasBaseReg.
10596 break;
10597 case 1:
10598 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
10599 return false;
10600 // Otherwise we have r+r or r+i.
10601 break;
10602 case 2:
10603 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
10604 return false;
10605 // Allow 2*r as r+r.
10606 break;
Chris Lattner19ccd622007-04-09 22:10:05 +000010607 default:
10608 // No other scales are supported.
10609 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +000010610 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010611
Chris Lattner1eb94d92007-03-30 23:15:24 +000010612 return true;
10613}
10614
Dan Gohman21cea8a2010-04-17 15:26:15 +000010615SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
10616 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +000010617 MachineFunction &MF = DAG.getMachineFunction();
10618 MachineFrameInfo *MFI = MF.getFrameInfo();
10619 MFI->setReturnAddressIsTaken(true);
10620
Bill Wendling908bf812014-01-06 00:43:20 +000010621 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +000010622 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +000010623
Andrew Trickef9de2a2013-05-25 02:42:55 +000010624 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010625 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +000010626
Dale Johannesen81bfca72010-05-03 22:59:34 +000010627 // Make sure the function does not optimize away the store of the RA to
10628 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +000010629 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +000010630 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010631 bool isPPC64 = Subtarget.isPPC64();
Dale Johannesen81bfca72010-05-03 22:59:34 +000010632
10633 if (Depth > 0) {
10634 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10635 SDValue Offset =
Eric Christopherf71609b2015-02-13 00:39:27 +000010636 DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(),
10637 isPPC64 ? MVT::i64 : MVT::i32);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010638 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
10639 DAG.getNode(ISD::ADD, dl, getPointerTy(),
10640 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +000010641 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010642 }
Chris Lattnerf6a81562007-12-08 06:59:59 +000010643
Chris Lattnerf6a81562007-12-08 06:59:59 +000010644 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010645 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010646 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +000010647 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +000010648}
10649
Dan Gohman21cea8a2010-04-17 15:26:15 +000010650SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
10651 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +000010652 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010653 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +000010654
Owen Anderson53aa7a92009-08-10 22:56:29 +000010655 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +000010656 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010657
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000010658 MachineFunction &MF = DAG.getMachineFunction();
10659 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +000010660 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +000010661
10662 // Naked functions never have a frame pointer, and so we use r1. For all
10663 // other functions, this decision must be delayed until during PEI.
10664 unsigned FrameReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +000010665 if (MF.getFunction()->hasFnAttribute(Attribute::Naked))
Hal Finkelaa03c032013-03-21 19:03:19 +000010666 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
10667 else
10668 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
10669
Dale Johannesen81bfca72010-05-03 22:59:34 +000010670 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
10671 PtrVT);
10672 while (Depth--)
10673 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +000010674 FrameAddr, MachinePointerInfo(), false, false,
10675 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000010676 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000010677}
Dan Gohmanc14e5222008-10-21 03:41:46 +000010678
Hal Finkel0d8db462014-05-11 19:29:11 +000010679// FIXME? Maybe this could be a TableGen attribute on some registers and
10680// this table could be generated automatically from RegInfo.
10681unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
10682 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010683 bool isPPC64 = Subtarget.isPPC64();
10684 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +000010685
10686 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
10687 (!isPPC64 && VT != MVT::i32))
10688 report_fatal_error("Invalid register global variable type");
10689
10690 bool is64Bit = isPPC64 && VT == MVT::i64;
10691 unsigned Reg = StringSwitch<unsigned>(RegName)
10692 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
Hal Finkele6698d52015-02-01 15:03:28 +000010693 .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2)
Hal Finkel0d8db462014-05-11 19:29:11 +000010694 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
10695 (is64Bit ? PPC::X13 : PPC::R13))
10696 .Default(0);
10697
10698 if (Reg)
10699 return Reg;
10700 report_fatal_error("Invalid register name global variable");
10701}
10702
Dan Gohmanc14e5222008-10-21 03:41:46 +000010703bool
10704PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10705 // The PowerPC target isn't yet aware of offsets.
10706 return false;
10707}
Tilmann Schellerb93960d2009-07-03 06:45:56 +000010708
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010709bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10710 const CallInst &I,
10711 unsigned Intrinsic) const {
10712
10713 switch (Intrinsic) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010714 case Intrinsic::ppc_qpx_qvlfd:
10715 case Intrinsic::ppc_qpx_qvlfs:
10716 case Intrinsic::ppc_qpx_qvlfcd:
10717 case Intrinsic::ppc_qpx_qvlfcs:
10718 case Intrinsic::ppc_qpx_qvlfiwa:
10719 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010720 case Intrinsic::ppc_altivec_lvx:
10721 case Intrinsic::ppc_altivec_lvxl:
10722 case Intrinsic::ppc_altivec_lvebx:
10723 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000010724 case Intrinsic::ppc_altivec_lvewx:
10725 case Intrinsic::ppc_vsx_lxvd2x:
10726 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010727 EVT VT;
10728 switch (Intrinsic) {
10729 case Intrinsic::ppc_altivec_lvebx:
10730 VT = MVT::i8;
10731 break;
10732 case Intrinsic::ppc_altivec_lvehx:
10733 VT = MVT::i16;
10734 break;
10735 case Intrinsic::ppc_altivec_lvewx:
10736 VT = MVT::i32;
10737 break;
Bill Schmidt72954782014-11-12 04:19:40 +000010738 case Intrinsic::ppc_vsx_lxvd2x:
10739 VT = MVT::v2f64;
10740 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000010741 case Intrinsic::ppc_qpx_qvlfd:
10742 VT = MVT::v4f64;
10743 break;
10744 case Intrinsic::ppc_qpx_qvlfs:
10745 VT = MVT::v4f32;
10746 break;
10747 case Intrinsic::ppc_qpx_qvlfcd:
10748 VT = MVT::v2f64;
10749 break;
10750 case Intrinsic::ppc_qpx_qvlfcs:
10751 VT = MVT::v2f32;
10752 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010753 default:
10754 VT = MVT::v4i32;
10755 break;
10756 }
10757
10758 Info.opc = ISD::INTRINSIC_W_CHAIN;
10759 Info.memVT = VT;
10760 Info.ptrVal = I.getArgOperand(0);
10761 Info.offset = -VT.getStoreSize()+1;
10762 Info.size = 2*VT.getStoreSize()-1;
10763 Info.align = 1;
10764 Info.vol = false;
10765 Info.readMem = true;
10766 Info.writeMem = false;
10767 return true;
10768 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000010769 case Intrinsic::ppc_qpx_qvlfda:
10770 case Intrinsic::ppc_qpx_qvlfsa:
10771 case Intrinsic::ppc_qpx_qvlfcda:
10772 case Intrinsic::ppc_qpx_qvlfcsa:
10773 case Intrinsic::ppc_qpx_qvlfiwaa:
10774 case Intrinsic::ppc_qpx_qvlfiwza: {
10775 EVT VT;
10776 switch (Intrinsic) {
10777 case Intrinsic::ppc_qpx_qvlfda:
10778 VT = MVT::v4f64;
10779 break;
10780 case Intrinsic::ppc_qpx_qvlfsa:
10781 VT = MVT::v4f32;
10782 break;
10783 case Intrinsic::ppc_qpx_qvlfcda:
10784 VT = MVT::v2f64;
10785 break;
10786 case Intrinsic::ppc_qpx_qvlfcsa:
10787 VT = MVT::v2f32;
10788 break;
10789 default:
10790 VT = MVT::v4i32;
10791 break;
10792 }
10793
10794 Info.opc = ISD::INTRINSIC_W_CHAIN;
10795 Info.memVT = VT;
10796 Info.ptrVal = I.getArgOperand(0);
10797 Info.offset = 0;
10798 Info.size = VT.getStoreSize();
10799 Info.align = 1;
10800 Info.vol = false;
10801 Info.readMem = true;
10802 Info.writeMem = false;
10803 return true;
10804 }
10805 case Intrinsic::ppc_qpx_qvstfd:
10806 case Intrinsic::ppc_qpx_qvstfs:
10807 case Intrinsic::ppc_qpx_qvstfcd:
10808 case Intrinsic::ppc_qpx_qvstfcs:
10809 case Intrinsic::ppc_qpx_qvstfiw:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010810 case Intrinsic::ppc_altivec_stvx:
10811 case Intrinsic::ppc_altivec_stvxl:
10812 case Intrinsic::ppc_altivec_stvebx:
10813 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000010814 case Intrinsic::ppc_altivec_stvewx:
10815 case Intrinsic::ppc_vsx_stxvd2x:
10816 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010817 EVT VT;
10818 switch (Intrinsic) {
10819 case Intrinsic::ppc_altivec_stvebx:
10820 VT = MVT::i8;
10821 break;
10822 case Intrinsic::ppc_altivec_stvehx:
10823 VT = MVT::i16;
10824 break;
10825 case Intrinsic::ppc_altivec_stvewx:
10826 VT = MVT::i32;
10827 break;
Bill Schmidt72954782014-11-12 04:19:40 +000010828 case Intrinsic::ppc_vsx_stxvd2x:
10829 VT = MVT::v2f64;
10830 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000010831 case Intrinsic::ppc_qpx_qvstfd:
10832 VT = MVT::v4f64;
10833 break;
10834 case Intrinsic::ppc_qpx_qvstfs:
10835 VT = MVT::v4f32;
10836 break;
10837 case Intrinsic::ppc_qpx_qvstfcd:
10838 VT = MVT::v2f64;
10839 break;
10840 case Intrinsic::ppc_qpx_qvstfcs:
10841 VT = MVT::v2f32;
10842 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010843 default:
10844 VT = MVT::v4i32;
10845 break;
10846 }
10847
10848 Info.opc = ISD::INTRINSIC_VOID;
10849 Info.memVT = VT;
10850 Info.ptrVal = I.getArgOperand(1);
10851 Info.offset = -VT.getStoreSize()+1;
10852 Info.size = 2*VT.getStoreSize()-1;
10853 Info.align = 1;
10854 Info.vol = false;
10855 Info.readMem = false;
10856 Info.writeMem = true;
10857 return true;
10858 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000010859 case Intrinsic::ppc_qpx_qvstfda:
10860 case Intrinsic::ppc_qpx_qvstfsa:
10861 case Intrinsic::ppc_qpx_qvstfcda:
10862 case Intrinsic::ppc_qpx_qvstfcsa:
10863 case Intrinsic::ppc_qpx_qvstfiwa: {
10864 EVT VT;
10865 switch (Intrinsic) {
10866 case Intrinsic::ppc_qpx_qvstfda:
10867 VT = MVT::v4f64;
10868 break;
10869 case Intrinsic::ppc_qpx_qvstfsa:
10870 VT = MVT::v4f32;
10871 break;
10872 case Intrinsic::ppc_qpx_qvstfcda:
10873 VT = MVT::v2f64;
10874 break;
10875 case Intrinsic::ppc_qpx_qvstfcsa:
10876 VT = MVT::v2f32;
10877 break;
10878 default:
10879 VT = MVT::v4i32;
10880 break;
10881 }
10882
10883 Info.opc = ISD::INTRINSIC_VOID;
10884 Info.memVT = VT;
10885 Info.ptrVal = I.getArgOperand(1);
10886 Info.offset = 0;
10887 Info.size = VT.getStoreSize();
10888 Info.align = 1;
10889 Info.vol = false;
10890 Info.readMem = false;
10891 Info.writeMem = true;
10892 return true;
10893 }
Hal Finkel46ef7ce2014-08-13 01:15:40 +000010894 default:
10895 break;
10896 }
10897
10898 return false;
10899}
10900
Evan Chengd9929f02010-04-01 20:10:42 +000010901/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +000010902/// and store operations as a result of memset, memcpy, and memmove
10903/// lowering. If DstAlign is zero that means it's safe to destination
10904/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
10905/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +000010906/// probably because the source does not need to be loaded. If 'IsMemset' is
10907/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
10908/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
10909/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +000010910/// It returns EVT::Other if the type should be determined using generic
10911/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +000010912EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
10913 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010914 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +000010915 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +000010916 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +000010917 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +000010918 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000010919 } else {
Owen Anderson9f944592009-08-11 20:47:22 +000010920 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000010921 }
10922}
Hal Finkel88ed4e32012-04-01 19:23:08 +000010923
Hal Finkel34974ed2014-04-12 21:52:38 +000010924/// \brief Returns true if it is beneficial to convert a load of a constant
10925/// to just the constant itself.
10926bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
10927 Type *Ty) const {
10928 assert(Ty->isIntegerTy());
10929
10930 unsigned BitSize = Ty->getPrimitiveSizeInBits();
10931 if (BitSize == 0 || BitSize > 64)
10932 return false;
10933 return true;
10934}
10935
10936bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
10937 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10938 return false;
10939 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10940 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
10941 return NumBits1 == 64 && NumBits2 == 32;
10942}
10943
10944bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
10945 if (!VT1.isInteger() || !VT2.isInteger())
10946 return false;
10947 unsigned NumBits1 = VT1.getSizeInBits();
10948 unsigned NumBits2 = VT2.getSizeInBits();
10949 return NumBits1 == 64 && NumBits2 == 32;
10950}
10951
Hal Finkel5d5d1532015-01-10 08:21:59 +000010952bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10953 // Generally speaking, zexts are not free, but they are free when they can be
10954 // folded with other operations.
10955 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
10956 EVT MemVT = LD->getMemoryVT();
10957 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
10958 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
10959 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
10960 LD->getExtensionType() == ISD::ZEXTLOAD))
10961 return true;
10962 }
10963
10964 // FIXME: Add other cases...
10965 // - 32-bit shifts with a zext to i64
10966 // - zext after ctlz, bswap, etc.
10967 // - zext after and by a constant mask
10968
10969 return TargetLowering::isZExtFree(Val, VT2);
10970}
10971
Olivier Sallenave32509692015-01-13 15:06:36 +000010972bool PPCTargetLowering::isFPExtFree(EVT VT) const {
10973 assert(VT.isFloatingPoint());
10974 return true;
10975}
10976
Hal Finkel34974ed2014-04-12 21:52:38 +000010977bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
10978 return isInt<16>(Imm) || isUInt<16>(Imm);
10979}
10980
10981bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
10982 return isInt<16>(Imm) || isUInt<16>(Imm);
10983}
10984
Matt Arsenault6f2a5262014-07-27 17:46:40 +000010985bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
10986 unsigned,
10987 unsigned,
10988 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +000010989 if (DisablePPCUnaligned)
10990 return false;
10991
10992 // PowerPC supports unaligned memory access for simple non-vector types.
10993 // Although accessing unaligned addresses is not as efficient as accessing
10994 // aligned addresses, it is generally more efficient than manual expansion,
10995 // and generally only traps for software emulation when crossing page
10996 // boundaries.
10997
10998 if (!VT.isSimple())
10999 return false;
11000
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011001 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011002 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +000011003 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
11004 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011005 return false;
11006 } else {
11007 return false;
11008 }
11009 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +000011010
11011 if (VT == MVT::ppcf128)
11012 return false;
11013
11014 if (Fast)
11015 *Fast = true;
11016
11017 return true;
11018}
11019
Stephen Lin73de7bf2013-07-09 18:16:56 +000011020bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
11021 VT = VT.getScalarType();
11022
Hal Finkel0a479ae2012-06-22 00:49:52 +000011023 if (!VT.isSimple())
11024 return false;
11025
11026 switch (VT.getSimpleVT().SimpleTy) {
11027 case MVT::f32:
11028 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +000011029 return true;
11030 default:
11031 break;
11032 }
11033
11034 return false;
11035}
11036
Hal Finkel934361a2015-01-14 01:07:51 +000011037const MCPhysReg *
11038PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
11039 // LR is a callee-save register, but we must treat it as clobbered by any call
11040 // site. Hence we include LR in the scratch registers, which are in turn added
11041 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
11042 // to CTR, which is used by any indirect call.
11043 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000011044 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000011045 };
11046
11047 return ScratchRegs;
11048}
11049
Hal Finkelb4240ca2014-03-31 17:48:16 +000011050bool
11051PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
11052 EVT VT , unsigned DefinedValues) const {
11053 if (VT == MVT::v2i64)
11054 return false;
11055
Hal Finkelc93a9a22015-02-25 01:06:45 +000011056 if (Subtarget.hasQPX()) {
11057 if (VT == MVT::v4f32 || VT == MVT::v4f64 || VT == MVT::v4i1)
11058 return true;
11059 }
11060
Hal Finkelb4240ca2014-03-31 17:48:16 +000011061 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
11062}
11063
Hal Finkel88ed4e32012-04-01 19:23:08 +000011064Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011065 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011066 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000011067
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011068 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000011069}
11070
Bill Schmidt0cf702f2013-07-30 00:50:39 +000011071// Create a fast isel object.
11072FastISel *
11073PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
11074 const TargetLibraryInfo *LibInfo) const {
11075 return PPC::createFastISel(FuncInfo, LibInfo);
11076}