blob: 817e58ce59e1077212bf70d015d3432f94c9ac73 [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- TargetPassConfig.cpp - Target independent code generation passes ---===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/SmallVector.h"
18#include "llvm/ADT/StringRef.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000019#include "llvm/Analysis/BasicAliasAnalysis.h"
George Burgess IVbfa401e2016-07-06 00:26:41 +000020#include "llvm/Analysis/CFLAndersAliasAnalysis.h"
21#include "llvm/Analysis/CFLSteensAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000022#include "llvm/Analysis/CallGraphSCCPass.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000023#include "llvm/Analysis/ScopedNoAliasAA.h"
Matthias Braunc7c06f12017-06-06 00:26:13 +000024#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000025#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000027#include "llvm/CodeGen/MachinePassRegistry.h"
28#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000029#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000030#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000031#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000032#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000033#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000034#include "llvm/MC/MCTargetOptions.h"
35#include "llvm/Pass.h"
36#include "llvm/Support/CodeGen.h"
37#include "llvm/Support/CommandLine.h"
38#include "llvm/Support/Compiler.h"
Andrew Trickde401d32012-02-04 02:56:48 +000039#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000040#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000041#include "llvm/Support/Threading.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000042#include "llvm/Target/TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000044#include "llvm/Transforms/Utils/SymbolRewriter.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000045#include <cassert>
46#include <string>
Jim Laskey95eda5b2006-08-01 14:21:23 +000047
Chris Lattner27dd6422003-12-28 07:59:53 +000048using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000049
Matthias Braune2d2ead2016-12-08 00:16:08 +000050static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
51 cl::desc("Disable Post Regalloc Scheduler"));
Andrew Trickde401d32012-02-04 02:56:48 +000052static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
53 cl::desc("Disable branch folding"));
54static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
55 cl::desc("Disable tail duplication"));
56static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
57 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000058static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000059 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000060static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
61 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000062static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
63 cl::desc("Disable Stack Slot Coloring"));
64static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
65 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000066static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
67 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000068static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
69 cl::desc("Disable Machine LICM"));
70static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
71 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000072static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
73 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000074 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000075static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
76 cl::Hidden,
77 cl::desc("Disable Machine LICM"));
78static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
79 cl::desc("Disable Machine Sinking"));
80static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
81 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000082static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
83 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000084static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
85 cl::desc("Disable Codegen Prepare"));
86static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000087 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000088static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
89 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000090static cl::opt<bool> EnableImplicitNullChecks(
91 "enable-implicit-null-checks",
92 cl::desc("Fold null checks into faulting memory operations"),
93 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000094static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
95 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
96static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
97 cl::desc("Print LLVM IR input to isel pass"));
98static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
99 cl::desc("Dump garbage collector data"));
100static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
101 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +0000102 cl::init(false),
103 cl::ZeroOrMore);
Jessica Paquette596f4832017-03-06 21:31:18 +0000104static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner",
105 cl::Hidden,
106 cl::desc("Enable machine outliner"));
Matthias Braunc7c06f12017-06-06 00:26:13 +0000107// Enable or disable FastISel. Both options are needed, because
108// FastISel is enabled by default with -fast, and we wish to be
109// able to enable or disable fast-isel independently from -O0.
110static cl::opt<cl::boolOrDefault>
111EnableFastISelOption("fast-isel", cl::Hidden,
112 cl::desc("Enable the \"fast\" instruction selector"));
113
114static cl::opt<cl::boolOrDefault>
115 EnableGlobalISel("global-isel", cl::Hidden,
116 cl::desc("Enable the \"global\" instruction selector"));
Owen Anderson21b17882015-02-04 00:02:59 +0000117
Bob Wilson33e51882012-05-30 00:17:12 +0000118static cl::opt<std::string>
119PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
120 cl::desc("Print machine instrs"),
121 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +0000122
Quentin Colombet1c06a732016-08-31 18:43:04 +0000123static cl::opt<int> EnableGlobalISelAbort(
Quentin Colombet0de43b22016-08-26 22:32:59 +0000124 "global-isel-abort", cl::Hidden,
125 cl::desc("Enable abort calls when \"global\" instruction selection "
Quentin Colombet1c06a732016-08-31 18:43:04 +0000126 "fails to lower/select an instruction: 0 disable the abort, "
127 "1 enable the abort, and "
128 "2 disable the abort but emit a diagnostic on failure"),
129 cl::init(1));
Quentin Colombet0de43b22016-08-26 22:32:59 +0000130
Andrew Trick17080b92013-12-28 21:56:51 +0000131// Temporary option to allow experimenting with MachineScheduler as a post-RA
132// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000133// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
134// Targets can return true in targetSchedulesPostRAScheduling() and
135// insert a PostRA scheduling pass wherever it wants.
136cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000137 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
138
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000139// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000140static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
141 cl::desc("Run live interval analysis earlier in the pipeline"));
142
George Burgess IVbfa401e2016-07-06 00:26:41 +0000143// Experimental option to use CFL-AA in codegen
144enum class CFLAAType { None, Steensgaard, Andersen, Both };
145static cl::opt<CFLAAType> UseCFLAA(
146 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
147 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
148 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
149 clEnumValN(CFLAAType::Steensgaard, "steens",
150 "Enable unification-based CFL-AA"),
151 clEnumValN(CFLAAType::Andersen, "anders",
152 "Enable inclusion-based CFL-AA"),
153 clEnumValN(CFLAAType::Both, "both",
Mehdi Amini732afdd2016-10-08 19:41:06 +0000154 "Enable both variants of CFL-AA")));
Hal Finkel445dda52014-09-02 22:12:54 +0000155
Andrew Tricke9a951c2012-02-15 03:21:51 +0000156/// Allow standard passes to be disabled by command line options. This supports
157/// simple binary flags that either suppress the pass or do nothing.
158/// i.e. -disable-mypass=false has no effect.
159/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000160static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
161 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000162 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000163 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000164 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000165}
166
Andrew Tricke9a951c2012-02-15 03:21:51 +0000167/// Allow standard passes to be disabled by the command line, regardless of who
168/// is adding the pass.
169///
170/// StandardID is the pass identified in the standard pass pipeline and provided
171/// to addPass(). It may be a target-specific ID in the case that the target
172/// directly adds its own pass, but in that case we harmlessly fall through.
173///
174/// TargetID is the pass that the target has configured to override StandardID.
175///
176/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
177/// pass to run. This allows multiple options to control a single pass depending
178/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000179static IdentifyingPassPtr overridePass(AnalysisID StandardID,
180 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000181 if (StandardID == &PostRASchedulerID)
Matthias Braune2d2ead2016-12-08 00:16:08 +0000182 return applyDisable(TargetID, DisablePostRASched);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000183
184 if (StandardID == &BranchFolderPassID)
185 return applyDisable(TargetID, DisableBranchFold);
186
187 if (StandardID == &TailDuplicateID)
188 return applyDisable(TargetID, DisableTailDuplicate);
189
190 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
191 return applyDisable(TargetID, DisableEarlyTailDup);
192
193 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000194 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000195
196 if (StandardID == &StackSlotColoringID)
197 return applyDisable(TargetID, DisableSSC);
198
199 if (StandardID == &DeadMachineInstructionElimID)
200 return applyDisable(TargetID, DisableMachineDCE);
201
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000202 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000203 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000204
Andrew Tricke9a951c2012-02-15 03:21:51 +0000205 if (StandardID == &MachineLICMID)
206 return applyDisable(TargetID, DisableMachineLICM);
207
208 if (StandardID == &MachineCSEID)
209 return applyDisable(TargetID, DisableMachineCSE);
210
Andrew Tricke9a951c2012-02-15 03:21:51 +0000211 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
212 return applyDisable(TargetID, DisablePostRAMachineLICM);
213
214 if (StandardID == &MachineSinkingID)
215 return applyDisable(TargetID, DisableMachineSink);
216
217 if (StandardID == &MachineCopyPropagationID)
218 return applyDisable(TargetID, DisableCopyProp);
219
220 return TargetID;
221}
222
Jim Laskey29e635d2006-08-02 12:30:23 +0000223//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000224/// TargetPassConfig
225//===---------------------------------------------------------------------===//
226
227INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
228 "Target Pass Configuration", false, false)
229char TargetPassConfig::ID = 0;
230
Andrew Tricke9a951c2012-02-15 03:21:51 +0000231// Pseudo Pass IDs.
232char TargetPassConfig::EarlyTailDuplicateID = 0;
233char TargetPassConfig::PostRAMachineLICMID = 0;
234
Justin Bogner468c9982015-10-08 00:36:22 +0000235namespace {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000236
Justin Bogner468c9982015-10-08 00:36:22 +0000237struct InsertedPass {
238 AnalysisID TargetPassID;
239 IdentifyingPassPtr InsertedPassID;
240 bool VerifyAfter;
241 bool PrintAfter;
242
243 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
244 bool VerifyAfter, bool PrintAfter)
245 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
246 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
247
248 Pass *getInsertedPass() const {
249 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
250 if (InsertedPassID.isInstance())
251 return InsertedPassID.getInstance();
252 Pass *NP = Pass::createPass(InsertedPassID.getID());
253 assert(NP && "Pass ID not registered");
254 return NP;
255 }
256};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000257
258} // end anonymous namespace
Justin Bogner468c9982015-10-08 00:36:22 +0000259
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000260namespace llvm {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000261
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000262class PassConfigImpl {
263public:
264 // List of passes explicitly substituted by this target. Normally this is
265 // empty, but it is a convenient way to suppress or replace specific passes
266 // that are part of a standard pass pipeline without overridding the entire
267 // pipeline. This mechanism allows target options to inherit a standard pass's
268 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000269 // default by substituting a pass ID of zero, and the user may still enable
270 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000271 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000272
273 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
274 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000275 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000276};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000277
278} // end namespace llvm
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000279
Andrew Trickb7551332012-02-04 02:56:45 +0000280// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000281TargetPassConfig::~TargetPassConfig() {
282 delete Impl;
283}
Andrew Trickb7551332012-02-04 02:56:45 +0000284
Andrew Trick58648e42012-02-08 21:22:48 +0000285// Out of line constructor provides default values for pass options and
286// registers all common codegen passes.
Matthias Braun5e394c32017-05-30 21:36:41 +0000287TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm)
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000288 : ImmutablePass(ID), PM(&pm), TM(&TM) {
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000289 Impl = new PassConfigImpl();
290
Andrew Trickb7551332012-02-04 02:56:45 +0000291 // Register all target independent codegen passes to activate their PassIDs,
292 // including this pass itself.
293 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000294
Chandler Carruth7b560d42015-09-09 17:55:00 +0000295 // Also register alias analysis passes required by codegen passes.
296 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
297 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
298
Andrew Tricke9a951c2012-02-15 03:21:51 +0000299 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000300 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
301 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000302
303 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
Matthias Braun5e394c32017-05-30 21:36:41 +0000304 TM.Options.PrintMachineCode = true;
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000305
Matthias Braun5e394c32017-05-30 21:36:41 +0000306 if (TM.Options.EnableIPRA)
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000307 setRequiresCodeGenSCCOrder();
Andrew Trickb7551332012-02-04 02:56:45 +0000308}
309
Matthias Braun31d19d42016-05-10 03:21:59 +0000310CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
311 return TM->getOptLevel();
312}
313
Bob Wilson33e51882012-05-30 00:17:12 +0000314/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000315void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000316 IdentifyingPassPtr InsertedPassID,
317 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000318 assert(((!InsertedPassID.isInstance() &&
319 TargetPassID != InsertedPassID.getID()) ||
320 (InsertedPassID.isInstance() &&
321 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000322 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000323 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
324 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000325}
326
Andrew Trickb7551332012-02-04 02:56:45 +0000327/// createPassConfig - Create a pass configuration object to be used by
328/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
329///
330/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000331TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000332 return new TargetPassConfig(*this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000333}
334
335TargetPassConfig::TargetPassConfig()
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000336 : ImmutablePass(ID) {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000337 report_fatal_error("Trying to construct TargetPassConfig without a target "
338 "machine. Scheduling a CodeGen pass without a target "
339 "triple set?");
Andrew Trickb7551332012-02-04 02:56:45 +0000340}
341
Andrew Trickdd37d522012-02-08 21:22:39 +0000342// Helper to verify the analysis is really immutable.
343void TargetPassConfig::setOpt(bool &Opt, bool Val) {
344 assert(!Initialized && "PassConfig is immutable");
345 Opt = Val;
346}
347
Bob Wilsonb9b69362012-07-02 19:48:37 +0000348void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000349 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000350 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000351}
Andrew Trickee874db2012-02-11 07:11:32 +0000352
Andrew Tricke2203232013-04-10 01:06:56 +0000353IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
354 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000355 I = Impl->TargetPasses.find(ID);
356 if (I == Impl->TargetPasses.end())
357 return ID;
358 return I->second;
359}
360
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000361bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
362 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
363 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
364 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
365 FinalPtr.getID() != ID;
366}
367
Bob Wilsoncac3b902012-07-02 19:48:45 +0000368/// Add a pass to the PassManager if that pass is supposed to be run. If the
369/// Started/Stopped flags indicate either that the compilation should start at
370/// a later pass or that it should stop after an earlier pass, then do not add
371/// the pass. Finally, compare the current pass against the StartAfter
372/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000373void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000374 assert(!Initialized && "PassConfig is immutable");
375
Chandler Carruth34263a02012-07-02 22:56:41 +0000376 // Cache the Pass ID here in case the pass manager finds this pass is
377 // redundant with ones already scheduled / available, and deletes it.
378 // Fundamentally, once we add the pass to the manager, we no longer own it
379 // and shouldn't reference it.
380 AnalysisID PassID = P->getPassID();
381
Alex Lorenze2d75232015-07-06 17:44:26 +0000382 if (StartBefore == PassID)
383 Started = true;
Matthias Braun729c9892016-09-23 21:46:02 +0000384 if (StopBefore == PassID)
385 Stopped = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000386 if (Started && !Stopped) {
387 std::string Banner;
388 // Construct banner message before PM->add() as that may delete the pass.
389 if (AddingMachinePasses && (printAfter || verifyAfter))
390 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000391 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000392 if (AddingMachinePasses) {
393 if (printAfter)
394 addPrintPass(Banner);
395 if (verifyAfter)
396 addVerifyPass(Banner);
397 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000398
399 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000400 for (auto IP : Impl->InsertedPasses) {
401 if (IP.TargetPassID == PassID)
402 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000403 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000404 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000405 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000406 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000407 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000408 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000409 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000410 Started = true;
411 if (Stopped && !Started)
412 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000413}
414
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000415/// Add a CodeGen pass at this point in the pipeline after checking for target
416/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000417///
418/// addPass cannot return a pointer to the pass instance because is internal the
419/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000420AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
421 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000422 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
423 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
424 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000425 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000426
Andrew Tricke2203232013-04-10 01:06:56 +0000427 Pass *P;
428 if (FinalPtr.isInstance())
429 P = FinalPtr.getInstance();
430 else {
431 P = Pass::createPass(FinalPtr.getID());
432 if (!P)
433 llvm_unreachable("Pass ID not registered");
434 }
435 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000436 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000437
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000438 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000439}
Andrew Trickde401d32012-02-04 02:56:48 +0000440
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000441void TargetPassConfig::printAndVerify(const std::string &Banner) {
442 addPrintPass(Banner);
443 addVerifyPass(Banner);
444}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000445
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000446void TargetPassConfig::addPrintPass(const std::string &Banner) {
447 if (TM->shouldPrintMachineCode())
448 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
449}
450
451void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Matthias Braund6a36ae2017-05-31 18:41:23 +0000452 bool Verify = VerifyMachineCode;
453#ifdef EXPENSIVE_CHECKS
454 if (VerifyMachineCode == cl::BOU_UNSET)
455 Verify = TM->isMachineVerifierClean();
456#endif
457 if (Verify)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000458 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000459}
460
Andrew Trickf8ea1082012-02-04 02:56:59 +0000461/// Add common target configurable passes that perform LLVM IR to IR transforms
462/// following machine independent optimization.
463void TargetPassConfig::addIRPasses() {
George Burgess IVbfa401e2016-07-06 00:26:41 +0000464 switch (UseCFLAA) {
465 case CFLAAType::Steensgaard:
466 addPass(createCFLSteensAAWrapperPass());
467 break;
468 case CFLAAType::Andersen:
469 addPass(createCFLAndersAAWrapperPass());
470 break;
471 case CFLAAType::Both:
472 addPass(createCFLAndersAAWrapperPass());
473 addPass(createCFLSteensAAWrapperPass());
474 break;
475 default:
476 break;
477 }
478
Andrew Trickde401d32012-02-04 02:56:48 +0000479 // Basic AliasAnalysis support.
480 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
481 // BasicAliasAnalysis wins if they disagree. This is intended to help
482 // support "obvious" type-punning idioms.
Chandler Carruth7b560d42015-09-09 17:55:00 +0000483 addPass(createTypeBasedAAWrapperPass());
484 addPass(createScopedNoAliasAAWrapperPass());
485 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000486
487 // Before running any passes, run the verifier to determine if the input
488 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000489 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000490 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000491
492 // Run loop strength reduction before anything else.
493 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000494 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000495 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000496 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000497 }
498
Philip Reames23cf2e22015-01-28 19:28:03 +0000499 // Run GC lowering passes for builtin collectors
500 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000501 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000502 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000503
504 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000505 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000506
507 // Prepare expensive constants for SelectionDAG.
508 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
509 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000510
511 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
512 addPass(createPartiallyInlineLibCallsPass());
Hal Finkel40d7f5c2016-09-01 09:42:39 +0000513
514 // Insert calls to mcount-like functions.
515 addPass(createCountingFunctionInserterPass());
Amara Emerson836b0f42017-05-10 09:42:49 +0000516
Ayman Musac5490e52017-05-15 11:30:54 +0000517 // Add scalarization of target's unsupported masked memory intrinsics pass.
518 // the unsupported intrinsic will be replaced with a chain of basic blocks,
519 // that stores/loads element one-by-one if the appropriate mask bit is set.
520 addPass(createScalarizeMaskedMemIntrinPass());
521
Amara Emerson836b0f42017-05-10 09:42:49 +0000522 // Expand reduction intrinsics into shuffle sequences if the target wants to.
523 addPass(createExpandReductionsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000524}
525
526/// Turn exception handling constructs into something the code generators can
527/// handle.
528void TargetPassConfig::addPassesToHandleExceptions() {
Alex Bradbury3447ca32016-08-18 13:08:58 +0000529 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
530 assert(MCAI && "No MCAsmInfo");
531 switch (MCAI->getExceptionHandlingType()) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000532 case ExceptionHandling::SjLj:
533 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
534 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
535 // catch info can get misplaced when a selector ends up more than one block
536 // removed from the parent invoke(s). This could happen when a landing
537 // pad is shared by multiple invokes and is also a target of a normal
538 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000539 addPass(createSjLjEHPreparePass());
Justin Bognerb03fd122016-08-17 05:10:15 +0000540 LLVM_FALLTHROUGH;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000541 case ExceptionHandling::DwarfCFI:
542 case ExceptionHandling::ARM:
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000543 addPass(createDwarfEHPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000544 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000545 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000546 // We support using both GCC-style and MSVC-style exceptions on Windows, so
547 // add both preparation passes. Each pass will only actually run if it
548 // recognizes the personality function.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000549 addPass(createWinEHPass());
550 addPass(createDwarfEHPass());
Reid Kleckner1185fce2015-01-29 00:41:44 +0000551 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000552 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000553 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000554
555 // The lower invoke pass may create unreachable code. Remove it.
556 addPass(createUnreachableBlockEliminationPass());
557 break;
558 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000559}
Andrew Trickde401d32012-02-04 02:56:48 +0000560
Bill Wendlingc786b312012-11-30 22:08:55 +0000561/// Add pass to prepare the LLVM IR for code generation. This should be done
562/// before exception handling preparation passes.
563void TargetPassConfig::addCodeGenPrepare() {
564 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000565 addPass(createCodeGenPreparePass());
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000566 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000567}
568
Andrew Trickf8ea1082012-02-04 02:56:59 +0000569/// Add common passes that perform LLVM IR to IR transforms in preparation for
570/// instruction selection.
571void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000572 addPreISel();
573
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000574 // Force codegen to run according to the callgraph.
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000575 if (requiresCodeGenSCCOrder())
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000576 addPass(new DummyCGSCCPass);
577
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000578 // Add both the safe stack and the stack protection passes: each of them will
579 // only protect functions that have corresponding attributes.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000580 addPass(createSafeStackPass());
581 addPass(createStackProtectorPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000582
Andrew Trickde401d32012-02-04 02:56:48 +0000583 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000584 addPass(createPrintFunctionPass(
585 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000586
587 // All passes which modify the LLVM IR are now complete; run the verifier
588 // to ensure that the IR is valid.
589 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000590 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000591}
Andrew Trickde401d32012-02-04 02:56:48 +0000592
Matthias Braunc7c06f12017-06-06 00:26:13 +0000593bool TargetPassConfig::addCoreISelPasses() {
594 // Enable FastISel with -fast, but allow that to be overridden.
595 TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
596 if (EnableFastISelOption == cl::BOU_TRUE ||
597 (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel()))
598 TM->setFastISel(true);
599
600 // Ask the target for an isel.
601 // Enable GlobalISel if the target wants to, but allow that to be overriden.
602 if (EnableGlobalISel == cl::BOU_TRUE ||
603 (EnableGlobalISel == cl::BOU_UNSET && isGlobalISelEnabled())) {
604 if (addIRTranslator())
605 return true;
606
607 addPreLegalizeMachineIR();
608
609 if (addLegalizeMachineIR())
610 return true;
611
612 // Before running the register bank selector, ask the target if it
613 // wants to run some passes.
614 addPreRegBankSelect();
615
616 if (addRegBankSelect())
617 return true;
618
619 addPreGlobalInstructionSelect();
620
621 if (addGlobalInstructionSelect())
622 return true;
623
624 // Pass to reset the MachineFunction if the ISel failed.
625 addPass(createResetMachineFunctionPass(
626 reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled()));
627
628 // Provide a fallback path when we do not want to abort on
629 // not-yet-supported input.
630 if (!isGlobalISelAbortEnabled() && addInstSelector())
631 return true;
632
633 } else if (addInstSelector())
634 return true;
635
636 return false;
637}
638
639bool TargetPassConfig::addISelPasses() {
640 if (TM->Options.EmulatedTLS)
641 addPass(createLowerEmuTLSPass());
642
643 addPass(createPreISelIntrinsicLoweringPass());
644 addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis()));
645 addIRPasses();
646 addCodeGenPrepare();
647 addPassesToHandleExceptions();
648 addISelPrepare();
649
650 return addCoreISelPasses();
651}
652
Jonas Paulsson0f867802017-05-17 07:36:03 +0000653/// -regalloc=... command line option.
654static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
655static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
656 RegisterPassParser<RegisterRegAlloc> >
657RegAlloc("regalloc",
658 cl::init(&useDefaultRegisterAllocator),
659 cl::desc("Register allocator to use"));
660
Andrew Trickf5426752012-02-09 00:40:55 +0000661/// Add the complete set of target-independent postISel code generator passes.
662///
663/// This can be read as the standard order of major LLVM CodeGen stages. Stages
664/// with nontrivial configuration or multiple passes are broken out below in
665/// add%Stage routines.
666///
667/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
668/// addPre/Post methods with empty header implementations allow injecting
669/// target-specific fixups just before or after major stages. Additionally,
670/// targets have the flexibility to change pass order within a stage by
671/// overriding default implementation of add%Stage routines below. Each
672/// technique has maintainability tradeoffs because alternate pass orders are
673/// not well supported. addPre/Post works better if the target pass is easily
674/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000675/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000676///
677/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
678/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000679void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000680 AddingMachinePasses = true;
681
Bob Wilson33e51882012-05-30 00:17:12 +0000682 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000683 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
684 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000685 const PassRegistry *PR = PassRegistry::getPassRegistry();
686 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000687 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000688 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000689 const char *TID = (const char *)(TPI->getTypeInfo());
690 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000691 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000692 }
693
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000694 // Print the instruction selected machine code...
695 printAndVerify("After Instruction Selection");
696
Matthias Braun35a024f2016-10-28 18:05:05 +0000697 if (TM->Options.EnableIPRA)
698 addPass(createRegUsageInfoPropPass());
699
Andrew Trickde401d32012-02-04 02:56:48 +0000700 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000701 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000702
Andrew Trickf5426752012-02-09 00:40:55 +0000703 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000704 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000705 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000706 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000707 // If the target requests it, assign local variables to stack slots relative
708 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000709 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000710 }
711
712 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000713 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000714
Andrew Trickf5426752012-02-09 00:40:55 +0000715 // Run register allocation and passes that are tightly coupled with it,
716 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000717 if (getOptimizeRegAlloc())
718 addOptimizedRegAlloc(createRegAllocPass(true));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000719 else {
720 if (RegAlloc != &useDefaultRegisterAllocator &&
721 RegAlloc != &createFastRegisterAllocator)
722 report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc.");
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000723 addFastRegAlloc(createRegAllocPass(false));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000724 }
Andrew Trickde401d32012-02-04 02:56:48 +0000725
726 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000727 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000728
729 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000730 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000731 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000732
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000733 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
734 // do so if it hasn't been disabled, substituted, or overridden.
735 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000736 addPass(createPrologEpilogInserterPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000737
Andrew Trickf5426752012-02-09 00:40:55 +0000738 /// Add passes that optimize machine instructions after register allocation.
739 if (getOptLevel() != CodeGenOpt::None)
740 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000741
742 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000743 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000744
745 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000746 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000747
Sanjoy Das69fad072015-06-15 18:44:27 +0000748 if (EnableImplicitNullChecks)
749 addPass(&ImplicitNullChecksID);
750
Andrew Trickde401d32012-02-04 02:56:48 +0000751 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000752 // Let Target optionally insert this pass by itself at some other
753 // point.
754 if (getOptLevel() != CodeGenOpt::None &&
755 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000756 if (MISchedPostRA)
757 addPass(&PostMachineSchedulerID);
758 else
759 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000760 }
761
Andrew Trickf5426752012-02-09 00:40:55 +0000762 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000763 if (addGCPasses()) {
764 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000765 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000766 }
Andrew Trickde401d32012-02-04 02:56:48 +0000767
Andrew Trickf5426752012-02-09 00:40:55 +0000768 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000769 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000770 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000771
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000772 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000773
Mehdi Aminicfed2562016-07-13 23:39:46 +0000774 if (TM->Options.EnableIPRA)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000775 // Collect register usage information and produce a register mask of
776 // clobbered registers, to be used to optimize call sites.
777 addPass(createRegUsageInfoCollector());
778
David Majnemer97890232015-09-17 20:45:18 +0000779 addPass(&FuncletLayoutID, false);
780
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000781 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000782 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000783
Nirav Davea7c041d2017-01-31 17:00:27 +0000784 // Insert before XRay Instrumentation.
785 addPass(&FEntryInserterID, false);
786
Dean Michael Berris52735fc2016-07-14 04:06:33 +0000787 addPass(&XRayInstrumentationID, false);
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000788 addPass(&PatchableFunctionID, false);
789
Jessica Paquette596f4832017-03-06 21:31:18 +0000790 if (EnableMachineOutliner)
791 PM->add(createMachineOutlinerPass());
792
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000793 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000794}
795
Andrew Trickf5426752012-02-09 00:40:55 +0000796/// Add passes that optimize machine instructions in SSA form.
797void TargetPassConfig::addMachineSSAOptimization() {
798 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000799 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000800
801 // Optimize PHIs before DCE: removing dead PHI cycles may make more
802 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000803 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000804
Nadav Rotem7c277da2012-09-06 09:17:37 +0000805 // This pass merges large allocas. StackSlotColoring is a different pass
806 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000807 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000808
Andrew Trickf5426752012-02-09 00:40:55 +0000809 // If the target requests it, assign local variables to stack slots relative
810 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000811 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000812
813 // With optimization, dead code should already be eliminated. However
814 // there is one known exception: lowered code for arguments that are only
815 // used by tail calls, where the tail calls reuse the incoming stack
816 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000817 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000818
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000819 // Allow targets to insert passes that improve instruction level parallelism,
820 // like if-conversion. Such passes will typically need dominator trees and
821 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000822 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000823
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000824 addPass(&MachineLICMID, false);
825 addPass(&MachineCSEID, false);
Nemanja Ivanovicb223cfa2017-03-01 20:29:34 +0000826
827 // Coalesce basic blocks with the same branch condition
828 addPass(&BranchCoalescingID);
829
Bob Wilsonb9b69362012-07-02 19:48:37 +0000830 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000831
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000832 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000833 // Clean-up the dead code that may have been generated by peephole
834 // rewriting.
835 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000836}
837
Andrew Trickb7551332012-02-04 02:56:45 +0000838//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000839/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000840//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000841
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000842bool TargetPassConfig::getOptimizeRegAlloc() const {
843 switch (OptimizeRegAlloc) {
844 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
845 case cl::BOU_TRUE: return true;
846 case cl::BOU_FALSE: return false;
847 }
848 llvm_unreachable("Invalid optimize-regalloc state");
849}
850
Andrew Trickf5426752012-02-09 00:40:55 +0000851/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000852MachinePassRegistry RegisterRegAlloc::Registry;
853
Andrew Trickf5426752012-02-09 00:40:55 +0000854/// A dummy default pass factory indicates whether the register allocator is
855/// overridden on the command line.
Kamil Rytarowski5d2bd8d2017-02-05 21:13:06 +0000856static llvm::once_flag InitializeDefaultRegisterAllocatorFlag;
Jonas Paulsson0f867802017-05-17 07:36:03 +0000857
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000858static RegisterRegAlloc
859defaultRegAlloc("default",
860 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000861 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000862
David Majnemerd9d02d82016-07-08 16:39:00 +0000863static void initializeDefaultRegisterAllocatorOnce() {
864 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
865
866 if (!Ctor) {
867 Ctor = RegAlloc;
868 RegisterRegAlloc::setDefault(RegAlloc);
869 }
870}
871
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000872/// Instantiate the default register allocator pass for this target for either
873/// the optimized or unoptimized allocation path. This will be added to the pass
874/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
875/// in the optimized case.
876///
877/// A target that uses the standard regalloc pass order for fast or optimized
878/// allocation may still override this for per-target regalloc
879/// selection. But -regalloc=... always takes precedence.
880FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
881 if (Optimized)
882 return createGreedyRegisterAllocator();
883 else
884 return createFastRegisterAllocator();
885}
886
887/// Find and instantiate the register allocation pass requested by this target
888/// at the current optimization level. Different register allocators are
889/// defined as separate passes because they may require different analysis.
890///
891/// This helper ensures that the regalloc= option is always available,
892/// even for targets that override the default allocator.
893///
894/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
895/// this can be folded into addPass.
896FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000897 // Initialize the global default.
David Majnemerd9d02d82016-07-08 16:39:00 +0000898 llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
899 initializeDefaultRegisterAllocatorOnce);
900
901 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000902 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000903 return Ctor();
904
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000905 // With no -regalloc= override, ask the target for a regalloc pass.
906 return createTargetRegisterAllocator(Optimized);
907}
908
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000909/// Return true if the default global register allocator is in use and
910/// has not be overriden on the command line with '-regalloc=...'
911bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000912 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000913}
914
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000915/// Add the minimum set of target-independent passes that are required for
916/// register allocation. No coalescing or scheduling.
917void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000918 addPass(&PHIEliminationID, false);
919 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000920
Dan Gohmane32c5742015-09-08 20:36:33 +0000921 if (RegAllocPass)
922 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000923}
Andrew Trickf5426752012-02-09 00:40:55 +0000924
925/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000926/// optimized register allocation, including coalescing, machine instruction
927/// scheduling, and register allocation itself.
928void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +0000929 addPass(&DetectDeadLanesID, false);
930
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000931 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000932
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000933 // LiveVariables currently requires pure SSA form.
934 //
935 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
936 // LiveVariables can be removed completely, and LiveIntervals can be directly
937 // computed. (We still either need to regenerate kill flags after regalloc, or
938 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000939 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000940
Rafael Espindola9770bde2013-10-14 16:39:04 +0000941 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000942 addPass(&MachineLoopInfoID, false);
943 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000944
945 // Eventually, we want to run LiveIntervals before PHI elimination.
946 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000947 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000948
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000949 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000950 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000951
Matthias Braunf9acaca2016-05-31 22:38:06 +0000952 // The machine scheduler may accidentally create disconnected components
953 // when moving subregister definitions around, avoid this by splitting them to
954 // separate vregs before. Splitting can also improve reg. allocation quality.
955 addPass(&RenameIndependentSubregsID);
956
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000957 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000958 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000959
Dan Gohmane32c5742015-09-08 20:36:33 +0000960 if (RegAllocPass) {
961 // Add the selected register allocation pass.
962 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000963
Dan Gohmane32c5742015-09-08 20:36:33 +0000964 // Allow targets to change the register assignments before rewriting.
965 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000966
Dan Gohmane32c5742015-09-08 20:36:33 +0000967 // Finally rewrite virtual registers.
968 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000969
Dan Gohmane32c5742015-09-08 20:36:33 +0000970 // Perform stack slot coloring and post-ra machine LICM.
971 //
972 // FIXME: Re-enable coloring with register when it's capable of adding
973 // kill markers.
974 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000975
Dan Gohmane32c5742015-09-08 20:36:33 +0000976 // Run post-ra machine LICM to hoist reloads / remats.
977 //
978 // FIXME: can this move into MachineLateOptimization?
979 addPass(&PostRAMachineLICMID);
980 }
Andrew Trickf5426752012-02-09 00:40:55 +0000981}
982
983//===---------------------------------------------------------------------===//
984/// Post RegAlloc Pass Configuration
985//===---------------------------------------------------------------------===//
986
987/// Add passes that optimize machine instructions after register allocation.
988void TargetPassConfig::addMachineLateOptimization() {
989 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000990 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000991
992 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000993 // Note that duplicating tail just increases code size and degrades
994 // performance for targets that require Structured Control Flow.
995 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000996 if (!TM->requiresStructuredCFG())
997 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000998
999 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001000 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +00001001}
1002
Evan Cheng59421ae2012-12-21 02:57:04 +00001003/// Add standard GC passes.
1004bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001005 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +00001006 return true;
1007}
1008
Andrew Trickf5426752012-02-09 00:40:55 +00001009/// Add standard basic block placement passes.
1010void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +00001011 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +00001012 // Run a separate pass to collect block placement statistics.
1013 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +00001014 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +00001015 }
1016}
Quentin Colombet0de43b22016-08-26 22:32:59 +00001017
1018//===---------------------------------------------------------------------===//
1019/// GlobalISel Configuration
1020//===---------------------------------------------------------------------===//
Ahmed Bougacha120ae222017-03-01 23:33:08 +00001021
1022bool TargetPassConfig::isGlobalISelEnabled() const {
1023 return false;
1024}
1025
Quentin Colombet0de43b22016-08-26 22:32:59 +00001026bool TargetPassConfig::isGlobalISelAbortEnabled() const {
Quentin Colombet1c06a732016-08-31 18:43:04 +00001027 return EnableGlobalISelAbort == 1;
1028}
1029
1030bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
1031 return EnableGlobalISelAbort == 2;
Quentin Colombet0de43b22016-08-26 22:32:59 +00001032}