Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 11 | /// \brief This pass lowers the pseudo control flow instructions to real |
| 12 | /// machine instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | /// |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 14 | /// All control flow is handled using predicated instructions and |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | /// a predicate stack. Each Scalar ALU controls the operations of 64 Vector |
| 16 | /// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs |
| 17 | /// by writting to the 64-bit EXEC register (each bit corresponds to a |
| 18 | /// single vector ALU). Typically, for predicates, a vector ALU will write |
| 19 | /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each |
| 20 | /// Vector ALU) and then the ScalarALU will AND the VCC register with the |
| 21 | /// EXEC to update the predicates. |
| 22 | /// |
| 23 | /// For example: |
| 24 | /// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 25 | /// %SGPR0 = SI_IF %VCC |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 27 | /// %SGPR0 = SI_ELSE %SGPR0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 29 | /// SI_END_CF %SGPR0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | /// |
| 31 | /// becomes: |
| 32 | /// |
| 33 | /// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask |
| 34 | /// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 35 | /// S_CBRANCH_EXECZ label0 // This instruction is an optional |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 36 | /// // optimization which allows us to |
| 37 | /// // branch if all the bits of |
| 38 | /// // EXEC are zero. |
| 39 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch |
| 40 | /// |
| 41 | /// label0: |
| 42 | /// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block |
| 43 | /// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
| 44 | /// S_BRANCH_EXECZ label1 // Use our branch optimization |
| 45 | /// // instruction again. |
| 46 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block |
| 47 | /// label1: |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 48 | /// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | //===----------------------------------------------------------------------===// |
| 50 | |
| 51 | #include "AMDGPU.h" |
| 52 | #include "SIInstrInfo.h" |
| 53 | #include "SIMachineFunctionInfo.h" |
| 54 | #include "llvm/CodeGen/MachineFunction.h" |
| 55 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 56 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 57 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 58 | #include "llvm/IR/Constants.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 59 | |
| 60 | using namespace llvm; |
| 61 | |
| 62 | namespace { |
| 63 | |
| 64 | class SILowerControlFlowPass : public MachineFunctionPass { |
| 65 | |
| 66 | private: |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 67 | static const unsigned SkipThreshold = 12; |
| 68 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 69 | static char ID; |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 70 | const TargetRegisterInfo *TRI; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 71 | const SIInstrInfo *TII; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 72 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 73 | bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To); |
| 74 | |
| 75 | void Skip(MachineInstr &From, MachineOperand &To); |
| 76 | void SkipIfDead(MachineInstr &MI); |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 77 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 78 | void If(MachineInstr &MI); |
| 79 | void Else(MachineInstr &MI); |
| 80 | void Break(MachineInstr &MI); |
| 81 | void IfBreak(MachineInstr &MI); |
| 82 | void ElseBreak(MachineInstr &MI); |
| 83 | void Loop(MachineInstr &MI); |
| 84 | void EndCf(MachineInstr &MI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 85 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 86 | void Kill(MachineInstr &MI); |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 87 | void Branch(MachineInstr &MI); |
| 88 | |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 89 | void LoadM0(MachineInstr &MI, MachineInstr *MovRel); |
| 90 | void IndirectSrc(MachineInstr &MI); |
| 91 | void IndirectDst(MachineInstr &MI); |
| 92 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 93 | public: |
| 94 | SILowerControlFlowPass(TargetMachine &tm) : |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 95 | MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 96 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame^] | 97 | bool runOnMachineFunction(MachineFunction &MF) override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 98 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame^] | 99 | const char *getPassName() const override { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 100 | return "SI Lower control flow instructions"; |
| 101 | } |
| 102 | |
| 103 | }; |
| 104 | |
| 105 | } // End anonymous namespace |
| 106 | |
| 107 | char SILowerControlFlowPass::ID = 0; |
| 108 | |
| 109 | FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) { |
| 110 | return new SILowerControlFlowPass(tm); |
| 111 | } |
| 112 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 113 | bool SILowerControlFlowPass::shouldSkip(MachineBasicBlock *From, |
| 114 | MachineBasicBlock *To) { |
| 115 | |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 116 | unsigned NumInstr = 0; |
| 117 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 118 | for (MachineBasicBlock *MBB = From; MBB != To && !MBB->succ_empty(); |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 119 | MBB = *MBB->succ_begin()) { |
| 120 | |
| 121 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 122 | NumInstr < SkipThreshold && I != E; ++I) { |
| 123 | |
| 124 | if (I->isBundle() || !I->isBundled()) |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 125 | if (++NumInstr >= SkipThreshold) |
| 126 | return true; |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 127 | } |
| 128 | } |
| 129 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 130 | return false; |
| 131 | } |
| 132 | |
| 133 | void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) { |
| 134 | |
| 135 | if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB())) |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 136 | return; |
| 137 | |
| 138 | DebugLoc DL = From.getDebugLoc(); |
| 139 | BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ)) |
| 140 | .addOperand(To) |
| 141 | .addReg(AMDGPU::EXEC); |
| 142 | } |
| 143 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 144 | void SILowerControlFlowPass::SkipIfDead(MachineInstr &MI) { |
| 145 | |
| 146 | MachineBasicBlock &MBB = *MI.getParent(); |
| 147 | DebugLoc DL = MI.getDebugLoc(); |
| 148 | |
Michel Danzer | 6f273c5 | 2014-02-27 01:47:02 +0000 | [diff] [blame] | 149 | if (MBB.getParent()->getInfo<SIMachineFunctionInfo>()->ShaderType != |
| 150 | ShaderType::PIXEL || |
| 151 | !shouldSkip(&MBB, &MBB.getParent()->back())) |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 152 | return; |
| 153 | |
| 154 | MachineBasicBlock::iterator Insert = &MI; |
| 155 | ++Insert; |
| 156 | |
| 157 | // If the exec mask is non-zero, skip the next two instructions |
| 158 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 159 | .addImm(3) |
| 160 | .addReg(AMDGPU::EXEC); |
| 161 | |
| 162 | // Exec mask is zero: Export to NULL target... |
| 163 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP)) |
| 164 | .addImm(0) |
| 165 | .addImm(0x09) // V_008DFC_SQ_EXP_NULL |
| 166 | .addImm(0) |
| 167 | .addImm(1) |
| 168 | .addImm(1) |
Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 169 | .addReg(AMDGPU::VGPR0) |
| 170 | .addReg(AMDGPU::VGPR0) |
| 171 | .addReg(AMDGPU::VGPR0) |
| 172 | .addReg(AMDGPU::VGPR0); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 173 | |
| 174 | // ... and terminate wavefront |
| 175 | BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM)); |
| 176 | } |
| 177 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 178 | void SILowerControlFlowPass::If(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 179 | MachineBasicBlock &MBB = *MI.getParent(); |
| 180 | DebugLoc DL = MI.getDebugLoc(); |
| 181 | unsigned Reg = MI.getOperand(0).getReg(); |
| 182 | unsigned Vcc = MI.getOperand(1).getReg(); |
| 183 | |
| 184 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg) |
| 185 | .addReg(Vcc); |
| 186 | |
| 187 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg) |
| 188 | .addReg(AMDGPU::EXEC) |
| 189 | .addReg(Reg); |
| 190 | |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 191 | Skip(MI, MI.getOperand(2)); |
| 192 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 193 | MI.eraseFromParent(); |
| 194 | } |
| 195 | |
| 196 | void SILowerControlFlowPass::Else(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 197 | MachineBasicBlock &MBB = *MI.getParent(); |
| 198 | DebugLoc DL = MI.getDebugLoc(); |
| 199 | unsigned Dst = MI.getOperand(0).getReg(); |
| 200 | unsigned Src = MI.getOperand(1).getReg(); |
| 201 | |
Christian Konig | 6a9d390 | 2013-03-26 14:03:44 +0000 | [diff] [blame] | 202 | BuildMI(MBB, MBB.getFirstNonPHI(), DL, |
| 203 | TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst) |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 204 | .addReg(Src); // Saved EXEC |
| 205 | |
| 206 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC) |
| 207 | .addReg(AMDGPU::EXEC) |
| 208 | .addReg(Dst); |
| 209 | |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 210 | Skip(MI, MI.getOperand(2)); |
| 211 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 212 | MI.eraseFromParent(); |
| 213 | } |
| 214 | |
| 215 | void SILowerControlFlowPass::Break(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 216 | MachineBasicBlock &MBB = *MI.getParent(); |
| 217 | DebugLoc DL = MI.getDebugLoc(); |
| 218 | |
| 219 | unsigned Dst = MI.getOperand(0).getReg(); |
| 220 | unsigned Src = MI.getOperand(1).getReg(); |
| 221 | |
| 222 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 223 | .addReg(AMDGPU::EXEC) |
| 224 | .addReg(Src); |
| 225 | |
| 226 | MI.eraseFromParent(); |
| 227 | } |
| 228 | |
| 229 | void SILowerControlFlowPass::IfBreak(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 230 | MachineBasicBlock &MBB = *MI.getParent(); |
| 231 | DebugLoc DL = MI.getDebugLoc(); |
| 232 | |
| 233 | unsigned Dst = MI.getOperand(0).getReg(); |
| 234 | unsigned Vcc = MI.getOperand(1).getReg(); |
| 235 | unsigned Src = MI.getOperand(2).getReg(); |
| 236 | |
| 237 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 238 | .addReg(Vcc) |
| 239 | .addReg(Src); |
| 240 | |
| 241 | MI.eraseFromParent(); |
| 242 | } |
| 243 | |
| 244 | void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 245 | MachineBasicBlock &MBB = *MI.getParent(); |
| 246 | DebugLoc DL = MI.getDebugLoc(); |
| 247 | |
| 248 | unsigned Dst = MI.getOperand(0).getReg(); |
| 249 | unsigned Saved = MI.getOperand(1).getReg(); |
| 250 | unsigned Src = MI.getOperand(2).getReg(); |
| 251 | |
| 252 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 253 | .addReg(Saved) |
| 254 | .addReg(Src); |
| 255 | |
| 256 | MI.eraseFromParent(); |
| 257 | } |
| 258 | |
| 259 | void SILowerControlFlowPass::Loop(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 260 | MachineBasicBlock &MBB = *MI.getParent(); |
| 261 | DebugLoc DL = MI.getDebugLoc(); |
| 262 | unsigned Src = MI.getOperand(0).getReg(); |
| 263 | |
| 264 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC) |
| 265 | .addReg(AMDGPU::EXEC) |
| 266 | .addReg(Src); |
| 267 | |
| 268 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 269 | .addOperand(MI.getOperand(1)) |
| 270 | .addReg(AMDGPU::EXEC); |
| 271 | |
| 272 | MI.eraseFromParent(); |
| 273 | } |
| 274 | |
| 275 | void SILowerControlFlowPass::EndCf(MachineInstr &MI) { |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 276 | MachineBasicBlock &MBB = *MI.getParent(); |
| 277 | DebugLoc DL = MI.getDebugLoc(); |
| 278 | unsigned Reg = MI.getOperand(0).getReg(); |
| 279 | |
| 280 | BuildMI(MBB, MBB.getFirstNonPHI(), DL, |
| 281 | TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC) |
| 282 | .addReg(AMDGPU::EXEC) |
| 283 | .addReg(Reg); |
| 284 | |
| 285 | MI.eraseFromParent(); |
| 286 | } |
| 287 | |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 288 | void SILowerControlFlowPass::Branch(MachineInstr &MI) { |
Matt Arsenault | 71b71d2 | 2014-02-11 21:12:38 +0000 | [diff] [blame] | 289 | if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode()) |
| 290 | MI.eraseFromParent(); |
| 291 | |
| 292 | // If these aren't equal, this is probably an infinite loop. |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 293 | } |
| 294 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 295 | void SILowerControlFlowPass::Kill(MachineInstr &MI) { |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 296 | MachineBasicBlock &MBB = *MI.getParent(); |
| 297 | DebugLoc DL = MI.getDebugLoc(); |
Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 298 | const MachineOperand &Op = MI.getOperand(0); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 299 | |
Michel Danzer | 6f273c5 | 2014-02-27 01:47:02 +0000 | [diff] [blame] | 300 | // Kill is only allowed in pixel / geometry shaders |
NAKAMURA Takumi | c96fb1b | 2013-01-21 14:06:48 +0000 | [diff] [blame] | 301 | assert(MBB.getParent()->getInfo<SIMachineFunctionInfo>()->ShaderType == |
Michel Danzer | 6f273c5 | 2014-02-27 01:47:02 +0000 | [diff] [blame] | 302 | ShaderType::PIXEL || |
| 303 | MBB.getParent()->getInfo<SIMachineFunctionInfo>()->ShaderType == |
| 304 | ShaderType::GEOMETRY); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 305 | |
Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 306 | // Clear this thread from the exec mask if the operand is negative |
| 307 | if ((Op.isImm() || Op.isFPImm())) { |
| 308 | // Constant operand: Set exec mask to 0 or do nothing |
| 309 | if (Op.isImm() ? (Op.getImm() & 0x80000000) : |
| 310 | Op.getFPImm()->isNegative()) { |
| 311 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC) |
| 312 | .addImm(0); |
| 313 | } |
| 314 | } else { |
| 315 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32), AMDGPU::VCC) |
| 316 | .addImm(0) |
| 317 | .addOperand(Op); |
| 318 | } |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 319 | |
| 320 | MI.eraseFromParent(); |
| 321 | } |
| 322 | |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 323 | void SILowerControlFlowPass::LoadM0(MachineInstr &MI, MachineInstr *MovRel) { |
| 324 | |
| 325 | MachineBasicBlock &MBB = *MI.getParent(); |
| 326 | DebugLoc DL = MI.getDebugLoc(); |
| 327 | MachineBasicBlock::iterator I = MI; |
| 328 | |
| 329 | unsigned Save = MI.getOperand(1).getReg(); |
| 330 | unsigned Idx = MI.getOperand(3).getReg(); |
| 331 | |
| 332 | if (AMDGPU::SReg_32RegClass.contains(Idx)) { |
| 333 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0) |
| 334 | .addReg(Idx); |
| 335 | MBB.insert(I, MovRel); |
| 336 | MI.eraseFromParent(); |
| 337 | return; |
| 338 | } |
| 339 | |
| 340 | assert(AMDGPU::SReg_64RegClass.contains(Save)); |
| 341 | assert(AMDGPU::VReg_32RegClass.contains(Idx)); |
| 342 | |
| 343 | // Save the EXEC mask |
| 344 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save) |
| 345 | .addReg(AMDGPU::EXEC); |
| 346 | |
| 347 | // Read the next variant into VCC (lower 32 bits) <- also loop target |
Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 348 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), |
| 349 | AMDGPU::VCC_LO) |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 350 | .addReg(Idx); |
| 351 | |
| 352 | // Move index from VCC into M0 |
| 353 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0) |
Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 354 | .addReg(AMDGPU::VCC_LO); |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 355 | |
| 356 | // Compare the just read M0 value to all possible Idx values |
| 357 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32), AMDGPU::VCC) |
| 358 | .addReg(AMDGPU::M0) |
| 359 | .addReg(Idx); |
| 360 | |
| 361 | // Update EXEC, save the original EXEC value to VCC |
| 362 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC) |
| 363 | .addReg(AMDGPU::VCC); |
| 364 | |
| 365 | // Do the actual move |
| 366 | MBB.insert(I, MovRel); |
| 367 | |
| 368 | // Update EXEC, switch all done bits to 0 and all todo bits to 1 |
| 369 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC) |
| 370 | .addReg(AMDGPU::EXEC) |
| 371 | .addReg(AMDGPU::VCC); |
| 372 | |
| 373 | // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover |
| 374 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 375 | .addImm(-7) |
| 376 | .addReg(AMDGPU::EXEC); |
| 377 | |
| 378 | // Restore EXEC |
| 379 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC) |
| 380 | .addReg(Save); |
| 381 | |
| 382 | MI.eraseFromParent(); |
| 383 | } |
| 384 | |
| 385 | void SILowerControlFlowPass::IndirectSrc(MachineInstr &MI) { |
| 386 | |
| 387 | MachineBasicBlock &MBB = *MI.getParent(); |
| 388 | DebugLoc DL = MI.getDebugLoc(); |
| 389 | |
| 390 | unsigned Dst = MI.getOperand(0).getReg(); |
| 391 | unsigned Vec = MI.getOperand(2).getReg(); |
| 392 | unsigned Off = MI.getOperand(4).getImm(); |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 393 | unsigned SubReg = TRI->getSubReg(Vec, AMDGPU::sub0); |
| 394 | if (!SubReg) |
| 395 | SubReg = Vec; |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 396 | |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 397 | MachineInstr *MovRel = |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 398 | BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 399 | .addReg(SubReg + Off) |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 400 | .addReg(AMDGPU::M0, RegState::Implicit) |
| 401 | .addReg(Vec, RegState::Implicit); |
| 402 | |
| 403 | LoadM0(MI, MovRel); |
| 404 | } |
| 405 | |
| 406 | void SILowerControlFlowPass::IndirectDst(MachineInstr &MI) { |
| 407 | |
| 408 | MachineBasicBlock &MBB = *MI.getParent(); |
| 409 | DebugLoc DL = MI.getDebugLoc(); |
| 410 | |
| 411 | unsigned Dst = MI.getOperand(0).getReg(); |
| 412 | unsigned Off = MI.getOperand(4).getImm(); |
| 413 | unsigned Val = MI.getOperand(5).getReg(); |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 414 | unsigned SubReg = TRI->getSubReg(Dst, AMDGPU::sub0); |
| 415 | if (!SubReg) |
| 416 | SubReg = Dst; |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 417 | |
| 418 | MachineInstr *MovRel = |
| 419 | BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32)) |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 420 | .addReg(SubReg + Off, RegState::Define) |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 421 | .addReg(Val) |
| 422 | .addReg(AMDGPU::M0, RegState::Implicit) |
| 423 | .addReg(Dst, RegState::Implicit); |
| 424 | |
| 425 | LoadM0(MI, MovRel); |
| 426 | } |
| 427 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 428 | bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) { |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 429 | TII = static_cast<const SIInstrInfo*>(MF.getTarget().getInstrInfo()); |
Bill Wendling | 37e9adb | 2013-06-07 20:28:55 +0000 | [diff] [blame] | 430 | TRI = MF.getTarget().getRegisterInfo(); |
Tom Stellard | d50bb3c | 2013-09-05 18:37:52 +0000 | [diff] [blame] | 431 | SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 432 | |
| 433 | bool HaveKill = false; |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 434 | bool NeedM0 = false; |
Christian Konig | 737d4a1 | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 435 | bool NeedWQM = false; |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 436 | unsigned Depth = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 437 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 438 | for (MachineFunction::iterator BI = MF.begin(), BE = MF.end(); |
| 439 | BI != BE; ++BI) { |
| 440 | |
| 441 | MachineBasicBlock &MBB = *BI; |
Tim Northover | 24f4661 | 2014-03-28 13:52:56 +0000 | [diff] [blame] | 442 | MachineBasicBlock::iterator I, Next; |
| 443 | for (I = MBB.begin(); I != MBB.end(); I = Next) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 444 | Next = std::next(I); |
Tim Northover | 24f4661 | 2014-03-28 13:52:56 +0000 | [diff] [blame] | 445 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 446 | MachineInstr &MI = *I; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 447 | if (TII->isDS(MI.getOpcode())) { |
| 448 | NeedM0 = true; |
| 449 | NeedWQM = true; |
| 450 | } |
| 451 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 452 | switch (MI.getOpcode()) { |
| 453 | default: break; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 454 | case AMDGPU::SI_IF: |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 455 | ++Depth; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 456 | If(MI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 457 | break; |
| 458 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 459 | case AMDGPU::SI_ELSE: |
| 460 | Else(MI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 461 | break; |
| 462 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 463 | case AMDGPU::SI_BREAK: |
| 464 | Break(MI); |
| 465 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 466 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 467 | case AMDGPU::SI_IF_BREAK: |
| 468 | IfBreak(MI); |
| 469 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 470 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 471 | case AMDGPU::SI_ELSE_BREAK: |
| 472 | ElseBreak(MI); |
| 473 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 474 | |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 475 | case AMDGPU::SI_LOOP: |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 476 | ++Depth; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 477 | Loop(MI); |
| 478 | break; |
| 479 | |
| 480 | case AMDGPU::SI_END_CF: |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 481 | if (--Depth == 0 && HaveKill) { |
| 482 | SkipIfDead(MI); |
| 483 | HaveKill = false; |
| 484 | } |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 485 | EndCf(MI); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 486 | break; |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 487 | |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 488 | case AMDGPU::SI_KILL: |
| 489 | if (Depth == 0) |
| 490 | SkipIfDead(MI); |
| 491 | else |
| 492 | HaveKill = true; |
| 493 | Kill(MI); |
| 494 | break; |
| 495 | |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 496 | case AMDGPU::S_BRANCH: |
| 497 | Branch(MI); |
| 498 | break; |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 499 | |
| 500 | case AMDGPU::SI_INDIRECT_SRC: |
| 501 | IndirectSrc(MI); |
| 502 | break; |
| 503 | |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 504 | case AMDGPU::SI_INDIRECT_DST_V1: |
Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 505 | case AMDGPU::SI_INDIRECT_DST_V2: |
| 506 | case AMDGPU::SI_INDIRECT_DST_V4: |
| 507 | case AMDGPU::SI_INDIRECT_DST_V8: |
| 508 | case AMDGPU::SI_INDIRECT_DST_V16: |
| 509 | IndirectDst(MI); |
| 510 | break; |
Christian Konig | 737d4a1 | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 511 | |
| 512 | case AMDGPU::V_INTERP_P1_F32: |
| 513 | case AMDGPU::V_INTERP_P2_F32: |
| 514 | case AMDGPU::V_INTERP_MOV_F32: |
| 515 | NeedWQM = true; |
| 516 | break; |
| 517 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 518 | } |
| 519 | } |
| 520 | } |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 521 | |
Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 522 | if (NeedM0) { |
| 523 | MachineBasicBlock &MBB = MF.front(); |
| 524 | // Initialize M0 to a value that won't cause LDS access to be discarded |
| 525 | // due to offset clamping |
| 526 | BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_MOV_B32), |
| 527 | AMDGPU::M0).addImm(0xffffffff); |
| 528 | } |
| 529 | |
Tom Stellard | 9a32e5f | 2014-02-10 16:58:27 +0000 | [diff] [blame] | 530 | if (NeedWQM && MFI->ShaderType == ShaderType::PIXEL) { |
Christian Konig | 737d4a1 | 2013-03-26 14:03:50 +0000 | [diff] [blame] | 531 | MachineBasicBlock &MBB = MF.front(); |
| 532 | BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_WQM_B64), |
| 533 | AMDGPU::EXEC).addReg(AMDGPU::EXEC); |
| 534 | } |
| 535 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 536 | return true; |
| 537 | } |