blob: bc33e65b06776d5f02d631823e365922921e419a [file] [log] [blame]
Sam Parker3828c6f2018-07-23 12:27:47 +00001//===----- ARMCodeGenPrepare.cpp ------------------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass inserts intrinsics to handle small types that would otherwise be
12/// promoted during legalization. Here we can manually promote types or insert
13/// intrinsics which can handle narrow types that aren't supported by the
14/// register classes.
15//
16//===----------------------------------------------------------------------===//
17
18#include "ARM.h"
19#include "ARMSubtarget.h"
20#include "ARMTargetMachine.h"
21#include "llvm/ADT/StringRef.h"
22#include "llvm/CodeGen/Passes.h"
23#include "llvm/CodeGen/TargetPassConfig.h"
24#include "llvm/IR/Attributes.h"
25#include "llvm/IR/BasicBlock.h"
26#include "llvm/IR/IRBuilder.h"
27#include "llvm/IR/Constants.h"
28#include "llvm/IR/InstrTypes.h"
29#include "llvm/IR/Instruction.h"
30#include "llvm/IR/Instructions.h"
31#include "llvm/IR/IntrinsicInst.h"
32#include "llvm/IR/Intrinsics.h"
33#include "llvm/IR/Type.h"
34#include "llvm/IR/Value.h"
35#include "llvm/IR/Verifier.h"
36#include "llvm/Pass.h"
37#include "llvm/Support/Casting.h"
38#include "llvm/Support/CommandLine.h"
39
40#define DEBUG_TYPE "arm-codegenprepare"
41
42using namespace llvm;
43
44static cl::opt<bool>
Sam Parker945604d2018-09-11 12:45:43 +000045DisableCGP("arm-disable-cgp", cl::Hidden, cl::init(false),
Sam Parker3828c6f2018-07-23 12:27:47 +000046 cl::desc("Disable ARM specific CodeGenPrepare pass"));
47
48static cl::opt<bool>
49EnableDSP("arm-enable-scalar-dsp", cl::Hidden, cl::init(false),
50 cl::desc("Use DSP instructions for scalar operations"));
51
52static cl::opt<bool>
53EnableDSPWithImms("arm-enable-scalar-dsp-imms", cl::Hidden, cl::init(false),
54 cl::desc("Use DSP instructions for scalar operations\
55 with immediate operands"));
56
Sjoerd Meijer31239a42018-08-17 07:34:01 +000057// The goal of this pass is to enable more efficient code generation for
58// operations on narrow types (i.e. types with < 32-bits) and this is a
59// motivating IR code example:
60//
61// define hidden i32 @cmp(i8 zeroext) {
62// %2 = add i8 %0, -49
63// %3 = icmp ult i8 %2, 3
64// ..
65// }
66//
67// The issue here is that i8 is type-legalized to i32 because i8 is not a
68// legal type. Thus, arithmetic is done in integer-precision, but then the
69// byte value is masked out as follows:
70//
71// t19: i32 = add t4, Constant:i32<-49>
72// t24: i32 = and t19, Constant:i32<255>
73//
74// Consequently, we generate code like this:
75//
76// subs r0, #49
77// uxtb r1, r0
78// cmp r1, #3
79//
80// This shows that masking out the byte value results in generation of
81// the UXTB instruction. This is not optimal as r0 already contains the byte
82// value we need, and so instead we can just generate:
83//
84// sub.w r1, r0, #49
85// cmp r1, #3
86//
87// We achieve this by type promoting the IR to i32 like so for this example:
88//
89// define i32 @cmp(i8 zeroext %c) {
90// %0 = zext i8 %c to i32
91// %c.off = add i32 %0, -49
92// %1 = icmp ult i32 %c.off, 3
93// ..
94// }
95//
96// For this to be valid and legal, we need to prove that the i32 add is
97// producing the same value as the i8 addition, and that e.g. no overflow
98// happens.
99//
100// A brief sketch of the algorithm and some terminology.
101// We pattern match interesting IR patterns:
102// - which have "sources": instructions producing narrow values (i8, i16), and
103// - they have "sinks": instructions consuming these narrow values.
104//
105// We collect all instruction connecting sources and sinks in a worklist, so
106// that we can mutate these instruction and perform type promotion when it is
107// legal to do so.
Sam Parker3828c6f2018-07-23 12:27:47 +0000108
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000109namespace {
Sam Parker3828c6f2018-07-23 12:27:47 +0000110class IRPromoter {
111 SmallPtrSet<Value*, 8> NewInsts;
112 SmallVector<Instruction*, 4> InstsToRemove;
113 Module *M = nullptr;
114 LLVMContext &Ctx;
115
116public:
117 IRPromoter(Module *M) : M(M), Ctx(M->getContext()) { }
118
119 void Cleanup() {
120 for (auto *I : InstsToRemove) {
121 LLVM_DEBUG(dbgs() << "ARM CGP: Removing " << *I << "\n");
122 I->dropAllReferences();
123 I->eraseFromParent();
124 }
125 InstsToRemove.clear();
126 NewInsts.clear();
127 }
128
129 void Mutate(Type *OrigTy,
130 SmallPtrSetImpl<Value*> &Visited,
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000131 SmallPtrSetImpl<Value*> &Sources,
132 SmallPtrSetImpl<Instruction*> &Sinks);
Sam Parker3828c6f2018-07-23 12:27:47 +0000133};
134
135class ARMCodeGenPrepare : public FunctionPass {
136 const ARMSubtarget *ST = nullptr;
137 IRPromoter *Promoter = nullptr;
138 std::set<Value*> AllVisited;
Sam Parker3828c6f2018-07-23 12:27:47 +0000139
Sam Parker3828c6f2018-07-23 12:27:47 +0000140 bool isSupportedValue(Value *V);
141 bool isLegalToPromote(Value *V);
142 bool TryToPromote(Value *V);
143
144public:
145 static char ID;
Sam Parker8c4b9642018-08-10 13:57:13 +0000146 static unsigned TypeSize;
147 Type *OrigTy = nullptr;
Sam Parker3828c6f2018-07-23 12:27:47 +0000148
149 ARMCodeGenPrepare() : FunctionPass(ID) {}
150
Sam Parker3828c6f2018-07-23 12:27:47 +0000151 void getAnalysisUsage(AnalysisUsage &AU) const override {
152 AU.addRequired<TargetPassConfig>();
153 }
154
155 StringRef getPassName() const override { return "ARM IR optimizations"; }
156
157 bool doInitialization(Module &M) override;
158 bool runOnFunction(Function &F) override;
Matt Morehousea70685f2018-07-23 17:00:45 +0000159 bool doFinalization(Module &M) override;
Sam Parker3828c6f2018-07-23 12:27:47 +0000160};
161
162}
163
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000164static bool generateSignBits(Value *V) {
Sam Parker3828c6f2018-07-23 12:27:47 +0000165 if (!isa<Instruction>(V))
166 return false;
167
168 unsigned Opc = cast<Instruction>(V)->getOpcode();
169 return Opc == Instruction::AShr || Opc == Instruction::SDiv ||
170 Opc == Instruction::SRem;
171}
172
173/// Some instructions can use 8- and 16-bit operands, and we don't need to
174/// promote anything larger. We disallow booleans to make life easier when
175/// dealing with icmps but allow any other integer that is <= 16 bits. Void
176/// types are accepted so we can handle switches.
177static bool isSupportedType(Value *V) {
Sam Parker8c4b9642018-08-10 13:57:13 +0000178 LLVM_DEBUG(dbgs() << "ARM CGP: isSupportedType: " << *V << "\n");
179 Type *Ty = V->getType();
Sam Parker7def86b2018-08-15 07:52:35 +0000180
181 // Allow voids and pointers, these won't be promoted.
182 if (Ty->isVoidTy() || Ty->isPointerTy())
Sam Parker3828c6f2018-07-23 12:27:47 +0000183 return true;
184
Sam Parker8c4b9642018-08-10 13:57:13 +0000185 if (auto *Ld = dyn_cast<LoadInst>(V))
186 Ty = cast<PointerType>(Ld->getPointerOperandType())->getElementType();
187
188 const IntegerType *IntTy = dyn_cast<IntegerType>(Ty);
189 if (!IntTy) {
190 LLVM_DEBUG(dbgs() << "ARM CGP: No, not an integer.\n");
Sam Parker3828c6f2018-07-23 12:27:47 +0000191 return false;
Sam Parker8c4b9642018-08-10 13:57:13 +0000192 }
Sam Parker3828c6f2018-07-23 12:27:47 +0000193
Sam Parker8c4b9642018-08-10 13:57:13 +0000194 return IntTy->getBitWidth() == ARMCodeGenPrepare::TypeSize;
195}
Sam Parker3828c6f2018-07-23 12:27:47 +0000196
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000197/// Return true if the given value is a source in the use-def chain, producing
Sam Parker8c4b9642018-08-10 13:57:13 +0000198/// a narrow (i8, i16) value. These values will be zext to start the promotion
199/// of the tree to i32. We guarantee that these won't populate the upper bits
200/// of the register. ZExt on the loads will be free, and the same for call
201/// return values because we only accept ones that guarantee a zeroext ret val.
202/// Many arguments will have the zeroext attribute too, so those would be free
203/// too.
204static bool isSource(Value *V) {
Sam Parker7def86b2018-08-15 07:52:35 +0000205 if (!isa<IntegerType>(V->getType()))
206 return false;
Sam Parker8c4b9642018-08-10 13:57:13 +0000207 // TODO Allow truncs and zext to be sources.
208 if (isa<Argument>(V))
209 return true;
210 else if (isa<LoadInst>(V))
211 return true;
Sam Parker569b2452018-09-12 09:11:48 +0000212 else if (isa<BitCastInst>(V))
213 return true;
Sam Parker8c4b9642018-08-10 13:57:13 +0000214 else if (auto *Call = dyn_cast<CallInst>(V))
215 return Call->hasRetAttr(Attribute::AttrKind::ZExt);
216 return false;
Sam Parker3828c6f2018-07-23 12:27:47 +0000217}
218
219/// Return true if V will require any promoted values to be truncated for the
Sam Parker8c4b9642018-08-10 13:57:13 +0000220/// the IR to remain valid. We can't mutate the value type of these
221/// instructions.
Sam Parker3828c6f2018-07-23 12:27:47 +0000222static bool isSink(Value *V) {
Sam Parker8c4b9642018-08-10 13:57:13 +0000223 // TODO The truncate also isn't actually necessary because we would already
224 // proved that the data value is kept within the range of the original data
225 // type.
Sam Parker3828c6f2018-07-23 12:27:47 +0000226 auto UsesNarrowValue = [](Value *V) {
Sam Parker8c4b9642018-08-10 13:57:13 +0000227 return V->getType()->getScalarSizeInBits() == ARMCodeGenPrepare::TypeSize;
Sam Parker3828c6f2018-07-23 12:27:47 +0000228 };
229
230 if (auto *Store = dyn_cast<StoreInst>(V))
231 return UsesNarrowValue(Store->getValueOperand());
232 if (auto *Return = dyn_cast<ReturnInst>(V))
233 return UsesNarrowValue(Return->getReturnValue());
Sam Parker8c4b9642018-08-10 13:57:13 +0000234 if (auto *Trunc = dyn_cast<TruncInst>(V))
235 return UsesNarrowValue(Trunc->getOperand(0));
Sam Parker0e2f0bd2018-08-16 11:54:09 +0000236 if (auto *ZExt = dyn_cast<ZExtInst>(V))
237 return UsesNarrowValue(ZExt->getOperand(0));
Sam Parker13567db2018-08-16 10:05:39 +0000238 if (auto *ICmp = dyn_cast<ICmpInst>(V))
239 return ICmp->isSigned();
Sam Parker3828c6f2018-07-23 12:27:47 +0000240
241 return isa<CallInst>(V);
242}
243
Sam Parker3828c6f2018-07-23 12:27:47 +0000244/// Return whether the instruction can be promoted within any modifications to
245/// it's operands or result.
246static bool isSafeOverflow(Instruction *I) {
Sam Parker8c4b9642018-08-10 13:57:13 +0000247 // FIXME Do we need NSW too?
Sam Parker3828c6f2018-07-23 12:27:47 +0000248 if (isa<OverflowingBinaryOperator>(I) && I->hasNoUnsignedWrap())
249 return true;
250
251 unsigned Opc = I->getOpcode();
252 if (Opc == Instruction::Add || Opc == Instruction::Sub) {
253 // We don't care if the add or sub could wrap if the value is decreasing
254 // and is only being used by an unsigned compare.
255 if (!I->hasOneUse() ||
256 !isa<ICmpInst>(*I->user_begin()) ||
257 !isa<ConstantInt>(I->getOperand(1)))
258 return false;
259
260 auto *CI = cast<ICmpInst>(*I->user_begin());
261 if (CI->isSigned())
262 return false;
263
264 bool NegImm = cast<ConstantInt>(I->getOperand(1))->isNegative();
265 bool IsDecreasing = ((Opc == Instruction::Sub) && !NegImm) ||
266 ((Opc == Instruction::Add) && NegImm);
267 if (!IsDecreasing)
268 return false;
269
270 LLVM_DEBUG(dbgs() << "ARM CGP: Allowing safe overflow for " << *I << "\n");
271 return true;
272 }
273
274 // Otherwise, if an instruction is using a negative immediate we will need
275 // to fix it up during the promotion.
276 for (auto &Op : I->operands()) {
277 if (auto *Const = dyn_cast<ConstantInt>(Op))
278 if (Const->isNegative())
279 return false;
280 }
281 return false;
282}
283
284static bool shouldPromote(Value *V) {
Sam Parker7def86b2018-08-15 07:52:35 +0000285 if (!isa<IntegerType>(V->getType()) || isSink(V)) {
286 LLVM_DEBUG(dbgs() << "ARM CGP: Don't need to promote: " << *V << "\n");
Sam Parker8c4b9642018-08-10 13:57:13 +0000287 return false;
Sam Parker7def86b2018-08-15 07:52:35 +0000288 }
Sam Parker8c4b9642018-08-10 13:57:13 +0000289
290 if (isSource(V))
291 return true;
292
Sam Parker3828c6f2018-07-23 12:27:47 +0000293 auto *I = dyn_cast<Instruction>(V);
294 if (!I)
295 return false;
296
Sam Parker8c4b9642018-08-10 13:57:13 +0000297 if (isa<ICmpInst>(I))
Sam Parker3828c6f2018-07-23 12:27:47 +0000298 return false;
299
Sam Parker3828c6f2018-07-23 12:27:47 +0000300 return true;
301}
302
303/// Return whether we can safely mutate V's type to ExtTy without having to be
304/// concerned with zero extending or truncation.
305static bool isPromotedResultSafe(Value *V) {
306 if (!isa<Instruction>(V))
307 return true;
308
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000309 if (generateSignBits(V))
Sam Parker3828c6f2018-07-23 12:27:47 +0000310 return false;
311
312 // If I is only being used by something that will require its value to be
313 // truncated, then we don't care about the promoted result.
314 auto *I = cast<Instruction>(V);
315 if (I->hasOneUse() && isSink(*I->use_begin()))
316 return true;
317
318 if (isa<OverflowingBinaryOperator>(I))
319 return isSafeOverflow(I);
320 return true;
321}
322
323/// Return the intrinsic for the instruction that can perform the same
324/// operation but on a narrow type. This is using the parallel dsp intrinsics
325/// on scalar values.
Sam Parker8c4b9642018-08-10 13:57:13 +0000326static Intrinsic::ID getNarrowIntrinsic(Instruction *I) {
Sam Parker3828c6f2018-07-23 12:27:47 +0000327 // Whether we use the signed or unsigned versions of these intrinsics
328 // doesn't matter because we're not using the GE bits that they set in
329 // the APSR.
330 switch(I->getOpcode()) {
331 default:
332 break;
333 case Instruction::Add:
Sam Parker8c4b9642018-08-10 13:57:13 +0000334 return ARMCodeGenPrepare::TypeSize == 16 ? Intrinsic::arm_uadd16 :
Sam Parker3828c6f2018-07-23 12:27:47 +0000335 Intrinsic::arm_uadd8;
336 case Instruction::Sub:
Sam Parker8c4b9642018-08-10 13:57:13 +0000337 return ARMCodeGenPrepare::TypeSize == 16 ? Intrinsic::arm_usub16 :
Sam Parker3828c6f2018-07-23 12:27:47 +0000338 Intrinsic::arm_usub8;
339 }
340 llvm_unreachable("unhandled opcode for narrow intrinsic");
341}
342
343void IRPromoter::Mutate(Type *OrigTy,
344 SmallPtrSetImpl<Value*> &Visited,
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000345 SmallPtrSetImpl<Value*> &Sources,
346 SmallPtrSetImpl<Instruction*> &Sinks) {
Sam Parker3828c6f2018-07-23 12:27:47 +0000347 IRBuilder<> Builder{Ctx};
348 Type *ExtTy = Type::getInt32Ty(M->getContext());
Sam Parker3828c6f2018-07-23 12:27:47 +0000349 SmallPtrSet<Value*, 8> Promoted;
Sam Parker8c4b9642018-08-10 13:57:13 +0000350 LLVM_DEBUG(dbgs() << "ARM CGP: Promoting use-def chains to from "
351 << ARMCodeGenPrepare::TypeSize << " to 32-bits\n");
Sam Parker3828c6f2018-07-23 12:27:47 +0000352
Sam Parker13567db2018-08-16 10:05:39 +0000353 // Cache original types.
354 DenseMap<Value*, Type*> TruncTysMap;
355 for (auto *V : Visited)
356 TruncTysMap[V] = V->getType();
357
Sam Parker3828c6f2018-07-23 12:27:47 +0000358 auto ReplaceAllUsersOfWith = [&](Value *From, Value *To) {
359 SmallVector<Instruction*, 4> Users;
360 Instruction *InstTo = dyn_cast<Instruction>(To);
361 for (Use &U : From->uses()) {
362 auto *User = cast<Instruction>(U.getUser());
363 if (InstTo && User->isIdenticalTo(InstTo))
364 continue;
365 Users.push_back(User);
366 }
367
368 for (auto &U : Users)
369 U->replaceUsesOfWith(From, To);
370 };
371
372 auto FixConst = [&](ConstantInt *Const, Instruction *I) {
373 Constant *NewConst = nullptr;
374 if (isSafeOverflow(I)) {
375 NewConst = (Const->isNegative()) ?
376 ConstantExpr::getSExt(Const, ExtTy) :
377 ConstantExpr::getZExt(Const, ExtTy);
378 } else {
379 uint64_t NewVal = *Const->getValue().getRawData();
380 if (Const->getType() == Type::getInt16Ty(Ctx))
381 NewVal &= 0xFFFF;
382 else
383 NewVal &= 0xFF;
384 NewConst = ConstantInt::get(ExtTy, NewVal);
385 }
386 I->replaceUsesOfWith(Const, NewConst);
387 };
388
389 auto InsertDSPIntrinsic = [&](Instruction *I) {
390 LLVM_DEBUG(dbgs() << "ARM CGP: Inserting DSP intrinsic for "
391 << *I << "\n");
392 Function *DSPInst =
Sam Parker8c4b9642018-08-10 13:57:13 +0000393 Intrinsic::getDeclaration(M, getNarrowIntrinsic(I));
Sam Parker3828c6f2018-07-23 12:27:47 +0000394 Builder.SetInsertPoint(I);
395 Builder.SetCurrentDebugLocation(I->getDebugLoc());
396 Value *Args[] = { I->getOperand(0), I->getOperand(1) };
397 CallInst *Call = Builder.CreateCall(DSPInst, Args);
398 ReplaceAllUsersOfWith(I, Call);
399 InstsToRemove.push_back(I);
400 NewInsts.insert(Call);
Sam Parker13567db2018-08-16 10:05:39 +0000401 TruncTysMap[Call] = OrigTy;
Sam Parker3828c6f2018-07-23 12:27:47 +0000402 };
403
404 auto InsertZExt = [&](Value *V, Instruction *InsertPt) {
405 LLVM_DEBUG(dbgs() << "ARM CGP: Inserting ZExt for " << *V << "\n");
406 Builder.SetInsertPoint(InsertPt);
407 if (auto *I = dyn_cast<Instruction>(V))
408 Builder.SetCurrentDebugLocation(I->getDebugLoc());
409 auto *ZExt = cast<Instruction>(Builder.CreateZExt(V, ExtTy));
410 if (isa<Argument>(V))
411 ZExt->moveBefore(InsertPt);
412 else
413 ZExt->moveAfter(InsertPt);
414 ReplaceAllUsersOfWith(V, ZExt);
415 NewInsts.insert(ZExt);
Sam Parker13567db2018-08-16 10:05:39 +0000416 TruncTysMap[ZExt] = TruncTysMap[V];
Sam Parker3828c6f2018-07-23 12:27:47 +0000417 };
418
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000419 // First, insert extending instructions between the sources and their users.
420 LLVM_DEBUG(dbgs() << "ARM CGP: Promoting sources:\n");
421 for (auto V : Sources) {
Sam Parker3828c6f2018-07-23 12:27:47 +0000422 LLVM_DEBUG(dbgs() << " - " << *V << "\n");
Sam Parker8c4b9642018-08-10 13:57:13 +0000423 if (auto *I = dyn_cast<Instruction>(V))
Sam Parker3828c6f2018-07-23 12:27:47 +0000424 InsertZExt(I, I);
425 else if (auto *Arg = dyn_cast<Argument>(V)) {
426 BasicBlock &BB = Arg->getParent()->front();
427 InsertZExt(Arg, &*BB.getFirstInsertionPt());
428 } else {
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000429 llvm_unreachable("unhandled source that needs extending");
Sam Parker3828c6f2018-07-23 12:27:47 +0000430 }
431 Promoted.insert(V);
432 }
433
434 LLVM_DEBUG(dbgs() << "ARM CGP: Mutating the tree..\n");
435 // Then mutate the types of the instructions within the tree. Here we handle
436 // constant operands.
437 for (auto *V : Visited) {
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000438 if (Sources.count(V))
Sam Parker3828c6f2018-07-23 12:27:47 +0000439 continue;
440
Sam Parker3828c6f2018-07-23 12:27:47 +0000441 auto *I = cast<Instruction>(V);
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000442 if (Sinks.count(I))
Sam Parker3828c6f2018-07-23 12:27:47 +0000443 continue;
444
Sam Parker7def86b2018-08-15 07:52:35 +0000445 for (unsigned i = 0, e = I->getNumOperands(); i < e; ++i) {
446 Value *Op = I->getOperand(i);
447 if ((Op->getType() == ExtTy) || !isa<IntegerType>(Op->getType()))
Sam Parker3828c6f2018-07-23 12:27:47 +0000448 continue;
449
Sam Parker7def86b2018-08-15 07:52:35 +0000450 if (auto *Const = dyn_cast<ConstantInt>(Op))
Sam Parker3828c6f2018-07-23 12:27:47 +0000451 FixConst(Const, I);
Sam Parker7def86b2018-08-15 07:52:35 +0000452 else if (isa<UndefValue>(Op))
453 I->setOperand(i, UndefValue::get(ExtTy));
Sam Parker3828c6f2018-07-23 12:27:47 +0000454 }
455
456 if (shouldPromote(I)) {
457 I->mutateType(ExtTy);
458 Promoted.insert(I);
459 }
460 }
461
462 // Now we need to remove any zexts that have become unnecessary, as well
463 // as insert any intrinsics.
464 for (auto *V : Visited) {
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000465 if (Sources.count(V))
Sam Parker3828c6f2018-07-23 12:27:47 +0000466 continue;
Sam Parker8c4b9642018-08-10 13:57:13 +0000467
Sam Parker3828c6f2018-07-23 12:27:47 +0000468 if (!shouldPromote(V) || isPromotedResultSafe(V))
469 continue;
470
471 // Replace unsafe instructions with appropriate intrinsic calls.
472 InsertDSPIntrinsic(cast<Instruction>(V));
473 }
474
Sam Parker13567db2018-08-16 10:05:39 +0000475 auto InsertTrunc = [&](Value *V) -> Instruction* {
476 if (!isa<Instruction>(V) || !isa<IntegerType>(V->getType()))
477 return nullptr;
478
Sam Parker0e2f0bd2018-08-16 11:54:09 +0000479 if ((!Promoted.count(V) && !NewInsts.count(V)) || !TruncTysMap.count(V) ||
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000480 Sources.count(V))
Sam Parker13567db2018-08-16 10:05:39 +0000481 return nullptr;
482
483 Type *TruncTy = TruncTysMap[V];
484 if (TruncTy == ExtTy)
485 return nullptr;
486
487 LLVM_DEBUG(dbgs() << "ARM CGP: Creating " << *TruncTy << " Trunc for "
488 << *V << "\n");
489 Builder.SetInsertPoint(cast<Instruction>(V));
490 auto *Trunc = cast<Instruction>(Builder.CreateTrunc(V, TruncTy));
491 NewInsts.insert(Trunc);
492 return Trunc;
493 };
494
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000495 LLVM_DEBUG(dbgs() << "ARM CGP: Fixing up the sinks:\n");
Sam Parker3828c6f2018-07-23 12:27:47 +0000496 // Fix up any stores or returns that use the results of the promoted
497 // chain.
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000498 for (auto I : Sinks) {
Sam Parker3828c6f2018-07-23 12:27:47 +0000499 LLVM_DEBUG(dbgs() << " - " << *I << "\n");
Sam Parker13567db2018-08-16 10:05:39 +0000500
501 // Handle calls separately as we need to iterate over arg operands.
502 if (auto *Call = dyn_cast<CallInst>(I)) {
503 for (unsigned i = 0; i < Call->getNumArgOperands(); ++i) {
504 Value *Arg = Call->getArgOperand(i);
505 if (Instruction *Trunc = InsertTrunc(Arg)) {
506 Trunc->moveBefore(Call);
507 Call->setArgOperand(i, Trunc);
508 }
509 }
510 continue;
Sam Parker3828c6f2018-07-23 12:27:47 +0000511 }
512
Sam Parker13567db2018-08-16 10:05:39 +0000513 // Now handle the others.
Sam Parker3828c6f2018-07-23 12:27:47 +0000514 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Sam Parker13567db2018-08-16 10:05:39 +0000515 if (Instruction *Trunc = InsertTrunc(I->getOperand(i))) {
516 Trunc->moveBefore(I);
517 I->setOperand(i, Trunc);
Sam Parker3828c6f2018-07-23 12:27:47 +0000518 }
519 }
520 }
Sam Parker0e2f0bd2018-08-16 11:54:09 +0000521 LLVM_DEBUG(dbgs() << "ARM CGP: Mutation complete:\n");
Sam Parker3828c6f2018-07-23 12:27:47 +0000522}
523
Sam Parker8c4b9642018-08-10 13:57:13 +0000524/// We accept most instructions, as well as Arguments and ConstantInsts. We
525/// Disallow casts other than zext and truncs and only allow calls if their
526/// return value is zeroext. We don't allow opcodes that can introduce sign
527/// bits.
528bool ARMCodeGenPrepare::isSupportedValue(Value *V) {
529 LLVM_DEBUG(dbgs() << "ARM CGP: Is " << *V << " supported?\n");
530
Sam Parker13567db2018-08-16 10:05:39 +0000531 if (isa<ICmpInst>(V))
532 return true;
Sam Parker8c4b9642018-08-10 13:57:13 +0000533
534 // Memory instructions
535 if (isa<StoreInst>(V) || isa<GetElementPtrInst>(V))
536 return true;
537
538 // Branches and targets.
539 if( isa<BranchInst>(V) || isa<SwitchInst>(V) || isa<BasicBlock>(V))
540 return true;
541
542 // Non-instruction values that we can handle.
Sam Parker7def86b2018-08-15 07:52:35 +0000543 if ((isa<Constant>(V) && !isa<ConstantExpr>(V)) || isa<Argument>(V))
Sam Parker8c4b9642018-08-10 13:57:13 +0000544 return isSupportedType(V);
545
546 if (isa<PHINode>(V) || isa<SelectInst>(V) || isa<ReturnInst>(V) ||
547 isa<LoadInst>(V))
548 return isSupportedType(V);
549
Sam Parker569b2452018-09-12 09:11:48 +0000550 if (isa<CastInst>(V) && !isa<SExtInst>(V))
551 return isSupportedType(cast<CastInst>(V)->getOperand(0));
Sam Parker0e2f0bd2018-08-16 11:54:09 +0000552
Sam Parker8c4b9642018-08-10 13:57:13 +0000553 // Special cases for calls as we need to check for zeroext
554 // TODO We should accept calls even if they don't have zeroext, as they can
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000555 // still be sinks.
Sam Parker8c4b9642018-08-10 13:57:13 +0000556 if (auto *Call = dyn_cast<CallInst>(V))
557 return isSupportedType(Call) &&
558 Call->hasRetAttr(Attribute::AttrKind::ZExt);
559
560 if (!isa<BinaryOperator>(V)) {
561 LLVM_DEBUG(dbgs() << "ARM CGP: No, not a binary operator.\n");
562 return false;
563 }
564 if (!isSupportedType(V))
565 return false;
566
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000567 if (generateSignBits(V)) {
568 LLVM_DEBUG(dbgs() << "ARM CGP: No, instruction can generate sign bits.\n");
569 return false;
570 }
571 return true;
Sam Parker8c4b9642018-08-10 13:57:13 +0000572}
573
574/// Check that the type of V would be promoted and that the original type is
575/// smaller than the targeted promoted type. Check that we're not trying to
576/// promote something larger than our base 'TypeSize' type.
577bool ARMCodeGenPrepare::isLegalToPromote(Value *V) {
578 if (isPromotedResultSafe(V))
579 return true;
580
581 auto *I = dyn_cast<Instruction>(V);
582 if (!I)
583 return false;
584
585 // If promotion is not safe, can we use a DSP instruction to natively
586 // handle the narrow type?
Sam Parker3828c6f2018-07-23 12:27:47 +0000587 if (!ST->hasDSP() || !EnableDSP || !isSupportedType(I))
588 return false;
589
590 if (ST->isThumb() && !ST->hasThumb2())
591 return false;
592
593 if (I->getOpcode() != Instruction::Add && I->getOpcode() != Instruction::Sub)
594 return false;
595
596 // TODO
597 // Would it be profitable? For Thumb code, these parallel DSP instructions
598 // are only Thumb-2, so we wouldn't be able to dual issue on Cortex-M33. For
599 // Cortex-A, specifically Cortex-A72, the latency is double and throughput is
600 // halved. They also do not take immediates as operands.
601 for (auto &Op : I->operands()) {
602 if (isa<Constant>(Op)) {
603 if (!EnableDSPWithImms)
604 return false;
605 }
606 }
607 return true;
608}
609
Sam Parker3828c6f2018-07-23 12:27:47 +0000610bool ARMCodeGenPrepare::TryToPromote(Value *V) {
611 OrigTy = V->getType();
612 TypeSize = OrigTy->getPrimitiveSizeInBits();
Sam Parkerfabf7fe2018-08-15 13:29:50 +0000613 if (TypeSize > 16 || TypeSize < 8)
Sam Parker8c4b9642018-08-10 13:57:13 +0000614 return false;
Sam Parker3828c6f2018-07-23 12:27:47 +0000615
616 if (!isSupportedValue(V) || !shouldPromote(V) || !isLegalToPromote(V))
617 return false;
618
Sam Parker8c4b9642018-08-10 13:57:13 +0000619 LLVM_DEBUG(dbgs() << "ARM CGP: TryToPromote: " << *V << ", TypeSize = "
620 << TypeSize << "\n");
Sam Parker3828c6f2018-07-23 12:27:47 +0000621
622 SetVector<Value*> WorkList;
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000623 SmallPtrSet<Value*, 8> Sources;
624 SmallPtrSet<Instruction*, 4> Sinks;
Sam Parker3828c6f2018-07-23 12:27:47 +0000625 WorkList.insert(V);
626 SmallPtrSet<Value*, 16> CurrentVisited;
627 CurrentVisited.clear();
628
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000629 // Return true if V was added to the worklist as a supported instruction,
630 // if it was already visited, or if we don't need to explore it (e.g.
631 // pointer values and GEPs), and false otherwise.
Sam Parker3828c6f2018-07-23 12:27:47 +0000632 auto AddLegalInst = [&](Value *V) {
633 if (CurrentVisited.count(V))
634 return true;
635
Sam Parker0d511972018-08-16 12:24:40 +0000636 // Ignore GEPs because they don't need promoting and the constant indices
637 // will prevent the transformation.
638 if (isa<GetElementPtrInst>(V))
639 return true;
640
Sam Parker3828c6f2018-07-23 12:27:47 +0000641 if (!isSupportedValue(V) || (shouldPromote(V) && !isLegalToPromote(V))) {
642 LLVM_DEBUG(dbgs() << "ARM CGP: Can't handle: " << *V << "\n");
643 return false;
644 }
645
646 WorkList.insert(V);
647 return true;
648 };
649
650 // Iterate through, and add to, a tree of operands and users in the use-def.
651 while (!WorkList.empty()) {
652 Value *V = WorkList.back();
653 WorkList.pop_back();
654 if (CurrentVisited.count(V))
655 continue;
656
Sam Parker7def86b2018-08-15 07:52:35 +0000657 // Ignore non-instructions, other than arguments.
Sam Parker3828c6f2018-07-23 12:27:47 +0000658 if (!isa<Instruction>(V) && !isSource(V))
659 continue;
660
661 // If we've already visited this value from somewhere, bail now because
662 // the tree has already been explored.
663 // TODO: This could limit the transform, ie if we try to promote something
664 // from an i8 and fail first, before trying an i16.
665 if (AllVisited.count(V)) {
666 LLVM_DEBUG(dbgs() << "ARM CGP: Already visited this: " << *V << "\n");
667 return false;
668 }
669
670 CurrentVisited.insert(V);
671 AllVisited.insert(V);
672
673 // Calls can be both sources and sinks.
674 if (isSink(V))
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000675 Sinks.insert(cast<Instruction>(V));
Sam Parker3828c6f2018-07-23 12:27:47 +0000676 if (isSource(V))
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000677 Sources.insert(V);
Sam Parker3828c6f2018-07-23 12:27:47 +0000678 else if (auto *I = dyn_cast<Instruction>(V)) {
679 // Visit operands of any instruction visited.
680 for (auto &U : I->operands()) {
681 if (!AddLegalInst(U))
682 return false;
683 }
684 }
685
686 // Don't visit users of a node which isn't going to be mutated unless its a
687 // source.
688 if (isSource(V) || shouldPromote(V)) {
689 for (Use &U : V->uses()) {
690 if (!AddLegalInst(U.getUser()))
691 return false;
692 }
693 }
694 }
695
Sam Parker3828c6f2018-07-23 12:27:47 +0000696 LLVM_DEBUG(dbgs() << "ARM CGP: Visited nodes:\n";
697 for (auto *I : CurrentVisited)
698 I->dump();
699 );
Sam Parker7def86b2018-08-15 07:52:35 +0000700 unsigned ToPromote = 0;
701 for (auto *V : CurrentVisited) {
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000702 if (Sources.count(V))
Sam Parker7def86b2018-08-15 07:52:35 +0000703 continue;
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000704 if (Sinks.count(cast<Instruction>(V)))
Sam Parker7def86b2018-08-15 07:52:35 +0000705 continue;
706 ++ToPromote;
707 }
708
709 if (ToPromote < 2)
710 return false;
Sam Parker3828c6f2018-07-23 12:27:47 +0000711
Sjoerd Meijer31239a42018-08-17 07:34:01 +0000712 Promoter->Mutate(OrigTy, CurrentVisited, Sources, Sinks);
Sam Parker3828c6f2018-07-23 12:27:47 +0000713 return true;
714}
715
716bool ARMCodeGenPrepare::doInitialization(Module &M) {
717 Promoter = new IRPromoter(&M);
718 return false;
719}
720
721bool ARMCodeGenPrepare::runOnFunction(Function &F) {
722 if (skipFunction(F) || DisableCGP)
723 return false;
724
725 auto *TPC = &getAnalysis<TargetPassConfig>();
726 if (!TPC)
727 return false;
728
729 const TargetMachine &TM = TPC->getTM<TargetMachine>();
730 ST = &TM.getSubtarget<ARMSubtarget>(F);
731 bool MadeChange = false;
732 LLVM_DEBUG(dbgs() << "ARM CGP: Running on " << F.getName() << "\n");
733
734 // Search up from icmps to try to promote their operands.
735 for (BasicBlock &BB : F) {
736 auto &Insts = BB.getInstList();
737 for (auto &I : Insts) {
738 if (AllVisited.count(&I))
739 continue;
740
741 if (isa<ICmpInst>(I)) {
742 auto &CI = cast<ICmpInst>(I);
743
744 // Skip signed or pointer compares
745 if (CI.isSigned() || !isa<IntegerType>(CI.getOperand(0)->getType()))
746 continue;
747
748 LLVM_DEBUG(dbgs() << "ARM CGP: Searching from: " << CI << "\n");
749 for (auto &Op : CI.operands()) {
Sam Parker8c4b9642018-08-10 13:57:13 +0000750 if (auto *I = dyn_cast<Instruction>(Op))
751 MadeChange |= TryToPromote(I);
Sam Parker3828c6f2018-07-23 12:27:47 +0000752 }
753 }
754 }
755 Promoter->Cleanup();
756 LLVM_DEBUG(if (verifyFunction(F, &dbgs())) {
757 dbgs();
758 report_fatal_error("Broken function after type promotion");
759 });
760 }
761 if (MadeChange)
762 LLVM_DEBUG(dbgs() << "After ARMCodeGenPrepare: " << F << "\n");
763
764 return MadeChange;
765}
766
Matt Morehousea70685f2018-07-23 17:00:45 +0000767bool ARMCodeGenPrepare::doFinalization(Module &M) {
768 delete Promoter;
769 return false;
770}
771
Sam Parker3828c6f2018-07-23 12:27:47 +0000772INITIALIZE_PASS_BEGIN(ARMCodeGenPrepare, DEBUG_TYPE,
773 "ARM IR optimizations", false, false)
774INITIALIZE_PASS_END(ARMCodeGenPrepare, DEBUG_TYPE, "ARM IR optimizations",
775 false, false)
776
777char ARMCodeGenPrepare::ID = 0;
Sam Parker8c4b9642018-08-10 13:57:13 +0000778unsigned ARMCodeGenPrepare::TypeSize = 0;
Sam Parker3828c6f2018-07-23 12:27:47 +0000779
780FunctionPass *llvm::createARMCodeGenPreparePass() {
781 return new ARMCodeGenPrepare();
782}