blob: 254cd041b1123d976fc10e0b627d8847d8d63d26 [file] [log] [blame]
Dan Gohman1462faa2015-11-16 16:18:28 +00001//===-- WebAssemblyRegStackify.cpp - Register Stackification --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements a register stacking pass.
Dan Gohman1462faa2015-11-16 16:18:28 +000012///
13/// This pass reorders instructions to put register uses and defs in an order
14/// such that they form single-use expression trees. Registers fitting this form
15/// are then marked as "stackified", meaning references to them are replaced by
Dan Gohmane0405332016-10-03 22:43:53 +000016/// "push" and "pop" from the value stack.
Dan Gohman1462faa2015-11-16 16:18:28 +000017///
Dan Gohman31448f12015-12-08 03:43:03 +000018/// This is primarily a code size optimization, since temporary values on the
Dan Gohmane0405332016-10-03 22:43:53 +000019/// value stack don't need to be named.
Dan Gohman1462faa2015-11-16 16:18:28 +000020///
21//===----------------------------------------------------------------------===//
22
Dan Gohman4ba48162015-11-18 16:12:01 +000023#include "MCTargetDesc/WebAssemblyMCTargetDesc.h" // for WebAssembly::ARGUMENT_*
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "WebAssembly.h"
Dan Gohman7a6b9822015-11-29 22:32:02 +000025#include "WebAssemblyMachineFunctionInfo.h"
Dan Gohmanb6fd39a2016-01-19 16:59:23 +000026#include "WebAssemblySubtarget.h"
Dan Gohman4fc4e422016-10-24 19:49:43 +000027#include "WebAssemblyUtilities.h"
Dan Gohman81719f82015-11-25 16:55:01 +000028#include "llvm/Analysis/AliasAnalysis.h"
Matthias Braunf8422972017-12-13 02:51:04 +000029#include "llvm/CodeGen/LiveIntervals.h"
Dan Gohman1462faa2015-11-16 16:18:28 +000030#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Dan Gohmanadf28172016-01-28 01:22:44 +000031#include "llvm/CodeGen/MachineDominators.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman82607f52017-02-24 23:46:05 +000033#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Dan Gohman1462faa2015-11-16 16:18:28 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/Passes.h"
36#include "llvm/Support/Debug.h"
37#include "llvm/Support/raw_ostream.h"
38using namespace llvm;
39
40#define DEBUG_TYPE "wasm-reg-stackify"
41
42namespace {
43class WebAssemblyRegStackify final : public MachineFunctionPass {
Mehdi Amini117296c2016-10-01 02:56:57 +000044 StringRef getPassName() const override {
Dan Gohman1462faa2015-11-16 16:18:28 +000045 return "WebAssembly Register Stackify";
46 }
47
48 void getAnalysisUsage(AnalysisUsage &AU) const override {
49 AU.setPreservesCFG();
Dan Gohman81719f82015-11-25 16:55:01 +000050 AU.addRequired<AAResultsWrapperPass>();
Dan Gohmanadf28172016-01-28 01:22:44 +000051 AU.addRequired<MachineDominatorTree>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000052 AU.addRequired<LiveIntervals>();
Dan Gohman1462faa2015-11-16 16:18:28 +000053 AU.addPreserved<MachineBlockFrequencyInfo>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000054 AU.addPreserved<SlotIndexes>();
55 AU.addPreserved<LiveIntervals>();
Dan Gohman8887d1f2015-12-25 00:31:02 +000056 AU.addPreservedID(LiveVariablesID);
Dan Gohmanadf28172016-01-28 01:22:44 +000057 AU.addPreserved<MachineDominatorTree>();
Dan Gohman1462faa2015-11-16 16:18:28 +000058 MachineFunctionPass::getAnalysisUsage(AU);
59 }
60
61 bool runOnMachineFunction(MachineFunction &MF) override;
62
63public:
64 static char ID; // Pass identification, replacement for typeid
65 WebAssemblyRegStackify() : MachineFunctionPass(ID) {}
66};
67} // end anonymous namespace
68
69char WebAssemblyRegStackify::ID = 0;
Jacob Gravelle40926452018-03-30 20:36:58 +000070INITIALIZE_PASS(WebAssemblyRegStackify, DEBUG_TYPE,
71 "Reorder instructions to use the WebAssembly value stack",
72 false, false)
73
Dan Gohman1462faa2015-11-16 16:18:28 +000074FunctionPass *llvm::createWebAssemblyRegStackify() {
75 return new WebAssemblyRegStackify();
76}
77
Dan Gohmanb0992da2015-11-20 02:19:12 +000078// Decorate the given instruction with implicit operands that enforce the
Dan Gohman8887d1f2015-12-25 00:31:02 +000079// expression stack ordering constraints for an instruction which is on
80// the expression stack.
81static void ImposeStackOrdering(MachineInstr *MI) {
Dan Gohmane0405332016-10-03 22:43:53 +000082 // Write the opaque VALUE_STACK register.
83 if (!MI->definesRegister(WebAssembly::VALUE_STACK))
84 MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
Dan Gohman4da4abd2015-12-05 00:51:40 +000085 /*isDef=*/true,
86 /*isImp=*/true));
Dan Gohman4da4abd2015-12-05 00:51:40 +000087
Dan Gohmane0405332016-10-03 22:43:53 +000088 // Also read the opaque VALUE_STACK register.
89 if (!MI->readsRegister(WebAssembly::VALUE_STACK))
90 MI->addOperand(MachineOperand::CreateReg(WebAssembly::VALUE_STACK,
Dan Gohmana712a6c2015-12-14 22:37:23 +000091 /*isDef=*/false,
92 /*isImp=*/true));
Dan Gohmanb0992da2015-11-20 02:19:12 +000093}
94
Dan Gohmane81021a2016-11-08 19:40:38 +000095// Convert an IMPLICIT_DEF instruction into an instruction which defines
96// a constant zero value.
97static void ConvertImplicitDefToConstZero(MachineInstr *MI,
98 MachineRegisterInfo &MRI,
99 const TargetInstrInfo *TII,
100 MachineFunction &MF) {
101 assert(MI->getOpcode() == TargetOpcode::IMPLICIT_DEF);
102
103 const auto *RegClass =
104 MRI.getRegClass(MI->getOperand(0).getReg());
105 if (RegClass == &WebAssembly::I32RegClass) {
106 MI->setDesc(TII->get(WebAssembly::CONST_I32));
107 MI->addOperand(MachineOperand::CreateImm(0));
108 } else if (RegClass == &WebAssembly::I64RegClass) {
109 MI->setDesc(TII->get(WebAssembly::CONST_I64));
110 MI->addOperand(MachineOperand::CreateImm(0));
111 } else if (RegClass == &WebAssembly::F32RegClass) {
112 MI->setDesc(TII->get(WebAssembly::CONST_F32));
113 ConstantFP *Val = cast<ConstantFP>(Constant::getNullValue(
David Blaikie21109242017-12-15 23:52:06 +0000114 Type::getFloatTy(MF.getFunction().getContext())));
Dan Gohmane81021a2016-11-08 19:40:38 +0000115 MI->addOperand(MachineOperand::CreateFPImm(Val));
116 } else if (RegClass == &WebAssembly::F64RegClass) {
117 MI->setDesc(TII->get(WebAssembly::CONST_F64));
118 ConstantFP *Val = cast<ConstantFP>(Constant::getNullValue(
David Blaikie21109242017-12-15 23:52:06 +0000119 Type::getDoubleTy(MF.getFunction().getContext())));
Dan Gohmane81021a2016-11-08 19:40:38 +0000120 MI->addOperand(MachineOperand::CreateFPImm(Val));
121 } else {
122 llvm_unreachable("Unexpected reg class");
123 }
124}
125
Dan Gohman2644d742016-05-17 04:05:31 +0000126// Determine whether a call to the callee referenced by
127// MI->getOperand(CalleeOpNo) reads memory, writes memory, and/or has side
128// effects.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000129static void QueryCallee(const MachineInstr &MI, unsigned CalleeOpNo, bool &Read,
130 bool &Write, bool &Effects, bool &StackPointer) {
Dan Gohmand08cd152016-05-17 21:14:26 +0000131 // All calls can use the stack pointer.
132 StackPointer = true;
133
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000134 const MachineOperand &MO = MI.getOperand(CalleeOpNo);
Dan Gohman2644d742016-05-17 04:05:31 +0000135 if (MO.isGlobal()) {
136 const Constant *GV = MO.getGlobal();
137 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
138 if (!GA->isInterposable())
139 GV = GA->getAliasee();
140
141 if (const Function *F = dyn_cast<Function>(GV)) {
142 if (!F->doesNotThrow())
143 Effects = true;
144 if (F->doesNotAccessMemory())
145 return;
146 if (F->onlyReadsMemory()) {
147 Read = true;
148 return;
149 }
150 }
151 }
152
153 // Assume the worst.
154 Write = true;
155 Read = true;
156 Effects = true;
157}
158
Dan Gohmand08cd152016-05-17 21:14:26 +0000159// Determine whether MI reads memory, writes memory, has side effects,
Dan Gohman82607f52017-02-24 23:46:05 +0000160// and/or uses the stack pointer value.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000161static void Query(const MachineInstr &MI, AliasAnalysis &AA, bool &Read,
162 bool &Write, bool &Effects, bool &StackPointer) {
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000163 assert(!MI.isTerminator());
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000164
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000165 if (MI.isDebugInstr() || MI.isPosition())
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000166 return;
Dan Gohman2644d742016-05-17 04:05:31 +0000167
168 // Check for loads.
Justin Lebard98cf002016-09-10 01:03:20 +0000169 if (MI.mayLoad() && !MI.isDereferenceableInvariantLoad(&AA))
Dan Gohman2644d742016-05-17 04:05:31 +0000170 Read = true;
171
172 // Check for stores.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000173 if (MI.mayStore()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000174 Write = true;
Dan Gohmand08cd152016-05-17 21:14:26 +0000175
Sam Clegg9d24fb72017-06-16 23:59:10 +0000176 // Check for stores to __stack_pointer.
177 for (auto MMO : MI.memoperands()) {
178 const MachinePointerInfo &MPI = MMO->getPointerInfo();
179 if (MPI.V.is<const PseudoSourceValue *>()) {
180 auto PSV = MPI.V.get<const PseudoSourceValue *>();
181 if (const ExternalSymbolPseudoSourceValue *EPSV =
182 dyn_cast<ExternalSymbolPseudoSourceValue>(PSV))
183 if (StringRef(EPSV->getSymbol()) == "__stack_pointer") {
184 StackPointer = true;
185 }
Dan Gohmand08cd152016-05-17 21:14:26 +0000186 }
187 }
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000188 } else if (MI.hasOrderedMemoryRef()) {
189 switch (MI.getOpcode()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000190 case WebAssembly::DIV_S_I32: case WebAssembly::DIV_S_I64:
191 case WebAssembly::REM_S_I32: case WebAssembly::REM_S_I64:
192 case WebAssembly::DIV_U_I32: case WebAssembly::DIV_U_I64:
193 case WebAssembly::REM_U_I32: case WebAssembly::REM_U_I64:
194 case WebAssembly::I32_TRUNC_S_F32: case WebAssembly::I64_TRUNC_S_F32:
195 case WebAssembly::I32_TRUNC_S_F64: case WebAssembly::I64_TRUNC_S_F64:
196 case WebAssembly::I32_TRUNC_U_F32: case WebAssembly::I64_TRUNC_U_F32:
197 case WebAssembly::I32_TRUNC_U_F64: case WebAssembly::I64_TRUNC_U_F64:
198 // These instruction have hasUnmodeledSideEffects() returning true
199 // because they trap on overflow and invalid so they can't be arbitrarily
200 // moved, however hasOrderedMemoryRef() interprets this plus their lack
201 // of memoperands as having a potential unknown memory reference.
202 break;
203 default:
Dan Gohman10545702016-05-17 22:24:18 +0000204 // Record volatile accesses, unless it's a call, as calls are handled
Dan Gohman2644d742016-05-17 04:05:31 +0000205 // specially below.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000206 if (!MI.isCall()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000207 Write = true;
Dan Gohman10545702016-05-17 22:24:18 +0000208 Effects = true;
209 }
Dan Gohman2644d742016-05-17 04:05:31 +0000210 break;
211 }
212 }
213
214 // Check for side effects.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000215 if (MI.hasUnmodeledSideEffects()) {
216 switch (MI.getOpcode()) {
Dan Gohman2644d742016-05-17 04:05:31 +0000217 case WebAssembly::DIV_S_I32: case WebAssembly::DIV_S_I64:
218 case WebAssembly::REM_S_I32: case WebAssembly::REM_S_I64:
219 case WebAssembly::DIV_U_I32: case WebAssembly::DIV_U_I64:
220 case WebAssembly::REM_U_I32: case WebAssembly::REM_U_I64:
221 case WebAssembly::I32_TRUNC_S_F32: case WebAssembly::I64_TRUNC_S_F32:
222 case WebAssembly::I32_TRUNC_S_F64: case WebAssembly::I64_TRUNC_S_F64:
223 case WebAssembly::I32_TRUNC_U_F32: case WebAssembly::I64_TRUNC_U_F32:
224 case WebAssembly::I32_TRUNC_U_F64: case WebAssembly::I64_TRUNC_U_F64:
225 // These instructions have hasUnmodeledSideEffects() returning true
226 // because they trap on overflow and invalid so they can't be arbitrarily
227 // moved, however in the specific case of register stackifying, it is safe
228 // to move them because overflow and invalid are Undefined Behavior.
229 break;
230 default:
231 Effects = true;
232 break;
233 }
234 }
235
236 // Analyze calls.
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000237 if (MI.isCall()) {
Heejin Ahn56e79dd2018-08-28 17:49:39 +0000238 unsigned CalleeOpNo = WebAssembly::getCalleeOpNo(MI);
239 QueryCallee(MI, CalleeOpNo, Read, Write, Effects, StackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000240 }
241}
242
243// Test whether Def is safe and profitable to rematerialize.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000244static bool ShouldRematerialize(const MachineInstr &Def, AliasAnalysis &AA,
Dan Gohman2644d742016-05-17 04:05:31 +0000245 const WebAssemblyInstrInfo *TII) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000246 return Def.isAsCheapAsAMove() && TII->isTriviallyReMaterializable(Def, &AA);
Dan Gohman2644d742016-05-17 04:05:31 +0000247}
248
Dan Gohman12de0b92016-05-17 20:19:47 +0000249// Identify the definition for this register at this point. This is a
250// generalization of MachineRegisterInfo::getUniqueVRegDef that uses
251// LiveIntervals to handle complex cases.
Dan Gohman2644d742016-05-17 04:05:31 +0000252static MachineInstr *GetVRegDef(unsigned Reg, const MachineInstr *Insert,
253 const MachineRegisterInfo &MRI,
254 const LiveIntervals &LIS)
255{
256 // Most registers are in SSA form here so we try a quick MRI query first.
257 if (MachineInstr *Def = MRI.getUniqueVRegDef(Reg))
258 return Def;
259
260 // MRI doesn't know what the Def is. Try asking LIS.
261 if (const VNInfo *ValNo = LIS.getInterval(Reg).getVNInfoBefore(
262 LIS.getInstructionIndex(*Insert)))
263 return LIS.getInstructionFromIndex(ValNo->def);
264
265 return nullptr;
266}
267
Dan Gohman12de0b92016-05-17 20:19:47 +0000268// Test whether Reg, as defined at Def, has exactly one use. This is a
269// generalization of MachineRegisterInfo::hasOneUse that uses LiveIntervals
270// to handle complex cases.
271static bool HasOneUse(unsigned Reg, MachineInstr *Def,
272 MachineRegisterInfo &MRI, MachineDominatorTree &MDT,
273 LiveIntervals &LIS) {
274 // Most registers are in SSA form here so we try a quick MRI query first.
275 if (MRI.hasOneUse(Reg))
276 return true;
277
278 bool HasOne = false;
279 const LiveInterval &LI = LIS.getInterval(Reg);
280 const VNInfo *DefVNI = LI.getVNInfoAt(
281 LIS.getInstructionIndex(*Def).getRegSlot());
282 assert(DefVNI);
Dominic Chena8a63822016-08-17 23:42:27 +0000283 for (auto &I : MRI.use_nodbg_operands(Reg)) {
Dan Gohman12de0b92016-05-17 20:19:47 +0000284 const auto &Result = LI.Query(LIS.getInstructionIndex(*I.getParent()));
285 if (Result.valueIn() == DefVNI) {
286 if (!Result.isKill())
287 return false;
288 if (HasOne)
289 return false;
290 HasOne = true;
291 }
292 }
293 return HasOne;
294}
295
Dan Gohman8887d1f2015-12-25 00:31:02 +0000296// Test whether it's safe to move Def to just before Insert.
Dan Gohman81719f82015-11-25 16:55:01 +0000297// TODO: Compute memory dependencies in a way that doesn't require always
298// walking the block.
299// TODO: Compute memory dependencies in a way that uses AliasAnalysis to be
300// more precise.
301static bool IsSafeToMove(const MachineInstr *Def, const MachineInstr *Insert,
Derek Schuffe9e68912016-09-30 18:02:54 +0000302 AliasAnalysis &AA, const MachineRegisterInfo &MRI) {
Dan Gohman391a98a2015-12-03 23:07:03 +0000303 assert(Def->getParent() == Insert->getParent());
Dan Gohman8887d1f2015-12-25 00:31:02 +0000304
305 // Check for register dependencies.
Derek Schuffe9e68912016-09-30 18:02:54 +0000306 SmallVector<unsigned, 4> MutableRegisters;
Dan Gohman8887d1f2015-12-25 00:31:02 +0000307 for (const MachineOperand &MO : Def->operands()) {
308 if (!MO.isReg() || MO.isUndef())
309 continue;
310 unsigned Reg = MO.getReg();
311
312 // If the register is dead here and at Insert, ignore it.
313 if (MO.isDead() && Insert->definesRegister(Reg) &&
314 !Insert->readsRegister(Reg))
315 continue;
316
317 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000318 // Ignore ARGUMENTS; it's just used to keep the ARGUMENT_* instructions
319 // from moving down, and we've already checked for that.
320 if (Reg == WebAssembly::ARGUMENTS)
321 continue;
Dan Gohman8887d1f2015-12-25 00:31:02 +0000322 // If the physical register is never modified, ignore it.
323 if (!MRI.isPhysRegModified(Reg))
324 continue;
325 // Otherwise, it's a physical register with unknown liveness.
326 return false;
327 }
328
Derek Schuffe9e68912016-09-30 18:02:54 +0000329 // If one of the operands isn't in SSA form, it has different values at
330 // different times, and we need to make sure we don't move our use across
331 // a different def.
332 if (!MO.isDef() && !MRI.hasOneDef(Reg))
333 MutableRegisters.push_back(Reg);
Dan Gohman8887d1f2015-12-25 00:31:02 +0000334 }
335
Dan Gohmand08cd152016-05-17 21:14:26 +0000336 bool Read = false, Write = false, Effects = false, StackPointer = false;
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000337 Query(*Def, AA, Read, Write, Effects, StackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000338
339 // If the instruction does not access memory and has no side effects, it has
340 // no additional dependencies.
Derek Schuffe9e68912016-09-30 18:02:54 +0000341 bool HasMutableRegisters = !MutableRegisters.empty();
342 if (!Read && !Write && !Effects && !StackPointer && !HasMutableRegisters)
Dan Gohman2644d742016-05-17 04:05:31 +0000343 return true;
344
345 // Scan through the intervening instructions between Def and Insert.
346 MachineBasicBlock::const_iterator D(Def), I(Insert);
347 for (--I; I != D; --I) {
348 bool InterveningRead = false;
349 bool InterveningWrite = false;
350 bool InterveningEffects = false;
Dan Gohmand08cd152016-05-17 21:14:26 +0000351 bool InterveningStackPointer = false;
Duncan P. N. Exon Smith500d0462016-07-08 19:36:40 +0000352 Query(*I, AA, InterveningRead, InterveningWrite, InterveningEffects,
Dan Gohmand08cd152016-05-17 21:14:26 +0000353 InterveningStackPointer);
Dan Gohman2644d742016-05-17 04:05:31 +0000354 if (Effects && InterveningEffects)
355 return false;
356 if (Read && InterveningWrite)
357 return false;
358 if (Write && (InterveningRead || InterveningWrite))
359 return false;
Dan Gohmand08cd152016-05-17 21:14:26 +0000360 if (StackPointer && InterveningStackPointer)
361 return false;
Derek Schuffe9e68912016-09-30 18:02:54 +0000362
363 for (unsigned Reg : MutableRegisters)
364 for (const MachineOperand &MO : I->operands())
365 if (MO.isReg() && MO.isDef() && MO.getReg() == Reg)
366 return false;
Dan Gohman2644d742016-05-17 04:05:31 +0000367 }
368
369 return true;
Dan Gohman81719f82015-11-25 16:55:01 +0000370}
371
Dan Gohmanadf28172016-01-28 01:22:44 +0000372/// Test whether OneUse, a use of Reg, dominates all of Reg's other uses.
373static bool OneUseDominatesOtherUses(unsigned Reg, const MachineOperand &OneUse,
374 const MachineBasicBlock &MBB,
375 const MachineRegisterInfo &MRI,
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000376 const MachineDominatorTree &MDT,
Dan Gohman10545702016-05-17 22:24:18 +0000377 LiveIntervals &LIS,
378 WebAssemblyFunctionInfo &MFI) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000379 const LiveInterval &LI = LIS.getInterval(Reg);
380
381 const MachineInstr *OneUseInst = OneUse.getParent();
382 VNInfo *OneUseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*OneUseInst));
383
Dominic Chena8a63822016-08-17 23:42:27 +0000384 for (const MachineOperand &Use : MRI.use_nodbg_operands(Reg)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000385 if (&Use == &OneUse)
386 continue;
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000387
Dan Gohmanadf28172016-01-28 01:22:44 +0000388 const MachineInstr *UseInst = Use.getParent();
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000389 VNInfo *UseVNI = LI.getVNInfoBefore(LIS.getInstructionIndex(*UseInst));
390
391 if (UseVNI != OneUseVNI)
392 continue;
393
Dan Gohmanadf28172016-01-28 01:22:44 +0000394 const MachineInstr *OneUseInst = OneUse.getParent();
Dan Gohman12de0b92016-05-17 20:19:47 +0000395 if (UseInst == OneUseInst) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000396 // Another use in the same instruction. We need to ensure that the one
397 // selected use happens "before" it.
398 if (&OneUse > &Use)
399 return false;
400 } else {
401 // Test that the use is dominated by the one selected use.
Dan Gohman10545702016-05-17 22:24:18 +0000402 while (!MDT.dominates(OneUseInst, UseInst)) {
403 // Actually, dominating is over-conservative. Test that the use would
404 // happen after the one selected use in the stack evaluation order.
405 //
406 // This is needed as a consequence of using implicit get_locals for
407 // uses and implicit set_locals for defs.
Dominic Chen4173fff2016-08-11 04:10:56 +0000408 if (UseInst->getDesc().getNumDefs() == 0)
Dan Gohman10545702016-05-17 22:24:18 +0000409 return false;
410 const MachineOperand &MO = UseInst->getOperand(0);
411 if (!MO.isReg())
412 return false;
413 unsigned DefReg = MO.getReg();
414 if (!TargetRegisterInfo::isVirtualRegister(DefReg) ||
415 !MFI.isVRegStackified(DefReg))
416 return false;
417 assert(MRI.hasOneUse(DefReg));
418 const MachineOperand &NewUse = *MRI.use_begin(DefReg);
419 const MachineInstr *NewUseInst = NewUse.getParent();
420 if (NewUseInst == OneUseInst) {
421 if (&OneUse > &NewUse)
422 return false;
423 break;
424 }
425 UseInst = NewUseInst;
426 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000427 }
428 }
429 return true;
430}
431
Dan Gohman4fc4e422016-10-24 19:49:43 +0000432/// Get the appropriate tee opcode for the given register class.
433static unsigned GetTeeOpcode(const TargetRegisterClass *RC) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000434 if (RC == &WebAssembly::I32RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000435 return WebAssembly::TEE_I32;
Dan Gohmanadf28172016-01-28 01:22:44 +0000436 if (RC == &WebAssembly::I64RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000437 return WebAssembly::TEE_I64;
Dan Gohmanadf28172016-01-28 01:22:44 +0000438 if (RC == &WebAssembly::F32RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000439 return WebAssembly::TEE_F32;
Dan Gohmanadf28172016-01-28 01:22:44 +0000440 if (RC == &WebAssembly::F64RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000441 return WebAssembly::TEE_F64;
Derek Schuff39bf39f2016-08-02 23:16:09 +0000442 if (RC == &WebAssembly::V128RegClass)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000443 return WebAssembly::TEE_V128;
Dan Gohmanadf28172016-01-28 01:22:44 +0000444 llvm_unreachable("Unexpected register class");
445}
446
Dan Gohman2644d742016-05-17 04:05:31 +0000447// Shrink LI to its uses, cleaning up LI.
448static void ShrinkToUses(LiveInterval &LI, LiveIntervals &LIS) {
449 if (LIS.shrinkToUses(&LI)) {
450 SmallVector<LiveInterval*, 4> SplitLIs;
451 LIS.splitSeparateComponents(LI, SplitLIs);
452 }
453}
454
Dan Gohmanadf28172016-01-28 01:22:44 +0000455/// A single-use def in the same block with no intervening memory or register
456/// dependencies; move the def down and nest it with the current instruction.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000457static MachineInstr *MoveForSingleUse(unsigned Reg, MachineOperand& Op,
458 MachineInstr *Def,
Dan Gohmanadf28172016-01-28 01:22:44 +0000459 MachineBasicBlock &MBB,
460 MachineInstr *Insert, LiveIntervals &LIS,
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000461 WebAssemblyFunctionInfo &MFI,
462 MachineRegisterInfo &MRI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000463 LLVM_DEBUG(dbgs() << "Move for single use: "; Def->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000464
Dan Gohmanadf28172016-01-28 01:22:44 +0000465 MBB.splice(Insert, &MBB, Def);
JF Bastien1afd1e22016-02-28 15:33:53 +0000466 LIS.handleMove(*Def);
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000467
Dan Gohman12de0b92016-05-17 20:19:47 +0000468 if (MRI.hasOneDef(Reg) && MRI.hasOneUse(Reg)) {
469 // No one else is using this register for anything so we can just stackify
470 // it in place.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000471 MFI.stackifyVReg(Reg);
472 } else {
Dan Gohman12de0b92016-05-17 20:19:47 +0000473 // The register may have unrelated uses or defs; create a new register for
474 // just our one def and use so that we can stackify it.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000475 unsigned NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
476 Def->getOperand(0).setReg(NewReg);
477 Op.setReg(NewReg);
478
479 // Tell LiveIntervals about the new register.
480 LIS.createAndComputeVirtRegInterval(NewReg);
481
482 // Tell LiveIntervals about the changes to the old register.
483 LiveInterval &LI = LIS.getInterval(Reg);
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000484 LI.removeSegment(LIS.getInstructionIndex(*Def).getRegSlot(),
485 LIS.getInstructionIndex(*Op.getParent()).getRegSlot(),
486 /*RemoveDeadValNo=*/true);
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000487
488 MFI.stackifyVReg(NewReg);
Dan Gohman2644d742016-05-17 04:05:31 +0000489
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000490 LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000491 }
492
Dan Gohmanadf28172016-01-28 01:22:44 +0000493 ImposeStackOrdering(Def);
494 return Def;
495}
496
497/// A trivially cloneable instruction; clone it and nest the new copy with the
498/// current instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000499static MachineInstr *RematerializeCheapDef(
500 unsigned Reg, MachineOperand &Op, MachineInstr &Def, MachineBasicBlock &MBB,
501 MachineBasicBlock::instr_iterator Insert, LiveIntervals &LIS,
502 WebAssemblyFunctionInfo &MFI, MachineRegisterInfo &MRI,
503 const WebAssemblyInstrInfo *TII, const WebAssemblyRegisterInfo *TRI) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000504 LLVM_DEBUG(dbgs() << "Rematerializing cheap def: "; Def.dump());
505 LLVM_DEBUG(dbgs() << " - for use in "; Op.getParent()->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000506
Dan Gohmanadf28172016-01-28 01:22:44 +0000507 unsigned NewReg = MRI.createVirtualRegister(MRI.getRegClass(Reg));
508 TII->reMaterialize(MBB, Insert, NewReg, 0, Def, *TRI);
509 Op.setReg(NewReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000510 MachineInstr *Clone = &*std::prev(Insert);
JF Bastien13d3b9b2016-02-27 16:38:23 +0000511 LIS.InsertMachineInstrInMaps(*Clone);
Dan Gohmanadf28172016-01-28 01:22:44 +0000512 LIS.createAndComputeVirtRegInterval(NewReg);
513 MFI.stackifyVReg(NewReg);
514 ImposeStackOrdering(Clone);
515
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000516 LLVM_DEBUG(dbgs() << " - Cloned to "; Clone->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000517
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000518 // Shrink the interval.
519 bool IsDead = MRI.use_empty(Reg);
520 if (!IsDead) {
521 LiveInterval &LI = LIS.getInterval(Reg);
Dan Gohman2644d742016-05-17 04:05:31 +0000522 ShrinkToUses(LI, LIS);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000523 IsDead = !LI.liveAt(LIS.getInstructionIndex(Def).getDeadSlot());
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000524 }
525
Dan Gohmanadf28172016-01-28 01:22:44 +0000526 // If that was the last use of the original, delete the original.
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000527 if (IsDead) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000528 LLVM_DEBUG(dbgs() << " - Deleting original\n");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000529 SlotIndex Idx = LIS.getInstructionIndex(Def).getRegSlot();
Dan Gohmanadf28172016-01-28 01:22:44 +0000530 LIS.removePhysRegDefAt(WebAssembly::ARGUMENTS, Idx);
Dan Gohmanadf28172016-01-28 01:22:44 +0000531 LIS.removeInterval(Reg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000532 LIS.RemoveMachineInstrFromMaps(Def);
533 Def.eraseFromParent();
Dan Gohmanadf28172016-01-28 01:22:44 +0000534 }
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000535
Dan Gohmanadf28172016-01-28 01:22:44 +0000536 return Clone;
537}
538
539/// A multiple-use def in the same block with no intervening memory or register
540/// dependencies; move the def down, nest it with the current instruction, and
Dan Gohman4fc4e422016-10-24 19:49:43 +0000541/// insert a tee to satisfy the rest of the uses. As an illustration, rewrite
542/// this:
Dan Gohmanadf28172016-01-28 01:22:44 +0000543///
544/// Reg = INST ... // Def
545/// INST ..., Reg, ... // Insert
546/// INST ..., Reg, ...
547/// INST ..., Reg, ...
548///
549/// to this:
550///
Dan Gohman8aa237c2016-02-16 15:17:21 +0000551/// DefReg = INST ... // Def (to become the new Insert)
Dan Gohman4fc4e422016-10-24 19:49:43 +0000552/// TeeReg, Reg = TEE_... DefReg
Dan Gohmanadf28172016-01-28 01:22:44 +0000553/// INST ..., TeeReg, ... // Insert
Dan Gohman6c8f20d2016-05-23 17:42:57 +0000554/// INST ..., Reg, ...
555/// INST ..., Reg, ...
Dan Gohmanadf28172016-01-28 01:22:44 +0000556///
Dan Gohman8aa237c2016-02-16 15:17:21 +0000557/// with DefReg and TeeReg stackified. This eliminates a get_local from the
Dan Gohmanadf28172016-01-28 01:22:44 +0000558/// resulting code.
559static MachineInstr *MoveAndTeeForMultiUse(
560 unsigned Reg, MachineOperand &Op, MachineInstr *Def, MachineBasicBlock &MBB,
561 MachineInstr *Insert, LiveIntervals &LIS, WebAssemblyFunctionInfo &MFI,
562 MachineRegisterInfo &MRI, const WebAssemblyInstrInfo *TII) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000563 LLVM_DEBUG(dbgs() << "Move and tee for multi-use:"; Def->dump());
Dan Gohman2644d742016-05-17 04:05:31 +0000564
Dan Gohman12de0b92016-05-17 20:19:47 +0000565 // Move Def into place.
Dan Gohmanadf28172016-01-28 01:22:44 +0000566 MBB.splice(Insert, &MBB, Def);
JF Bastien1afd1e22016-02-28 15:33:53 +0000567 LIS.handleMove(*Def);
Dan Gohman12de0b92016-05-17 20:19:47 +0000568
569 // Create the Tee and attach the registers.
Dan Gohmanadf28172016-01-28 01:22:44 +0000570 const auto *RegClass = MRI.getRegClass(Reg);
Dan Gohmanadf28172016-01-28 01:22:44 +0000571 unsigned TeeReg = MRI.createVirtualRegister(RegClass);
Dan Gohman8aa237c2016-02-16 15:17:21 +0000572 unsigned DefReg = MRI.createVirtualRegister(RegClass);
Dan Gohman33e694a2016-05-12 04:19:09 +0000573 MachineOperand &DefMO = Def->getOperand(0);
Dan Gohmanadf28172016-01-28 01:22:44 +0000574 MachineInstr *Tee = BuildMI(MBB, Insert, Insert->getDebugLoc(),
Dan Gohman4fc4e422016-10-24 19:49:43 +0000575 TII->get(GetTeeOpcode(RegClass)), TeeReg)
Dan Gohman12de0b92016-05-17 20:19:47 +0000576 .addReg(Reg, RegState::Define)
Dan Gohman33e694a2016-05-12 04:19:09 +0000577 .addReg(DefReg, getUndefRegState(DefMO.isDead()));
Dan Gohmanadf28172016-01-28 01:22:44 +0000578 Op.setReg(TeeReg);
Dan Gohman33e694a2016-05-12 04:19:09 +0000579 DefMO.setReg(DefReg);
Dan Gohman12de0b92016-05-17 20:19:47 +0000580 SlotIndex TeeIdx = LIS.InsertMachineInstrInMaps(*Tee).getRegSlot();
581 SlotIndex DefIdx = LIS.getInstructionIndex(*Def).getRegSlot();
582
583 // Tell LiveIntervals we moved the original vreg def from Def to Tee.
584 LiveInterval &LI = LIS.getInterval(Reg);
585 LiveInterval::iterator I = LI.FindSegmentContaining(DefIdx);
586 VNInfo *ValNo = LI.getVNInfoAt(DefIdx);
587 I->start = TeeIdx;
588 ValNo->def = TeeIdx;
589 ShrinkToUses(LI, LIS);
590
591 // Finish stackifying the new regs.
Dan Gohmanadf28172016-01-28 01:22:44 +0000592 LIS.createAndComputeVirtRegInterval(TeeReg);
Dan Gohman8aa237c2016-02-16 15:17:21 +0000593 LIS.createAndComputeVirtRegInterval(DefReg);
594 MFI.stackifyVReg(DefReg);
Dan Gohmanadf28172016-01-28 01:22:44 +0000595 MFI.stackifyVReg(TeeReg);
596 ImposeStackOrdering(Def);
597 ImposeStackOrdering(Tee);
Dan Gohman12de0b92016-05-17 20:19:47 +0000598
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000599 LLVM_DEBUG(dbgs() << " - Replaced register: "; Def->dump());
600 LLVM_DEBUG(dbgs() << " - Tee instruction: "; Tee->dump());
Dan Gohmanadf28172016-01-28 01:22:44 +0000601 return Def;
602}
603
604namespace {
605/// A stack for walking the tree of instructions being built, visiting the
606/// MachineOperands in DFS order.
607class TreeWalkerState {
608 typedef MachineInstr::mop_iterator mop_iterator;
609 typedef std::reverse_iterator<mop_iterator> mop_reverse_iterator;
610 typedef iterator_range<mop_reverse_iterator> RangeTy;
611 SmallVector<RangeTy, 4> Worklist;
612
613public:
614 explicit TreeWalkerState(MachineInstr *Insert) {
615 const iterator_range<mop_iterator> &Range = Insert->explicit_uses();
616 if (Range.begin() != Range.end())
617 Worklist.push_back(reverse(Range));
618 }
619
620 bool Done() const { return Worklist.empty(); }
621
622 MachineOperand &Pop() {
623 RangeTy &Range = Worklist.back();
624 MachineOperand &Op = *Range.begin();
625 Range = drop_begin(Range, 1);
626 if (Range.begin() == Range.end())
627 Worklist.pop_back();
628 assert((Worklist.empty() ||
629 Worklist.back().begin() != Worklist.back().end()) &&
630 "Empty ranges shouldn't remain in the worklist");
631 return Op;
632 }
633
634 /// Push Instr's operands onto the stack to be visited.
635 void PushOperands(MachineInstr *Instr) {
636 const iterator_range<mop_iterator> &Range(Instr->explicit_uses());
637 if (Range.begin() != Range.end())
638 Worklist.push_back(reverse(Range));
639 }
640
641 /// Some of Instr's operands are on the top of the stack; remove them and
642 /// re-insert them starting from the beginning (because we've commuted them).
643 void ResetTopOperands(MachineInstr *Instr) {
644 assert(HasRemainingOperands(Instr) &&
645 "Reseting operands should only be done when the instruction has "
646 "an operand still on the stack");
647 Worklist.back() = reverse(Instr->explicit_uses());
648 }
649
650 /// Test whether Instr has operands remaining to be visited at the top of
651 /// the stack.
652 bool HasRemainingOperands(const MachineInstr *Instr) const {
653 if (Worklist.empty())
654 return false;
655 const RangeTy &Range = Worklist.back();
656 return Range.begin() != Range.end() && Range.begin()->getParent() == Instr;
657 }
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000658
659 /// Test whether the given register is present on the stack, indicating an
660 /// operand in the tree that we haven't visited yet. Moving a definition of
661 /// Reg to a point in the tree after that would change its value.
Dan Gohman10545702016-05-17 22:24:18 +0000662 ///
663 /// This is needed as a consequence of using implicit get_locals for
664 /// uses and implicit set_locals for defs.
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000665 bool IsOnStack(unsigned Reg) const {
666 for (const RangeTy &Range : Worklist)
667 for (const MachineOperand &MO : Range)
668 if (MO.isReg() && MO.getReg() == Reg)
669 return true;
670 return false;
671 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000672};
673
674/// State to keep track of whether commuting is in flight or whether it's been
675/// tried for the current instruction and didn't work.
676class CommutingState {
677 /// There are effectively three states: the initial state where we haven't
678 /// started commuting anything and we don't know anything yet, the tenative
679 /// state where we've commuted the operands of the current instruction and are
680 /// revisting it, and the declined state where we've reverted the operands
681 /// back to their original order and will no longer commute it further.
682 bool TentativelyCommuting;
683 bool Declined;
684
685 /// During the tentative state, these hold the operand indices of the commuted
686 /// operands.
687 unsigned Operand0, Operand1;
688
689public:
690 CommutingState() : TentativelyCommuting(false), Declined(false) {}
691
692 /// Stackification for an operand was not successful due to ordering
693 /// constraints. If possible, and if we haven't already tried it and declined
694 /// it, commute Insert's operands and prepare to revisit it.
695 void MaybeCommute(MachineInstr *Insert, TreeWalkerState &TreeWalker,
696 const WebAssemblyInstrInfo *TII) {
697 if (TentativelyCommuting) {
698 assert(!Declined &&
699 "Don't decline commuting until you've finished trying it");
700 // Commuting didn't help. Revert it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000701 TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
Dan Gohmanadf28172016-01-28 01:22:44 +0000702 TentativelyCommuting = false;
703 Declined = true;
704 } else if (!Declined && TreeWalker.HasRemainingOperands(Insert)) {
705 Operand0 = TargetInstrInfo::CommuteAnyOperandIndex;
706 Operand1 = TargetInstrInfo::CommuteAnyOperandIndex;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000707 if (TII->findCommutedOpIndices(*Insert, Operand0, Operand1)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000708 // Tentatively commute the operands and try again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000709 TII->commuteInstruction(*Insert, /*NewMI=*/false, Operand0, Operand1);
Dan Gohmanadf28172016-01-28 01:22:44 +0000710 TreeWalker.ResetTopOperands(Insert);
711 TentativelyCommuting = true;
712 Declined = false;
713 }
714 }
715 }
716
717 /// Stackification for some operand was successful. Reset to the default
718 /// state.
719 void Reset() {
720 TentativelyCommuting = false;
721 Declined = false;
722 }
723};
724} // end anonymous namespace
725
Dan Gohman1462faa2015-11-16 16:18:28 +0000726bool WebAssemblyRegStackify::runOnMachineFunction(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000727 LLVM_DEBUG(dbgs() << "********** Register Stackifying **********\n"
728 "********** Function: "
729 << MF.getName() << '\n');
Dan Gohman1462faa2015-11-16 16:18:28 +0000730
731 bool Changed = false;
732 MachineRegisterInfo &MRI = MF.getRegInfo();
733 WebAssemblyFunctionInfo &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000734 const auto *TII = MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
735 const auto *TRI = MF.getSubtarget<WebAssemblySubtarget>().getRegisterInfo();
Dan Gohman81719f82015-11-25 16:55:01 +0000736 AliasAnalysis &AA = getAnalysis<AAResultsWrapperPass>().getAAResults();
Dan Gohmanadf28172016-01-28 01:22:44 +0000737 MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
Dan Gohman8887d1f2015-12-25 00:31:02 +0000738 LiveIntervals &LIS = getAnalysis<LiveIntervals>();
Dan Gohmand70e5902015-12-08 03:30:42 +0000739
Dan Gohman1462faa2015-11-16 16:18:28 +0000740 // Walk the instructions from the bottom up. Currently we don't look past
741 // block boundaries, and the blocks aren't ordered so the block visitation
742 // order isn't significant, but we may want to change this in the future.
743 for (MachineBasicBlock &MBB : MF) {
Dan Gohman8f59cf72016-01-06 18:29:35 +0000744 // Don't use a range-based for loop, because we modify the list as we're
745 // iterating over it and the end iterator may change.
746 for (auto MII = MBB.rbegin(); MII != MBB.rend(); ++MII) {
747 MachineInstr *Insert = &*MII;
Dan Gohman81719f82015-11-25 16:55:01 +0000748 // Don't nest anything inside an inline asm, because we don't have
749 // constraints for $push inputs.
750 if (Insert->getOpcode() == TargetOpcode::INLINEASM)
Dan Gohman595e8ab2016-02-22 17:45:20 +0000751 continue;
752
753 // Ignore debugging intrinsics.
754 if (Insert->getOpcode() == TargetOpcode::DBG_VALUE)
755 continue;
Dan Gohman81719f82015-11-25 16:55:01 +0000756
Dan Gohman1462faa2015-11-16 16:18:28 +0000757 // Iterate through the inputs in reverse order, since we'll be pulling
Dan Gohman53d13992015-12-02 18:08:49 +0000758 // operands off the stack in LIFO order.
Dan Gohmanadf28172016-01-28 01:22:44 +0000759 CommutingState Commuting;
760 TreeWalkerState TreeWalker(Insert);
761 while (!TreeWalker.Done()) {
762 MachineOperand &Op = TreeWalker.Pop();
763
Dan Gohman1462faa2015-11-16 16:18:28 +0000764 // We're only interested in explicit virtual register operands.
Dan Gohmanadf28172016-01-28 01:22:44 +0000765 if (!Op.isReg())
Dan Gohman1462faa2015-11-16 16:18:28 +0000766 continue;
767
768 unsigned Reg = Op.getReg();
Dan Gohmanadf28172016-01-28 01:22:44 +0000769 assert(Op.isUse() && "explicit_uses() should only iterate over uses");
770 assert(!Op.isImplicit() &&
771 "explicit_uses() should only iterate over explicit operands");
772 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Dan Gohman1462faa2015-11-16 16:18:28 +0000773 continue;
774
Dan Gohmanffc184b2016-10-03 22:32:21 +0000775 // Identify the definition for this register at this point.
Dan Gohman2644d742016-05-17 04:05:31 +0000776 MachineInstr *Def = GetVRegDef(Reg, Insert, MRI, LIS);
777 if (!Def)
778 continue;
Dan Gohmanadf28172016-01-28 01:22:44 +0000779
Dan Gohman81719f82015-11-25 16:55:01 +0000780 // Don't nest an INLINE_ASM def into anything, because we don't have
781 // constraints for $pop outputs.
782 if (Def->getOpcode() == TargetOpcode::INLINEASM)
783 continue;
784
Dan Gohman4ba48162015-11-18 16:12:01 +0000785 // Argument instructions represent live-in registers and not real
786 // instructions.
Dan Gohman4fc4e422016-10-24 19:49:43 +0000787 if (WebAssembly::isArgument(*Def))
Dan Gohman4ba48162015-11-18 16:12:01 +0000788 continue;
789
Dan Gohmanadf28172016-01-28 01:22:44 +0000790 // Decide which strategy to take. Prefer to move a single-use value
Dan Gohman4fc4e422016-10-24 19:49:43 +0000791 // over cloning it, and prefer cloning over introducing a tee.
Dan Gohmanadf28172016-01-28 01:22:44 +0000792 // For moving, we require the def to be in the same block as the use;
793 // this makes things simpler (LiveIntervals' handleMove function only
794 // supports intra-block moves) and it's MachineSink's job to catch all
795 // the sinking opportunities anyway.
796 bool SameBlock = Def->getParent() == &MBB;
Derek Schuffe9e68912016-09-30 18:02:54 +0000797 bool CanMove = SameBlock && IsSafeToMove(Def, Insert, AA, MRI) &&
Dan Gohmanfbfe5ec2016-01-28 03:59:09 +0000798 !TreeWalker.IsOnStack(Reg);
Dan Gohman12de0b92016-05-17 20:19:47 +0000799 if (CanMove && HasOneUse(Reg, Def, MRI, MDT, LIS)) {
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000800 Insert = MoveForSingleUse(Reg, Op, Def, MBB, Insert, LIS, MFI, MRI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000801 } else if (ShouldRematerialize(*Def, AA, TII)) {
802 Insert =
803 RematerializeCheapDef(Reg, Op, *Def, MBB, Insert->getIterator(),
804 LIS, MFI, MRI, TII, TRI);
Sam Cleggcf2a9e22018-07-16 23:09:29 +0000805 } else if (CanMove &&
Dan Gohman10545702016-05-17 22:24:18 +0000806 OneUseDominatesOtherUses(Reg, Op, MBB, MRI, MDT, LIS, MFI)) {
Dan Gohmanadf28172016-01-28 01:22:44 +0000807 Insert = MoveAndTeeForMultiUse(Reg, Op, Def, MBB, Insert, LIS, MFI,
808 MRI, TII);
809 } else {
810 // We failed to stackify the operand. If the problem was ordering
811 // constraints, Commuting may be able to help.
812 if (!CanMove && SameBlock)
813 Commuting.MaybeCommute(Insert, TreeWalker, TII);
814 // Proceed to the next operand.
815 continue;
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000816 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000817
Dan Gohmane81021a2016-11-08 19:40:38 +0000818 // If the instruction we just stackified is an IMPLICIT_DEF, convert it
819 // to a constant 0 so that the def is explicit, and the push/pop
820 // correspondence is maintained.
821 if (Insert->getOpcode() == TargetOpcode::IMPLICIT_DEF)
822 ConvertImplicitDefToConstZero(Insert, MRI, TII, MF);
823
Dan Gohmanadf28172016-01-28 01:22:44 +0000824 // We stackified an operand. Add the defining instruction's operands to
825 // the worklist stack now to continue to build an ever deeper tree.
826 Commuting.Reset();
827 TreeWalker.PushOperands(Insert);
Dan Gohman1462faa2015-11-16 16:18:28 +0000828 }
Dan Gohmanadf28172016-01-28 01:22:44 +0000829
830 // If we stackified any operands, skip over the tree to start looking for
831 // the next instruction we can build a tree on.
832 if (Insert != &*MII) {
Dan Gohman8f59cf72016-01-06 18:29:35 +0000833 ImposeStackOrdering(&*MII);
Eric Liuc7e5a9c2016-09-12 09:35:59 +0000834 MII = MachineBasicBlock::iterator(Insert).getReverse();
Dan Gohmanadf28172016-01-28 01:22:44 +0000835 Changed = true;
836 }
Dan Gohman1462faa2015-11-16 16:18:28 +0000837 }
838 }
839
Dan Gohmane0405332016-10-03 22:43:53 +0000840 // If we used VALUE_STACK anywhere, add it to the live-in sets everywhere so
Dan Gohmanadf28172016-01-28 01:22:44 +0000841 // that it never looks like a use-before-def.
Dan Gohmanb0992da2015-11-20 02:19:12 +0000842 if (Changed) {
Dan Gohmane0405332016-10-03 22:43:53 +0000843 MF.getRegInfo().addLiveIn(WebAssembly::VALUE_STACK);
Dan Gohmanb0992da2015-11-20 02:19:12 +0000844 for (MachineBasicBlock &MBB : MF)
Dan Gohmane0405332016-10-03 22:43:53 +0000845 MBB.addLiveIn(WebAssembly::VALUE_STACK);
Dan Gohmanb0992da2015-11-20 02:19:12 +0000846 }
847
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000848#ifndef NDEBUG
Dan Gohmanb6fd39a2016-01-19 16:59:23 +0000849 // Verify that pushes and pops are performed in LIFO order.
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000850 SmallVector<unsigned, 0> Stack;
851 for (MachineBasicBlock &MBB : MF) {
852 for (MachineInstr &MI : MBB) {
Shiva Chen801bf7e2018-05-09 02:42:00 +0000853 if (MI.isDebugInstr())
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000854 continue;
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000855 for (MachineOperand &MO : reverse(MI.explicit_operands())) {
Dan Gohman7a6b9822015-11-29 22:32:02 +0000856 if (!MO.isReg())
857 continue;
Dan Gohmanadf28172016-01-28 01:22:44 +0000858 unsigned Reg = MO.getReg();
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000859
Dan Gohmanadf28172016-01-28 01:22:44 +0000860 if (MFI.isVRegStackified(Reg)) {
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000861 if (MO.isDef())
Dan Gohmanadf28172016-01-28 01:22:44 +0000862 Stack.push_back(Reg);
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000863 else
Dan Gohmanadf28172016-01-28 01:22:44 +0000864 assert(Stack.pop_back_val() == Reg &&
865 "Register stack pop should be paired with a push");
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000866 }
867 }
868 }
869 // TODO: Generalize this code to support keeping values on the stack across
870 // basic block boundaries.
Dan Gohmanadf28172016-01-28 01:22:44 +0000871 assert(Stack.empty() &&
872 "Register stack pushes and pops should be balanced");
Dan Gohman7bafa0e2015-11-20 02:33:24 +0000873 }
874#endif
875
Dan Gohman1462faa2015-11-16 16:18:28 +0000876 return Changed;
877}