blob: 705d4ded5b569f3fe72dfc512aca40798e27597a [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator ---*- C++ -*-==//
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000014#include "llvm/ADT/STLExtras.h"
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Adam Nemet0965da22017-10-09 23:19:02 +000018#include "llvm/Analysis/OptimizationRemarkEmitter.h"
Tim Northovera9105be2016-11-09 22:39:54 +000019#include "llvm/CodeGen/Analysis.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000021#include "llvm/CodeGen/LowLevelType.h"
22#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northoverbd505462016-07-22 16:59:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineMemOperand.h"
27#include "llvm/CodeGen/MachineOperand.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000029#include "llvm/CodeGen/TargetFrameLowering.h"
30#include "llvm/CodeGen/TargetLowering.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000031#include "llvm/CodeGen/TargetPassConfig.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000032#include "llvm/CodeGen/TargetRegisterInfo.h"
33#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000034#include "llvm/IR/BasicBlock.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000035#include "llvm/IR/Constant.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000036#include "llvm/IR/Constants.h"
37#include "llvm/IR/DataLayout.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000038#include "llvm/IR/DebugInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000039#include "llvm/IR/DerivedTypes.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000040#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000041#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000042#include "llvm/IR/InlineAsm.h"
43#include "llvm/IR/InstrTypes.h"
44#include "llvm/IR/Instructions.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000045#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000046#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Metadata.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000049#include "llvm/IR/Type.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000050#include "llvm/IR/User.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000051#include "llvm/IR/Value.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000052#include "llvm/MC/MCContext.h"
53#include "llvm/Pass.h"
54#include "llvm/Support/Casting.h"
55#include "llvm/Support/CodeGen.h"
56#include "llvm/Support/Debug.h"
57#include "llvm/Support/ErrorHandling.h"
58#include "llvm/Support/LowLevelTypeImpl.h"
59#include "llvm/Support/MathExtras.h"
60#include "llvm/Support/raw_ostream.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000061#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000062#include "llvm/Target/TargetMachine.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000063#include <algorithm>
64#include <cassert>
65#include <cstdint>
66#include <iterator>
67#include <string>
68#include <utility>
69#include <vector>
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000070
71#define DEBUG_TYPE "irtranslator"
72
Quentin Colombet105cf2b2016-01-20 20:58:56 +000073using namespace llvm;
74
75char IRTranslator::ID = 0;
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000076
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000077INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
78 false, false)
79INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
80INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000081 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000082
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000083static void reportTranslationError(MachineFunction &MF,
84 const TargetPassConfig &TPC,
85 OptimizationRemarkEmitter &ORE,
86 OptimizationRemarkMissed &R) {
87 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
88
89 // Print the function name explicitly if we don't have a debug location (which
90 // makes the diagnostic less useful) or if we're going to emit a raw error.
91 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
92 R << (" (in function: " + MF.getName() + ")").str();
93
94 if (TPC.isGlobalISelAbortEnabled())
95 report_fatal_error(R.getMsg());
96 else
97 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +000098}
99
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000100IRTranslator::IRTranslator() : MachineFunctionPass(ID) {
Quentin Colombet39293d32016-03-08 01:38:55 +0000101 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +0000102}
103
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000104void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
105 AU.addRequired<TargetPassConfig>();
106 MachineFunctionPass::getAnalysisUsage(AU);
107}
108
Quentin Colombete225e252016-03-11 17:27:54 +0000109unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
110 unsigned &ValReg = ValToVReg[&Val];
Tim Northover5ed648e2016-08-09 21:28:04 +0000111
Tim Northover9e35f1e2017-01-25 20:58:22 +0000112 if (ValReg)
113 return ValReg;
114
115 // Fill ValRegsSequence with the sequence of registers
116 // we need to concat together to produce the value.
117 assert(Val.getType()->isSized() &&
118 "Don't know how to create an empty vreg");
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000119 unsigned VReg =
120 MRI->createGenericVirtualRegister(getLLTForType(*Val.getType(), *DL));
Tim Northover9e35f1e2017-01-25 20:58:22 +0000121 ValReg = VReg;
122
123 if (auto CV = dyn_cast<Constant>(&Val)) {
124 bool Success = translate(*CV, VReg);
125 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000126 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +0000127 MF->getFunction().getSubprogram(),
128 &MF->getFunction().getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000129 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
130 reportTranslationError(*MF, *TPC, *ORE, R);
131 return VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +0000132 }
Quentin Colombet17c494b2016-02-11 17:51:31 +0000133 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000134
Tim Northover9e35f1e2017-01-25 20:58:22 +0000135 return VReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000136}
137
Tim Northovercdf23f12016-10-31 18:30:59 +0000138int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
139 if (FrameIndices.find(&AI) != FrameIndices.end())
140 return FrameIndices[&AI];
141
Tim Northovercdf23f12016-10-31 18:30:59 +0000142 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
143 unsigned Size =
144 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
145
146 // Always allocate at least one byte.
147 Size = std::max(Size, 1u);
148
149 unsigned Alignment = AI.getAlignment();
150 if (!Alignment)
151 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
152
153 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000154 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000155 return FI;
156}
157
Tim Northoverad2b7172016-07-26 20:23:26 +0000158unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
159 unsigned Alignment = 0;
160 Type *ValTy = nullptr;
161 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
162 Alignment = SI->getAlignment();
163 ValTy = SI->getValueOperand()->getType();
164 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
165 Alignment = LI->getAlignment();
166 ValTy = LI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000167 } else {
168 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
169 R << "unable to translate memop: " << ore::NV("Opcode", &I);
170 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000171 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000172 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000173
174 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
175}
176
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000177MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000178 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000179 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000180 return *MBB;
181}
182
Tim Northoverb6636fd2017-01-17 22:13:50 +0000183void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
184 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
185 MachinePreds[Edge].push_back(NewPred);
186}
187
Tim Northoverc53606e2016-12-07 21:29:15 +0000188bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
189 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000190 // FIXME: handle signed/unsigned wrapping flags.
191
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000192 // Get or create a virtual register for each value.
193 // Unless the value is a Constant => loadimm cst?
194 // or inline constant each time?
195 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000196 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
197 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
198 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000199 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000200 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000201}
202
Volkan Keles20d3c422017-03-07 18:03:28 +0000203bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
204 // -0.0 - X --> G_FNEG
205 if (isa<Constant>(U.getOperand(0)) &&
206 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
207 MIRBuilder.buildInstr(TargetOpcode::G_FNEG)
208 .addDef(getOrCreateVReg(U))
209 .addUse(getOrCreateVReg(*U.getOperand(1)));
210 return true;
211 }
212 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
213}
214
Tim Northoverc53606e2016-12-07 21:29:15 +0000215bool IRTranslator::translateCompare(const User &U,
216 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000217 const CmpInst *CI = dyn_cast<CmpInst>(&U);
218 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
219 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
220 unsigned Res = getOrCreateVReg(U);
221 CmpInst::Predicate Pred =
222 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
223 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000224 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000225 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000226 else if (Pred == CmpInst::FCMP_FALSE)
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000227 MIRBuilder.buildCopy(
228 Res, getOrCreateVReg(*Constant::getNullValue(CI->getType())));
229 else if (Pred == CmpInst::FCMP_TRUE)
230 MIRBuilder.buildCopy(
231 Res, getOrCreateVReg(*Constant::getAllOnesValue(CI->getType())));
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000232 else
Tim Northover0f140c72016-09-09 11:46:34 +0000233 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000234
Tim Northoverde3aea0412016-08-17 20:25:25 +0000235 return true;
236}
237
Tim Northoverc53606e2016-12-07 21:29:15 +0000238bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000239 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000240 const Value *Ret = RI.getReturnValue();
Amara Emersond78d65c2017-11-30 20:06:02 +0000241 if (Ret && DL->getTypeStoreSize(Ret->getType()) == 0)
242 Ret = nullptr;
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000243 // The target may mess up with the insertion point, but
244 // this is not important as a return is the last instruction
245 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000246 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000247}
248
Tim Northoverc53606e2016-12-07 21:29:15 +0000249bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000250 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000251 unsigned Succ = 0;
252 if (!BrInst.isUnconditional()) {
253 // We want a G_BRCOND to the true BB followed by an unconditional branch.
254 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
255 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000256 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000257 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000258 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000259
260 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000261 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Ahmed Bougachae8e1fa32017-03-21 23:42:50 +0000262 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
263
264 // If the unconditional target is the layout successor, fallthrough.
265 if (!CurBB.isLayoutSuccessor(&TgtBB))
266 MIRBuilder.buildBr(TgtBB);
Tim Northover69c2ba52016-07-29 17:58:00 +0000267
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000268 // Link successors.
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000269 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000270 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000271 return true;
272}
273
Kristof Beylseced0712017-01-05 11:28:51 +0000274bool IRTranslator::translateSwitch(const User &U,
275 MachineIRBuilder &MIRBuilder) {
276 // For now, just translate as a chain of conditional branches.
277 // FIXME: could we share most of the logic/code in
278 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
279 // At first sight, it seems most of the logic in there is independent of
280 // SelectionDAG-specifics and a lot of work went in to optimize switch
281 // lowering in there.
282
283 const SwitchInst &SwInst = cast<SwitchInst>(U);
284 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000285 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000286
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000287 LLT LLTi1 = getLLTForType(*Type::getInt1Ty(U.getContext()), *DL);
Kristof Beylseced0712017-01-05 11:28:51 +0000288 for (auto &CaseIt : SwInst.cases()) {
289 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
290 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
291 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000292 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
293 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000294 MachineBasicBlock &TrueMBB = getMBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000295
Tim Northoverb6636fd2017-01-17 22:13:50 +0000296 MIRBuilder.buildBrCond(Tst, TrueMBB);
297 CurMBB.addSuccessor(&TrueMBB);
298 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000299
Tim Northoverb6636fd2017-01-17 22:13:50 +0000300 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000301 MF->CreateMachineBasicBlock(SwInst.getParent());
Ahmed Bougacha07f247b2017-03-15 18:22:37 +0000302 // Insert the comparison blocks one after the other.
303 MF->insert(std::next(CurMBB.getIterator()), FalseMBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000304 MIRBuilder.buildBr(*FalseMBB);
305 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000306
Tim Northoverb6636fd2017-01-17 22:13:50 +0000307 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000308 }
309 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000310 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000311 MachineBasicBlock &DefaultMBB = getMBB(*DefaultBB);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000312 MIRBuilder.buildBr(DefaultMBB);
313 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
314 CurMBB.addSuccessor(&DefaultMBB);
315 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000316
317 return true;
318}
319
Kristof Beyls65a12c02017-01-30 09:13:18 +0000320bool IRTranslator::translateIndirectBr(const User &U,
321 MachineIRBuilder &MIRBuilder) {
322 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
323
324 const unsigned Tgt = getOrCreateVReg(*BrInst.getAddress());
325 MIRBuilder.buildBrIndirect(Tgt);
326
327 // Link successors.
328 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
329 for (const BasicBlock *Succ : BrInst.successors())
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000330 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000331
332 return true;
333}
334
Tim Northoverc53606e2016-12-07 21:29:15 +0000335bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000336 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000337
Tim Northover7152dca2016-10-19 15:55:06 +0000338 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
339 : MachineMemOperand::MONone;
340 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000341
Amara Emersond78d65c2017-11-30 20:06:02 +0000342 if (DL->getTypeStoreSize(LI.getType()) == 0)
343 return true;
344
Tim Northoverad2b7172016-07-26 20:23:26 +0000345 unsigned Res = getOrCreateVReg(LI);
346 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000347
Tim Northoverad2b7172016-07-26 20:23:26 +0000348 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000349 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000350 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
351 Flags, DL->getTypeStoreSize(LI.getType()),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000352 getMemOpAlignment(LI), AAMDNodes(), nullptr,
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000353 LI.getSyncScopeID(), LI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000354 return true;
355}
356
Tim Northoverc53606e2016-12-07 21:29:15 +0000357bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000358 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000359 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
360 : MachineMemOperand::MONone;
361 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000362
Amara Emersond78d65c2017-11-30 20:06:02 +0000363 if (DL->getTypeStoreSize(SI.getValueOperand()->getType()) == 0)
364 return true;
365
Tim Northoverad2b7172016-07-26 20:23:26 +0000366 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
367 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000368
369 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000370 Val, Addr,
371 *MF->getMachineMemOperand(
372 MachinePointerInfo(SI.getPointerOperand()), Flags,
373 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000374 getMemOpAlignment(SI), AAMDNodes(), nullptr, SI.getSyncScopeID(),
Tim Northover48dfa1a2017-02-13 22:14:16 +0000375 SI.getOrdering()));
Tim Northoverad2b7172016-07-26 20:23:26 +0000376 return true;
377}
378
Tim Northoverc53606e2016-12-07 21:29:15 +0000379bool IRTranslator::translateExtractValue(const User &U,
380 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000381 const Value *Src = U.getOperand(0);
382 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000383 SmallVector<Value *, 1> Indices;
384
Volkan Keles6a36c642017-05-19 09:47:02 +0000385 // If Src is a single element ConstantStruct, translate extractvalue
386 // to that element to avoid inserting a cast instruction.
387 if (auto CS = dyn_cast<ConstantStruct>(Src))
388 if (CS->getNumOperands() == 1) {
389 unsigned Res = getOrCreateVReg(*CS->getOperand(0));
390 ValToVReg[&U] = Res;
391 return true;
392 }
393
Tim Northover6f80b082016-08-19 17:47:05 +0000394 // getIndexedOffsetInType is designed for GEPs, so the first index is the
395 // usual array element rather than looking into the actual aggregate.
396 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000397
398 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
399 for (auto Idx : EVI->indices())
400 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
401 } else {
402 for (unsigned i = 1; i < U.getNumOperands(); ++i)
403 Indices.push_back(U.getOperand(i));
404 }
Tim Northover6f80b082016-08-19 17:47:05 +0000405
406 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
407
Tim Northoverb6046222016-08-19 20:09:03 +0000408 unsigned Res = getOrCreateVReg(U);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000409 MIRBuilder.buildExtract(Res, getOrCreateVReg(*Src), Offset);
Tim Northover6f80b082016-08-19 17:47:05 +0000410
411 return true;
412}
413
Tim Northoverc53606e2016-12-07 21:29:15 +0000414bool IRTranslator::translateInsertValue(const User &U,
415 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000416 const Value *Src = U.getOperand(0);
417 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000418 SmallVector<Value *, 1> Indices;
419
420 // getIndexedOffsetInType is designed for GEPs, so the first index is the
421 // usual array element rather than looking into the actual aggregate.
422 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000423
424 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
425 for (auto Idx : IVI->indices())
426 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
427 } else {
428 for (unsigned i = 2; i < U.getNumOperands(); ++i)
429 Indices.push_back(U.getOperand(i));
430 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000431
432 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
433
Tim Northoverb6046222016-08-19 20:09:03 +0000434 unsigned Res = getOrCreateVReg(U);
Kristof Beyls7a713502017-04-19 06:38:37 +0000435 unsigned Inserted = getOrCreateVReg(*U.getOperand(1));
436 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), Inserted, Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000437
438 return true;
439}
440
Tim Northoverc53606e2016-12-07 21:29:15 +0000441bool IRTranslator::translateSelect(const User &U,
442 MachineIRBuilder &MIRBuilder) {
Kristof Beyls7a713502017-04-19 06:38:37 +0000443 unsigned Res = getOrCreateVReg(U);
444 unsigned Tst = getOrCreateVReg(*U.getOperand(0));
445 unsigned Op0 = getOrCreateVReg(*U.getOperand(1));
446 unsigned Op1 = getOrCreateVReg(*U.getOperand(2));
447 MIRBuilder.buildSelect(Res, Tst, Op0, Op1);
Tim Northover5a28c362016-08-19 20:09:07 +0000448 return true;
449}
450
Tim Northoverc53606e2016-12-07 21:29:15 +0000451bool IRTranslator::translateBitCast(const User &U,
452 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000453 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000454 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
455 getLLTForType(*U.getType(), *DL)) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000456 // Get the source vreg now, to avoid invalidating ValToVReg.
457 unsigned SrcReg = getOrCreateVReg(*U.getOperand(0));
Tim Northover357f1be2016-08-10 23:02:41 +0000458 unsigned &Reg = ValToVReg[&U];
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000459 // If we already assigned a vreg for this bitcast, we can't change that.
460 // Emit a copy to satisfy the users we already emitted.
Tim Northover7552ef52016-08-10 16:51:14 +0000461 if (Reg)
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000462 MIRBuilder.buildCopy(Reg, SrcReg);
Tim Northover7552ef52016-08-10 16:51:14 +0000463 else
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +0000464 Reg = SrcReg;
Tim Northover7c9eba92016-07-25 21:01:29 +0000465 return true;
466 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000467 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000468}
469
Tim Northoverc53606e2016-12-07 21:29:15 +0000470bool IRTranslator::translateCast(unsigned Opcode, const User &U,
471 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000472 unsigned Op = getOrCreateVReg(*U.getOperand(0));
473 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000474 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000475 return true;
476}
477
Tim Northoverc53606e2016-12-07 21:29:15 +0000478bool IRTranslator::translateGetElementPtr(const User &U,
479 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000480 // FIXME: support vector GEPs.
481 if (U.getType()->isVectorTy())
482 return false;
483
484 Value &Op0 = *U.getOperand(0);
485 unsigned BaseReg = getOrCreateVReg(Op0);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000486 Type *PtrIRTy = Op0.getType();
487 LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
488 Type *OffsetIRTy = DL->getIntPtrType(PtrIRTy);
489 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
Tim Northovera7653b32016-09-12 11:20:22 +0000490
491 int64_t Offset = 0;
492 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
493 GTI != E; ++GTI) {
494 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000495 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000496 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
497 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
498 continue;
499 } else {
500 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
501
502 // If this is a scalar constant or a splat vector of constants,
503 // handle it quickly.
504 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
505 Offset += ElementSize * CI->getSExtValue();
506 continue;
507 }
508
509 if (Offset != 0) {
510 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000511 unsigned OffsetReg =
512 getOrCreateVReg(*ConstantInt::get(OffsetIRTy, Offset));
Tim Northovera7653b32016-09-12 11:20:22 +0000513 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
514
515 BaseReg = NewBaseReg;
516 Offset = 0;
517 }
518
519 // N = N + Idx * ElementSize;
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000520 unsigned ElementSizeReg =
521 getOrCreateVReg(*ConstantInt::get(OffsetIRTy, ElementSize));
Tim Northovera7653b32016-09-12 11:20:22 +0000522
523 unsigned IdxReg = getOrCreateVReg(*Idx);
524 if (MRI->getType(IdxReg) != OffsetTy) {
525 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
526 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
527 IdxReg = NewIdxReg;
528 }
529
530 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
531 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
532
533 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
534 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
535 BaseReg = NewBaseReg;
536 }
537 }
538
539 if (Offset != 0) {
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000540 unsigned OffsetReg = getOrCreateVReg(*ConstantInt::get(OffsetIRTy, Offset));
Tim Northovera7653b32016-09-12 11:20:22 +0000541 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
542 return true;
543 }
544
545 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
546 return true;
547}
548
Tim Northover79f43f12017-01-30 19:33:07 +0000549bool IRTranslator::translateMemfunc(const CallInst &CI,
550 MachineIRBuilder &MIRBuilder,
551 unsigned ID) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000552 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +0000553 Type *DstTy = CI.getArgOperand(0)->getType();
554 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +0000555 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
556 return false;
557
558 SmallVector<CallLowering::ArgInfo, 8> Args;
559 for (int i = 0; i < 3; ++i) {
560 const auto &Arg = CI.getArgOperand(i);
561 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
562 }
563
Tim Northover79f43f12017-01-30 19:33:07 +0000564 const char *Callee;
565 switch (ID) {
566 case Intrinsic::memmove:
567 case Intrinsic::memcpy: {
568 Type *SrcTy = CI.getArgOperand(1)->getType();
569 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
570 return false;
571 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
572 break;
573 }
574 case Intrinsic::memset:
575 Callee = "memset";
576 break;
577 default:
578 return false;
579 }
Tim Northover3f186032016-10-18 20:03:45 +0000580
Diana Picusd79253a2017-03-20 14:40:18 +0000581 return CLI->lowerCall(MIRBuilder, CI.getCallingConv(),
582 MachineOperand::CreateES(Callee),
Tim Northover3f186032016-10-18 20:03:45 +0000583 CallLowering::ArgInfo(0, CI.getType()), Args);
584}
Tim Northovera7653b32016-09-12 11:20:22 +0000585
Tim Northoverc53606e2016-12-07 21:29:15 +0000586void IRTranslator::getStackGuard(unsigned DstReg,
587 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +0000588 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
589 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +0000590 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
591 MIB.addDef(DstReg);
592
Tim Northover50db7f412016-12-07 21:17:47 +0000593 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +0000594 Value *Global = TLI.getSDagStackGuard(*MF->getFunction().getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000595 if (!Global)
596 return;
597
598 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000599 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000600 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
601 MachineMemOperand::MODereferenceable;
602 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000603 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
Fangrui Songe73534462017-11-15 06:17:32 +0000604 DL->getPointerABIAlignment(0));
Tim Northovercdf23f12016-10-31 18:30:59 +0000605 MIB.setMemRefs(MemRefs, MemRefs + 1);
606}
607
Tim Northover1e656ec2016-12-08 22:44:00 +0000608bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
609 MachineIRBuilder &MIRBuilder) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000610 LLT Ty = getLLTForType(*CI.getOperand(0)->getType(), *DL);
Tim Northover1e656ec2016-12-08 22:44:00 +0000611 LLT s1 = LLT::scalar(1);
612 unsigned Width = Ty.getSizeInBits();
613 unsigned Res = MRI->createGenericVirtualRegister(Ty);
614 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
615 auto MIB = MIRBuilder.buildInstr(Op)
616 .addDef(Res)
617 .addDef(Overflow)
618 .addUse(getOrCreateVReg(*CI.getOperand(0)))
619 .addUse(getOrCreateVReg(*CI.getOperand(1)));
620
621 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000622 unsigned Zero = getOrCreateVReg(
623 *Constant::getNullValue(Type::getInt1Ty(CI.getContext())));
Tim Northover1e656ec2016-12-08 22:44:00 +0000624 MIB.addUse(Zero);
625 }
626
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000627 MIRBuilder.buildSequence(getOrCreateVReg(CI), {Res, Overflow}, {0, Width});
Tim Northover1e656ec2016-12-08 22:44:00 +0000628 return true;
629}
630
Tim Northoverc53606e2016-12-07 21:29:15 +0000631bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
632 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000633 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000634 default:
635 break;
Tim Northover0e011702017-02-10 19:10:38 +0000636 case Intrinsic::lifetime_start:
637 case Intrinsic::lifetime_end:
638 // Stack coloring is not enabled in O0 (which we care about now) so we can
639 // drop these. Make sure someone notices when we start compiling at higher
640 // opts though.
641 if (MF->getTarget().getOptLevel() != CodeGenOpt::None)
642 return false;
643 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000644 case Intrinsic::dbg_declare: {
645 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
646 assert(DI.getVariable() && "Missing variable");
647
648 const Value *Address = DI.getAddress();
649 if (!Address || isa<UndefValue>(Address)) {
650 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
651 return true;
652 }
653
Tim Northover09aac4a2017-01-26 23:39:14 +0000654 assert(DI.getVariable()->isValidLocationForIntrinsic(
655 MIRBuilder.getDebugLoc()) &&
656 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000657 auto AI = dyn_cast<AllocaInst>(Address);
658 if (AI && AI->isStaticAlloca()) {
659 // Static allocas are tracked at the MF level, no need for DBG_VALUE
660 // instructions (in fact, they get ignored if they *do* exist).
661 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
662 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Tim Northover09aac4a2017-01-26 23:39:14 +0000663 } else
Tim Northover7a9ea8f2017-03-09 21:12:06 +0000664 MIRBuilder.buildDirectDbgValue(getOrCreateVReg(*Address),
665 DI.getVariable(), DI.getExpression());
Tim Northoverb58346f2016-12-08 22:44:13 +0000666 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +0000667 }
Tim Northoverd0d025a2017-02-07 20:08:59 +0000668 case Intrinsic::vaend:
669 // No target I know of cares about va_end. Certainly no in-tree target
670 // does. Simplest intrinsic ever!
671 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +0000672 case Intrinsic::vastart: {
673 auto &TLI = *MF->getSubtarget().getTargetLowering();
674 Value *Ptr = CI.getArgOperand(0);
675 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
676
677 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
678 .addUse(getOrCreateVReg(*Ptr))
679 .addMemOperand(MF->getMachineMemOperand(
680 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 0));
681 return true;
682 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000683 case Intrinsic::dbg_value: {
684 // This form of DBG_VALUE is target-independent.
685 const DbgValueInst &DI = cast<DbgValueInst>(CI);
686 const Value *V = DI.getValue();
687 assert(DI.getVariable()->isValidLocationForIntrinsic(
688 MIRBuilder.getDebugLoc()) &&
689 "Expected inlined-at fields to agree");
690 if (!V) {
691 // Currently the optimizer can produce this; insert an undef to
692 // help debugging. Probably the optimizer should not do this.
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000693 MIRBuilder.buildIndirectDbgValue(0, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000694 } else if (const auto *CI = dyn_cast<Constant>(V)) {
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000695 MIRBuilder.buildConstDbgValue(*CI, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000696 } else {
697 unsigned Reg = getOrCreateVReg(*V);
698 // FIXME: This does not handle register-indirect values at offset 0. The
699 // direct/indirect thing shouldn't really be handled by something as
700 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
701 // pretty baked in right now.
Adrian Prantlabe04752017-07-28 20:21:02 +0000702 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +0000703 }
704 return true;
705 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000706 case Intrinsic::uadd_with_overflow:
707 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
708 case Intrinsic::sadd_with_overflow:
709 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
710 case Intrinsic::usub_with_overflow:
711 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
712 case Intrinsic::ssub_with_overflow:
713 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
714 case Intrinsic::umul_with_overflow:
715 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
716 case Intrinsic::smul_with_overflow:
717 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northoverb38b4e22017-02-08 23:23:32 +0000718 case Intrinsic::pow:
719 MIRBuilder.buildInstr(TargetOpcode::G_FPOW)
720 .addDef(getOrCreateVReg(CI))
721 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
722 .addUse(getOrCreateVReg(*CI.getArgOperand(1)));
723 return true;
Aditya Nandakumarcca75d22017-06-27 22:19:32 +0000724 case Intrinsic::exp:
725 MIRBuilder.buildInstr(TargetOpcode::G_FEXP)
726 .addDef(getOrCreateVReg(CI))
727 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
728 return true;
729 case Intrinsic::exp2:
730 MIRBuilder.buildInstr(TargetOpcode::G_FEXP2)
731 .addDef(getOrCreateVReg(CI))
732 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
733 return true;
Aditya Nandakumar20f62072017-06-29 23:43:44 +0000734 case Intrinsic::log:
735 MIRBuilder.buildInstr(TargetOpcode::G_FLOG)
736 .addDef(getOrCreateVReg(CI))
737 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
738 return true;
739 case Intrinsic::log2:
740 MIRBuilder.buildInstr(TargetOpcode::G_FLOG2)
741 .addDef(getOrCreateVReg(CI))
742 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
743 return true;
Aditya Nandakumarc6a41912017-06-20 19:25:23 +0000744 case Intrinsic::fma:
745 MIRBuilder.buildInstr(TargetOpcode::G_FMA)
746 .addDef(getOrCreateVReg(CI))
747 .addUse(getOrCreateVReg(*CI.getArgOperand(0)))
748 .addUse(getOrCreateVReg(*CI.getArgOperand(1)))
749 .addUse(getOrCreateVReg(*CI.getArgOperand(2)));
750 return true;
Tim Northover3f186032016-10-18 20:03:45 +0000751 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +0000752 case Intrinsic::memmove:
753 case Intrinsic::memset:
754 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +0000755 case Intrinsic::eh_typeid_for: {
756 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
757 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000758 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000759 MIRBuilder.buildConstant(Reg, TypeID);
760 return true;
761 }
Tim Northover6e904302016-10-18 20:03:51 +0000762 case Intrinsic::objectsize: {
763 // If we don't know by now, we're never going to know.
764 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
765
766 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
767 return true;
768 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000769 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000770 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000771 return true;
772 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000773 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Tim Northovercdf23f12016-10-31 18:30:59 +0000774 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000775 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000776
777 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
778 MIRBuilder.buildStore(
779 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000780 *MF->getMachineMemOperand(
781 MachinePointerInfo::getFixedStack(*MF,
782 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000783 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
784 PtrTy.getSizeInBits() / 8, 8));
785 return true;
786 }
Tim Northover91c81732016-08-19 17:17:06 +0000787 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000788 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000789}
790
Tim Northoveraa995c92017-03-09 23:36:26 +0000791bool IRTranslator::translateInlineAsm(const CallInst &CI,
792 MachineIRBuilder &MIRBuilder) {
793 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
794 if (!IA.getConstraintString().empty())
795 return false;
796
797 unsigned ExtraInfo = 0;
798 if (IA.hasSideEffects())
799 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
800 if (IA.getDialect() == InlineAsm::AD_Intel)
801 ExtraInfo |= InlineAsm::Extra_AsmDialect;
802
803 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
804 .addExternalSymbol(IA.getAsmString().c_str())
805 .addImm(ExtraInfo);
806
807 return true;
808}
809
Tim Northoverc53606e2016-12-07 21:29:15 +0000810bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000811 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000812 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000813 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000814
Tim Northover3babfef2017-01-19 23:59:35 +0000815 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +0000816 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +0000817
Amara Emerson913918c2018-01-02 18:56:39 +0000818 Intrinsic::ID ID = Intrinsic::not_intrinsic;
819 if (F && F->isIntrinsic()) {
820 ID = F->getIntrinsicID();
821 if (TII && ID == Intrinsic::not_intrinsic)
822 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
823 }
824
825 if (!F || !F->isIntrinsic() || ID == Intrinsic::not_intrinsic) {
Tim Northover406024a2016-08-10 21:44:01 +0000826 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
827 SmallVector<unsigned, 8> Args;
828 for (auto &Arg: CI.arg_operands())
829 Args.push_back(getOrCreateVReg(*Arg));
830
Tim Northoverd1e951e2017-03-09 22:00:39 +0000831 MF->getFrameInfo().setHasCalls(true);
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000832 return CLI->lowerCall(MIRBuilder, &CI, Res, Args, [&]() {
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000833 return getOrCreateVReg(*CI.getCalledValue());
834 });
Tim Northover406024a2016-08-10 21:44:01 +0000835 }
836
Tim Northover406024a2016-08-10 21:44:01 +0000837 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000838
Tim Northoverc53606e2016-12-07 21:29:15 +0000839 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000840 return true;
841
Tim Northover5fb414d2016-07-29 22:32:36 +0000842 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
843 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000844 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000845
846 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +0000847 // Some intrinsics take metadata parameters. Reject them.
848 if (isa<MetadataAsValue>(Arg))
849 return false;
Aditya Nandakumarbc389ba2017-03-22 01:16:39 +0000850 MIB.addUse(getOrCreateVReg(*Arg));
Tim Northover5fb414d2016-07-29 22:32:36 +0000851 }
Volkan Kelesebe6bb92017-06-05 22:17:17 +0000852
853 // Add a MachineMemOperand if it is a target mem intrinsic.
854 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
855 TargetLowering::IntrinsicInfo Info;
856 // TODO: Add a GlobalISel version of getTgtMemIntrinsic.
Matt Arsenault7d7adf42017-12-14 22:34:10 +0000857 if (TLI.getTgtMemIntrinsic(Info, CI, *MF, ID)) {
Jonas Paulssonf0ff20f2017-11-28 14:44:32 +0000858 uint64_t Size = Info.memVT.getStoreSize();
Volkan Kelesebe6bb92017-06-05 22:17:17 +0000859 MIB.addMemOperand(MF->getMachineMemOperand(MachinePointerInfo(Info.ptrVal),
Matt Arsenault11171332017-12-14 21:39:51 +0000860 Info.flags, Size, Info.align));
Volkan Kelesebe6bb92017-06-05 22:17:17 +0000861 }
862
Tim Northover5fb414d2016-07-29 22:32:36 +0000863 return true;
864}
865
Tim Northoverc53606e2016-12-07 21:29:15 +0000866bool IRTranslator::translateInvoke(const User &U,
867 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000868 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000869 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000870
871 const BasicBlock *ReturnBB = I.getSuccessor(0);
872 const BasicBlock *EHPadBB = I.getSuccessor(1);
873
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000874 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +0000875 const Function *Fn = dyn_cast<Function>(Callee);
876 if (isa<InlineAsm>(Callee))
877 return false;
878
879 // FIXME: support invoking patchpoint and statepoint intrinsics.
880 if (Fn && Fn->isIntrinsic())
881 return false;
882
883 // FIXME: support whatever these are.
884 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
885 return false;
886
887 // FIXME: support Windows exception handling.
888 if (!isa<LandingPadInst>(EHPadBB->front()))
889 return false;
890
Matthias Braund0ee66c2016-12-01 19:32:15 +0000891 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000892 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000893 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000894 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
895
896 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
Tim Northover293f7432017-01-31 18:36:11 +0000897 SmallVector<unsigned, 8> Args;
Tim Northovera9105be2016-11-09 22:39:54 +0000898 for (auto &Arg: I.arg_operands())
Tim Northover293f7432017-01-31 18:36:11 +0000899 Args.push_back(getOrCreateVReg(*Arg));
Tim Northovera9105be2016-11-09 22:39:54 +0000900
Ahmed Bougachad22b84b2017-03-10 00:25:44 +0000901 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +0000902 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
903 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000904
Matthias Braund0ee66c2016-12-01 19:32:15 +0000905 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000906 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
907
908 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000909 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
910 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000911 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000912 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
913 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +0000914 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000915
916 return true;
917}
918
Tim Northoverc53606e2016-12-07 21:29:15 +0000919bool IRTranslator::translateLandingPad(const User &U,
920 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000921 const LandingPadInst &LP = cast<LandingPadInst>(U);
922
923 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000924 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000925
926 MBB.setIsEHPad();
927
928 // If there aren't registers to copy the values into (e.g., during SjLj
929 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000930 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +0000931 const Constant *PersonalityFn = MF->getFunction().getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000932 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
933 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
934 return true;
935
936 // If landingpad's return type is token type, we don't create DAG nodes
937 // for its exception pointer and selector value. The extraction of exception
938 // pointer or selector value from token type landingpads is not currently
939 // supported.
940 if (LP.getType()->isTokenTy())
941 return true;
942
943 // Add a label to mark the beginning of the landing pad. Deletion of the
944 // landing pad can thus be detected via the MachineModuleInfo.
945 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000946 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000947
Daniel Sanders1351db42017-03-07 23:32:10 +0000948 LLT Ty = getLLTForType(*LP.getType(), *DL);
Tim Northover542d1c12017-03-07 23:04:06 +0000949 unsigned Undef = MRI->createGenericVirtualRegister(Ty);
950 MIRBuilder.buildUndef(Undef);
951
Justin Bognera0295312017-01-25 00:16:53 +0000952 SmallVector<LLT, 2> Tys;
953 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000954 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +0000955 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
956
Tim Northovera9105be2016-11-09 22:39:54 +0000957 // Mark exception register as live in.
Tim Northover542d1c12017-03-07 23:04:06 +0000958 unsigned ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
959 if (!ExceptionReg)
960 return false;
Tim Northovera9105be2016-11-09 22:39:54 +0000961
Tim Northover542d1c12017-03-07 23:04:06 +0000962 MBB.addLiveIn(ExceptionReg);
963 unsigned VReg = MRI->createGenericVirtualRegister(Tys[0]),
964 Tmp = MRI->createGenericVirtualRegister(Ty);
965 MIRBuilder.buildCopy(VReg, ExceptionReg);
966 MIRBuilder.buildInsert(Tmp, Undef, VReg, 0);
Tim Northoverc9449702017-01-30 20:52:42 +0000967
Tim Northover542d1c12017-03-07 23:04:06 +0000968 unsigned SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
969 if (!SelectorReg)
970 return false;
Tim Northoverc9449702017-01-30 20:52:42 +0000971
Tim Northover542d1c12017-03-07 23:04:06 +0000972 MBB.addLiveIn(SelectorReg);
Tim Northovera9105be2016-11-09 22:39:54 +0000973
Tim Northover542d1c12017-03-07 23:04:06 +0000974 // N.b. the exception selector register always has pointer type and may not
975 // match the actual IR-level type in the landingpad so an extra cast is
976 // needed.
977 unsigned PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
978 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
979
980 VReg = MRI->createGenericVirtualRegister(Tys[1]);
981 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT).addDef(VReg).addUse(PtrVReg);
982 MIRBuilder.buildInsert(getOrCreateVReg(LP), Tmp, VReg,
983 Tys[0].getSizeInBits());
Tim Northovera9105be2016-11-09 22:39:54 +0000984 return true;
985}
986
Tim Northoverc3e3f592017-02-03 18:22:45 +0000987bool IRTranslator::translateAlloca(const User &U,
988 MachineIRBuilder &MIRBuilder) {
989 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000990
Tim Northoverc3e3f592017-02-03 18:22:45 +0000991 if (AI.isStaticAlloca()) {
992 unsigned Res = getOrCreateVReg(AI);
993 int FI = getOrCreateFrameIndex(AI);
994 MIRBuilder.buildFrameIndex(Res, FI);
995 return true;
996 }
997
998 // Now we're in the harder dynamic case.
999 Type *Ty = AI.getAllocatedType();
1000 unsigned Align =
1001 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
1002
1003 unsigned NumElts = getOrCreateVReg(*AI.getArraySize());
1004
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001005 Type *IntPtrIRTy = DL->getIntPtrType(AI.getType());
1006 LLT IntPtrTy = getLLTForType(*IntPtrIRTy, *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001007 if (MRI->getType(NumElts) != IntPtrTy) {
1008 unsigned ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
1009 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
1010 NumElts = ExtElts;
1011 }
1012
1013 unsigned AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001014 unsigned TySize =
1015 getOrCreateVReg(*ConstantInt::get(IntPtrIRTy, -DL->getTypeAllocSize(Ty)));
Tim Northoverc3e3f592017-02-03 18:22:45 +00001016 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
1017
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001018 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001019 auto &TLI = *MF->getSubtarget().getTargetLowering();
1020 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1021
1022 unsigned SPTmp = MRI->createGenericVirtualRegister(PtrTy);
1023 MIRBuilder.buildCopy(SPTmp, SPReg);
1024
Tim Northoverc2f89562017-02-14 20:56:18 +00001025 unsigned AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
1026 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001027
1028 // Handle alignment. We have to realign if the allocation granule was smaller
1029 // than stack alignment, or the specific alloca requires more than stack
1030 // alignment.
1031 unsigned StackAlign =
1032 MF->getSubtarget().getFrameLowering()->getStackAlignment();
1033 Align = std::max(Align, StackAlign);
1034 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
1035 // Round the size of the allocation up to the stack alignment size
1036 // by add SA-1 to the size. This doesn't overflow because we're computing
1037 // an address inside an alloca.
Tim Northoverc2f89562017-02-14 20:56:18 +00001038 unsigned AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
1039 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
1040 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +00001041 }
1042
Tim Northoverc2f89562017-02-14 20:56:18 +00001043 MIRBuilder.buildCopy(SPReg, AllocTmp);
1044 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001045
1046 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
1047 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +00001048 return true;
1049}
1050
Tim Northover4a652222017-02-15 23:22:33 +00001051bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
1052 // FIXME: We may need more info about the type. Because of how LLT works,
1053 // we're completely discarding the i64/double distinction here (amongst
1054 // others). Fortunately the ABIs I know of where that matters don't use va_arg
1055 // anyway but that's not guaranteed.
1056 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
1057 .addDef(getOrCreateVReg(U))
1058 .addUse(getOrCreateVReg(*U.getOperand(0)))
1059 .addImm(DL->getABITypeAlignment(U.getType()));
1060 return true;
1061}
1062
Volkan Keles04cb08c2017-03-10 19:08:28 +00001063bool IRTranslator::translateInsertElement(const User &U,
1064 MachineIRBuilder &MIRBuilder) {
1065 // If it is a <1 x Ty> vector, use the scalar as it is
1066 // not a legal vector type in LLT.
1067 if (U.getType()->getVectorNumElements() == 1) {
1068 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
1069 ValToVReg[&U] = Elt;
1070 return true;
1071 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001072 unsigned Res = getOrCreateVReg(U);
1073 unsigned Val = getOrCreateVReg(*U.getOperand(0));
1074 unsigned Elt = getOrCreateVReg(*U.getOperand(1));
1075 unsigned Idx = getOrCreateVReg(*U.getOperand(2));
1076 MIRBuilder.buildInsertVectorElement(Res, Val, Elt, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001077 return true;
1078}
1079
1080bool IRTranslator::translateExtractElement(const User &U,
1081 MachineIRBuilder &MIRBuilder) {
1082 // If it is a <1 x Ty> vector, use the scalar as it is
1083 // not a legal vector type in LLT.
1084 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
1085 unsigned Elt = getOrCreateVReg(*U.getOperand(0));
1086 ValToVReg[&U] = Elt;
1087 return true;
1088 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001089 unsigned Res = getOrCreateVReg(U);
1090 unsigned Val = getOrCreateVReg(*U.getOperand(0));
1091 unsigned Idx = getOrCreateVReg(*U.getOperand(1));
1092 MIRBuilder.buildExtractVectorElement(Res, Val, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001093 return true;
1094}
1095
Volkan Keles75bdc762017-03-21 08:44:13 +00001096bool IRTranslator::translateShuffleVector(const User &U,
1097 MachineIRBuilder &MIRBuilder) {
1098 MIRBuilder.buildInstr(TargetOpcode::G_SHUFFLE_VECTOR)
1099 .addDef(getOrCreateVReg(U))
1100 .addUse(getOrCreateVReg(*U.getOperand(0)))
1101 .addUse(getOrCreateVReg(*U.getOperand(1)))
1102 .addUse(getOrCreateVReg(*U.getOperand(2)));
1103 return true;
1104}
1105
Tim Northoverc53606e2016-12-07 21:29:15 +00001106bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001107 const PHINode &PI = cast<PHINode>(U);
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001108 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +00001109 MIB.addDef(getOrCreateVReg(PI));
1110
1111 PendingPHIs.emplace_back(&PI, MIB.getInstr());
1112 return true;
1113}
1114
1115void IRTranslator::finishPendingPhis() {
1116 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
1117 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +00001118 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +00001119
1120 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
1121 // won't create extra control flow here, otherwise we need to find the
1122 // dominating predecessor here (or perhaps force the weirder IRTranslators
1123 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +00001124 SmallSet<const BasicBlock *, 4> HandledPreds;
1125
Tim Northover97d0cb32016-08-05 17:16:40 +00001126 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00001127 auto IRPred = PI->getIncomingBlock(i);
1128 if (HandledPreds.count(IRPred))
1129 continue;
1130
1131 HandledPreds.insert(IRPred);
1132 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
1133 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
1134 assert(Pred->isSuccessor(MIB->getParent()) &&
1135 "incorrect CFG at MachineBasicBlock level");
1136 MIB.addUse(ValReg);
1137 MIB.addMBB(Pred);
1138 }
Tim Northover97d0cb32016-08-05 17:16:40 +00001139 }
1140 }
1141}
1142
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001143bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +00001144 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001145 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +00001146#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001147 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001148#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00001149 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001150 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001151 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001152}
1153
Tim Northover5ed648e2016-08-09 21:28:04 +00001154bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00001155 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +00001156 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00001157 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +00001158 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00001159 else if (isa<UndefValue>(C))
Tim Northover81dafc12017-03-06 18:36:40 +00001160 EntryBuilder.buildUndef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +00001161 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +00001162 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +00001163 else if (auto GV = dyn_cast<GlobalValue>(&C))
1164 EntryBuilder.buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00001165 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
1166 if (!CAZ->getType()->isVectorTy())
1167 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00001168 // Return the scalar if it is a <1 x Ty> vector.
1169 if (CAZ->getNumElements() == 1)
1170 return translate(*CAZ->getElementValue(0u), Reg);
Volkan Keles970fee42017-03-10 21:23:13 +00001171 std::vector<unsigned> Ops;
1172 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
1173 Constant &Elt = *CAZ->getElementValue(i);
1174 Ops.push_back(getOrCreateVReg(Elt));
1175 }
1176 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00001177 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00001178 // Return the scalar if it is a <1 x Ty> vector.
1179 if (CV->getNumElements() == 1)
1180 return translate(*CV->getElementAsConstant(0), Reg);
Volkan Keles38a91a02017-03-13 21:36:19 +00001181 std::vector<unsigned> Ops;
1182 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
1183 Constant &Elt = *CV->getElementAsConstant(i);
1184 Ops.push_back(getOrCreateVReg(Elt));
1185 }
1186 EntryBuilder.buildMerge(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00001187 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00001188 switch(CE->getOpcode()) {
1189#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +00001190 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +00001191#include "llvm/IR/Instruction.def"
1192 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001193 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00001194 }
Volkan Keles6a36c642017-05-19 09:47:02 +00001195 } else if (auto CS = dyn_cast<ConstantStruct>(&C)) {
1196 // Return the element if it is a single element ConstantStruct.
1197 if (CS->getNumOperands() == 1) {
1198 unsigned EltReg = getOrCreateVReg(*CS->getOperand(0));
1199 EntryBuilder.buildCast(Reg, EltReg);
1200 return true;
1201 }
1202 SmallVector<unsigned, 4> Ops;
1203 SmallVector<uint64_t, 4> Indices;
1204 uint64_t Offset = 0;
1205 for (unsigned i = 0; i < CS->getNumOperands(); ++i) {
1206 unsigned OpReg = getOrCreateVReg(*CS->getOperand(i));
1207 Ops.push_back(OpReg);
1208 Indices.push_back(Offset);
1209 Offset += MRI->getType(OpReg).getSizeInBits();
1210 }
1211 EntryBuilder.buildSequence(Reg, Ops, Indices);
Aditya Nandakumar117b6672017-05-04 21:43:12 +00001212 } else if (auto CV = dyn_cast<ConstantVector>(&C)) {
1213 if (CV->getNumOperands() == 1)
1214 return translate(*CV->getOperand(0), Reg);
1215 SmallVector<unsigned, 4> Ops;
1216 for (unsigned i = 0; i < CV->getNumOperands(); ++i) {
1217 Ops.push_back(getOrCreateVReg(*CV->getOperand(i)));
1218 }
1219 EntryBuilder.buildMerge(Reg, Ops);
Quentin Colombetee8a4f52017-03-11 00:28:33 +00001220 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001221 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00001222
Tim Northoverd403a3d2016-08-09 23:01:30 +00001223 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00001224}
1225
Tim Northover0d510442016-08-11 16:21:29 +00001226void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001227 // Release the memory used by the different maps we
1228 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00001229 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +00001230 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +00001231 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00001232 MachinePreds.clear();
Aditya Nandakumarbe929932017-05-17 17:41:55 +00001233 // MachineIRBuilder::DebugLoc can outlive the DILocation it holds. Clear it
1234 // to avoid accessing free’d memory (in runOnMachineFunction) and to avoid
1235 // destroying it twice (in ~IRTranslator() and ~LLVMContext())
1236 EntryBuilder = MachineIRBuilder();
1237 CurBuilder = MachineIRBuilder();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001238}
1239
Tim Northover50db7f412016-12-07 21:17:47 +00001240bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
1241 MF = &CurMF;
Matthias Braunf1caa282017-12-15 22:22:58 +00001242 const Function &F = MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001243 if (F.empty())
1244 return false;
Tim Northover50db7f412016-12-07 21:17:47 +00001245 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +00001246 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00001247 EntryBuilder.setMF(*MF);
1248 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00001249 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001250 TPC = &getAnalysis<TargetPassConfig>();
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001251 ORE = llvm::make_unique<OptimizationRemarkEmitter>(&F);
Tim Northoverbd505462016-07-22 16:59:52 +00001252
Tim Northover14e7f732016-08-05 17:50:36 +00001253 assert(PendingPHIs.empty() && "stale PHIs");
1254
Amara Emersondf9b5292017-12-11 16:58:29 +00001255 if (!DL->isLittleEndian()) {
1256 // Currently we don't properly handle big endian code.
1257 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00001258 F.getSubprogram(), &F.getEntryBlock());
Amara Emersondf9b5292017-12-11 16:58:29 +00001259 R << "unable to translate in big endian mode";
1260 reportTranslationError(*MF, *TPC, *ORE, R);
1261 }
1262
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00001263 // Release the per-function state when we return, whether we succeeded or not.
1264 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
1265
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001266 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00001267 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
1268 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00001269 EntryBuilder.setMBB(*EntryBB);
1270
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001271 // Create all blocks, in IR order, to preserve the layout.
1272 for (const BasicBlock &BB: F) {
1273 auto *&MBB = BBToMBB[&BB];
1274
1275 MBB = MF->CreateMachineBasicBlock(&BB);
1276 MF->push_back(MBB);
1277
1278 if (BB.hasAddressTaken())
1279 MBB->setHasAddressTaken();
1280 }
1281
1282 // Make our arguments/constants entry block fallthrough to the IR entry block.
1283 EntryBB->addSuccessor(&getMBB(F.front()));
1284
Tim Northover05cc4852016-12-07 21:05:38 +00001285 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001286 SmallVector<unsigned, 8> VRegArgs;
Amara Emersond78d65c2017-11-30 20:06:02 +00001287 for (const Argument &Arg: F.args()) {
1288 if (DL->getTypeStoreSize(Arg.getType()) == 0)
1289 continue; // Don't handle zero sized types.
Quentin Colombete225e252016-03-11 17:27:54 +00001290 VRegArgs.push_back(getOrCreateVReg(Arg));
Amara Emersond78d65c2017-11-30 20:06:02 +00001291 }
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001292 if (!CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00001293 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00001294 F.getSubprogram(), &F.getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001295 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
1296 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001297 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001298 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00001299
Tim Northover05cc4852016-12-07 21:05:38 +00001300 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001301 for (const BasicBlock &BB: F) {
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001302 MachineBasicBlock &MBB = getMBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +00001303 // Set the insertion point of all the following translations to
1304 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +00001305 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001306
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001307 for (const Instruction &Inst: BB) {
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001308 if (translate(Inst))
1309 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00001310
Ahmed Bougacha7daaf882017-02-24 00:34:47 +00001311 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
1312 Inst.getDebugLoc(), &BB);
Ahmed Bougachad630a922017-09-18 18:50:09 +00001313 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst);
1314
1315 if (ORE->allowExtraAnalysis("gisel-irtranslator")) {
1316 std::string InstStrStorage;
1317 raw_string_ostream InstStr(InstStrStorage);
1318 InstStr << Inst;
1319
1320 R << ": '" << InstStr.str() << "'";
1321 }
1322
Ahmed Bougacha8f9e99b2017-02-24 00:34:41 +00001323 reportTranslationError(*MF, *TPC, *ORE, R);
1324 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00001325 }
1326 }
Tim Northover72eebfa2016-07-12 22:23:42 +00001327
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001328 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00001329
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001330 // Merge the argument lowering and constants block with its single
1331 // successor, the LLVM-IR entry block. We want the basic block to
1332 // be maximal.
1333 assert(EntryBB->succ_size() == 1 &&
1334 "Custom BB used for lowering should have only one successor");
1335 // Get the successor of the current entry block.
1336 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
1337 assert(NewEntryBB.pred_size() == 1 &&
1338 "LLVM-IR entry block has a predecessor!?");
1339 // Move all the instruction from the current entry block to the
1340 // new entry block.
1341 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
1342 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00001343
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001344 // Update the live-in information for the new entry block.
1345 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
1346 NewEntryBB.addLiveIn(LiveIn);
1347 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00001348
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001349 // Get rid of the now empty basic block.
1350 EntryBB->removeSuccessor(&NewEntryBB);
1351 MF->remove(EntryBB);
1352 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00001353
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00001354 assert(&MF->front() == &NewEntryBB &&
1355 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00001356
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001357 return false;
1358}