blob: 79cce6a6f96a7b9b11cf263f97690f2aedd7cbee [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000017#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000020#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000022#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000023#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000024#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000025#include "llvm/IR/Type.h"
26#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000027#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000028#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000029
30#define DEBUG_TYPE "irtranslator"
31
Quentin Colombet105cf2b2016-01-20 20:58:56 +000032using namespace llvm;
33
34char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000035INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
36 false, false)
37INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
38INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000039 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000040
Tim Northover60f23492016-11-08 01:12:17 +000041static void reportTranslationError(const Value &V, const Twine &Message) {
42 std::string ErrStorage;
43 raw_string_ostream Err(ErrStorage);
44 Err << Message << ": " << V << '\n';
45 report_fatal_error(Err.str());
46}
47
Quentin Colombeta7fae162016-02-11 17:53:23 +000048IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000049 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000050}
51
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000052void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
53 AU.addRequired<TargetPassConfig>();
54 MachineFunctionPass::getAnalysisUsage(AU);
55}
56
57
Quentin Colombete225e252016-03-11 17:27:54 +000058unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
59 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000060 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000061 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000062 // Fill ValRegsSequence with the sequence of registers
63 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000064 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000065 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000066 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000067 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000068
69 if (auto CV = dyn_cast<Constant>(&Val)) {
70 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000071 if (!Success) {
72 if (!TPC->isGlobalISelAbortEnabled()) {
73 MIRBuilder.getMF().getProperties().set(
74 MachineFunctionProperties::Property::FailedISel);
75 return 0;
76 }
Tim Northover60f23492016-11-08 01:12:17 +000077 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000078 }
Tim Northover5ed648e2016-08-09 21:28:04 +000079 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000080 }
Quentin Colombetccd77252016-02-11 21:48:32 +000081 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000082}
83
Tim Northovercdf23f12016-10-31 18:30:59 +000084int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
85 if (FrameIndices.find(&AI) != FrameIndices.end())
86 return FrameIndices[&AI];
87
88 MachineFunction &MF = MIRBuilder.getMF();
89 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
90 unsigned Size =
91 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
92
93 // Always allocate at least one byte.
94 Size = std::max(Size, 1u);
95
96 unsigned Alignment = AI.getAlignment();
97 if (!Alignment)
98 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
99
100 int &FI = FrameIndices[&AI];
101 FI = MF.getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
102 return FI;
103}
104
Tim Northoverad2b7172016-07-26 20:23:26 +0000105unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
106 unsigned Alignment = 0;
107 Type *ValTy = nullptr;
108 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
109 Alignment = SI->getAlignment();
110 ValTy = SI->getValueOperand()->getType();
111 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
112 Alignment = LI->getAlignment();
113 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000114 } else if (!TPC->isGlobalISelAbortEnabled()) {
115 MIRBuilder.getMF().getProperties().set(
116 MachineFunctionProperties::Property::FailedISel);
117 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000118 } else
119 llvm_unreachable("unhandled memory instruction");
120
121 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
122}
123
Quentin Colombet53237a92016-03-11 17:27:43 +0000124MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
125 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000126 if (!MBB) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000127 MachineFunction &MF = MIRBuilder.getMF();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000128 MBB = MF.CreateMachineBasicBlock();
129 MF.push_back(MBB);
130 }
131 return *MBB;
132}
133
Tim Northover357f1be2016-08-10 23:02:41 +0000134bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U) {
Tim Northover0d56e052016-07-29 18:11:21 +0000135 // FIXME: handle signed/unsigned wrapping flags.
136
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000137 // Get or create a virtual register for each value.
138 // Unless the value is a Constant => loadimm cst?
139 // or inline constant each time?
140 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000141 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
142 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
143 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000144 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000145 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000146}
147
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000148bool IRTranslator::translateCompare(const User &U) {
149 const CmpInst *CI = dyn_cast<CmpInst>(&U);
150 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
151 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
152 unsigned Res = getOrCreateVReg(U);
153 CmpInst::Predicate Pred =
154 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
155 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000156
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000157 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000158 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000159 else
Tim Northover0f140c72016-09-09 11:46:34 +0000160 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000161
Tim Northoverde3aea0412016-08-17 20:25:25 +0000162 return true;
163}
164
Tim Northover357f1be2016-08-10 23:02:41 +0000165bool IRTranslator::translateRet(const User &U) {
166 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000167 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000168 // The target may mess up with the insertion point, but
169 // this is not important as a return is the last instruction
170 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000171 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000172}
173
Tim Northover357f1be2016-08-10 23:02:41 +0000174bool IRTranslator::translateBr(const User &U) {
175 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000176 unsigned Succ = 0;
177 if (!BrInst.isUnconditional()) {
178 // We want a G_BRCOND to the true BB followed by an unconditional branch.
179 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
180 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
181 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000182 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000183 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000184
185 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
186 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
187 MIRBuilder.buildBr(TgtBB);
188
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000189 // Link successors.
190 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
191 for (const BasicBlock *Succ : BrInst.successors())
192 CurBB.addSuccessor(&getOrCreateBB(*Succ));
193 return true;
194}
195
Tim Northover357f1be2016-08-10 23:02:41 +0000196bool IRTranslator::translateLoad(const User &U) {
197 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000198
Tim Northover7152dca2016-10-19 15:55:06 +0000199 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000200 return false;
201
Tim Northover7152dca2016-10-19 15:55:06 +0000202 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
203 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
204 : MachineMemOperand::MONone;
205 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000206
207 MachineFunction &MF = MIRBuilder.getMF();
208 unsigned Res = getOrCreateVReg(LI);
209 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000210 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000211 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000212 Res, Addr,
Tim Northover7152dca2016-10-19 15:55:06 +0000213 *MF.getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
214 Flags, DL->getTypeStoreSize(LI.getType()),
215 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000216 return true;
217}
218
Tim Northover357f1be2016-08-10 23:02:41 +0000219bool IRTranslator::translateStore(const User &U) {
220 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000221
Tim Northover7152dca2016-10-19 15:55:06 +0000222 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000223 return false;
224
Tim Northover7152dca2016-10-19 15:55:06 +0000225 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
226 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
227 : MachineMemOperand::MONone;
228 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000229
230 MachineFunction &MF = MIRBuilder.getMF();
231 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
232 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000233 LLT VTy{*SI.getValueOperand()->getType(), *DL},
234 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000235
236 MIRBuilder.buildStore(
Tim Northover7152dca2016-10-19 15:55:06 +0000237 Val, Addr, *MF.getMachineMemOperand(
238 MachinePointerInfo(SI.getPointerOperand()), Flags,
239 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
240 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000241 return true;
242}
243
Tim Northover6f80b082016-08-19 17:47:05 +0000244bool IRTranslator::translateExtractValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000245 const Value *Src = U.getOperand(0);
246 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000247 SmallVector<Value *, 1> Indices;
248
249 // getIndexedOffsetInType is designed for GEPs, so the first index is the
250 // usual array element rather than looking into the actual aggregate.
251 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000252
253 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
254 for (auto Idx : EVI->indices())
255 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
256 } else {
257 for (unsigned i = 1; i < U.getNumOperands(); ++i)
258 Indices.push_back(U.getOperand(i));
259 }
Tim Northover6f80b082016-08-19 17:47:05 +0000260
261 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
262
Tim Northoverb6046222016-08-19 20:09:03 +0000263 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000264 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000265
266 return true;
267}
268
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000269bool IRTranslator::translateInsertValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000270 const Value *Src = U.getOperand(0);
271 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000272 SmallVector<Value *, 1> Indices;
273
274 // getIndexedOffsetInType is designed for GEPs, so the first index is the
275 // usual array element rather than looking into the actual aggregate.
276 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000277
278 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
279 for (auto Idx : IVI->indices())
280 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
281 } else {
282 for (unsigned i = 2; i < U.getNumOperands(); ++i)
283 Indices.push_back(U.getOperand(i));
284 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000285
286 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
287
Tim Northoverb6046222016-08-19 20:09:03 +0000288 unsigned Res = getOrCreateVReg(U);
289 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000290 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
291 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000292
293 return true;
294}
295
Tim Northover5a28c362016-08-19 20:09:07 +0000296bool IRTranslator::translateSelect(const User &U) {
Tim Northover0f140c72016-09-09 11:46:34 +0000297 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
298 getOrCreateVReg(*U.getOperand(1)),
299 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000300 return true;
301}
302
Tim Northover357f1be2016-08-10 23:02:41 +0000303bool IRTranslator::translateBitCast(const User &U) {
Tim Northover5ae83502016-09-15 09:20:34 +0000304 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000305 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000306 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000307 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000308 else
Tim Northover357f1be2016-08-10 23:02:41 +0000309 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000310 return true;
311 }
Tim Northover357f1be2016-08-10 23:02:41 +0000312 return translateCast(TargetOpcode::G_BITCAST, U);
Tim Northover7c9eba92016-07-25 21:01:29 +0000313}
314
Tim Northover357f1be2016-08-10 23:02:41 +0000315bool IRTranslator::translateCast(unsigned Opcode, const User &U) {
316 unsigned Op = getOrCreateVReg(*U.getOperand(0));
317 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000318 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000319 return true;
320}
321
Tim Northovera7653b32016-09-12 11:20:22 +0000322bool IRTranslator::translateGetElementPtr(const User &U) {
323 // FIXME: support vector GEPs.
324 if (U.getType()->isVectorTy())
325 return false;
326
327 Value &Op0 = *U.getOperand(0);
328 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000329 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000330 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
331 LLT OffsetTy = LLT::scalar(PtrSize);
332
333 int64_t Offset = 0;
334 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
335 GTI != E; ++GTI) {
336 const Value *Idx = GTI.getOperand();
337 if (StructType *StTy = dyn_cast<StructType>(*GTI)) {
338 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
339 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
340 continue;
341 } else {
342 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
343
344 // If this is a scalar constant or a splat vector of constants,
345 // handle it quickly.
346 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
347 Offset += ElementSize * CI->getSExtValue();
348 continue;
349 }
350
351 if (Offset != 0) {
352 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
353 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
354 MIRBuilder.buildConstant(OffsetReg, Offset);
355 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
356
357 BaseReg = NewBaseReg;
358 Offset = 0;
359 }
360
361 // N = N + Idx * ElementSize;
362 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
363 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
364
365 unsigned IdxReg = getOrCreateVReg(*Idx);
366 if (MRI->getType(IdxReg) != OffsetTy) {
367 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
368 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
369 IdxReg = NewIdxReg;
370 }
371
372 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
373 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
374
375 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
376 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
377 BaseReg = NewBaseReg;
378 }
379 }
380
381 if (Offset != 0) {
382 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
383 MIRBuilder.buildConstant(OffsetReg, Offset);
384 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
385 return true;
386 }
387
388 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
389 return true;
390}
391
Tim Northover3f186032016-10-18 20:03:45 +0000392bool IRTranslator::translateMemcpy(const CallInst &CI) {
393 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
394 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
395 0 ||
396 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
397 0 ||
398 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
399 return false;
400
401 SmallVector<CallLowering::ArgInfo, 8> Args;
402 for (int i = 0; i < 3; ++i) {
403 const auto &Arg = CI.getArgOperand(i);
404 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
405 }
406
407 MachineOperand Callee = MachineOperand::CreateES("memcpy");
408
409 return CLI->lowerCall(MIRBuilder, Callee,
410 CallLowering::ArgInfo(0, CI.getType()), Args);
411}
Tim Northovera7653b32016-09-12 11:20:22 +0000412
Tim Northovercdf23f12016-10-31 18:30:59 +0000413void IRTranslator::getStackGuard(unsigned DstReg) {
414 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
415 MIB.addDef(DstReg);
416
417 auto &MF = MIRBuilder.getMF();
418 auto &TLI = *MF.getSubtarget().getTargetLowering();
419 Value *Global = TLI.getSDagStackGuard(*MF.getFunction()->getParent());
420 if (!Global)
421 return;
422
423 MachinePointerInfo MPInfo(Global);
424 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
425 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
426 MachineMemOperand::MODereferenceable;
427 *MemRefs =
428 MF.getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
429 DL->getPointerABIAlignment());
430 MIB.setMemRefs(MemRefs, MemRefs + 1);
431}
432
Tim Northover91c81732016-08-19 17:17:06 +0000433bool IRTranslator::translateKnownIntrinsic(const CallInst &CI,
434 Intrinsic::ID ID) {
435 unsigned Op = 0;
436 switch (ID) {
437 default: return false;
438 case Intrinsic::uadd_with_overflow: Op = TargetOpcode::G_UADDE; break;
439 case Intrinsic::sadd_with_overflow: Op = TargetOpcode::G_SADDO; break;
440 case Intrinsic::usub_with_overflow: Op = TargetOpcode::G_USUBE; break;
441 case Intrinsic::ssub_with_overflow: Op = TargetOpcode::G_SSUBO; break;
442 case Intrinsic::umul_with_overflow: Op = TargetOpcode::G_UMULO; break;
443 case Intrinsic::smul_with_overflow: Op = TargetOpcode::G_SMULO; break;
Tim Northover3f186032016-10-18 20:03:45 +0000444 case Intrinsic::memcpy:
445 return translateMemcpy(CI);
Tim Northover6e904302016-10-18 20:03:51 +0000446 case Intrinsic::objectsize: {
447 // If we don't know by now, we're never going to know.
448 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
449
450 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
451 return true;
452 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000453 case Intrinsic::stackguard:
454 getStackGuard(getOrCreateVReg(CI));
455 return true;
456 case Intrinsic::stackprotector: {
457 MachineFunction &MF = MIRBuilder.getMF();
458 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
459 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
460 getStackGuard(GuardVal);
461
462 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
463 MIRBuilder.buildStore(
464 GuardVal, getOrCreateVReg(*Slot),
465 *MF.getMachineMemOperand(
466 MachinePointerInfo::getFixedStack(MF, getOrCreateFrameIndex(*Slot)),
467 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
468 PtrTy.getSizeInBits() / 8, 8));
469 return true;
470 }
Tim Northover91c81732016-08-19 17:17:06 +0000471 }
472
Tim Northover5ae83502016-09-15 09:20:34 +0000473 LLT Ty{*CI.getOperand(0)->getType(), *DL};
Tim Northover91c81732016-08-19 17:17:06 +0000474 LLT s1 = LLT::scalar(1);
475 unsigned Width = Ty.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000476 unsigned Res = MRI->createGenericVirtualRegister(Ty);
477 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
478 auto MIB = MIRBuilder.buildInstr(Op)
Tim Northover91c81732016-08-19 17:17:06 +0000479 .addDef(Res)
480 .addDef(Overflow)
481 .addUse(getOrCreateVReg(*CI.getOperand(0)))
482 .addUse(getOrCreateVReg(*CI.getOperand(1)));
483
484 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Tim Northover0f140c72016-09-09 11:46:34 +0000485 unsigned Zero = MRI->createGenericVirtualRegister(s1);
486 EntryBuilder.buildConstant(Zero, 0);
Tim Northover91c81732016-08-19 17:17:06 +0000487 MIB.addUse(Zero);
488 }
489
Tim Northover0f140c72016-09-09 11:46:34 +0000490 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
Tim Northover91c81732016-08-19 17:17:06 +0000491 return true;
492}
493
Tim Northover357f1be2016-08-10 23:02:41 +0000494bool IRTranslator::translateCall(const User &U) {
495 const CallInst &CI = cast<CallInst>(U);
Tim Northover5fb414d2016-07-29 22:32:36 +0000496 auto TII = MIRBuilder.getMF().getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000497 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000498
Tim Northover406024a2016-08-10 21:44:01 +0000499 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000500 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
501 SmallVector<unsigned, 8> Args;
502 for (auto &Arg: CI.arg_operands())
503 Args.push_back(getOrCreateVReg(*Arg));
504
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000505 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
506 return getOrCreateVReg(*CI.getCalledValue());
507 });
Tim Northover406024a2016-08-10 21:44:01 +0000508 }
509
510 Intrinsic::ID ID = F->getIntrinsicID();
511 if (TII && ID == Intrinsic::not_intrinsic)
512 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
513
514 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000515
Tim Northover91c81732016-08-19 17:17:06 +0000516 if (translateKnownIntrinsic(CI, ID))
517 return true;
518
Tim Northover5fb414d2016-07-29 22:32:36 +0000519 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
520 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000521 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000522
523 for (auto &Arg : CI.arg_operands()) {
524 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
525 MIB.addImm(CI->getSExtValue());
526 else
527 MIB.addUse(getOrCreateVReg(*Arg));
528 }
529 return true;
530}
531
Tim Northoverbd505462016-07-22 16:59:52 +0000532bool IRTranslator::translateStaticAlloca(const AllocaInst &AI) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000533 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
534 return false;
535
Tim Northoverbd505462016-07-22 16:59:52 +0000536 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000537 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000538 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000539 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000540 return true;
541}
542
Tim Northover357f1be2016-08-10 23:02:41 +0000543bool IRTranslator::translatePHI(const User &U) {
544 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000545 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000546 MIB.addDef(getOrCreateVReg(PI));
547
548 PendingPHIs.emplace_back(&PI, MIB.getInstr());
549 return true;
550}
551
552void IRTranslator::finishPendingPhis() {
553 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
554 const PHINode *PI = Phi.first;
555 MachineInstrBuilder MIB(MIRBuilder.getMF(), Phi.second);
556
557 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
558 // won't create extra control flow here, otherwise we need to find the
559 // dominating predecessor here (or perhaps force the weirder IRTranslators
560 // to provide a simple boundary).
561 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
562 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
563 "I appear to have misunderstood Machine PHIs");
564 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
565 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
566 }
567 }
Tim Northover14e7f732016-08-05 17:50:36 +0000568
569 PendingPHIs.clear();
Tim Northover97d0cb32016-08-05 17:16:40 +0000570}
571
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000572bool IRTranslator::translate(const Instruction &Inst) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000573 MIRBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000574 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000575#define HANDLE_INST(NUM, OPCODE, CLASS) \
576 case Instruction::OPCODE: return translate##OPCODE(Inst);
577#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000578 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000579 if (!TPC->isGlobalISelAbortEnabled())
580 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000581 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000582 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000583}
584
Tim Northover5ed648e2016-08-09 21:28:04 +0000585bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000586 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000587 EntryBuilder.buildConstant(Reg, CI->getZExtValue());
Tim Northoverb16734f2016-08-19 20:09:15 +0000588 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000589 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000590 else if (isa<UndefValue>(C))
591 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000592 else if (isa<ConstantPointerNull>(C))
Tim Northover0f140c72016-09-09 11:46:34 +0000593 EntryBuilder.buildInstr(TargetOpcode::G_CONSTANT)
Tim Northover8e0c53a2016-08-11 21:40:55 +0000594 .addDef(Reg)
595 .addImm(0);
Tim Northover032548f2016-09-12 12:10:41 +0000596 else if (auto GV = dyn_cast<GlobalValue>(&C))
597 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000598 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
599 switch(CE->getOpcode()) {
600#define HANDLE_INST(NUM, OPCODE, CLASS) \
601 case Instruction::OPCODE: return translate##OPCODE(*CE);
602#include "llvm/IR/Instruction.def"
603 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000604 if (!TPC->isGlobalISelAbortEnabled())
605 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000606 llvm_unreachable("unknown opcode");
607 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000608 } else if (!TPC->isGlobalISelAbortEnabled())
609 return false;
610 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000611 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000612
Tim Northoverd403a3d2016-08-09 23:01:30 +0000613 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000614}
615
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000616
Tim Northover0d510442016-08-11 16:21:29 +0000617void IRTranslator::finalizeFunction() {
618 finishPendingPhis();
619
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000620 // Release the memory used by the different maps we
621 // needed during the translation.
Quentin Colombetccd77252016-02-11 21:48:32 +0000622 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000623 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000624 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000625}
626
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000627bool IRTranslator::runOnMachineFunction(MachineFunction &MF) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000628 const Function &F = *MF.getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000629 if (F.empty())
630 return false;
Quentin Colombetba2a0162016-02-16 19:26:02 +0000631 CLI = MF.getSubtarget().getCallLowering();
Quentin Colombet000b5802016-03-11 17:27:51 +0000632 MIRBuilder.setMF(MF);
Tim Northover5ed648e2016-08-09 21:28:04 +0000633 EntryBuilder.setMF(MF);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000634 MRI = &MF.getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000635 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000636 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000637
Tim Northover14e7f732016-08-05 17:50:36 +0000638 assert(PendingPHIs.empty() && "stale PHIs");
639
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000640 // Setup the arguments.
Quentin Colombet53237a92016-03-11 17:27:43 +0000641 MachineBasicBlock &MBB = getOrCreateBB(F.front());
Quentin Colombet91ebd712016-03-11 17:27:47 +0000642 MIRBuilder.setMBB(MBB);
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000643 SmallVector<unsigned, 8> VRegArgs;
644 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000645 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover862758ec2016-09-21 12:57:35 +0000646 bool Succeeded = CLI->lowerFormalArguments(MIRBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000647 if (!Succeeded) {
648 if (!TPC->isGlobalISelAbortEnabled()) {
649 MIRBuilder.getMF().getProperties().set(
650 MachineFunctionProperties::Property::FailedISel);
651 return false;
652 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000653 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000654 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000655
Tim Northover5ed648e2016-08-09 21:28:04 +0000656 // Now that we've got the ABI handling code, it's safe to set a location for
657 // any Constants we find in the IR.
658 if (MBB.empty())
659 EntryBuilder.setMBB(MBB);
660 else
661 EntryBuilder.setInstr(MBB.back(), /* Before */ false);
662
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000663 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000664 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000665 // Set the insertion point of all the following translations to
666 // the end of this basic block.
667 MIRBuilder.setMBB(MBB);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000668 for (const Instruction &Inst: BB) {
669 bool Succeeded = translate(Inst);
670 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000671 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000672 reportTranslationError(Inst, "unable to translate instruction");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000673 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
674 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000675 }
676 }
677 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000678
Tim Northover0d510442016-08-11 16:21:29 +0000679 finalizeFunction();
Tim Northover97d0cb32016-08-05 17:16:40 +0000680
Tim Northover72eebfa2016-07-12 22:23:42 +0000681 // Now that the MachineFrameInfo has been configured, no further changes to
682 // the reserved registers are possible.
683 MRI->freezeReservedRegs(MF);
684
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000685 return false;
686}