blob: f6884d5a271651475e9a41e2ee5d621f43cf3609 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Evan Cheng39e90022012-07-02 22:39:56 +0000629 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000630 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000631 setExceptionPointerRegister(PPC::X3);
632 setExceptionSelectorRegister(PPC::X4);
633 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000634 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000635 setExceptionPointerRegister(PPC::R3);
636 setExceptionSelectorRegister(PPC::R4);
637 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Chris Lattnerf4184352006-03-01 04:57:39 +0000639 // We have target-specific dag combine patterns for the following nodes:
640 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000641 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000642 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000643 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000646 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000647 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000648
Hal Finkel46043ed2014-03-01 21:36:57 +0000649 setTargetDAGCombine(ISD::SIGN_EXTEND);
650 setTargetDAGCombine(ISD::ZERO_EXTEND);
651 setTargetDAGCombine(ISD::ANY_EXTEND);
652
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000653 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000654 setTargetDAGCombine(ISD::TRUNCATE);
655 setTargetDAGCombine(ISD::SETCC);
656 setTargetDAGCombine(ISD::SELECT_CC);
657 }
658
Hal Finkel2e103312013-04-03 04:01:11 +0000659 // Use reciprocal estimates.
660 if (TM.Options.UnsafeFPMath) {
661 setTargetDAGCombine(ISD::FDIV);
662 setTargetDAGCombine(ISD::FSQRT);
663 }
664
Dale Johannesen10432e52007-10-19 00:59:18 +0000665 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000666 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000667 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
669 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
671 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000672 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
673 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
674 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
675 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
676 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 }
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679 // With 32 condition bits, we don't need to sink (and duplicate) compares
680 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000681 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000682 setHasMultipleConditionRegisters();
683
Hal Finkel65298572011-10-17 18:53:03 +0000684 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000685 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000686 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000687
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000689 // Temporary workaround for the inability of PPC64 JIT to handle jump
690 // tables.
691 setSupportJumpTables(false);
692
Eli Friedman30a49e92011-08-03 21:06:02 +0000693 setInsertFencesForAtomic(true);
694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000696 setSchedulingPreference(Sched::Source);
697 else
698 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000699
Chris Lattnerf22556d2005-08-16 17:14:42 +0000700 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 // The Freescale cores does better with aggressive inlining of memcpy and
703 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000704 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
705 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000706 MaxStoresPerMemset = 32;
707 MaxStoresPerMemsetOptSize = 16;
708 MaxStoresPerMemcpy = 32;
709 MaxStoresPerMemcpyOptSize = 8;
710 MaxStoresPerMemmove = 32;
711 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000712
713 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000714 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000715}
716
Hal Finkel262a2242013-09-12 23:20:06 +0000717/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
718/// the desired ByVal argument alignment.
719static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
720 unsigned MaxMaxAlign) {
721 if (MaxAlign == MaxMaxAlign)
722 return;
723 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
724 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
725 MaxAlign = 32;
726 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
727 MaxAlign = 16;
728 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
729 unsigned EltAlign = 0;
730 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
731 if (EltAlign > MaxAlign)
732 MaxAlign = EltAlign;
733 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
734 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
735 unsigned EltAlign = 0;
736 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
737 if (EltAlign > MaxAlign)
738 MaxAlign = EltAlign;
739 if (MaxAlign == MaxMaxAlign)
740 break;
741 }
742 }
743}
744
Dale Johannesencbde4c22008-02-28 22:31:51 +0000745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000747unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000749 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751
752 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
755 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
756 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000757 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000758}
759
Chris Lattner347ed8a2006-01-09 23:52:17 +0000760const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
761 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000762 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000763 case PPCISD::FSEL: return "PPCISD::FSEL";
764 case PPCISD::FCFID: return "PPCISD::FCFID";
765 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
766 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000767 case PPCISD::FRE: return "PPCISD::FRE";
768 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::STFIWX: return "PPCISD::STFIWX";
770 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
771 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
772 case PPCISD::VPERM: return "PPCISD::VPERM";
773 case PPCISD::Hi: return "PPCISD::Hi";
774 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000775 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000776 case PPCISD::LOAD: return "PPCISD::LOAD";
777 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
779 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
780 case PPCISD::SRL: return "PPCISD::SRL";
781 case PPCISD::SRA: return "PPCISD::SRA";
782 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000783 case PPCISD::CALL: return "PPCISD::CALL";
784 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000788 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
789 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000790 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::VCMP: return "PPCISD::VCMP";
792 case PPCISD::VCMPo: return "PPCISD::VCMPo";
793 case PPCISD::LBRX: return "PPCISD::LBRX";
794 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::LARX: return "PPCISD::LARX";
796 case PPCISD::STCX: return "PPCISD::STCX";
797 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000798 case PPCISD::BDNZ: return "PPCISD::BDNZ";
799 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000803 case PPCISD::CR6SET: return "PPCISD::CR6SET";
804 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000805 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
806 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
807 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000808 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000809 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
810 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000811 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000812 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
813 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
814 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000815 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
816 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
817 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
818 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
819 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000820 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000821 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000822 }
823}
824
Matt Arsenault758659232013-05-18 00:21:46 +0000825EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000827 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000828 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000829}
830
Chris Lattner4211ca92006-04-14 06:01:58 +0000831//===----------------------------------------------------------------------===//
832// Node matching predicates, for use by the tblgen matching code.
833//===----------------------------------------------------------------------===//
834
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000836static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000839 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 // Maybe this has already been legalized into the constant pool?
841 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000842 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000843 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 }
845 return false;
846}
847
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
849/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850static bool isConstantOrUndef(int Op, int Val) {
851 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000852}
853
854/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
855/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
857 SelectionDAG &DAG) {
858 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000859 if (!isUnary) {
860 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000861 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000862 return false;
863 } else {
864 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000865 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
866 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000867 return false;
868 }
Chris Lattner1d338192006-04-06 18:26:28 +0000869 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000874bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
875 SelectionDAG &DAG) {
876 unsigned j, k;
877 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
878 j = 0;
879 k = 1;
880 } else {
881 j = 2;
882 k = 3;
883 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 if (!isUnary) {
885 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000886 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
887 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000888 return false;
889 } else {
890 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000891 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
892 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
893 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 }
Chris Lattner1d338192006-04-06 18:26:28 +0000897 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000898}
899
Chris Lattnerf38e0332006-04-06 22:02:42 +0000900/// isVMerge - Common function, used to match vmrg* shuffles.
901///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000902static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000903 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000904 if (N->getValueType(0) != MVT::v16i8)
905 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000906 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
907 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000908
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000909 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
910 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000911 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000912 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000913 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000914 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000915 return false;
916 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000917 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918}
919
920/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000921/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000922bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000923 bool isUnary, SelectionDAG &DAG) {
924 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
925 if (!isUnary)
926 return isVMerge(N, UnitSize, 0, 16);
927 return isVMerge(N, UnitSize, 0, 0);
928 } else {
929 if (!isUnary)
930 return isVMerge(N, UnitSize, 8, 24);
931 return isVMerge(N, UnitSize, 8, 8);
932 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000933}
934
935/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000936/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000937bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000938 bool isUnary, SelectionDAG &DAG) {
939 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
940 if (!isUnary)
941 return isVMerge(N, UnitSize, 8, 24);
942 return isVMerge(N, UnitSize, 8, 8);
943 } else {
944 if (!isUnary)
945 return isVMerge(N, UnitSize, 0, 16);
946 return isVMerge(N, UnitSize, 0, 0);
947 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000948}
949
950
Chris Lattner1d338192006-04-06 18:26:28 +0000951/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
952/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000953int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000954 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000955 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000956
957 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000958
Chris Lattner1d338192006-04-06 18:26:28 +0000959 // Find the first non-undef value in the shuffle mask.
960 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000961 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000962 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000963
Chris Lattner1d338192006-04-06 18:26:28 +0000964 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000965
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000966 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000967 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000968 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000969 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000970
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
972
973 ShiftAmt += i;
974
975 if (!isUnary) {
976 // Check the rest of the elements to see if they are consecutive.
977 for (++i; i != 16; ++i)
978 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
979 return -1;
980 } else {
981 // Check the rest of the elements to see if they are consecutive.
982 for (++i; i != 16; ++i)
983 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
984 return -1;
985 }
986
987 } else { // Big Endian
988
989 ShiftAmt -= i;
990
991 if (!isUnary) {
992 // Check the rest of the elements to see if they are consecutive.
993 for (++i; i != 16; ++i)
994 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
995 return -1;
996 } else {
997 // Check the rest of the elements to see if they are consecutive.
998 for (++i; i != 16; ++i)
999 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1000 return -1;
1001 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001002 }
Chris Lattner1d338192006-04-06 18:26:28 +00001003 return ShiftAmt;
1004}
Chris Lattnerffc47562006-03-20 06:33:01 +00001005
1006/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1007/// specifies a splat of a single element that is suitable for input to
1008/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001010 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001011 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001012
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001013 // This is a splat operation if each element of the permute is the same, and
1014 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001015 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001016
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001017 // FIXME: Handle UNDEF elements too!
1018 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001019 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001020
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001021 // Check that the indices are consecutive, in the case of a multi-byte element
1022 // splatted with a v16i8 mask.
1023 for (unsigned i = 1; i != EltSize; ++i)
1024 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001025 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner95c7adc2006-04-04 17:25:31 +00001027 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001028 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001029 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001031 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001032 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001033 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001034}
1035
Evan Cheng581d2792007-07-30 07:51:22 +00001036/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1037/// are -0.0.
1038bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001039 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1040
1041 APInt APVal, APUndef;
1042 unsigned BitSize;
1043 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001045 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001047 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048
Evan Cheng581d2792007-07-30 07:51:22 +00001049 return false;
1050}
1051
Chris Lattnerffc47562006-03-20 06:33:01 +00001052/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1053/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001054unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1055 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1057 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001058 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1059 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1060 else
1061 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001062}
1063
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001064/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001065/// by using a vspltis[bhw] instruction of the specified element size, return
1066/// the constant being splatted. The ByteSize field indicates the number of
1067/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001068SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001069 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001070
1071 // If ByteSize of the splat is bigger than the element size of the
1072 // build_vector, then we have a case where we are checking for a splat where
1073 // multiple elements of the buildvector are folded together into a single
1074 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1075 unsigned EltSize = 16/N->getNumOperands();
1076 if (EltSize < ByteSize) {
1077 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001078 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001079 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001080
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001081 // See if all of the elements in the buildvector agree across.
1082 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1083 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1084 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001085 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001086
Scott Michelcf0da6c2009-02-17 22:15:04 +00001087
Craig Topper062a2ba2014-04-25 05:30:21 +00001088 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001089 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1090 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001091 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001092 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001093
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001094 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1095 // either constant or undef values that are identical for each chunk. See
1096 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001097
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001098 // Check to see if all of the leading entries are either 0 or -1. If
1099 // neither, then this won't fit into the immediate field.
1100 bool LeadingZero = true;
1101 bool LeadingOnes = true;
1102 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001103 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001104
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001105 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1106 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1107 }
1108 // Finally, check the least significant entry.
1109 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001110 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001111 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001112 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001114 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 }
1116 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001117 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001118 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001119 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001121 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001124 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001126
Chris Lattner2771e2c2006-03-25 06:12:06 +00001127 // Check to see if this buildvec has a single non-undef value in its elements.
1128 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1129 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001131 OpVal = N->getOperand(i);
1132 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001133 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001134 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001135
Craig Topper062a2ba2014-04-25 05:30:21 +00001136 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001138 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001139 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001140 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001142 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001143 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001144 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001145 }
1146
1147 // If the splat value is larger than the element value, then we can never do
1148 // this splat. The only case that we could fit the replicated bits into our
1149 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001150 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001151
Chris Lattner2771e2c2006-03-25 06:12:06 +00001152 // If the element value is larger than the splat value, cut it in half and
1153 // check to see if the two halves are equal. Continue doing this until we
1154 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1155 while (ValSizeInBytes > ByteSize) {
1156 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001157
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001159 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1160 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001162 }
1163
1164 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001165 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Evan Chengb1ddc982006-03-26 09:52:32 +00001167 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001168 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001170 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001171 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001173 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001174}
1175
Chris Lattner4211ca92006-04-14 06:01:58 +00001176//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001177// Addressing Mode Selection
1178//===----------------------------------------------------------------------===//
1179
1180/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1181/// or 64-bit immediate, and if the value can be accurately represented as a
1182/// sign extension from a 16-bit value. If so, this returns true and the
1183/// immediate.
1184static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001185 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Dan Gohmaneffb8942008-09-12 16:56:44 +00001188 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001189 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001190 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001191 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001193}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001194static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001195 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001196}
1197
1198
1199/// SelectAddressRegReg - Given the specified addressed, check to see if it
1200/// can be represented as an indexed [r+r] operation. Returns false if it
1201/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1203 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001204 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001205 short imm = 0;
1206 if (N.getOpcode() == ISD::ADD) {
1207 if (isIntS16Immediate(N.getOperand(1), imm))
1208 return false; // r+i
1209 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1210 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001211
Chris Lattnera801fced2006-11-08 02:15:41 +00001212 Base = N.getOperand(0);
1213 Index = N.getOperand(1);
1214 return true;
1215 } else if (N.getOpcode() == ISD::OR) {
1216 if (isIntS16Immediate(N.getOperand(1), imm))
1217 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001218
Chris Lattnera801fced2006-11-08 02:15:41 +00001219 // If this is an or of disjoint bitfields, we can codegen this as an add
1220 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1221 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001222 APInt LHSKnownZero, LHSKnownOne;
1223 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001224 DAG.computeKnownBits(N.getOperand(0),
1225 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001226
Dan Gohmanf19609a2008-02-27 01:23:58 +00001227 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001228 DAG.computeKnownBits(N.getOperand(1),
1229 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001230 // If all of the bits are known zero on the LHS or RHS, the add won't
1231 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001232 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001233 Base = N.getOperand(0);
1234 Index = N.getOperand(1);
1235 return true;
1236 }
1237 }
1238 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Chris Lattnera801fced2006-11-08 02:15:41 +00001240 return false;
1241}
1242
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001243// If we happen to be doing an i64 load or store into a stack slot that has
1244// less than a 4-byte alignment, then the frame-index elimination may need to
1245// use an indexed load or store instruction (because the offset may not be a
1246// multiple of 4). The extra register needed to hold the offset comes from the
1247// register scavenger, and it is possible that the scavenger will need to use
1248// an emergency spill slot. As a result, we need to make sure that a spill slot
1249// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1250// stack slot.
1251static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1252 // FIXME: This does not handle the LWA case.
1253 if (VT != MVT::i64)
1254 return;
1255
Hal Finkel7ab3db52013-07-10 15:29:01 +00001256 // NOTE: We'll exclude negative FIs here, which come from argument
1257 // lowering, because there are no known test cases triggering this problem
1258 // using packed structures (or similar). We can remove this exclusion if
1259 // we find such a test case. The reason why this is so test-case driven is
1260 // because this entire 'fixup' is only to prevent crashes (from the
1261 // register scavenger) on not-really-valid inputs. For example, if we have:
1262 // %a = alloca i1
1263 // %b = bitcast i1* %a to i64*
1264 // store i64* a, i64 b
1265 // then the store should really be marked as 'align 1', but is not. If it
1266 // were marked as 'align 1' then the indexed form would have been
1267 // instruction-selected initially, and the problem this 'fixup' is preventing
1268 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001269 if (FrameIdx < 0)
1270 return;
1271
1272 MachineFunction &MF = DAG.getMachineFunction();
1273 MachineFrameInfo *MFI = MF.getFrameInfo();
1274
1275 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1276 if (Align >= 4)
1277 return;
1278
1279 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1280 FuncInfo->setHasNonRISpills();
1281}
1282
Chris Lattnera801fced2006-11-08 02:15:41 +00001283/// Returns true if the address N can be represented by a base register plus
1284/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001285/// represented as reg+reg. If Aligned is true, only accept displacements
1286/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001287bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001288 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001289 SelectionDAG &DAG,
1290 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001291 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001292 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001293 // If this can be more profitably realized as r+r, fail.
1294 if (SelectAddressRegReg(N, Disp, Base, DAG))
1295 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001296
Chris Lattnera801fced2006-11-08 02:15:41 +00001297 if (N.getOpcode() == ISD::ADD) {
1298 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001299 if (isIntS16Immediate(N.getOperand(1), imm) &&
1300 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001301 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1303 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001304 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001305 } else {
1306 Base = N.getOperand(0);
1307 }
1308 return true; // [r+i]
1309 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1310 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001311 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001312 && "Cannot handle constant offsets yet!");
1313 Disp = N.getOperand(1).getOperand(0); // The global address.
1314 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001315 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001316 Disp.getOpcode() == ISD::TargetConstantPool ||
1317 Disp.getOpcode() == ISD::TargetJumpTable);
1318 Base = N.getOperand(0);
1319 return true; // [&g+r]
1320 }
1321 } else if (N.getOpcode() == ISD::OR) {
1322 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001323 if (isIntS16Immediate(N.getOperand(1), imm) &&
1324 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001325 // If this is an or of disjoint bitfields, we can codegen this as an add
1326 // (for better address arithmetic) if the LHS and RHS of the OR are
1327 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001328 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001329 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001330
Dan Gohmanf19609a2008-02-27 01:23:58 +00001331 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 // If all of the bits are known zero on the LHS or RHS, the add won't
1333 // carry.
1334 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001335 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001336 return true;
1337 }
1338 }
1339 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1340 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001341
Chris Lattnera801fced2006-11-08 02:15:41 +00001342 // If this address fits entirely in a 16-bit sext immediate field, codegen
1343 // this as "d, 0"
1344 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001345 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001346 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001347 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001348 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001349 return true;
1350 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001351
1352 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001353 if ((CN->getValueType(0) == MVT::i32 ||
1354 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1355 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001356 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001357
Chris Lattnera801fced2006-11-08 02:15:41 +00001358 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001359 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001360
Owen Anderson9f944592009-08-11 20:47:22 +00001361 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1362 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001363 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001364 return true;
1365 }
1366 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001367
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001369 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001371 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1372 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001373 Base = N;
1374 return true; // [r+0]
1375}
1376
1377/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1378/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001379bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1380 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001381 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 // Check to see if we can easily represent this as an [r+r] address. This
1383 // will fail if it thinks that the address is more profitably represented as
1384 // reg+imm, e.g. where imm = 0.
1385 if (SelectAddressRegReg(N, Base, Index, DAG))
1386 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001387
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 // If the operand is an addition, always emit this as [r+r], since this is
1389 // better (for code size, and execution, as the memop does the add for free)
1390 // than emitting an explicit add.
1391 if (N.getOpcode() == ISD::ADD) {
1392 Base = N.getOperand(0);
1393 Index = N.getOperand(1);
1394 return true;
1395 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001396
Chris Lattnera801fced2006-11-08 02:15:41 +00001397 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001398 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001399 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 Index = N;
1401 return true;
1402}
1403
Chris Lattnera801fced2006-11-08 02:15:41 +00001404/// getPreIndexedAddressParts - returns true by value, base pointer and
1405/// offset pointer and addressing mode by reference if the node's address
1406/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001407bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1408 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001409 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001410 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001411 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001412
Ulrich Weigande90b0222013-03-22 14:58:48 +00001413 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001414 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001415 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001416 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001417 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1418 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001419 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001420 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001422 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001423 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001424 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001425 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 } else
1427 return false;
1428
Chris Lattner68371252006-11-14 01:38:31 +00001429 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001430 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001431 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001432
Ulrich Weigande90b0222013-03-22 14:58:48 +00001433 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1434
1435 // Common code will reject creating a pre-inc form if the base pointer
1436 // is a frame index, or if N is a store and the base pointer is either
1437 // the same as or a predecessor of the value being stored. Check for
1438 // those situations here, and try with swapped Base/Offset instead.
1439 bool Swap = false;
1440
1441 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1442 Swap = true;
1443 else if (!isLoad) {
1444 SDValue Val = cast<StoreSDNode>(N)->getValue();
1445 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1446 Swap = true;
1447 }
1448
1449 if (Swap)
1450 std::swap(Base, Offset);
1451
Hal Finkelca542be2012-06-20 15:43:03 +00001452 AM = ISD::PRE_INC;
1453 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001454 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001455
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001456 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001457 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001458 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001459 return false;
1460 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001461 // LDU/STU need an address with at least 4-byte alignment.
1462 if (Alignment < 4)
1463 return false;
1464
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001465 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001466 return false;
1467 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001468
Chris Lattnerb314b152006-11-11 00:08:42 +00001469 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001470 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1471 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001472 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001473 LD->getExtensionType() == ISD::SEXTLOAD &&
1474 isa<ConstantSDNode>(Offset))
1475 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001476 }
1477
Chris Lattnerce645542006-11-10 02:08:47 +00001478 AM = ISD::PRE_INC;
1479 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001480}
1481
1482//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001483// LowerOperation implementation
1484//===----------------------------------------------------------------------===//
1485
Chris Lattneredb9d842010-11-15 02:46:57 +00001486/// GetLabelAccessInfo - Return true if we should reference labels using a
1487/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1488static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001489 unsigned &LoOpFlags,
1490 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001491 HiOpFlags = PPCII::MO_HA;
1492 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001493
Chris Lattneredb9d842010-11-15 02:46:57 +00001494 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1495 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001496 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001497 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001498 if (isPIC) {
1499 HiOpFlags |= PPCII::MO_PIC_FLAG;
1500 LoOpFlags |= PPCII::MO_PIC_FLAG;
1501 }
1502
1503 // If this is a reference to a global value that requires a non-lazy-ptr, make
1504 // sure that instruction lowering adds it.
1505 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1506 HiOpFlags |= PPCII::MO_NLP_FLAG;
1507 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001508
Chris Lattnerdd6df842010-11-15 03:13:19 +00001509 if (GV->hasHiddenVisibility()) {
1510 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1511 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1512 }
1513 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001514
Chris Lattneredb9d842010-11-15 02:46:57 +00001515 return isPIC;
1516}
1517
1518static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1519 SelectionDAG &DAG) {
1520 EVT PtrVT = HiPart.getValueType();
1521 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001522 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001523
1524 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1525 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001526
Chris Lattneredb9d842010-11-15 02:46:57 +00001527 // With PIC, the first instruction is actually "GR+hi(&G)".
1528 if (isPIC)
1529 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1530 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001531
Chris Lattneredb9d842010-11-15 02:46:57 +00001532 // Generate non-pic code that has direct accesses to the constant pool.
1533 // The address of the global is just (hi(&g)+lo(&g)).
1534 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1535}
1536
Scott Michelcf0da6c2009-02-17 22:15:04 +00001537SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001538 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001539 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001540 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001541 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001542
Roman Divackyace47072012-08-24 16:26:02 +00001543 // 64-bit SVR4 ABI code is always position-independent.
1544 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001545 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001546 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001547 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001548 DAG.getRegister(PPC::X2, MVT::i64));
1549 }
1550
Chris Lattneredb9d842010-11-15 02:46:57 +00001551 unsigned MOHiFlag, MOLoFlag;
1552 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1553 SDValue CPIHi =
1554 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1555 SDValue CPILo =
1556 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1557 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001558}
1559
Dan Gohman21cea8a2010-04-17 15:26:15 +00001560SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001561 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001562 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Roman Divackyace47072012-08-24 16:26:02 +00001564 // 64-bit SVR4 ABI code is always position-independent.
1565 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001566 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001567 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001568 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001569 DAG.getRegister(PPC::X2, MVT::i64));
1570 }
1571
Chris Lattneredb9d842010-11-15 02:46:57 +00001572 unsigned MOHiFlag, MOLoFlag;
1573 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1574 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1575 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1576 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001577}
1578
Dan Gohman21cea8a2010-04-17 15:26:15 +00001579SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1580 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001581 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001582
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001583 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001584
Chris Lattneredb9d842010-11-15 02:46:57 +00001585 unsigned MOHiFlag, MOLoFlag;
1586 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001587 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1588 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001589 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1590}
1591
Roman Divackye3f15c982012-06-04 17:36:38 +00001592SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1593 SelectionDAG &DAG) const {
1594
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001595 // FIXME: TLS addresses currently use medium model code sequences,
1596 // which is the most useful form. Eventually support for small and
1597 // large models could be added if users need it, at the cost of
1598 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001599 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001600 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001601 const GlobalValue *GV = GA->getGlobal();
1602 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001603 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001604
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001605 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001606
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001607 if (Model == TLSModel::LocalExec) {
1608 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001609 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001610 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001611 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001612 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1613 is64bit ? MVT::i64 : MVT::i32);
1614 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1615 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1616 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001617
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001618 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001619 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001620 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1621 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001622 SDValue GOTPtr;
1623 if (is64bit) {
1624 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1625 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1626 PtrVT, GOTReg, TGA);
1627 } else
1628 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001629 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001630 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001631 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001632 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001633
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001634 if (Model == TLSModel::GeneralDynamic) {
1635 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1636 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1637 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1638 GOTReg, TGA);
1639 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1640 GOTEntryHi, TGA);
1641
1642 // We need a chain node, and don't have one handy. The underlying
1643 // call has no side effects, so using the function entry node
1644 // suffices.
1645 SDValue Chain = DAG.getEntryNode();
1646 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1647 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1648 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1649 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001650 // The return value from GET_TLS_ADDR really is in X3 already, but
1651 // some hacks are needed here to tie everything together. The extra
1652 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001653 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1654 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1655 }
1656
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001657 if (Model == TLSModel::LocalDynamic) {
1658 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1659 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1660 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1661 GOTReg, TGA);
1662 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1663 GOTEntryHi, TGA);
1664
1665 // We need a chain node, and don't have one handy. The underlying
1666 // call has no side effects, so using the function entry node
1667 // suffices.
1668 SDValue Chain = DAG.getEntryNode();
1669 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1670 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1671 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1672 PtrVT, ParmReg, TGA);
1673 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1674 // some hacks are needed here to tie everything together. The extra
1675 // copies dissolve during subsequent transforms.
1676 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1677 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001678 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001679 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1680 }
1681
1682 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001683}
1684
Chris Lattneredb9d842010-11-15 02:46:57 +00001685SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1686 SelectionDAG &DAG) const {
1687 EVT PtrVT = Op.getValueType();
1688 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001689 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001690 const GlobalValue *GV = GSDN->getGlobal();
1691
Chris Lattneredb9d842010-11-15 02:46:57 +00001692 // 64-bit SVR4 ABI code is always position-independent.
1693 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001694 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001695 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1696 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1697 DAG.getRegister(PPC::X2, MVT::i64));
1698 }
1699
Chris Lattnerdd6df842010-11-15 03:13:19 +00001700 unsigned MOHiFlag, MOLoFlag;
1701 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001702
Chris Lattnerdd6df842010-11-15 03:13:19 +00001703 SDValue GAHi =
1704 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1705 SDValue GALo =
1706 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001707
Chris Lattnerdd6df842010-11-15 03:13:19 +00001708 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001709
Chris Lattnerdd6df842010-11-15 03:13:19 +00001710 // If the global reference is actually to a non-lazy-pointer, we have to do an
1711 // extra load to get the address of the global.
1712 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1713 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001714 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001715 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001716}
1717
Dan Gohman21cea8a2010-04-17 15:26:15 +00001718SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001719 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001720 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001721
Hal Finkel777c9dd2014-03-29 16:04:40 +00001722 if (Op.getValueType() == MVT::v2i64) {
1723 // When the operands themselves are v2i64 values, we need to do something
1724 // special because VSX has no underlying comparison operations for these.
1725 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1726 // Equality can be handled by casting to the legal type for Altivec
1727 // comparisons, everything else needs to be expanded.
1728 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1729 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1730 DAG.getSetCC(dl, MVT::v4i32,
1731 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1732 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1733 CC));
1734 }
1735
1736 return SDValue();
1737 }
1738
1739 // We handle most of these in the usual way.
1740 return Op;
1741 }
1742
Chris Lattner4211ca92006-04-14 06:01:58 +00001743 // If we're comparing for equality to zero, expose the fact that this is
1744 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1745 // fold the new nodes.
1746 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1747 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001748 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001749 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001750 if (VT.bitsLT(MVT::i32)) {
1751 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001752 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001753 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001754 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001755 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1756 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001757 DAG.getConstant(Log2b, MVT::i32));
1758 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001760 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001761 // optimized. FIXME: revisit this when we can custom lower all setcc
1762 // optimizations.
1763 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001764 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001765 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001766
Chris Lattner4211ca92006-04-14 06:01:58 +00001767 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001768 // by xor'ing the rhs with the lhs, which is faster than setting a
1769 // condition register, reading it back out, and masking the correct bit. The
1770 // normal approach here uses sub to do this instead of xor. Using xor exposes
1771 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001772 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001773 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001774 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001775 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001776 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001777 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001778 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001779 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001780}
1781
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001782SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001783 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001784 SDNode *Node = Op.getNode();
1785 EVT VT = Node->getValueType(0);
1786 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1787 SDValue InChain = Node->getOperand(0);
1788 SDValue VAListPtr = Node->getOperand(1);
1789 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001790 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001791
Roman Divacky4394e682011-06-28 15:30:42 +00001792 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1793
1794 // gpr_index
1795 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1796 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1797 false, false, 0);
1798 InChain = GprIndex.getValue(1);
1799
1800 if (VT == MVT::i64) {
1801 // Check if GprIndex is even
1802 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1803 DAG.getConstant(1, MVT::i32));
1804 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1805 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1806 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1807 DAG.getConstant(1, MVT::i32));
1808 // Align GprIndex to be even if it isn't
1809 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1810 GprIndex);
1811 }
1812
1813 // fpr index is 1 byte after gpr
1814 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1815 DAG.getConstant(1, MVT::i32));
1816
1817 // fpr
1818 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1819 FprPtr, MachinePointerInfo(SV), MVT::i8,
1820 false, false, 0);
1821 InChain = FprIndex.getValue(1);
1822
1823 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1824 DAG.getConstant(8, MVT::i32));
1825
1826 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1827 DAG.getConstant(4, MVT::i32));
1828
1829 // areas
1830 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001831 MachinePointerInfo(), false, false,
1832 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001833 InChain = OverflowArea.getValue(1);
1834
1835 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001836 MachinePointerInfo(), false, false,
1837 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001838 InChain = RegSaveArea.getValue(1);
1839
1840 // select overflow_area if index > 8
1841 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1842 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1843
Roman Divacky4394e682011-06-28 15:30:42 +00001844 // adjustment constant gpr_index * 4/8
1845 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1846 VT.isInteger() ? GprIndex : FprIndex,
1847 DAG.getConstant(VT.isInteger() ? 4 : 8,
1848 MVT::i32));
1849
1850 // OurReg = RegSaveArea + RegConstant
1851 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1852 RegConstant);
1853
1854 // Floating types are 32 bytes into RegSaveArea
1855 if (VT.isFloatingPoint())
1856 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1857 DAG.getConstant(32, MVT::i32));
1858
1859 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1860 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1861 VT.isInteger() ? GprIndex : FprIndex,
1862 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1863 MVT::i32));
1864
1865 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1866 VT.isInteger() ? VAListPtr : FprPtr,
1867 MachinePointerInfo(SV),
1868 MVT::i8, false, false, 0);
1869
1870 // determine if we should load from reg_save_area or overflow_area
1871 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1872
1873 // increase overflow_area by 4/8 if gpr/fpr > 8
1874 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1875 DAG.getConstant(VT.isInteger() ? 4 : 8,
1876 MVT::i32));
1877
1878 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1879 OverflowAreaPlusN);
1880
1881 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1882 OverflowAreaPtr,
1883 MachinePointerInfo(),
1884 MVT::i32, false, false, 0);
1885
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001886 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001887 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001888}
1889
Roman Divackyc3825df2013-07-25 21:36:47 +00001890SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1891 const PPCSubtarget &Subtarget) const {
1892 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1893
1894 // We have to copy the entire va_list struct:
1895 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1896 return DAG.getMemcpy(Op.getOperand(0), Op,
1897 Op.getOperand(1), Op.getOperand(2),
1898 DAG.getConstant(12, MVT::i32), 8, false, true,
1899 MachinePointerInfo(), MachinePointerInfo());
1900}
1901
Duncan Sandsa0984362011-09-06 13:37:06 +00001902SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1903 SelectionDAG &DAG) const {
1904 return Op.getOperand(0);
1905}
1906
1907SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1908 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001909 SDValue Chain = Op.getOperand(0);
1910 SDValue Trmp = Op.getOperand(1); // trampoline
1911 SDValue FPtr = Op.getOperand(2); // nested function
1912 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001914
Owen Anderson53aa7a92009-08-10 22:56:29 +00001915 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001916 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001917 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001918 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001919 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001920
Scott Michelcf0da6c2009-02-17 22:15:04 +00001921 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001922 TargetLowering::ArgListEntry Entry;
1923
1924 Entry.Ty = IntPtrTy;
1925 Entry.Node = Trmp; Args.push_back(Entry);
1926
1927 // TrampSize == (isPPC64 ? 48 : 40);
1928 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001929 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001930 Args.push_back(Entry);
1931
1932 Entry.Node = FPtr; Args.push_back(Entry);
1933 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001934
Bill Wendling95e1af22008-09-17 00:30:57 +00001935 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001936 TargetLowering::CallLoweringInfo CLI(DAG);
1937 CLI.setDebugLoc(dl).setChain(Chain)
1938 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
1939 DAG.getExternalSymbol("__trampoline_setup", PtrVT), &Args, 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001940
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001941 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00001942 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001943}
1944
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001945SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001946 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1949
Andrew Trickef9de2a2013-05-25 02:42:55 +00001950 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001951
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001952 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001953 // vastart just stores the address of the VarArgsFrameIndex slot into the
1954 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001955 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001956 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001957 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001958 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1959 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001960 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001961 }
1962
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001963 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001964 // We suppose the given va_list is already allocated.
1965 //
1966 // typedef struct {
1967 // char gpr; /* index into the array of 8 GPRs
1968 // * stored in the register save area
1969 // * gpr=0 corresponds to r3,
1970 // * gpr=1 to r4, etc.
1971 // */
1972 // char fpr; /* index into the array of 8 FPRs
1973 // * stored in the register save area
1974 // * fpr=0 corresponds to f1,
1975 // * fpr=1 to f2, etc.
1976 // */
1977 // char *overflow_arg_area;
1978 // /* location on stack that holds
1979 // * the next overflow argument
1980 // */
1981 // char *reg_save_area;
1982 // /* where r3:r10 and f1:f8 (if saved)
1983 // * are stored
1984 // */
1985 // } va_list[1];
1986
1987
Dan Gohman31ae5862010-04-17 14:41:14 +00001988 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1989 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001990
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001991
Owen Anderson53aa7a92009-08-10 22:56:29 +00001992 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001993
Dan Gohman31ae5862010-04-17 14:41:14 +00001994 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1995 PtrVT);
1996 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1997 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001998
Duncan Sands13237ac2008-06-06 12:08:01 +00001999 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002000 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002001
Duncan Sands13237ac2008-06-06 12:08:01 +00002002 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002003 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002004
2005 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002006 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002007
Dan Gohman2d489b52008-02-06 22:27:42 +00002008 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002009
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002010 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002011 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002012 Op.getOperand(1),
2013 MachinePointerInfo(SV),
2014 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002015 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002016 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002017 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002018
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002019 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002020 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002021 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2022 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002023 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002024 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002025 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002026
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002027 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002028 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002029 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2030 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002031 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002032 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002033 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002034
2035 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002036 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2037 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002038 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002039
Chris Lattner4211ca92006-04-14 06:01:58 +00002040}
2041
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002042#include "PPCGenCallingConv.inc"
2043
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002044// Function whose sole purpose is to kill compiler warnings
2045// stemming from unused functions included from PPCGenCallingConv.inc.
2046CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002047 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002048}
2049
Bill Schmidt230b4512013-06-12 16:39:22 +00002050bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2051 CCValAssign::LocInfo &LocInfo,
2052 ISD::ArgFlagsTy &ArgFlags,
2053 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002054 return true;
2055}
2056
Bill Schmidt230b4512013-06-12 16:39:22 +00002057bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2058 MVT &LocVT,
2059 CCValAssign::LocInfo &LocInfo,
2060 ISD::ArgFlagsTy &ArgFlags,
2061 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002062 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002063 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2064 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2065 };
2066 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002067
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002068 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2069
2070 // Skip one register if the first unallocated register has an even register
2071 // number and there are still argument registers available which have not been
2072 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2073 // need to skip a register if RegNum is odd.
2074 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2075 State.AllocateReg(ArgRegs[RegNum]);
2076 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002077
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002078 // Always return false here, as this function only makes sure that the first
2079 // unallocated register has an odd register number and does not actually
2080 // allocate a register for the current argument.
2081 return false;
2082}
2083
Bill Schmidt230b4512013-06-12 16:39:22 +00002084bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2085 MVT &LocVT,
2086 CCValAssign::LocInfo &LocInfo,
2087 ISD::ArgFlagsTy &ArgFlags,
2088 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002089 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002090 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2091 PPC::F8
2092 };
2093
2094 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002095
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002096 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2097
2098 // If there is only one Floating-point register left we need to put both f64
2099 // values of a split ppc_fp128 value on the stack.
2100 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2101 State.AllocateReg(ArgRegs[RegNum]);
2102 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002103
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002104 // Always return false here, as this function only makes sure that the two f64
2105 // values a ppc_fp128 value is split into are both passed in registers or both
2106 // passed on the stack and does not actually allocate a register for the
2107 // current argument.
2108 return false;
2109}
2110
Chris Lattner43df5b32007-02-25 05:34:32 +00002111/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002112/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002113static const MCPhysReg *GetFPR() {
2114 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002115 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002116 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002117 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002118
Chris Lattner43df5b32007-02-25 05:34:32 +00002119 return FPR;
2120}
2121
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002122/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2123/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002124static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002125 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002126 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002127 if (Flags.isByVal())
2128 ArgSize = Flags.getByValSize();
2129 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2130
2131 return ArgSize;
2132}
2133
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002134SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002135PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002136 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002137 const SmallVectorImpl<ISD::InputArg>
2138 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002140 SmallVectorImpl<SDValue> &InVals)
2141 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002142 if (Subtarget.isSVR4ABI()) {
2143 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002144 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2145 dl, DAG, InVals);
2146 else
2147 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2148 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002149 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002150 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2151 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002152 }
2153}
2154
2155SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002156PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002157 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002158 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002159 const SmallVectorImpl<ISD::InputArg>
2160 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002161 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002162 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002163
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002164 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002165 // +-----------------------------------+
2166 // +--> | Back chain |
2167 // | +-----------------------------------+
2168 // | | Floating-point register save area |
2169 // | +-----------------------------------+
2170 // | | General register save area |
2171 // | +-----------------------------------+
2172 // | | CR save word |
2173 // | +-----------------------------------+
2174 // | | VRSAVE save word |
2175 // | +-----------------------------------+
2176 // | | Alignment padding |
2177 // | +-----------------------------------+
2178 // | | Vector register save area |
2179 // | +-----------------------------------+
2180 // | | Local variable space |
2181 // | +-----------------------------------+
2182 // | | Parameter list area |
2183 // | +-----------------------------------+
2184 // | | LR save word |
2185 // | +-----------------------------------+
2186 // SP--> +--- | Back chain |
2187 // +-----------------------------------+
2188 //
2189 // Specifications:
2190 // System V Application Binary Interface PowerPC Processor Supplement
2191 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002192
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002193 MachineFunction &MF = DAG.getMachineFunction();
2194 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002195 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002196
Owen Anderson53aa7a92009-08-10 22:56:29 +00002197 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002198 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002199 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2200 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002201 unsigned PtrByteSize = 4;
2202
2203 // Assign locations to all of the incoming arguments.
2204 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002205 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002206 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002207
2208 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002209 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002210
Bill Schmidtef17c142013-02-06 17:33:58 +00002211 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002212
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2214 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002215
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002216 // Arguments stored in registers.
2217 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002218 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002219 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002220
Owen Anderson9f944592009-08-11 20:47:22 +00002221 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002222 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002223 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002224 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002225 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002226 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002227 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002228 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002229 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002230 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002231 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002232 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002233 RC = &PPC::VSFRCRegClass;
2234 else
2235 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002236 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002237 case MVT::v16i8:
2238 case MVT::v8i16:
2239 case MVT::v4i32:
2240 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002241 RC = &PPC::VRRCRegClass;
2242 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002243 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002244 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002245 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002246 break;
2247 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002248
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002249 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002250 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002251 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2252 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2253
2254 if (ValVT == MVT::i1)
2255 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002256
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002257 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002258 } else {
2259 // Argument stored in memory.
2260 assert(VA.isMemLoc());
2261
Hal Finkel940ab932014-02-28 00:27:01 +00002262 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002263 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002264 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002265
2266 // Create load nodes to retrieve arguments from the stack.
2267 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002268 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2269 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002270 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002271 }
2272 }
2273
2274 // Assign locations to all of the incoming aggregate by value arguments.
2275 // Aggregates passed by value are stored in the local variable space of the
2276 // caller's stack frame, right above the parameter list area.
2277 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002278 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002279 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002280
2281 // Reserve stack space for the allocations in CCInfo.
2282 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2283
Bill Schmidtef17c142013-02-06 17:33:58 +00002284 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002285
2286 // Area that is at least reserved in the caller of this function.
2287 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002288
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002289 // Set the size that is at least reserved in caller of this function. Tail
2290 // call optimized function's reserved stack space needs to be aligned so that
2291 // taking the difference between two stack areas will result in an aligned
2292 // stack.
2293 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2294
2295 MinReservedArea =
2296 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002297 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002298
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002299 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002300 getStackAlignment();
2301 unsigned AlignMask = TargetAlign-1;
2302 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002303
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002304 FI->setMinReservedArea(MinReservedArea);
2305
2306 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002307
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002308 // If the function takes variable number of arguments, make a frame index for
2309 // the start of the first vararg value... for expansion of llvm.va_start.
2310 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002311 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002312 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2313 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2314 };
2315 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2316
Craig Topper840beec2014-04-04 05:16:06 +00002317 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002318 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2319 PPC::F8
2320 };
2321 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2322
Dan Gohman31ae5862010-04-17 14:41:14 +00002323 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2324 NumGPArgRegs));
2325 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2326 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002327
2328 // Make room for NumGPArgRegs and NumFPArgRegs.
2329 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002330 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002331
Dan Gohman31ae5862010-04-17 14:41:14 +00002332 FuncInfo->setVarArgsStackOffset(
2333 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002334 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002335
Dan Gohman31ae5862010-04-17 14:41:14 +00002336 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2337 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002338
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002339 // The fixed integer arguments of a variadic function are stored to the
2340 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2341 // the result of va_next.
2342 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2343 // Get an existing live-in vreg, or add a new one.
2344 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2345 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002346 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002347
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002348 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002349 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2350 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002351 MemOps.push_back(Store);
2352 // Increment the address by four for the next argument to store
2353 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2354 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2355 }
2356
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002357 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2358 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002359 // The double arguments are stored to the VarArgsFrameIndex
2360 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002361 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2362 // Get an existing live-in vreg, or add a new one.
2363 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2364 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002365 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002366
Owen Anderson9f944592009-08-11 20:47:22 +00002367 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002368 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2369 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002370 MemOps.push_back(Store);
2371 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002372 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002373 PtrVT);
2374 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2375 }
2376 }
2377
2378 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002379 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002380
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002381 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002382}
2383
Bill Schmidt57d6de52012-10-23 15:51:16 +00002384// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2385// value to MVT::i64 and then truncate to the correct register size.
2386SDValue
2387PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2388 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002389 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002390 if (Flags.isSExt())
2391 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2392 DAG.getValueType(ObjectVT));
2393 else if (Flags.isZExt())
2394 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2395 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002396
Hal Finkel940ab932014-02-28 00:27:01 +00002397 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002398}
2399
2400// Set the size that is at least reserved in caller of this function. Tail
2401// call optimized functions' reserved stack space needs to be aligned so that
2402// taking the difference between two stack areas will result in an aligned
2403// stack.
2404void
2405PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2406 unsigned nAltivecParamsAtEnd,
2407 unsigned MinReservedArea,
2408 bool isPPC64) const {
2409 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2410 // Add the Altivec parameters at the end, if needed.
2411 if (nAltivecParamsAtEnd) {
2412 MinReservedArea = ((MinReservedArea+15)/16)*16;
2413 MinReservedArea += 16*nAltivecParamsAtEnd;
2414 }
2415 MinReservedArea =
2416 std::max(MinReservedArea,
2417 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2418 unsigned TargetAlign
2419 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2420 getStackAlignment();
2421 unsigned AlignMask = TargetAlign-1;
2422 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2423 FI->setMinReservedArea(MinReservedArea);
2424}
2425
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002426SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002427PPCTargetLowering::LowerFormalArguments_64SVR4(
2428 SDValue Chain,
2429 CallingConv::ID CallConv, bool isVarArg,
2430 const SmallVectorImpl<ISD::InputArg>
2431 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002432 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002433 SmallVectorImpl<SDValue> &InVals) const {
2434 // TODO: add description of PPC stack frame format, or at least some docs.
2435 //
2436 MachineFunction &MF = DAG.getMachineFunction();
2437 MachineFrameInfo *MFI = MF.getFrameInfo();
2438 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2439
2440 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2441 // Potential tail calls could cause overwriting of argument stack slots.
2442 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2443 (CallConv == CallingConv::Fast));
2444 unsigned PtrByteSize = 8;
2445
2446 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2447 // Area that is at least reserved in caller of this function.
2448 unsigned MinReservedArea = ArgOffset;
2449
Craig Topper840beec2014-04-04 05:16:06 +00002450 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002451 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2452 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2453 };
2454
Craig Topper840beec2014-04-04 05:16:06 +00002455 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002456
Craig Topper840beec2014-04-04 05:16:06 +00002457 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002458 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2459 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2460 };
Craig Topper840beec2014-04-04 05:16:06 +00002461 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002462 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2463 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2464 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002465
2466 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2467 const unsigned Num_FPR_Regs = 13;
2468 const unsigned Num_VR_Regs = array_lengthof(VR);
2469
2470 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2471
2472 // Add DAG nodes to load the arguments or copy them out of registers. On
2473 // entry to a function on PPC, the arguments start after the linkage area,
2474 // although the first ones are often in registers.
2475
2476 SmallVector<SDValue, 8> MemOps;
2477 unsigned nAltivecParamsAtEnd = 0;
2478 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002479 unsigned CurArgIdx = 0;
2480 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002481 SDValue ArgVal;
2482 bool needsLoad = false;
2483 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002484 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002485 unsigned ArgSize = ObjSize;
2486 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002487 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2488 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002489
2490 unsigned CurArgOffset = ArgOffset;
2491
2492 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2493 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002494 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00002495 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002496 if (isVarArg) {
2497 MinReservedArea = ((MinReservedArea+15)/16)*16;
2498 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2499 Flags,
2500 PtrByteSize);
2501 } else
2502 nAltivecParamsAtEnd++;
2503 } else
2504 // Calculate min reserved area.
2505 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2506 Flags,
2507 PtrByteSize);
2508
2509 // FIXME the codegen can be much improved in some cases.
2510 // We do not have to keep everything in memory.
2511 if (Flags.isByVal()) {
2512 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2513 ObjSize = Flags.getByValSize();
2514 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002515 // Empty aggregate parameters do not take up registers. Examples:
2516 // struct { } a;
2517 // union { } b;
2518 // int c[0];
2519 // etc. However, we have to provide a place-holder in InVals, so
2520 // pretend we have an 8-byte item at the current address for that
2521 // purpose.
2522 if (!ObjSize) {
2523 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2524 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2525 InVals.push_back(FIN);
2526 continue;
2527 }
Hal Finkel262a2242013-09-12 23:20:06 +00002528
2529 unsigned BVAlign = Flags.getByValAlign();
2530 if (BVAlign > 8) {
2531 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2532 CurArgOffset = ArgOffset;
2533 }
2534
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002535 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt48081ca2012-10-16 13:30:53 +00002536 if (ObjSize < PtrByteSize)
2537 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002538 // The value of the object is its address.
2539 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2540 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2541 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002542
2543 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002544 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002545 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002546 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002547 SDValue Store;
2548
2549 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2550 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2551 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2552 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002553 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002554 ObjType, false, false, 0);
2555 } else {
2556 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2557 // store the whole register as-is to the parameter save area
2558 // slot. The address of the parameter was already calculated
2559 // above (InVals.push_back(FIN)) to be the right-justified
2560 // offset within the slot. For this store, we need a new
2561 // frame index that points at the beginning of the slot.
2562 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2563 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2564 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002565 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002566 false, false, 0);
2567 }
2568
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002569 MemOps.push_back(Store);
2570 ++GPR_idx;
2571 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002572 // Whether we copied from a register or not, advance the offset
2573 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002574 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002575 continue;
2576 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002577
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002578 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2579 // Store whatever pieces of the object are in registers
2580 // to memory. ArgOffset will be the address of the beginning
2581 // of the object.
2582 if (GPR_idx != Num_GPR_Regs) {
2583 unsigned VReg;
2584 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2585 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2586 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2587 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002588 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002589 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002590 false, false, 0);
2591 MemOps.push_back(Store);
2592 ++GPR_idx;
2593 ArgOffset += PtrByteSize;
2594 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002595 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002596 break;
2597 }
2598 }
2599 continue;
2600 }
2601
2602 switch (ObjectVT.getSimpleVT().SimpleTy) {
2603 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002604 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002605 case MVT::i32:
2606 case MVT::i64:
2607 if (GPR_idx != Num_GPR_Regs) {
2608 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2609 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2610
Hal Finkel940ab932014-02-28 00:27:01 +00002611 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002612 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2613 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002614 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002615
2616 ++GPR_idx;
2617 } else {
2618 needsLoad = true;
2619 ArgSize = PtrByteSize;
2620 }
2621 ArgOffset += 8;
2622 break;
2623
2624 case MVT::f32:
2625 case MVT::f64:
2626 // Every 8 bytes of argument space consumes one of the GPRs available for
2627 // argument passing.
2628 if (GPR_idx != Num_GPR_Regs) {
2629 ++GPR_idx;
2630 }
2631 if (FPR_idx != Num_FPR_Regs) {
2632 unsigned VReg;
2633
2634 if (ObjectVT == MVT::f32)
2635 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2636 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002637 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002638 &PPC::VSFRCRegClass :
2639 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002640
2641 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2642 ++FPR_idx;
2643 } else {
2644 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002645 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002646 }
2647
2648 ArgOffset += 8;
2649 break;
2650 case MVT::v4f32:
2651 case MVT::v4i32:
2652 case MVT::v8i16:
2653 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002654 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002655 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002656 // Note that vector arguments in registers don't reserve stack space,
2657 // except in varargs functions.
2658 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002659 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2660 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2661 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002662 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2663 if (isVarArg) {
2664 while ((ArgOffset % 16) != 0) {
2665 ArgOffset += PtrByteSize;
2666 if (GPR_idx != Num_GPR_Regs)
2667 GPR_idx++;
2668 }
2669 ArgOffset += 16;
2670 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2671 }
2672 ++VR_idx;
2673 } else {
2674 // Vectors are aligned.
2675 ArgOffset = ((ArgOffset+15)/16)*16;
2676 CurArgOffset = ArgOffset;
2677 ArgOffset += 16;
2678 needsLoad = true;
2679 }
2680 break;
2681 }
2682
2683 // We need to load the argument to a virtual register if we determined
2684 // above that we ran out of physical registers of the appropriate type.
2685 if (needsLoad) {
2686 int FI = MFI->CreateFixedObject(ObjSize,
2687 CurArgOffset + (ArgSize - ObjSize),
2688 isImmutable);
2689 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2690 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2691 false, false, false, 0);
2692 }
2693
2694 InVals.push_back(ArgVal);
2695 }
2696
2697 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002698 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002699 // taking the difference between two stack areas will result in an aligned
2700 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002701 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002702
2703 // If the function takes variable number of arguments, make a frame index for
2704 // the start of the first vararg value... for expansion of llvm.va_start.
2705 if (isVarArg) {
2706 int Depth = ArgOffset;
2707
2708 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002709 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002710 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2711
2712 // If this function is vararg, store any remaining integer argument regs
2713 // to their spots on the stack so that they may be loaded by deferencing the
2714 // result of va_next.
2715 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2716 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2717 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2718 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2719 MachinePointerInfo(), false, false, 0);
2720 MemOps.push_back(Store);
2721 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002722 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002723 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2724 }
2725 }
2726
2727 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002728 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002729
2730 return Chain;
2731}
2732
2733SDValue
2734PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002735 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002737 const SmallVectorImpl<ISD::InputArg>
2738 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002739 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002740 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002741 // TODO: add description of PPC stack frame format, or at least some docs.
2742 //
2743 MachineFunction &MF = DAG.getMachineFunction();
2744 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002745 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002746
Owen Anderson53aa7a92009-08-10 22:56:29 +00002747 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002748 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002749 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002750 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2751 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002752 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002753
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002754 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002755 // Area that is at least reserved in caller of this function.
2756 unsigned MinReservedArea = ArgOffset;
2757
Craig Topper840beec2014-04-04 05:16:06 +00002758 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002759 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2760 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2761 };
Craig Topper840beec2014-04-04 05:16:06 +00002762 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002763 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2764 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2765 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002766
Craig Topper840beec2014-04-04 05:16:06 +00002767 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002768
Craig Topper840beec2014-04-04 05:16:06 +00002769 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002770 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2771 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2772 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002773
Owen Andersone2f23a32007-09-07 04:06:50 +00002774 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002775 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002776 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002777
2778 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002779
Craig Topper840beec2014-04-04 05:16:06 +00002780 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002781
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002782 // In 32-bit non-varargs functions, the stack space for vectors is after the
2783 // stack space for non-vectors. We do not use this space unless we have
2784 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002785 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002786 // that out...for the pathological case, compute VecArgOffset as the
2787 // start of the vector parameter area. Computing VecArgOffset is the
2788 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002789 unsigned VecArgOffset = ArgOffset;
2790 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002791 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002792 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002793 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002794 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002795
Duncan Sandsd97eea32008-03-21 09:14:45 +00002796 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002797 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002798 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002799 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002800 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2801 VecArgOffset += ArgSize;
2802 continue;
2803 }
2804
Owen Anderson9f944592009-08-11 20:47:22 +00002805 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002806 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002807 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002808 case MVT::i32:
2809 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002810 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002811 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002812 case MVT::i64: // PPC64
2813 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002814 // FIXME: We are guaranteed to be !isPPC64 at this point.
2815 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002816 VecArgOffset += 8;
2817 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002818 case MVT::v4f32:
2819 case MVT::v4i32:
2820 case MVT::v8i16:
2821 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002822 // Nothing to do, we're only looking at Nonvector args here.
2823 break;
2824 }
2825 }
2826 }
2827 // We've found where the vector parameter area in memory is. Skip the
2828 // first 12 parameters; these don't use that memory.
2829 VecArgOffset = ((VecArgOffset+15)/16)*16;
2830 VecArgOffset += 12*16;
2831
Chris Lattner4302e8f2006-05-16 18:18:50 +00002832 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002833 // entry to a function on PPC, the arguments start after the linkage area,
2834 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002835
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002836 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002837 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002838 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002839 unsigned CurArgIdx = 0;
2840 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002841 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002842 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002843 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002844 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002845 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002846 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002847 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2848 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002849
Chris Lattner318f0d22006-05-16 18:51:52 +00002850 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002851
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002852 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002853 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2854 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002855 if (isVarArg || isPPC64) {
2856 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002857 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002858 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002859 PtrByteSize);
2860 } else nAltivecParamsAtEnd++;
2861 } else
2862 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002863 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002864 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002865 PtrByteSize);
2866
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002867 // FIXME the codegen can be much improved in some cases.
2868 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002869 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002870 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002871 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002872 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002873 // Objects of size 1 and 2 are right justified, everything else is
2874 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002875 if (ObjSize==1 || ObjSize==2) {
2876 CurArgOffset = CurArgOffset + (4 - ObjSize);
2877 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002878 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002879 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002880 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002881 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002882 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002883 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002884 unsigned VReg;
2885 if (isPPC64)
2886 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2887 else
2888 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002889 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002890 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002891 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002892 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002893 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002894 MemOps.push_back(Store);
2895 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002896 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002897
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002898 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002899
Dale Johannesen21a8f142008-03-08 01:41:42 +00002900 continue;
2901 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002902 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2903 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002904 // to memory. ArgOffset will be the address of the beginning
2905 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002906 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002907 unsigned VReg;
2908 if (isPPC64)
2909 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2910 else
2911 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002912 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002913 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002914 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002915 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002916 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002917 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002918 MemOps.push_back(Store);
2919 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002920 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002921 } else {
2922 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2923 break;
2924 }
2925 }
2926 continue;
2927 }
2928
Owen Anderson9f944592009-08-11 20:47:22 +00002929 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002930 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002931 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002932 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002933 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002934 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002935 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002936 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002937
2938 if (ObjectVT == MVT::i1)
2939 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2940
Bill Wendling968f32c2008-03-07 20:49:02 +00002941 ++GPR_idx;
2942 } else {
2943 needsLoad = true;
2944 ArgSize = PtrByteSize;
2945 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002946 // All int arguments reserve stack space in the Darwin ABI.
2947 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002948 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002949 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002950 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002951 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002952 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002953 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002954 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002955
Hal Finkel940ab932014-02-28 00:27:01 +00002956 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002957 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002958 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002959 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002960
Chris Lattnerec78cad2006-06-26 22:48:35 +00002961 ++GPR_idx;
2962 } else {
2963 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002964 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002965 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002966 // All int arguments reserve stack space in the Darwin ABI.
2967 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002968 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002969
Owen Anderson9f944592009-08-11 20:47:22 +00002970 case MVT::f32:
2971 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002972 // Every 4 bytes of argument space consumes one of the GPRs available for
2973 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002974 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002975 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002976 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002977 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002978 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002979 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002980 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002981
Owen Anderson9f944592009-08-11 20:47:22 +00002982 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002983 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002984 else
Devang Patelf3292b22011-02-21 23:21:26 +00002985 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002986
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002987 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002988 ++FPR_idx;
2989 } else {
2990 needsLoad = true;
2991 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002992
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002993 // All FP arguments reserve stack space in the Darwin ABI.
2994 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002995 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002996 case MVT::v4f32:
2997 case MVT::v4i32:
2998 case MVT::v8i16:
2999 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003000 // Note that vector arguments in registers don't reserve stack space,
3001 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003002 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003003 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003004 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003005 if (isVarArg) {
3006 while ((ArgOffset % 16) != 0) {
3007 ArgOffset += PtrByteSize;
3008 if (GPR_idx != Num_GPR_Regs)
3009 GPR_idx++;
3010 }
3011 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003012 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003013 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003014 ++VR_idx;
3015 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003016 if (!isVarArg && !isPPC64) {
3017 // Vectors go after all the nonvectors.
3018 CurArgOffset = VecArgOffset;
3019 VecArgOffset += 16;
3020 } else {
3021 // Vectors are aligned.
3022 ArgOffset = ((ArgOffset+15)/16)*16;
3023 CurArgOffset = ArgOffset;
3024 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003025 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003026 needsLoad = true;
3027 }
3028 break;
3029 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003030
Chris Lattner4302e8f2006-05-16 18:18:50 +00003031 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003032 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003033 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003034 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003035 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003036 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003037 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003038 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003039 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003040 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003041
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003042 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003043 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003044
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003045 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003046 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003047 // taking the difference between two stack areas will result in an aligned
3048 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003049 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003050
Chris Lattner4302e8f2006-05-16 18:18:50 +00003051 // If the function takes variable number of arguments, make a frame index for
3052 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003053 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003054 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003055
Dan Gohman31ae5862010-04-17 14:41:14 +00003056 FuncInfo->setVarArgsFrameIndex(
3057 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003058 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003059 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003060
Chris Lattner4302e8f2006-05-16 18:18:50 +00003061 // If this function is vararg, store any remaining integer argument regs
3062 // to their spots on the stack so that they may be loaded by deferencing the
3063 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003064 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003065 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003066
Chris Lattner2cca3852006-11-18 01:57:19 +00003067 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003068 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003069 else
Devang Patelf3292b22011-02-21 23:21:26 +00003070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003071
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003072 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003073 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3074 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003075 MemOps.push_back(Store);
3076 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003077 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003078 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003079 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003080 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003081
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003082 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003083 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003084
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003085 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003086}
3087
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003088/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3089/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003090static unsigned
3091CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3092 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003093 bool isVarArg,
3094 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003095 const SmallVectorImpl<ISD::OutputArg>
3096 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003097 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003098 unsigned &nAltivecParamsAtEnd) {
3099 // Count how many bytes are to be pushed on the stack, including the linkage
3100 // area, and parameter passing area. We start with 24/48 bytes, which is
3101 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003102 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003103 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003104 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3105
3106 // Add up all the space actually used.
3107 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3108 // they all go in registers, but we must reserve stack space for them for
3109 // possible use by the caller. In varargs or 64-bit calls, parameters are
3110 // assigned stack space in order, with padding so Altivec parameters are
3111 // 16-byte aligned.
3112 nAltivecParamsAtEnd = 0;
3113 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003114 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003115 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003116 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003117 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003118 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003119 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003120 if (!isVarArg && !isPPC64) {
3121 // Non-varargs Altivec parameters go after all the non-Altivec
3122 // parameters; handle those later so we know how much padding we need.
3123 nAltivecParamsAtEnd++;
3124 continue;
3125 }
3126 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3127 NumBytes = ((NumBytes+15)/16)*16;
3128 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003129 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003130 }
3131
3132 // Allow for Altivec parameters at the end, if needed.
3133 if (nAltivecParamsAtEnd) {
3134 NumBytes = ((NumBytes+15)/16)*16;
3135 NumBytes += 16*nAltivecParamsAtEnd;
3136 }
3137
3138 // The prolog code of the callee may store up to 8 GPR argument registers to
3139 // the stack, allowing va_start to index over them in memory if its varargs.
3140 // Because we cannot tell if this is needed on the caller side, we have to
3141 // conservatively assume that it is needed. As such, make sure we have at
3142 // least enough stack space for the caller to store the 8 GPRs.
3143 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003144 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003145
3146 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003147 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3148 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3149 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003150 unsigned AlignMask = TargetAlign-1;
3151 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3152 }
3153
3154 return NumBytes;
3155}
3156
3157/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003158/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003159static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003160 unsigned ParamSize) {
3161
Dale Johannesen86dcae12009-11-24 01:09:07 +00003162 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003163
3164 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3165 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3166 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3167 // Remember only if the new adjustement is bigger.
3168 if (SPDiff < FI->getTailCallSPDelta())
3169 FI->setTailCallSPDelta(SPDiff);
3170
3171 return SPDiff;
3172}
3173
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003174/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3175/// for tail call optimization. Targets which want to do tail call
3176/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003177bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003178PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003179 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003180 bool isVarArg,
3181 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003182 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003183 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003184 return false;
3185
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003186 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003187 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003188 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003189
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003190 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003191 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003192 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3193 // Functions containing by val parameters are not supported.
3194 for (unsigned i = 0; i != Ins.size(); i++) {
3195 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3196 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003197 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003198
Alp Tokerf907b892013-12-05 05:44:44 +00003199 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003200 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3201 return true;
3202
3203 // At the moment we can only do local tail calls (in same module, hidden
3204 // or protected) if we are generating PIC.
3205 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3206 return G->getGlobal()->hasHiddenVisibility()
3207 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003208 }
3209
3210 return false;
3211}
3212
Chris Lattnereb755fc2006-05-17 19:00:46 +00003213/// isCallCompatibleAddress - Return the immediate to use if the specified
3214/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003215static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003217 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003218
Dan Gohmaneffb8942008-09-12 16:56:44 +00003219 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003220 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003221 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003222 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003223
Dan Gohmaneffb8942008-09-12 16:56:44 +00003224 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003225 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003226}
3227
Dan Gohmand78c4002008-05-13 00:00:25 +00003228namespace {
3229
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003230struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003231 SDValue Arg;
3232 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003233 int FrameIdx;
3234
3235 TailCallArgumentInfo() : FrameIdx(0) {}
3236};
3237
Dan Gohmand78c4002008-05-13 00:00:25 +00003238}
3239
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003240/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3241static void
3242StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003243 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003244 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3245 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003246 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003247 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003248 SDValue Arg = TailCallArgs[i].Arg;
3249 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003250 int FI = TailCallArgs[i].FrameIdx;
3251 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003252 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003253 MachinePointerInfo::getFixedStack(FI),
3254 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003255 }
3256}
3257
3258/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3259/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003260static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003261 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003262 SDValue Chain,
3263 SDValue OldRetAddr,
3264 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003265 int SPDiff,
3266 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003267 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003268 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003269 if (SPDiff) {
3270 // Calculate the new stack slot for the return address.
3271 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003272 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003273 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003274 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003275 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003276 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003277 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003278 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003279 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003280 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003281
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003282 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3283 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003284 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003285 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003286 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003287 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003288 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003289 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3290 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003291 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003292 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003293 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003294 }
3295 return Chain;
3296}
3297
3298/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3299/// the position of the argument.
3300static void
3301CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003302 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003303 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003304 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003305 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003306 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003307 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003308 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003309 TailCallArgumentInfo Info;
3310 Info.Arg = Arg;
3311 Info.FrameIdxOp = FIN;
3312 Info.FrameIdx = FI;
3313 TailCallArguments.push_back(Info);
3314}
3315
3316/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3317/// stack slot. Returns the chain as result and the loaded frame pointers in
3318/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003319SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003320 int SPDiff,
3321 SDValue Chain,
3322 SDValue &LROpOut,
3323 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003324 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003325 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003326 if (SPDiff) {
3327 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003328 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003329 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003330 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003331 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003332 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003333
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003334 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3335 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003336 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003337 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003338 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003339 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003340 Chain = SDValue(FPOpOut.getNode(), 1);
3341 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003342 }
3343 return Chain;
3344}
3345
Dale Johannesen85d41a12008-03-04 23:17:14 +00003346/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003347/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003348/// specified by the specific parameter attribute. The copy will be passed as
3349/// a byval function parameter.
3350/// Sometimes what we are copying is the end of a larger object, the part that
3351/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003352static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003353CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003354 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003355 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003356 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003357 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003358 false, false, MachinePointerInfo(),
3359 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003360}
Chris Lattner43df5b32007-02-25 05:34:32 +00003361
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003362/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3363/// tail calls.
3364static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003365LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3366 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003367 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003368 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3369 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003370 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003371 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003372 if (!isTailCall) {
3373 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003374 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003375 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003376 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003377 else
Owen Anderson9f944592009-08-11 20:47:22 +00003378 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003379 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003380 DAG.getConstant(ArgOffset, PtrVT));
3381 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003382 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3383 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003384 // Calculate and remember argument location.
3385 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3386 TailCallArguments);
3387}
3388
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003389static
3390void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003391 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003392 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003393 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003394 MachineFunction &MF = DAG.getMachineFunction();
3395
3396 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3397 // might overwrite each other in case of tail call optimization.
3398 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003399 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003400 InFlag = SDValue();
3401 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3402 MemOpChains2, dl);
3403 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003405
3406 // Store the return address to the appropriate stack slot.
3407 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3408 isPPC64, isDarwinABI, dl);
3409
3410 // Emit callseq_end just before tailcall node.
3411 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003412 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003413 InFlag = Chain.getValue(1);
3414}
3415
3416static
3417unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003418 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003419 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3420 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003421 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003422
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003423 bool isPPC64 = Subtarget.isPPC64();
3424 bool isSVR4ABI = Subtarget.isSVR4ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003425
Owen Anderson53aa7a92009-08-10 22:56:29 +00003426 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003427 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003428 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003429
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003430 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003431
Torok Edwin31e90d22010-08-04 20:47:44 +00003432 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003433 if (!isSVR4ABI || !isPPC64)
3434 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3435 // If this is an absolute destination address, use the munged value.
3436 Callee = SDValue(Dest, 0);
3437 needIndirectCall = false;
3438 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003439
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003440 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3441 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3442 // Use indirect calls for ALL functions calls in JIT mode, since the
3443 // far-call stubs may be outside relocation limits for a BL instruction.
3444 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3445 unsigned OpFlags = 0;
3446 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003447 (Subtarget.getTargetTriple().isMacOSX() &&
3448 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003449 (G->getGlobal()->isDeclaration() ||
3450 G->getGlobal()->isWeakForLinker())) {
3451 // PC-relative references to external symbols should go through $stub,
3452 // unless we're building with the leopard linker or later, which
3453 // automatically synthesizes these stubs.
3454 OpFlags = PPCII::MO_DARWIN_STUB;
3455 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003456
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003457 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3458 // every direct call is) turn it into a TargetGlobalAddress /
3459 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003460 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003461 Callee.getValueType(),
3462 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003463 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003464 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003465 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003466
Torok Edwin31e90d22010-08-04 20:47:44 +00003467 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003468 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003469
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003470 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003471 (Subtarget.getTargetTriple().isMacOSX() &&
3472 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003473 // PC-relative references to external symbols should go through $stub,
3474 // unless we're building with the leopard linker or later, which
3475 // automatically synthesizes these stubs.
3476 OpFlags = PPCII::MO_DARWIN_STUB;
3477 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003478
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3480 OpFlags);
3481 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003482 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003483
Torok Edwin31e90d22010-08-04 20:47:44 +00003484 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003485 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3486 // to do the call, we can't use PPCISD::CALL.
3487 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003488
3489 if (isSVR4ABI && isPPC64) {
3490 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3491 // entry point, but to the function descriptor (the function entry point
3492 // address is part of the function descriptor though).
3493 // The function descriptor is a three doubleword structure with the
3494 // following fields: function entry point, TOC base address and
3495 // environment pointer.
3496 // Thus for a call through a function pointer, the following actions need
3497 // to be performed:
3498 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003499 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003500 // 2. Load the address of the function entry point from the function
3501 // descriptor.
3502 // 3. Load the TOC of the callee from the function descriptor into r2.
3503 // 4. Load the environment pointer from the function descriptor into
3504 // r11.
3505 // 5. Branch to the function entry point address.
3506 // 6. On return of the callee, the TOC of the caller needs to be
3507 // restored (this is done in FinishCall()).
3508 //
3509 // All those operations are flagged together to ensure that no other
3510 // operations can be scheduled in between. E.g. without flagging the
3511 // operations together, a TOC access in the caller could be scheduled
3512 // between the load of the callee TOC and the branch to the callee, which
3513 // results in the TOC access going through the TOC of the callee instead
3514 // of going through the TOC of the caller, which leads to incorrect code.
3515
3516 // Load the address of the function entry point from the function
3517 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003518 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003519 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003520 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003521 Chain = LoadFuncPtr.getValue(1);
3522 InFlag = LoadFuncPtr.getValue(2);
3523
3524 // Load environment pointer into r11.
3525 // Offset of the environment pointer within the function descriptor.
3526 SDValue PtrOff = DAG.getIntPtrConstant(16);
3527
3528 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3529 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3530 InFlag);
3531 Chain = LoadEnvPtr.getValue(1);
3532 InFlag = LoadEnvPtr.getValue(2);
3533
3534 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3535 InFlag);
3536 Chain = EnvVal.getValue(0);
3537 InFlag = EnvVal.getValue(1);
3538
3539 // Load TOC of the callee into r2. We are using a target-specific load
3540 // with r2 hard coded, because the result of a target-independent load
3541 // would never go directly into r2, since r2 is a reserved register (which
3542 // prevents the register allocator from allocating it), resulting in an
3543 // additional register being allocated and an unnecessary move instruction
3544 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003545 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003546 SDValue TOCOff = DAG.getIntPtrConstant(8);
3547 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003548 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003549 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003550 Chain = LoadTOCPtr.getValue(0);
3551 InFlag = LoadTOCPtr.getValue(1);
3552
3553 MTCTROps[0] = Chain;
3554 MTCTROps[1] = LoadFuncPtr;
3555 MTCTROps[2] = InFlag;
3556 }
3557
Craig Topper48d114b2014-04-26 18:35:24 +00003558 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003559 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003560 InFlag = Chain.getValue(1);
3561
3562 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003563 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003564 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003565 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003566 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003567 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003568 // Add use of X11 (holding environment pointer)
3569 if (isSVR4ABI && isPPC64)
3570 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003571 // Add CTR register as callee so a bctr can be emitted later.
3572 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003573 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003574 }
3575
3576 // If this is a direct call, pass the chain and the callee.
3577 if (Callee.getNode()) {
3578 Ops.push_back(Chain);
3579 Ops.push_back(Callee);
3580 }
3581 // If this is a tail call add stack pointer delta.
3582 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003583 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003584
3585 // Add argument registers to the end of the list so that they are known live
3586 // into the call.
3587 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3588 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3589 RegsToPass[i].second.getValueType()));
3590
3591 return CallOpc;
3592}
3593
Roman Divacky76293062012-09-18 16:47:58 +00003594static
3595bool isLocalCall(const SDValue &Callee)
3596{
3597 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003598 return !G->getGlobal()->isDeclaration() &&
3599 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003600 return false;
3601}
3602
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003603SDValue
3604PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003605 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003606 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003607 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003608 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003609
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003610 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003611 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003612 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003613 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003614
3615 // Copy all of the result registers out of their specified physreg.
3616 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3617 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003618 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003619
3620 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3621 VA.getLocReg(), VA.getLocVT(), InFlag);
3622 Chain = Val.getValue(1);
3623 InFlag = Val.getValue(2);
3624
3625 switch (VA.getLocInfo()) {
3626 default: llvm_unreachable("Unknown loc info!");
3627 case CCValAssign::Full: break;
3628 case CCValAssign::AExt:
3629 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3630 break;
3631 case CCValAssign::ZExt:
3632 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3633 DAG.getValueType(VA.getValVT()));
3634 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3635 break;
3636 case CCValAssign::SExt:
3637 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3638 DAG.getValueType(VA.getValVT()));
3639 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3640 break;
3641 }
3642
3643 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003644 }
3645
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003646 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003647}
3648
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003649SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003650PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003651 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003652 SelectionDAG &DAG,
3653 SmallVector<std::pair<unsigned, SDValue>, 8>
3654 &RegsToPass,
3655 SDValue InFlag, SDValue Chain,
3656 SDValue &Callee,
3657 int SPDiff, unsigned NumBytes,
3658 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003659 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003660 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003661 SmallVector<SDValue, 8> Ops;
3662 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3663 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003664 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003665
Hal Finkel5ab37802012-08-28 02:10:27 +00003666 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003667 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003668 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3669
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003670 // When performing tail call optimization the callee pops its arguments off
3671 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003672 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003673 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003674 (CallConv == CallingConv::Fast &&
3675 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003676
Roman Divackyef21be22012-03-06 16:41:49 +00003677 // Add a register mask operand representing the call-preserved registers.
3678 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3679 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3680 assert(Mask && "Missing call preserved mask for calling convention");
3681 Ops.push_back(DAG.getRegisterMask(Mask));
3682
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003683 if (InFlag.getNode())
3684 Ops.push_back(InFlag);
3685
3686 // Emit tail call.
3687 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003688 assert(((Callee.getOpcode() == ISD::Register &&
3689 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3690 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3691 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3692 isa<ConstantSDNode>(Callee)) &&
3693 "Expecting an global address, external symbol, absolute value or register");
3694
Craig Topper48d114b2014-04-26 18:35:24 +00003695 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696 }
3697
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003698 // Add a NOP immediately after the branch instruction when using the 64-bit
3699 // SVR4 ABI. At link time, if caller and callee are in a different module and
3700 // thus have a different TOC, the call will be replaced with a call to a stub
3701 // function which saves the current TOC, loads the TOC of the callee and
3702 // branches to the callee. The NOP will be replaced with a load instruction
3703 // which restores the TOC of the caller from the TOC save slot of the current
3704 // stack frame. If caller and callee belong to the same module (and have the
3705 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003706
3707 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003708 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003709 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003710 // This is a call through a function pointer.
3711 // Restore the caller TOC from the save area into R2.
3712 // See PrepareCall() for more information about calls through function
3713 // pointers in the 64-bit SVR4 ABI.
3714 // We are using a target-specific load with r2 hard coded, because the
3715 // result of a target-independent load would never go directly into r2,
3716 // since r2 is a reserved register (which prevents the register allocator
3717 // from allocating it), resulting in an additional register being
3718 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003719 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003720 } else if ((CallOpc == PPCISD::CALL) &&
3721 (!isLocalCall(Callee) ||
3722 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003723 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003724 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003725 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003726 }
3727
Craig Topper48d114b2014-04-26 18:35:24 +00003728 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003729 InFlag = Chain.getValue(1);
3730
3731 if (needsTOCRestore) {
3732 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003733 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3734 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3735 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
3736 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3737 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3738 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003739 InFlag = Chain.getValue(1);
3740 }
3741
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003742 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3743 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003744 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003745 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003746 InFlag = Chain.getValue(1);
3747
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003748 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3749 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003750}
3751
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003752SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003753PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003754 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003755 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003756 SDLoc &dl = CLI.DL;
3757 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3758 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3759 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003760 SDValue Chain = CLI.Chain;
3761 SDValue Callee = CLI.Callee;
3762 bool &isTailCall = CLI.IsTailCall;
3763 CallingConv::ID CallConv = CLI.CallConv;
3764 bool isVarArg = CLI.IsVarArg;
3765
Evan Cheng67a69dd2010-01-27 00:07:07 +00003766 if (isTailCall)
3767 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3768 Ins, DAG);
3769
Reid Kleckner5772b772014-04-24 20:14:34 +00003770 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3771 report_fatal_error("failed to perform tail call elimination on a call "
3772 "site marked musttail");
3773
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003774 if (Subtarget.isSVR4ABI()) {
3775 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003776 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3777 isTailCall, Outs, OutVals, Ins,
3778 dl, DAG, InVals);
3779 else
3780 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3781 isTailCall, Outs, OutVals, Ins,
3782 dl, DAG, InVals);
3783 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003784
Bill Schmidt57d6de52012-10-23 15:51:16 +00003785 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3786 isTailCall, Outs, OutVals, Ins,
3787 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003788}
3789
3790SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003791PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3792 CallingConv::ID CallConv, bool isVarArg,
3793 bool isTailCall,
3794 const SmallVectorImpl<ISD::OutputArg> &Outs,
3795 const SmallVectorImpl<SDValue> &OutVals,
3796 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003797 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003798 SmallVectorImpl<SDValue> &InVals) const {
3799 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003800 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003801
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003802 assert((CallConv == CallingConv::C ||
3803 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003804
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003805 unsigned PtrByteSize = 4;
3806
3807 MachineFunction &MF = DAG.getMachineFunction();
3808
3809 // Mark this function as potentially containing a function that contains a
3810 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3811 // and restoring the callers stack pointer in this functions epilog. This is
3812 // done because by tail calling the called function might overwrite the value
3813 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003814 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3815 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003816 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003817
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003818 // Count how many bytes are to be pushed on the stack, including the linkage
3819 // area, parameter list area and the part of the local variable space which
3820 // contains copies of aggregates which are passed by value.
3821
3822 // Assign locations to all of the outgoing arguments.
3823 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003824 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003825 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003826
3827 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003828 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003829
3830 if (isVarArg) {
3831 // Handle fixed and variable vector arguments differently.
3832 // Fixed vector arguments go into registers as long as registers are
3833 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003834 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003835
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003836 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003837 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003838 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003839 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003840
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003841 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003842 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3843 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003844 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003845 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3846 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003847 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003848
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003849 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003850#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003851 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003852 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003853#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003854 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003855 }
3856 }
3857 } else {
3858 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003859 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003860 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003861
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003862 // Assign locations to all of the outgoing aggregate by value arguments.
3863 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003864 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003865 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003866
3867 // Reserve stack space for the allocations in CCInfo.
3868 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3869
Bill Schmidtef17c142013-02-06 17:33:58 +00003870 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003871
3872 // Size of the linkage area, parameter list area and the part of the local
3873 // space variable where copies of aggregates which are passed by value are
3874 // stored.
3875 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003876
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003877 // Calculate by how many bytes the stack has to be adjusted in case of tail
3878 // call optimization.
3879 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3880
3881 // Adjust the stack pointer for the new arguments...
3882 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003883 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3884 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003885 SDValue CallSeqStart = Chain;
3886
3887 // Load the return address and frame pointer so it can be moved somewhere else
3888 // later.
3889 SDValue LROp, FPOp;
3890 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3891 dl);
3892
3893 // Set up a copy of the stack pointer for use loading and storing any
3894 // arguments that may not fit in the registers available for argument
3895 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003896 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003897
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003898 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3899 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3900 SmallVector<SDValue, 8> MemOpChains;
3901
Roman Divacky71038e72011-08-30 17:04:16 +00003902 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003903 // Walk the register/memloc assignments, inserting copies/loads.
3904 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3905 i != e;
3906 ++i) {
3907 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003908 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003909 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003910
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003911 if (Flags.isByVal()) {
3912 // Argument is an aggregate which is passed by value, thus we need to
3913 // create a copy of it in the local variable space of the current stack
3914 // frame (which is the stack frame of the caller) and pass the address of
3915 // this copy to the callee.
3916 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3917 CCValAssign &ByValVA = ByValArgLocs[j++];
3918 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003919
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003920 // Memory reserved in the local variable space of the callers stack frame.
3921 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003922
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003923 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3924 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003925
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003926 // Create a copy of the argument in the local area of the current
3927 // stack frame.
3928 SDValue MemcpyCall =
3929 CreateCopyOfByValArgument(Arg, PtrOff,
3930 CallSeqStart.getNode()->getOperand(0),
3931 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003932
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003933 // This must go outside the CALLSEQ_START..END.
3934 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003935 CallSeqStart.getNode()->getOperand(1),
3936 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003937 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3938 NewCallSeqStart.getNode());
3939 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003940
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003941 // Pass the address of the aggregate copy on the stack either in a
3942 // physical register or in the parameter list area of the current stack
3943 // frame to the callee.
3944 Arg = PtrOff;
3945 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003946
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003947 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003948 if (Arg.getValueType() == MVT::i1)
3949 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3950
Roman Divacky71038e72011-08-30 17:04:16 +00003951 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003952 // Put argument in a physical register.
3953 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3954 } else {
3955 // Put argument in the parameter list area of the current stack frame.
3956 assert(VA.isMemLoc());
3957 unsigned LocMemOffset = VA.getLocMemOffset();
3958
3959 if (!isTailCall) {
3960 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3961 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3962
3963 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003964 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003965 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003966 } else {
3967 // Calculate and remember argument location.
3968 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3969 TailCallArguments);
3970 }
3971 }
3972 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003973
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003974 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003975 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00003976
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003977 // Build a sequence of copy-to-reg nodes chained together with token chain
3978 // and flag operands which copy the outgoing args into the appropriate regs.
3979 SDValue InFlag;
3980 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3981 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3982 RegsToPass[i].second, InFlag);
3983 InFlag = Chain.getValue(1);
3984 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003985
Hal Finkel5ab37802012-08-28 02:10:27 +00003986 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3987 // registers.
3988 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003989 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3990 SDValue Ops[] = { Chain, InFlag };
3991
Hal Finkel5ab37802012-08-28 02:10:27 +00003992 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003993 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003994
Hal Finkel5ab37802012-08-28 02:10:27 +00003995 InFlag = Chain.getValue(1);
3996 }
3997
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003998 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003999 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4000 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004001
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004002 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4003 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4004 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004005}
4006
Bill Schmidt57d6de52012-10-23 15:51:16 +00004007// Copy an argument into memory, being careful to do this outside the
4008// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004009SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004010PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4011 SDValue CallSeqStart,
4012 ISD::ArgFlagsTy Flags,
4013 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004014 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004015 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4016 CallSeqStart.getNode()->getOperand(0),
4017 Flags, DAG, dl);
4018 // The MEMCPY must go outside the CALLSEQ_START..END.
4019 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004020 CallSeqStart.getNode()->getOperand(1),
4021 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004022 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4023 NewCallSeqStart.getNode());
4024 return NewCallSeqStart;
4025}
4026
4027SDValue
4028PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004029 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004030 bool isTailCall,
4031 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004032 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004033 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004034 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004035 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004036
Bill Schmidt57d6de52012-10-23 15:51:16 +00004037 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004038
Bill Schmidt57d6de52012-10-23 15:51:16 +00004039 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4040 unsigned PtrByteSize = 8;
4041
4042 MachineFunction &MF = DAG.getMachineFunction();
4043
4044 // Mark this function as potentially containing a function that contains a
4045 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4046 // and restoring the callers stack pointer in this functions epilog. This is
4047 // done because by tail calling the called function might overwrite the value
4048 // in this function's (MF) stack pointer stack slot 0(SP).
4049 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4050 CallConv == CallingConv::Fast)
4051 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4052
4053 unsigned nAltivecParamsAtEnd = 0;
4054
4055 // Count how many bytes are to be pushed on the stack, including the linkage
4056 // area, and parameter passing area. We start with at least 48 bytes, which
4057 // is reserved space for [SP][CR][LR][3 x unused].
4058 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
4059 // of this call.
4060 unsigned NumBytes =
4061 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
4062 Outs, OutVals, nAltivecParamsAtEnd);
4063
4064 // Calculate by how many bytes the stack has to be adjusted in case of tail
4065 // call optimization.
4066 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4067
4068 // To protect arguments on the stack from being clobbered in a tail call,
4069 // force all the loads to happen before doing any other lowering.
4070 if (isTailCall)
4071 Chain = DAG.getStackArgumentTokenFactor(Chain);
4072
4073 // Adjust the stack pointer for the new arguments...
4074 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004075 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4076 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004077 SDValue CallSeqStart = Chain;
4078
4079 // Load the return address and frame pointer so it can be move somewhere else
4080 // later.
4081 SDValue LROp, FPOp;
4082 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4083 dl);
4084
4085 // Set up a copy of the stack pointer for use loading and storing any
4086 // arguments that may not fit in the registers available for argument
4087 // passing.
4088 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4089
4090 // Figure out which arguments are going to go in registers, and which in
4091 // memory. Also, if this is a vararg function, floating point operations
4092 // must be stored to our stack, and loaded into integer regs as well, if
4093 // any integer regs are available for argument passing.
4094 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4095 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4096
Craig Topper840beec2014-04-04 05:16:06 +00004097 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004098 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4099 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4100 };
Craig Topper840beec2014-04-04 05:16:06 +00004101 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004102
Craig Topper840beec2014-04-04 05:16:06 +00004103 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004104 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4105 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4106 };
Craig Topper840beec2014-04-04 05:16:06 +00004107 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004108 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4109 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4110 };
4111
Bill Schmidt57d6de52012-10-23 15:51:16 +00004112 const unsigned NumGPRs = array_lengthof(GPR);
4113 const unsigned NumFPRs = 13;
4114 const unsigned NumVRs = array_lengthof(VR);
4115
4116 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4117 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4118
4119 SmallVector<SDValue, 8> MemOpChains;
4120 for (unsigned i = 0; i != NumOps; ++i) {
4121 SDValue Arg = OutVals[i];
4122 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4123
4124 // PtrOff will be used to store the current argument to the stack if a
4125 // register cannot be found for it.
4126 SDValue PtrOff;
4127
4128 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4129
4130 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4131
4132 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004133 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004134 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4135 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4136 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4137 }
4138
4139 // FIXME memcpy is used way more than necessary. Correctness first.
4140 // Note: "by value" is code for passing a structure by value, not
4141 // basic types.
4142 if (Flags.isByVal()) {
4143 // Note: Size includes alignment padding, so
4144 // struct x { short a; char b; }
4145 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4146 // These are the proper values we need for right-justifying the
4147 // aggregate in a parameter register.
4148 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004149
4150 // An empty aggregate parameter takes up no storage and no
4151 // registers.
4152 if (Size == 0)
4153 continue;
4154
Hal Finkel262a2242013-09-12 23:20:06 +00004155 unsigned BVAlign = Flags.getByValAlign();
4156 if (BVAlign > 8) {
4157 if (BVAlign % PtrByteSize != 0)
4158 llvm_unreachable(
4159 "ByVal alignment is not a multiple of the pointer size");
4160
4161 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4162 }
4163
Bill Schmidt57d6de52012-10-23 15:51:16 +00004164 // All aggregates smaller than 8 bytes must be passed right-justified.
4165 if (Size==1 || Size==2 || Size==4) {
4166 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4167 if (GPR_idx != NumGPRs) {
4168 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4169 MachinePointerInfo(), VT,
4170 false, false, 0);
4171 MemOpChains.push_back(Load.getValue(1));
4172 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4173
4174 ArgOffset += PtrByteSize;
4175 continue;
4176 }
4177 }
4178
4179 if (GPR_idx == NumGPRs && Size < 8) {
4180 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4181 PtrOff.getValueType());
4182 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4183 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4184 CallSeqStart,
4185 Flags, DAG, dl);
4186 ArgOffset += PtrByteSize;
4187 continue;
4188 }
4189 // Copy entire object into memory. There are cases where gcc-generated
4190 // code assumes it is there, even if it could be put entirely into
4191 // registers. (This is not what the doc says.)
4192
4193 // FIXME: The above statement is likely due to a misunderstanding of the
4194 // documents. All arguments must be copied into the parameter area BY
4195 // THE CALLEE in the event that the callee takes the address of any
4196 // formal argument. That has not yet been implemented. However, it is
4197 // reasonable to use the stack area as a staging area for the register
4198 // load.
4199
4200 // Skip this for small aggregates, as we will use the same slot for a
4201 // right-justified copy, below.
4202 if (Size >= 8)
4203 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4204 CallSeqStart,
4205 Flags, DAG, dl);
4206
4207 // When a register is available, pass a small aggregate right-justified.
4208 if (Size < 8 && GPR_idx != NumGPRs) {
4209 // The easiest way to get this right-justified in a register
4210 // is to copy the structure into the rightmost portion of a
4211 // local variable slot, then load the whole slot into the
4212 // register.
4213 // FIXME: The memcpy seems to produce pretty awful code for
4214 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004215 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004216 // parameter save area instead of a new local variable.
4217 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4218 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4219 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4220 CallSeqStart,
4221 Flags, DAG, dl);
4222
4223 // Load the slot into the register.
4224 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4225 MachinePointerInfo(),
4226 false, false, false, 0);
4227 MemOpChains.push_back(Load.getValue(1));
4228 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4229
4230 // Done with this argument.
4231 ArgOffset += PtrByteSize;
4232 continue;
4233 }
4234
4235 // For aggregates larger than PtrByteSize, copy the pieces of the
4236 // object that fit into registers from the parameter save area.
4237 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4238 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4239 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4240 if (GPR_idx != NumGPRs) {
4241 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4242 MachinePointerInfo(),
4243 false, false, false, 0);
4244 MemOpChains.push_back(Load.getValue(1));
4245 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4246 ArgOffset += PtrByteSize;
4247 } else {
4248 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4249 break;
4250 }
4251 }
4252 continue;
4253 }
4254
Craig Topper56710102013-08-15 02:33:50 +00004255 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004256 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004257 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004258 case MVT::i32:
4259 case MVT::i64:
4260 if (GPR_idx != NumGPRs) {
4261 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4262 } else {
4263 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4264 true, isTailCall, false, MemOpChains,
4265 TailCallArguments, dl);
4266 }
4267 ArgOffset += PtrByteSize;
4268 break;
4269 case MVT::f32:
4270 case MVT::f64:
4271 if (FPR_idx != NumFPRs) {
4272 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4273
4274 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004275 // A single float or an aggregate containing only a single float
4276 // must be passed right-justified in the stack doubleword, and
4277 // in the GPR, if one is available.
4278 SDValue StoreOff;
Craig Topper56710102013-08-15 02:33:50 +00004279 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004280 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4281 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4282 } else
4283 StoreOff = PtrOff;
4284
4285 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004286 MachinePointerInfo(), false, false, 0);
4287 MemOpChains.push_back(Store);
4288
4289 // Float varargs are always shadowed in available integer registers
4290 if (GPR_idx != NumGPRs) {
4291 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4292 MachinePointerInfo(), false, false,
4293 false, 0);
4294 MemOpChains.push_back(Load.getValue(1));
4295 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4296 }
4297 } else if (GPR_idx != NumGPRs)
4298 // If we have any FPRs remaining, we may also have GPRs remaining.
4299 ++GPR_idx;
4300 } else {
4301 // Single-precision floating-point values are mapped to the
4302 // second (rightmost) word of the stack doubleword.
4303 if (Arg.getValueType() == MVT::f32) {
4304 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4305 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4306 }
4307
4308 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4309 true, isTailCall, false, MemOpChains,
4310 TailCallArguments, dl);
4311 }
4312 ArgOffset += 8;
4313 break;
4314 case MVT::v4f32:
4315 case MVT::v4i32:
4316 case MVT::v8i16:
4317 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004318 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004319 case MVT::v2i64:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004320 if (isVarArg) {
4321 // These go aligned on the stack, or in the corresponding R registers
4322 // when within range. The Darwin PPC ABI doc claims they also go in
4323 // V registers; in fact gcc does this only for arguments that are
4324 // prototyped, not for those that match the ... We do it for all
4325 // arguments, seems to work.
4326 while (ArgOffset % 16 !=0) {
4327 ArgOffset += PtrByteSize;
4328 if (GPR_idx != NumGPRs)
4329 GPR_idx++;
4330 }
4331 // We could elide this store in the case where the object fits
4332 // entirely in R registers. Maybe later.
4333 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4334 DAG.getConstant(ArgOffset, PtrVT));
4335 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4336 MachinePointerInfo(), false, false, 0);
4337 MemOpChains.push_back(Store);
4338 if (VR_idx != NumVRs) {
4339 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4340 MachinePointerInfo(),
4341 false, false, false, 0);
4342 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004343
4344 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4345 Arg.getSimpleValueType() == MVT::v2i64) ?
4346 VSRH[VR_idx] : VR[VR_idx];
4347 ++VR_idx;
4348
4349 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004350 }
4351 ArgOffset += 16;
4352 for (unsigned i=0; i<16; i+=PtrByteSize) {
4353 if (GPR_idx == NumGPRs)
4354 break;
4355 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4356 DAG.getConstant(i, PtrVT));
4357 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4358 false, false, false, 0);
4359 MemOpChains.push_back(Load.getValue(1));
4360 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4361 }
4362 break;
4363 }
4364
4365 // Non-varargs Altivec params generally go in registers, but have
4366 // stack space allocated at the end.
4367 if (VR_idx != NumVRs) {
4368 // Doesn't have GPR space allocated.
Hal Finkel7811c612014-03-28 19:58:11 +00004369 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4370 Arg.getSimpleValueType() == MVT::v2i64) ?
4371 VSRH[VR_idx] : VR[VR_idx];
4372 ++VR_idx;
4373
4374 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004375 } else {
4376 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4377 true, isTailCall, true, MemOpChains,
4378 TailCallArguments, dl);
4379 ArgOffset += 16;
4380 }
4381 break;
4382 }
4383 }
4384
4385 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004386 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004387
4388 // Check if this is an indirect call (MTCTR/BCTRL).
4389 // See PrepareCall() for more information about calls through function
4390 // pointers in the 64-bit SVR4 ABI.
4391 if (!isTailCall &&
4392 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004393 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004394 // Load r2 into a virtual register and store it to the TOC save area.
4395 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4396 // TOC save area offset.
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004397 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
4398 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004399 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4400 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4401 false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004402 }
4403
4404 // Build a sequence of copy-to-reg nodes chained together with token chain
4405 // and flag operands which copy the outgoing args into the appropriate regs.
4406 SDValue InFlag;
4407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4408 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4409 RegsToPass[i].second, InFlag);
4410 InFlag = Chain.getValue(1);
4411 }
4412
4413 if (isTailCall)
4414 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4415 FPOp, true, TailCallArguments);
4416
4417 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4418 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4419 Ins, InVals);
4420}
4421
4422SDValue
4423PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4424 CallingConv::ID CallConv, bool isVarArg,
4425 bool isTailCall,
4426 const SmallVectorImpl<ISD::OutputArg> &Outs,
4427 const SmallVectorImpl<SDValue> &OutVals,
4428 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004429 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004430 SmallVectorImpl<SDValue> &InVals) const {
4431
4432 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004433
Owen Anderson53aa7a92009-08-10 22:56:29 +00004434 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004435 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004436 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004437
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004438 MachineFunction &MF = DAG.getMachineFunction();
4439
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004440 // Mark this function as potentially containing a function that contains a
4441 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4442 // and restoring the callers stack pointer in this functions epilog. This is
4443 // done because by tail calling the called function might overwrite the value
4444 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004445 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4446 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004447 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4448
4449 unsigned nAltivecParamsAtEnd = 0;
4450
Chris Lattneraa40ec12006-05-16 22:56:08 +00004451 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004452 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004453 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004454 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004455 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004456 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004457 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004458
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004459 // Calculate by how many bytes the stack has to be adjusted in case of tail
4460 // call optimization.
4461 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004462
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004463 // To protect arguments on the stack from being clobbered in a tail call,
4464 // force all the loads to happen before doing any other lowering.
4465 if (isTailCall)
4466 Chain = DAG.getStackArgumentTokenFactor(Chain);
4467
Chris Lattnerb7552a82006-05-17 00:15:40 +00004468 // Adjust the stack pointer for the new arguments...
4469 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004470 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4471 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004472 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004473
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004474 // Load the return address and frame pointer so it can be move somewhere else
4475 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004476 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004477 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4478 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004479
Chris Lattnerb7552a82006-05-17 00:15:40 +00004480 // Set up a copy of the stack pointer for use loading and storing any
4481 // arguments that may not fit in the registers available for argument
4482 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004483 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004484 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004485 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004486 else
Owen Anderson9f944592009-08-11 20:47:22 +00004487 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004488
Chris Lattnerb7552a82006-05-17 00:15:40 +00004489 // Figure out which arguments are going to go in registers, and which in
4490 // memory. Also, if this is a vararg function, floating point operations
4491 // must be stored to our stack, and loaded into integer regs as well, if
4492 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004493 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004494 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004495
Craig Topper840beec2014-04-04 05:16:06 +00004496 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004497 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4498 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4499 };
Craig Topper840beec2014-04-04 05:16:06 +00004500 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004501 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4502 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4503 };
Craig Topper840beec2014-04-04 05:16:06 +00004504 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004505
Craig Topper840beec2014-04-04 05:16:06 +00004506 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004507 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4508 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4509 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004510 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004511 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004512 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004513
Craig Topper840beec2014-04-04 05:16:06 +00004514 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004515
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004516 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004517 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4518
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004519 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004520 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004521 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004522 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004523
Chris Lattnerb7552a82006-05-17 00:15:40 +00004524 // PtrOff will be used to store the current argument to the stack if a
4525 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004526 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004527
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004528 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004529
Dale Johannesen679073b2009-02-04 02:34:38 +00004530 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004531
4532 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004533 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004534 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4535 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004536 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004537 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004538
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004539 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004540 // Note: "by value" is code for passing a structure by value, not
4541 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004542 if (Flags.isByVal()) {
4543 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004544 // Very small objects are passed right-justified. Everything else is
4545 // passed left-justified.
4546 if (Size==1 || Size==2) {
4547 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004548 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004549 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004550 MachinePointerInfo(), VT,
4551 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004552 MemOpChains.push_back(Load.getValue(1));
4553 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004554
4555 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004556 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004557 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4558 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004559 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004560 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4561 CallSeqStart,
4562 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004563 ArgOffset += PtrByteSize;
4564 }
4565 continue;
4566 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004567 // Copy entire object into memory. There are cases where gcc-generated
4568 // code assumes it is there, even if it could be put entirely into
4569 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004570 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4571 CallSeqStart,
4572 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004573
4574 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4575 // copy the pieces of the object that fit into registers from the
4576 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004577 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004578 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004579 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004580 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004581 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4582 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004583 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004584 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004585 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004586 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004587 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004588 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004589 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004590 }
4591 }
4592 continue;
4593 }
4594
Craig Topper56710102013-08-15 02:33:50 +00004595 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004596 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004597 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004598 case MVT::i32:
4599 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004600 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004601 if (Arg.getValueType() == MVT::i1)
4602 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4603
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004604 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004605 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004606 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4607 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004608 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004609 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004610 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004611 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004612 case MVT::f32:
4613 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004614 if (FPR_idx != NumFPRs) {
4615 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4616
Chris Lattnerb7552a82006-05-17 00:15:40 +00004617 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004618 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4619 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004620 MemOpChains.push_back(Store);
4621
Chris Lattnerb7552a82006-05-17 00:15:40 +00004622 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004623 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004624 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004625 MachinePointerInfo(), false, false,
4626 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004627 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004628 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004629 }
Owen Anderson9f944592009-08-11 20:47:22 +00004630 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004631 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004632 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004633 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4634 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004635 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004636 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004637 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004638 }
4639 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004640 // If we have any FPRs remaining, we may also have GPRs remaining.
4641 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4642 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004643 if (GPR_idx != NumGPRs)
4644 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004645 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004646 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4647 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004648 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004649 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004650 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4651 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004652 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004653 if (isPPC64)
4654 ArgOffset += 8;
4655 else
Owen Anderson9f944592009-08-11 20:47:22 +00004656 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004657 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004658 case MVT::v4f32:
4659 case MVT::v4i32:
4660 case MVT::v8i16:
4661 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004662 if (isVarArg) {
4663 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004664 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004665 // V registers; in fact gcc does this only for arguments that are
4666 // prototyped, not for those that match the ... We do it for all
4667 // arguments, seems to work.
4668 while (ArgOffset % 16 !=0) {
4669 ArgOffset += PtrByteSize;
4670 if (GPR_idx != NumGPRs)
4671 GPR_idx++;
4672 }
4673 // We could elide this store in the case where the object fits
4674 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004675 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004676 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004677 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4678 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004679 MemOpChains.push_back(Store);
4680 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004681 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004682 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004683 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004684 MemOpChains.push_back(Load.getValue(1));
4685 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4686 }
4687 ArgOffset += 16;
4688 for (unsigned i=0; i<16; i+=PtrByteSize) {
4689 if (GPR_idx == NumGPRs)
4690 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004691 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004692 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004693 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004694 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004695 MemOpChains.push_back(Load.getValue(1));
4696 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4697 }
4698 break;
4699 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004700
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004701 // Non-varargs Altivec params generally go in registers, but have
4702 // stack space allocated at the end.
4703 if (VR_idx != NumVRs) {
4704 // Doesn't have GPR space allocated.
4705 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4706 } else if (nAltivecParamsAtEnd==0) {
4707 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004708 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4709 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004710 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004711 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004712 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004713 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004714 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004715 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004716 // If all Altivec parameters fit in registers, as they usually do,
4717 // they get stack space following the non-Altivec parameters. We
4718 // don't track this here because nobody below needs it.
4719 // If there are more Altivec parameters than fit in registers emit
4720 // the stores here.
4721 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4722 unsigned j = 0;
4723 // Offset is aligned; skip 1st 12 params which go in V registers.
4724 ArgOffset = ((ArgOffset+15)/16)*16;
4725 ArgOffset += 12*16;
4726 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004727 SDValue Arg = OutVals[i];
4728 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004729 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4730 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004731 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004732 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004733 // We are emitting Altivec params in order.
4734 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4735 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004736 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004737 ArgOffset += 16;
4738 }
4739 }
4740 }
4741 }
4742
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004743 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004744 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004745
Dale Johannesen90eab672010-03-09 20:15:42 +00004746 // On Darwin, R12 must contain the address of an indirect callee. This does
4747 // not mean the MTCTR instruction must use R12; it's easier to model this as
4748 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004749 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004750 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4751 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4752 !isBLACompatibleAddress(Callee, DAG))
4753 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4754 PPC::R12), Callee));
4755
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004756 // Build a sequence of copy-to-reg nodes chained together with token chain
4757 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004758 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004759 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004760 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004761 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004762 InFlag = Chain.getValue(1);
4763 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004764
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004765 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004766 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4767 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004768
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004769 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4770 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4771 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004772}
4773
Hal Finkel450128a2011-10-14 19:51:36 +00004774bool
4775PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4776 MachineFunction &MF, bool isVarArg,
4777 const SmallVectorImpl<ISD::OutputArg> &Outs,
4778 LLVMContext &Context) const {
4779 SmallVector<CCValAssign, 16> RVLocs;
4780 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4781 RVLocs, Context);
4782 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4783}
4784
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004785SDValue
4786PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004787 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004788 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004789 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004790 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004791
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004792 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004793 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004794 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004795 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004796
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004797 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004798 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004799
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004800 // Copy the result values into the output registers.
4801 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4802 CCValAssign &VA = RVLocs[i];
4803 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004804
4805 SDValue Arg = OutVals[i];
4806
4807 switch (VA.getLocInfo()) {
4808 default: llvm_unreachable("Unknown loc info!");
4809 case CCValAssign::Full: break;
4810 case CCValAssign::AExt:
4811 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4812 break;
4813 case CCValAssign::ZExt:
4814 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4815 break;
4816 case CCValAssign::SExt:
4817 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4818 break;
4819 }
4820
4821 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004822 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004823 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004824 }
4825
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004826 RetOps[0] = Chain; // Update chain.
4827
4828 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004829 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004830 RetOps.push_back(Flag);
4831
Craig Topper48d114b2014-04-26 18:35:24 +00004832 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00004833}
4834
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004835SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004836 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004837 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004838 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004839
Jim Laskeye4f4d042006-12-04 22:04:42 +00004840 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004841 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004842
4843 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004844 bool isPPC64 = Subtarget.isPPC64();
4845 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004846 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004847
4848 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004849 SDValue Chain = Op.getOperand(0);
4850 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004851
Jim Laskeye4f4d042006-12-04 22:04:42 +00004852 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004853 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4854 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004855 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004856
Jim Laskeye4f4d042006-12-04 22:04:42 +00004857 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004858 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004859
Jim Laskeye4f4d042006-12-04 22:04:42 +00004860 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004861 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004862 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004863}
4864
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004865
4866
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004867SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004868PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004869 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004870 bool isPPC64 = Subtarget.isPPC64();
4871 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004872 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004873
4874 // Get current frame pointer save index. The users of this index will be
4875 // primarily DYNALLOC instructions.
4876 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4877 int RASI = FI->getReturnAddrSaveIndex();
4878
4879 // If the frame pointer save index hasn't been defined yet.
4880 if (!RASI) {
4881 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004882 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004883 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004884 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004885 // Save the result.
4886 FI->setReturnAddrSaveIndex(RASI);
4887 }
4888 return DAG.getFrameIndex(RASI, PtrVT);
4889}
4890
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004891SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004892PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4893 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004894 bool isPPC64 = Subtarget.isPPC64();
4895 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004896 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004897
4898 // Get current frame pointer save index. The users of this index will be
4899 // primarily DYNALLOC instructions.
4900 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4901 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004902
Jim Laskey48850c12006-11-16 22:43:37 +00004903 // If the frame pointer save index hasn't been defined yet.
4904 if (!FPSI) {
4905 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004906 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004907 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004908
Jim Laskey48850c12006-11-16 22:43:37 +00004909 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004910 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004911 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004912 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004913 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004914 return DAG.getFrameIndex(FPSI, PtrVT);
4915}
Jim Laskey48850c12006-11-16 22:43:37 +00004916
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004917SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004918 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004919 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004920 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004921 SDValue Chain = Op.getOperand(0);
4922 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004923 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004924
Jim Laskey48850c12006-11-16 22:43:37 +00004925 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004926 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004927 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004928 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004929 DAG.getConstant(0, PtrVT), Size);
4930 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004931 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004932 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004933 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004934 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00004935 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00004936}
4937
Hal Finkel756810f2013-03-21 21:37:52 +00004938SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4939 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004940 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004941 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4942 DAG.getVTList(MVT::i32, MVT::Other),
4943 Op.getOperand(0), Op.getOperand(1));
4944}
4945
4946SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4947 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004948 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004949 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4950 Op.getOperand(0), Op.getOperand(1));
4951}
4952
Hal Finkel940ab932014-02-28 00:27:01 +00004953SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4954 assert(Op.getValueType() == MVT::i1 &&
4955 "Custom lowering only for i1 loads");
4956
4957 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4958
4959 SDLoc dl(Op);
4960 LoadSDNode *LD = cast<LoadSDNode>(Op);
4961
4962 SDValue Chain = LD->getChain();
4963 SDValue BasePtr = LD->getBasePtr();
4964 MachineMemOperand *MMO = LD->getMemOperand();
4965
4966 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4967 BasePtr, MVT::i8, MMO);
4968 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4969
4970 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00004971 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00004972}
4973
4974SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4975 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4976 "Custom lowering only for i1 stores");
4977
4978 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4979
4980 SDLoc dl(Op);
4981 StoreSDNode *ST = cast<StoreSDNode>(Op);
4982
4983 SDValue Chain = ST->getChain();
4984 SDValue BasePtr = ST->getBasePtr();
4985 SDValue Value = ST->getValue();
4986 MachineMemOperand *MMO = ST->getMemOperand();
4987
4988 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4989 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4990}
4991
4992// FIXME: Remove this once the ANDI glue bug is fixed:
4993SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4994 assert(Op.getValueType() == MVT::i1 &&
4995 "Custom lowering only for i1 results");
4996
4997 SDLoc DL(Op);
4998 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4999 Op.getOperand(0));
5000}
5001
Chris Lattner4211ca92006-04-14 06:01:58 +00005002/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5003/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005004SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005005 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005006 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5007 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005008 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005009
Hal Finkel81f87992013-04-07 22:11:09 +00005010 // We might be able to do better than this under some circumstances, but in
5011 // general, fsel-based lowering of select is a finite-math-only optimization.
5012 // For more information, see section F.3 of the 2.06 ISA specification.
5013 if (!DAG.getTarget().Options.NoInfsFPMath ||
5014 !DAG.getTarget().Options.NoNaNsFPMath)
5015 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005016
Hal Finkel81f87992013-04-07 22:11:09 +00005017 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005018
Owen Anderson53aa7a92009-08-10 22:56:29 +00005019 EVT ResVT = Op.getValueType();
5020 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005021 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5022 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005023 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005024
Chris Lattner4211ca92006-04-14 06:01:58 +00005025 // If the RHS of the comparison is a 0.0, we don't need to do the
5026 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005027 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005028 if (isFloatingPointZero(RHS))
5029 switch (CC) {
5030 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005031 case ISD::SETNE:
5032 std::swap(TV, FV);
5033 case ISD::SETEQ:
5034 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5035 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5036 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5037 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5038 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5039 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5040 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005041 case ISD::SETULT:
5042 case ISD::SETLT:
5043 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005044 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005045 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005046 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5047 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005048 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005049 case ISD::SETUGT:
5050 case ISD::SETGT:
5051 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005052 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005053 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005054 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5055 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005056 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005057 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005058 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005059
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005060 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005061 switch (CC) {
5062 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005063 case ISD::SETNE:
5064 std::swap(TV, FV);
5065 case ISD::SETEQ:
5066 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5067 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5068 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5069 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5070 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5071 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5072 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5073 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005074 case ISD::SETULT:
5075 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005076 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005077 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5078 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005079 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005080 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005081 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005082 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005083 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5084 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005085 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005086 case ISD::SETUGT:
5087 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005088 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005089 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5090 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005091 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005092 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005093 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005094 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005095 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5096 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005097 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005098 }
Eli Friedman5806e182009-05-28 04:31:08 +00005099 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005100}
5101
Chris Lattner57ee7c62007-11-28 18:44:47 +00005102// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005103SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005104 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005105 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005106 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005107 if (Src.getValueType() == MVT::f32)
5108 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005109
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005110 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005111 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005112 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005113 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005114 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005115 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005116 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005117 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005118 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005119 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005120 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005121 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005122 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5123 PPCISD::FCTIDUZ,
5124 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005125 break;
5126 }
Duncan Sands2a287912008-07-19 16:26:02 +00005127
Chris Lattner4211ca92006-04-14 06:01:58 +00005128 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005129 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5130 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005131 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5132 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5133 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005134
Chris Lattner06a49542007-10-15 20:14:52 +00005135 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005136 SDValue Chain;
5137 if (i32Stack) {
5138 MachineFunction &MF = DAG.getMachineFunction();
5139 MachineMemOperand *MMO =
5140 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5141 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5142 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005143 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005144 } else
5145 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5146 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005147
5148 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5149 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005150 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005151 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005152 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005153 MPI = MachinePointerInfo();
5154 }
5155
5156 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005157 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005158}
5159
Hal Finkelf6d45f22013-04-01 17:52:07 +00005160SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005161 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005162 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005163 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005164 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005165 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005166
Hal Finkel6a56b212014-03-05 22:14:00 +00005167 if (Op.getOperand(0).getValueType() == MVT::i1)
5168 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5169 DAG.getConstantFP(1.0, Op.getValueType()),
5170 DAG.getConstantFP(0.0, Op.getValueType()));
5171
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005172 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005173 "UINT_TO_FP is supported only with FPCVT");
5174
5175 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005176 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005177 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005178 (Op.getOpcode() == ISD::UINT_TO_FP ?
5179 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5180 (Op.getOpcode() == ISD::UINT_TO_FP ?
5181 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005182 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005183 MVT::f32 : MVT::f64;
5184
Owen Anderson9f944592009-08-11 20:47:22 +00005185 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005186 SDValue SINT = Op.getOperand(0);
5187 // When converting to single-precision, we actually need to convert
5188 // to double-precision first and then round to single-precision.
5189 // To avoid double-rounding effects during that operation, we have
5190 // to prepare the input operand. Bits that might be truncated when
5191 // converting to double-precision are replaced by a bit that won't
5192 // be lost at this stage, but is below the single-precision rounding
5193 // position.
5194 //
5195 // However, if -enable-unsafe-fp-math is in effect, accept double
5196 // rounding to avoid the extra overhead.
5197 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005198 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005199 !DAG.getTarget().Options.UnsafeFPMath) {
5200
5201 // Twiddle input to make sure the low 11 bits are zero. (If this
5202 // is the case, we are guaranteed the value will fit into the 53 bit
5203 // mantissa of an IEEE double-precision value without rounding.)
5204 // If any of those low 11 bits were not zero originally, make sure
5205 // bit 12 (value 2048) is set instead, so that the final rounding
5206 // to single-precision gets the correct result.
5207 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5208 SINT, DAG.getConstant(2047, MVT::i64));
5209 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5210 Round, DAG.getConstant(2047, MVT::i64));
5211 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5212 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5213 Round, DAG.getConstant(-2048, MVT::i64));
5214
5215 // However, we cannot use that value unconditionally: if the magnitude
5216 // of the input value is small, the bit-twiddling we did above might
5217 // end up visibly changing the output. Fortunately, in that case, we
5218 // don't need to twiddle bits since the original input will convert
5219 // exactly to double-precision floating-point already. Therefore,
5220 // construct a conditional to use the original value if the top 11
5221 // bits are all sign-bit copies, and use the rounded value computed
5222 // above otherwise.
5223 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5224 SINT, DAG.getConstant(53, MVT::i32));
5225 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5226 Cond, DAG.getConstant(1, MVT::i64));
5227 Cond = DAG.getSetCC(dl, MVT::i32,
5228 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5229
5230 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5231 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005232
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005233 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005234 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5235
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005236 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005237 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005238 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005239 return FP;
5240 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005241
Owen Anderson9f944592009-08-11 20:47:22 +00005242 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005243 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005244 // Since we only generate this in 64-bit mode, we can take advantage of
5245 // 64-bit registers. In particular, sign extend the input value into the
5246 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5247 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005248 MachineFunction &MF = DAG.getMachineFunction();
5249 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005250 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005251
Hal Finkelbeb296b2013-03-31 10:12:51 +00005252 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005253 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005254 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5255 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005256
Hal Finkelbeb296b2013-03-31 10:12:51 +00005257 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5258 MachinePointerInfo::getFixedStack(FrameIdx),
5259 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005260
Hal Finkelbeb296b2013-03-31 10:12:51 +00005261 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5262 "Expected an i32 store");
5263 MachineMemOperand *MMO =
5264 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5265 MachineMemOperand::MOLoad, 4, 4);
5266 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005267 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5268 PPCISD::LFIWZX : PPCISD::LFIWAX,
5269 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005270 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005271 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005272 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005273 "i32->FP without LFIWAX supported only on PPC64");
5274
Hal Finkelbeb296b2013-03-31 10:12:51 +00005275 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5276 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5277
5278 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5279 Op.getOperand(0));
5280
5281 // STD the extended value into the stack slot.
5282 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5283 MachinePointerInfo::getFixedStack(FrameIdx),
5284 false, false, 0);
5285
5286 // Load the value as a double.
5287 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5288 MachinePointerInfo::getFixedStack(FrameIdx),
5289 false, false, false, 0);
5290 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005291
Chris Lattner4211ca92006-04-14 06:01:58 +00005292 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005293 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005294 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005295 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005296 return FP;
5297}
5298
Dan Gohman21cea8a2010-04-17 15:26:15 +00005299SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5300 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005301 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005302 /*
5303 The rounding mode is in bits 30:31 of FPSR, and has the following
5304 settings:
5305 00 Round to nearest
5306 01 Round to 0
5307 10 Round to +inf
5308 11 Round to -inf
5309
5310 FLT_ROUNDS, on the other hand, expects the following:
5311 -1 Undefined
5312 0 Round to 0
5313 1 Round to nearest
5314 2 Round to +inf
5315 3 Round to -inf
5316
5317 To perform the conversion, we do:
5318 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5319 */
5320
5321 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005322 EVT VT = Op.getValueType();
5323 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005324
5325 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005326 EVT NodeTys[] = {
5327 MVT::f64, // return register
5328 MVT::Glue // unused in this context
5329 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005330 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005331
5332 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005333 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005334 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005335 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005336 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005337
5338 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005339 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005340 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005341 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005342 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005343
5344 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005345 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005346 DAG.getNode(ISD::AND, dl, MVT::i32,
5347 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005348 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005349 DAG.getNode(ISD::SRL, dl, MVT::i32,
5350 DAG.getNode(ISD::AND, dl, MVT::i32,
5351 DAG.getNode(ISD::XOR, dl, MVT::i32,
5352 CWD, DAG.getConstant(3, MVT::i32)),
5353 DAG.getConstant(3, MVT::i32)),
5354 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005355
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005356 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005357 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005358
Duncan Sands13237ac2008-06-06 12:08:01 +00005359 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005360 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005361}
5362
Dan Gohman21cea8a2010-04-17 15:26:15 +00005363SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005364 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005365 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005366 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005367 assert(Op.getNumOperands() == 3 &&
5368 VT == Op.getOperand(1).getValueType() &&
5369 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005370
Chris Lattner601b8652006-09-20 03:47:40 +00005371 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005372 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005373 SDValue Lo = Op.getOperand(0);
5374 SDValue Hi = Op.getOperand(1);
5375 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005376 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005377
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005378 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005379 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005380 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5381 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5382 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5383 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005384 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005385 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5386 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5387 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005388 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005389 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005390}
5391
Dan Gohman21cea8a2010-04-17 15:26:15 +00005392SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005393 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005394 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005395 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005396 assert(Op.getNumOperands() == 3 &&
5397 VT == Op.getOperand(1).getValueType() &&
5398 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005399
Dan Gohman8d2ead22008-03-07 20:36:53 +00005400 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005401 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005402 SDValue Lo = Op.getOperand(0);
5403 SDValue Hi = Op.getOperand(1);
5404 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005405 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005406
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005407 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005408 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005409 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5410 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5411 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5412 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005413 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005414 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5415 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5416 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005417 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005418 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005419}
5420
Dan Gohman21cea8a2010-04-17 15:26:15 +00005421SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005422 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005423 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005424 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005425 assert(Op.getNumOperands() == 3 &&
5426 VT == Op.getOperand(1).getValueType() &&
5427 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005428
Dan Gohman8d2ead22008-03-07 20:36:53 +00005429 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005430 SDValue Lo = Op.getOperand(0);
5431 SDValue Hi = Op.getOperand(1);
5432 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005433 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005434
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005435 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005436 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005437 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5438 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5439 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5440 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005441 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005442 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5443 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5444 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005445 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005446 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005447 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005448}
5449
5450//===----------------------------------------------------------------------===//
5451// Vector related lowering.
5452//
5453
Chris Lattner2a099c02006-04-17 06:00:21 +00005454/// BuildSplatI - Build a canonical splati of Val with an element size of
5455/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005456static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005457 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005458 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005459
Owen Anderson53aa7a92009-08-10 22:56:29 +00005460 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005461 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005462 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005463
Owen Anderson9f944592009-08-11 20:47:22 +00005464 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005465
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005466 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5467 if (Val == -1)
5468 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005469
Owen Anderson53aa7a92009-08-10 22:56:29 +00005470 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005471
Chris Lattner2a099c02006-04-17 06:00:21 +00005472 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005473 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005474 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005475 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005476 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005477 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005478}
5479
Hal Finkelcf2e9082013-05-24 23:00:14 +00005480/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5481/// specified intrinsic ID.
5482static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005483 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005484 EVT DestVT = MVT::Other) {
5485 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5486 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5487 DAG.getConstant(IID, MVT::i32), Op);
5488}
5489
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005490/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005491/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005492static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005493 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005494 EVT DestVT = MVT::Other) {
5495 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005496 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005497 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005498}
5499
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005500/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5501/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005502static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005503 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005504 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005505 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005506 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005507 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005508}
5509
5510
Chris Lattner264c9082006-04-17 17:55:10 +00005511/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5512/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005513static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005514 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005515 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005516 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5517 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005518
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005519 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005520 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005521 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005522 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005523 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005524}
5525
Chris Lattner19e90552006-04-14 05:19:18 +00005526// If this is a case we can't handle, return null and let the default
5527// expansion code take care of it. If we CAN select this case, and if it
5528// selects to a single instruction, return Op. Otherwise, if we can codegen
5529// this case more efficiently than a constant pool load, lower it to the
5530// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005531SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5532 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005533 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005534 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005535 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005536
Bob Wilson85cefe82009-03-02 23:24:16 +00005537 // Check if this is a splat of a constant value.
5538 APInt APSplatBits, APSplatUndef;
5539 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005540 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005541 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005542 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005543 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005544
Bob Wilson530e0382009-03-03 19:26:27 +00005545 unsigned SplatBits = APSplatBits.getZExtValue();
5546 unsigned SplatUndef = APSplatUndef.getZExtValue();
5547 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005548
Bob Wilson530e0382009-03-03 19:26:27 +00005549 // First, handle single instruction cases.
5550
5551 // All zeros?
5552 if (SplatBits == 0) {
5553 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005554 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5555 SDValue Z = DAG.getConstant(0, MVT::i32);
5556 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005557 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005558 }
Bob Wilson530e0382009-03-03 19:26:27 +00005559 return Op;
5560 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005561
Bob Wilson530e0382009-03-03 19:26:27 +00005562 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5563 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5564 (32-SplatBitSize));
5565 if (SextVal >= -16 && SextVal <= 15)
5566 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005567
5568
Bob Wilson530e0382009-03-03 19:26:27 +00005569 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005570
Bob Wilson530e0382009-03-03 19:26:27 +00005571 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005572 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5573 // If this value is in the range [17,31] and is odd, use:
5574 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5575 // If this value is in the range [-31,-17] and is odd, use:
5576 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5577 // Note the last two are three-instruction sequences.
5578 if (SextVal >= -32 && SextVal <= 31) {
5579 // To avoid having these optimizations undone by constant folding,
5580 // we convert to a pseudo that will be expanded later into one of
5581 // the above forms.
5582 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005583 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5584 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5585 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5586 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5587 if (VT == Op.getValueType())
5588 return RetVal;
5589 else
5590 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005591 }
5592
5593 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5594 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5595 // for fneg/fabs.
5596 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5597 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005598 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005599
5600 // Make the VSLW intrinsic, computing 0x8000_0000.
5601 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5602 OnesV, DAG, dl);
5603
5604 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005605 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005606 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005607 }
5608
Bill Schmidt4aedff82014-06-06 14:06:26 +00005609 // The remaining cases assume either big endian element order or
5610 // a splat-size that equates to the element size of the vector
5611 // to be built. An example that doesn't work for little endian is
5612 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5613 // and a vector element size of 16 bits. The code below will
5614 // produce the vector in big endian element order, which for little
5615 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5616
5617 // For now, just avoid these optimizations in that case.
5618 // FIXME: Develop correct optimizations for LE with mismatched
5619 // splat and element sizes.
5620
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005621 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005622 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5623 return SDValue();
5624
Bob Wilson530e0382009-03-03 19:26:27 +00005625 // Check to see if this is a wide variety of vsplti*, binop self cases.
5626 static const signed char SplatCsts[] = {
5627 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5628 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5629 };
5630
5631 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5632 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5633 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5634 int i = SplatCsts[idx];
5635
5636 // Figure out what shift amount will be used by altivec if shifted by i in
5637 // this splat size.
5638 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5639
5640 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005641 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005642 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005643 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5644 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5645 Intrinsic::ppc_altivec_vslw
5646 };
5647 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005648 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005649 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005650
Bob Wilson530e0382009-03-03 19:26:27 +00005651 // vsplti + srl self.
5652 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005653 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005654 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5655 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5656 Intrinsic::ppc_altivec_vsrw
5657 };
5658 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005659 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005660 }
5661
Bob Wilson530e0382009-03-03 19:26:27 +00005662 // vsplti + sra self.
5663 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005664 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005665 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5666 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5667 Intrinsic::ppc_altivec_vsraw
5668 };
5669 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005670 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005671 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005672
Bob Wilson530e0382009-03-03 19:26:27 +00005673 // vsplti + rol self.
5674 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5675 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005676 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005677 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5678 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5679 Intrinsic::ppc_altivec_vrlw
5680 };
5681 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005682 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005683 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005684
Bob Wilson530e0382009-03-03 19:26:27 +00005685 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005686 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005687 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005688 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005689 }
Bob Wilson530e0382009-03-03 19:26:27 +00005690 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005691 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005692 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005693 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005694 }
Bob Wilson530e0382009-03-03 19:26:27 +00005695 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005696 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005697 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005698 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5699 }
5700 }
5701
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005702 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005703}
5704
Chris Lattner071ad012006-04-17 05:28:54 +00005705/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5706/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005707static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005708 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005709 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005710 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005711 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005712 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005713
Chris Lattner071ad012006-04-17 05:28:54 +00005714 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005715 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005716 OP_VMRGHW,
5717 OP_VMRGLW,
5718 OP_VSPLTISW0,
5719 OP_VSPLTISW1,
5720 OP_VSPLTISW2,
5721 OP_VSPLTISW3,
5722 OP_VSLDOI4,
5723 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005724 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005725 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005726
Chris Lattner071ad012006-04-17 05:28:54 +00005727 if (OpNum == OP_COPY) {
5728 if (LHSID == (1*9+2)*9+3) return LHS;
5729 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5730 return RHS;
5731 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005732
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005733 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005734 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5735 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005736
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005737 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005738 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005739 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005740 case OP_VMRGHW:
5741 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5742 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5743 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5744 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5745 break;
5746 case OP_VMRGLW:
5747 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5748 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5749 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5750 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5751 break;
5752 case OP_VSPLTISW0:
5753 for (unsigned i = 0; i != 16; ++i)
5754 ShufIdxs[i] = (i&3)+0;
5755 break;
5756 case OP_VSPLTISW1:
5757 for (unsigned i = 0; i != 16; ++i)
5758 ShufIdxs[i] = (i&3)+4;
5759 break;
5760 case OP_VSPLTISW2:
5761 for (unsigned i = 0; i != 16; ++i)
5762 ShufIdxs[i] = (i&3)+8;
5763 break;
5764 case OP_VSPLTISW3:
5765 for (unsigned i = 0; i != 16; ++i)
5766 ShufIdxs[i] = (i&3)+12;
5767 break;
5768 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005769 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005770 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005771 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005772 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005773 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005774 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005775 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005776 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5777 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005778 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005779 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005780}
5781
Chris Lattner19e90552006-04-14 05:19:18 +00005782/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5783/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5784/// return the code it can be lowered into. Worst case, it can always be
5785/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005786SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005787 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005788 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005789 SDValue V1 = Op.getOperand(0);
5790 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005791 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005792 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005793 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005794
Chris Lattner19e90552006-04-14 05:19:18 +00005795 // Cases that are handled by instructions that take permute immediates
5796 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5797 // selected by the instruction selector.
5798 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005799 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5800 PPC::isSplatShuffleMask(SVOp, 2) ||
5801 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00005802 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
5803 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
5804 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
5805 PPC::isVMRGLShuffleMask(SVOp, 1, true, DAG) ||
5806 PPC::isVMRGLShuffleMask(SVOp, 2, true, DAG) ||
5807 PPC::isVMRGLShuffleMask(SVOp, 4, true, DAG) ||
5808 PPC::isVMRGHShuffleMask(SVOp, 1, true, DAG) ||
5809 PPC::isVMRGHShuffleMask(SVOp, 2, true, DAG) ||
5810 PPC::isVMRGHShuffleMask(SVOp, 4, true, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005811 return Op;
5812 }
5813 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005814
Chris Lattner19e90552006-04-14 05:19:18 +00005815 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5816 // and produce a fixed permutation. If any of these match, do not lower to
5817 // VPERM.
Bill Schmidtf910a062014-06-10 14:35:01 +00005818 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
5819 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
5820 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
5821 PPC::isVMRGLShuffleMask(SVOp, 1, false, DAG) ||
5822 PPC::isVMRGLShuffleMask(SVOp, 2, false, DAG) ||
5823 PPC::isVMRGLShuffleMask(SVOp, 4, false, DAG) ||
5824 PPC::isVMRGHShuffleMask(SVOp, 1, false, DAG) ||
5825 PPC::isVMRGHShuffleMask(SVOp, 2, false, DAG) ||
5826 PPC::isVMRGHShuffleMask(SVOp, 4, false, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00005827 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005828
Chris Lattner071ad012006-04-17 05:28:54 +00005829 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5830 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005831 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005832
Chris Lattner071ad012006-04-17 05:28:54 +00005833 unsigned PFIndexes[4];
5834 bool isFourElementShuffle = true;
5835 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5836 unsigned EltNo = 8; // Start out undef.
5837 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005838 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005839 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005840
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005841 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005842 if ((ByteSource & 3) != j) {
5843 isFourElementShuffle = false;
5844 break;
5845 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005846
Chris Lattner071ad012006-04-17 05:28:54 +00005847 if (EltNo == 8) {
5848 EltNo = ByteSource/4;
5849 } else if (EltNo != ByteSource/4) {
5850 isFourElementShuffle = false;
5851 break;
5852 }
5853 }
5854 PFIndexes[i] = EltNo;
5855 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005856
5857 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005858 // perfect shuffle vector to determine if it is cost effective to do this as
5859 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00005860 // For now, we skip this for little endian until such time as we have a
5861 // little-endian perfect shuffle table.
5862 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00005863 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005864 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005865 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005866
Chris Lattner071ad012006-04-17 05:28:54 +00005867 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5868 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005869
Chris Lattner071ad012006-04-17 05:28:54 +00005870 // Determining when to avoid vperm is tricky. Many things affect the cost
5871 // of vperm, particularly how many times the perm mask needs to be computed.
5872 // For example, if the perm mask can be hoisted out of a loop or is already
5873 // used (perhaps because there are multiple permutes with the same shuffle
5874 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5875 // the loop requires an extra register.
5876 //
5877 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005878 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005879 // available, if this block is within a loop, we should avoid using vperm
5880 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005881 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005882 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005883 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005884
Chris Lattner19e90552006-04-14 05:19:18 +00005885 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5886 // vector that will get spilled to the constant pool.
5887 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005888
Chris Lattner19e90552006-04-14 05:19:18 +00005889 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5890 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00005891
5892 // For little endian, the order of the input vectors is reversed, and
5893 // the permutation mask is complemented with respect to 31. This is
5894 // necessary to produce proper semantics with the big-endian-biased vperm
5895 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005896 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005897 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005898
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005899 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005900 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5901 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005902
Chris Lattner19e90552006-04-14 05:19:18 +00005903 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00005904 if (isLittleEndian)
5905 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
5906 MVT::i32));
5907 else
5908 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
5909 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005910 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005911
Owen Anderson9f944592009-08-11 20:47:22 +00005912 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00005913 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00005914 if (isLittleEndian)
5915 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5916 V2, V1, VPermMask);
5917 else
5918 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5919 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005920}
5921
Chris Lattner9754d142006-04-18 17:59:36 +00005922/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5923/// altivec comparison. If it is, return true and fill in Opc/isDot with
5924/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005925static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005926 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005927 unsigned IntrinsicID =
5928 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005929 CompareOpc = -1;
5930 isDot = false;
5931 switch (IntrinsicID) {
5932 default: return false;
5933 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005934 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5935 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5936 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5937 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5938 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5939 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5940 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5941 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5942 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5943 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5944 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5945 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5946 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005947
Chris Lattner4211ca92006-04-14 06:01:58 +00005948 // Normal Comparisons.
5949 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5950 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5951 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5952 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5953 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5954 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5955 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5956 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5957 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5958 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5959 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5960 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5961 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5962 }
Chris Lattner9754d142006-04-18 17:59:36 +00005963 return true;
5964}
5965
5966/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5967/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005968SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005969 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005970 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5971 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005972 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005973 int CompareOpc;
5974 bool isDot;
5975 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005976 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005977
Chris Lattner9754d142006-04-18 17:59:36 +00005978 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005979 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005980 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005981 Op.getOperand(1), Op.getOperand(2),
5982 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005983 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005984 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005985
Chris Lattner4211ca92006-04-14 06:01:58 +00005986 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005987 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005988 Op.getOperand(2), // LHS
5989 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005990 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005991 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005992 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00005993 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005994
Chris Lattner4211ca92006-04-14 06:01:58 +00005995 // Now that we have the comparison, emit a copy from the CR to a GPR.
5996 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005997 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005998 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005999 CompNode.getValue(1));
6000
Chris Lattner4211ca92006-04-14 06:01:58 +00006001 // Unpack the result based on how the target uses it.
6002 unsigned BitNo; // Bit # of CR6.
6003 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006004 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006005 default: // Can't happen, don't crash on invalid number though.
6006 case 0: // Return the value of the EQ bit of CR6.
6007 BitNo = 0; InvertBit = false;
6008 break;
6009 case 1: // Return the inverted value of the EQ bit of CR6.
6010 BitNo = 0; InvertBit = true;
6011 break;
6012 case 2: // Return the value of the LT bit of CR6.
6013 BitNo = 2; InvertBit = false;
6014 break;
6015 case 3: // Return the inverted value of the LT bit of CR6.
6016 BitNo = 2; InvertBit = true;
6017 break;
6018 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006019
Chris Lattner4211ca92006-04-14 06:01:58 +00006020 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006021 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6022 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006023 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006024 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6025 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006026
Chris Lattner4211ca92006-04-14 06:01:58 +00006027 // If we are supposed to, toggle the bit.
6028 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006029 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6030 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006031 return Flags;
6032}
6033
Hal Finkel5c0d1452014-03-30 13:22:59 +00006034SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6035 SelectionDAG &DAG) const {
6036 SDLoc dl(Op);
6037 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6038 // instructions), but for smaller types, we need to first extend up to v2i32
6039 // before doing going farther.
6040 if (Op.getValueType() == MVT::v2i64) {
6041 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6042 if (ExtVT != MVT::v2i32) {
6043 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6044 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6045 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6046 ExtVT.getVectorElementType(), 4)));
6047 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6048 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6049 DAG.getValueType(MVT::v2i32));
6050 }
6051
6052 return Op;
6053 }
6054
6055 return SDValue();
6056}
6057
Scott Michelcf0da6c2009-02-17 22:15:04 +00006058SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006059 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006060 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006061 // Create a stack slot that is 16-byte aligned.
6062 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006063 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006064 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006065 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006066
Chris Lattner4211ca92006-04-14 06:01:58 +00006067 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006068 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006069 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006070 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006071 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006072 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006073 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006074}
6075
Dan Gohman21cea8a2010-04-17 15:26:15 +00006076SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006077 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006078 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006079 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006080
Owen Anderson9f944592009-08-11 20:47:22 +00006081 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6082 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006083
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006084 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006085 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006086
Chris Lattner7e4398742006-04-18 03:43:48 +00006087 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006088 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6089 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6090 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006091
Chris Lattner7e4398742006-04-18 03:43:48 +00006092 // Low parts multiplied together, generating 32-bit results (we ignore the
6093 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006094 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006095 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006096
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006097 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006098 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006099 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006100 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006101 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006102 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6103 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006104 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006105
Owen Anderson9f944592009-08-11 20:47:22 +00006106 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006107
Chris Lattner96d50482006-04-18 04:28:57 +00006108 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006109 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006110 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006111 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006112 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006113
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006114 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006115 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006116 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006117 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006118
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006119 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006120 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006121 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006122 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006123
Bill Schmidt42995e82014-06-09 16:06:29 +00006124 // Merge the results together. Because vmuleub and vmuloub are
6125 // instructions with a big-endian bias, we must reverse the
6126 // element numbering and reverse the meaning of "odd" and "even"
6127 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006128 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006129 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006130 if (isLittleEndian) {
6131 Ops[i*2 ] = 2*i;
6132 Ops[i*2+1] = 2*i+16;
6133 } else {
6134 Ops[i*2 ] = 2*i+1;
6135 Ops[i*2+1] = 2*i+1+16;
6136 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006137 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006138 if (isLittleEndian)
6139 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6140 else
6141 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006142 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006143 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006144 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006145}
6146
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006147/// LowerOperation - Provide custom lowering hooks for some operations.
6148///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006149SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006150 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006151 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006152 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006153 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006154 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006155 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006156 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006157 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006158 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6159 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006160 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006161 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006162
6163 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006164 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006165
Roman Divackyc3825df2013-07-25 21:36:47 +00006166 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006167 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006168
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006169 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006170 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006171 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006172
Hal Finkel756810f2013-03-21 21:37:52 +00006173 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6174 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6175
Hal Finkel940ab932014-02-28 00:27:01 +00006176 case ISD::LOAD: return LowerLOAD(Op, DAG);
6177 case ISD::STORE: return LowerSTORE(Op, DAG);
6178 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006179 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006180 case ISD::FP_TO_UINT:
6181 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006182 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006183 case ISD::UINT_TO_FP:
6184 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006185 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006186
Chris Lattner4211ca92006-04-14 06:01:58 +00006187 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006188 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6189 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6190 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006191
Chris Lattner4211ca92006-04-14 06:01:58 +00006192 // Vector-related lowering.
6193 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6194 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6195 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6196 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006197 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006198 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006199
Hal Finkel25c19922013-05-15 21:37:41 +00006200 // For counter-based loop handling.
6201 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6202
Chris Lattnerf6a81562007-12-08 06:59:59 +00006203 // Frame & Return address.
6204 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006205 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006206 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006207}
6208
Duncan Sands6ed40142008-12-01 11:39:25 +00006209void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6210 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006211 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006212 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006213 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006214 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006215 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006216 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006217 case ISD::INTRINSIC_W_CHAIN: {
6218 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6219 Intrinsic::ppc_is_decremented_ctr_nonzero)
6220 break;
6221
6222 assert(N->getValueType(0) == MVT::i1 &&
6223 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006224 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006225 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6226 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6227 N->getOperand(1));
6228
6229 Results.push_back(NewInt);
6230 Results.push_back(NewInt.getValue(1));
6231 break;
6232 }
Roman Divacky4394e682011-06-28 15:30:42 +00006233 case ISD::VAARG: {
6234 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6235 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6236 return;
6237
6238 EVT VT = N->getValueType(0);
6239
6240 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006241 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006242
6243 Results.push_back(NewNode);
6244 Results.push_back(NewNode.getValue(1));
6245 }
6246 return;
6247 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006248 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006249 assert(N->getValueType(0) == MVT::ppcf128);
6250 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006251 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006252 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006253 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006254 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006255 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006256 DAG.getIntPtrConstant(1));
6257
Ulrich Weigand874fc622013-03-26 10:56:22 +00006258 // Add the two halves of the long double in round-to-zero mode.
6259 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006260
6261 // We know the low half is about to be thrown away, so just use something
6262 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006263 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006264 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006265 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006266 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006267 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006268 // LowerFP_TO_INT() can only handle f32 and f64.
6269 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6270 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006271 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006272 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006273 }
6274}
6275
6276
Chris Lattner4211ca92006-04-14 06:01:58 +00006277//===----------------------------------------------------------------------===//
6278// Other Lowering Code
6279//===----------------------------------------------------------------------===//
6280
Chris Lattner9b577f12005-08-26 21:23:58 +00006281MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006282PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006283 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006284 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006285 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6286
6287 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6288 MachineFunction *F = BB->getParent();
6289 MachineFunction::iterator It = BB;
6290 ++It;
6291
6292 unsigned dest = MI->getOperand(0).getReg();
6293 unsigned ptrA = MI->getOperand(1).getReg();
6294 unsigned ptrB = MI->getOperand(2).getReg();
6295 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006296 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006297
6298 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6299 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6300 F->insert(It, loopMBB);
6301 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006302 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006303 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006304 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006305
6306 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006307 unsigned TmpReg = (!BinOpcode) ? incr :
6308 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006309 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6310 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006311
6312 // thisMBB:
6313 // ...
6314 // fallthrough --> loopMBB
6315 BB->addSuccessor(loopMBB);
6316
6317 // loopMBB:
6318 // l[wd]arx dest, ptr
6319 // add r0, dest, incr
6320 // st[wd]cx. r0, ptr
6321 // bne- loopMBB
6322 // fallthrough --> exitMBB
6323 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006324 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006325 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006326 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006327 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6328 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006329 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006330 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006331 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006332 BB->addSuccessor(loopMBB);
6333 BB->addSuccessor(exitMBB);
6334
6335 // exitMBB:
6336 // ...
6337 BB = exitMBB;
6338 return BB;
6339}
6340
6341MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006342PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006343 MachineBasicBlock *BB,
6344 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006345 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006346 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006347 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6348 // In 64 bit mode we have to use 64 bits for addresses, even though the
6349 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6350 // registers without caring whether they're 32 or 64, but here we're
6351 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006352 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006353 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006354
6355 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6356 MachineFunction *F = BB->getParent();
6357 MachineFunction::iterator It = BB;
6358 ++It;
6359
6360 unsigned dest = MI->getOperand(0).getReg();
6361 unsigned ptrA = MI->getOperand(1).getReg();
6362 unsigned ptrB = MI->getOperand(2).getReg();
6363 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006364 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006365
6366 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6367 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6368 F->insert(It, loopMBB);
6369 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006370 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006371 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006372 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006373
6374 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006375 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006376 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6377 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006378 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6379 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6380 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6381 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6382 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6383 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6384 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6385 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6386 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6387 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006388 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006389 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006390 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006391
6392 // thisMBB:
6393 // ...
6394 // fallthrough --> loopMBB
6395 BB->addSuccessor(loopMBB);
6396
6397 // The 4-byte load must be aligned, while a char or short may be
6398 // anywhere in the word. Hence all this nasty bookkeeping code.
6399 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6400 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006401 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006402 // rlwinm ptr, ptr1, 0, 0, 29
6403 // slw incr2, incr, shift
6404 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6405 // slw mask, mask2, shift
6406 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006407 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006408 // add tmp, tmpDest, incr2
6409 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006410 // and tmp3, tmp, mask
6411 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006412 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006413 // bne- loopMBB
6414 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006415 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006416 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006417 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006418 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006419 .addReg(ptrA).addReg(ptrB);
6420 } else {
6421 Ptr1Reg = ptrB;
6422 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006423 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006424 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006425 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006426 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6427 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006428 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006429 .addReg(Ptr1Reg).addImm(0).addImm(61);
6430 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006431 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006432 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006433 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006434 .addReg(incr).addReg(ShiftReg);
6435 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006436 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006437 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006438 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6439 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006440 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006442 .addReg(Mask2Reg).addReg(ShiftReg);
6443
6444 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006446 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006447 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006448 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006449 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006450 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006451 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006453 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006455 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006456 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006457 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006458 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006459 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006460 BB->addSuccessor(loopMBB);
6461 BB->addSuccessor(exitMBB);
6462
6463 // exitMBB:
6464 // ...
6465 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006466 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6467 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006468 return BB;
6469}
6470
Hal Finkel756810f2013-03-21 21:37:52 +00006471llvm::MachineBasicBlock*
6472PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6473 MachineBasicBlock *MBB) const {
6474 DebugLoc DL = MI->getDebugLoc();
6475 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6476
6477 MachineFunction *MF = MBB->getParent();
6478 MachineRegisterInfo &MRI = MF->getRegInfo();
6479
6480 const BasicBlock *BB = MBB->getBasicBlock();
6481 MachineFunction::iterator I = MBB;
6482 ++I;
6483
6484 // Memory Reference
6485 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6486 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6487
6488 unsigned DstReg = MI->getOperand(0).getReg();
6489 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6490 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6491 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6492 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6493
6494 MVT PVT = getPointerTy();
6495 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6496 "Invalid Pointer Size!");
6497 // For v = setjmp(buf), we generate
6498 //
6499 // thisMBB:
6500 // SjLjSetup mainMBB
6501 // bl mainMBB
6502 // v_restore = 1
6503 // b sinkMBB
6504 //
6505 // mainMBB:
6506 // buf[LabelOffset] = LR
6507 // v_main = 0
6508 //
6509 // sinkMBB:
6510 // v = phi(main, restore)
6511 //
6512
6513 MachineBasicBlock *thisMBB = MBB;
6514 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6515 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6516 MF->insert(I, mainMBB);
6517 MF->insert(I, sinkMBB);
6518
6519 MachineInstrBuilder MIB;
6520
6521 // Transfer the remainder of BB and its successor edges to sinkMBB.
6522 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006523 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006524 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6525
6526 // Note that the structure of the jmp_buf used here is not compatible
6527 // with that used by libc, and is not designed to be. Specifically, it
6528 // stores only those 'reserved' registers that LLVM does not otherwise
6529 // understand how to spill. Also, by convention, by the time this
6530 // intrinsic is called, Clang has already stored the frame address in the
6531 // first slot of the buffer and stack address in the third. Following the
6532 // X86 target code, we'll store the jump address in the second slot. We also
6533 // need to save the TOC pointer (R2) to handle jumps between shared
6534 // libraries, and that will be stored in the fourth slot. The thread
6535 // identifier (R13) is not affected.
6536
6537 // thisMBB:
6538 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6539 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006540 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006541
6542 // Prepare IP either in reg.
6543 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6544 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6545 unsigned BufReg = MI->getOperand(1).getReg();
6546
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006547 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006548 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6549 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006550 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006551 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006552 MIB.setMemRefs(MMOBegin, MMOEnd);
6553 }
6554
Hal Finkelf05d6c72013-07-17 23:50:51 +00006555 // Naked functions never have a base pointer, and so we use r1. For all
6556 // other functions, this decision must be delayed until during PEI.
6557 unsigned BaseReg;
6558 if (MF->getFunction()->getAttributes().hasAttribute(
6559 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006560 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006561 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006562 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006563
6564 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006565 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006566 .addReg(BaseReg)
6567 .addImm(BPOffset)
6568 .addReg(BufReg);
6569 MIB.setMemRefs(MMOBegin, MMOEnd);
6570
Hal Finkel756810f2013-03-21 21:37:52 +00006571 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006572 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006573 const PPCRegisterInfo *TRI =
6574 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6575 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006576
6577 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6578
6579 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6580 .addMBB(mainMBB);
6581 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6582
6583 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6584 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6585
6586 // mainMBB:
6587 // mainDstReg = 0
6588 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006589 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006590
6591 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006592 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006593 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6594 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006595 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006596 .addReg(BufReg);
6597 } else {
6598 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6599 .addReg(LabelReg)
6600 .addImm(LabelOffset)
6601 .addReg(BufReg);
6602 }
6603
6604 MIB.setMemRefs(MMOBegin, MMOEnd);
6605
6606 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6607 mainMBB->addSuccessor(sinkMBB);
6608
6609 // sinkMBB:
6610 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6611 TII->get(PPC::PHI), DstReg)
6612 .addReg(mainDstReg).addMBB(mainMBB)
6613 .addReg(restoreDstReg).addMBB(thisMBB);
6614
6615 MI->eraseFromParent();
6616 return sinkMBB;
6617}
6618
6619MachineBasicBlock *
6620PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6621 MachineBasicBlock *MBB) const {
6622 DebugLoc DL = MI->getDebugLoc();
6623 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6624
6625 MachineFunction *MF = MBB->getParent();
6626 MachineRegisterInfo &MRI = MF->getRegInfo();
6627
6628 // Memory Reference
6629 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6630 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6631
6632 MVT PVT = getPointerTy();
6633 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6634 "Invalid Pointer Size!");
6635
6636 const TargetRegisterClass *RC =
6637 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6638 unsigned Tmp = MRI.createVirtualRegister(RC);
6639 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6640 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6641 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006642 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006643
6644 MachineInstrBuilder MIB;
6645
6646 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6647 const int64_t SPOffset = 2 * PVT.getStoreSize();
6648 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006649 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006650
6651 unsigned BufReg = MI->getOperand(0).getReg();
6652
6653 // Reload FP (the jumped-to function may not have had a
6654 // frame pointer, and if so, then its r31 will be restored
6655 // as necessary).
6656 if (PVT == MVT::i64) {
6657 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6658 .addImm(0)
6659 .addReg(BufReg);
6660 } else {
6661 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6662 .addImm(0)
6663 .addReg(BufReg);
6664 }
6665 MIB.setMemRefs(MMOBegin, MMOEnd);
6666
6667 // Reload IP
6668 if (PVT == MVT::i64) {
6669 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006670 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006671 .addReg(BufReg);
6672 } else {
6673 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6674 .addImm(LabelOffset)
6675 .addReg(BufReg);
6676 }
6677 MIB.setMemRefs(MMOBegin, MMOEnd);
6678
6679 // Reload SP
6680 if (PVT == MVT::i64) {
6681 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006682 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006683 .addReg(BufReg);
6684 } else {
6685 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6686 .addImm(SPOffset)
6687 .addReg(BufReg);
6688 }
6689 MIB.setMemRefs(MMOBegin, MMOEnd);
6690
Hal Finkelf05d6c72013-07-17 23:50:51 +00006691 // Reload BP
6692 if (PVT == MVT::i64) {
6693 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6694 .addImm(BPOffset)
6695 .addReg(BufReg);
6696 } else {
6697 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6698 .addImm(BPOffset)
6699 .addReg(BufReg);
6700 }
6701 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006702
6703 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006704 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006705 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006706 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006707 .addReg(BufReg);
6708
6709 MIB.setMemRefs(MMOBegin, MMOEnd);
6710 }
6711
6712 // Jump
6713 BuildMI(*MBB, MI, DL,
6714 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6715 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6716
6717 MI->eraseFromParent();
6718 return MBB;
6719}
6720
Dale Johannesena32affb2008-08-28 17:53:09 +00006721MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006722PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006723 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006724 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6725 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6726 return emitEHSjLjSetJmp(MI, BB);
6727 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6728 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6729 return emitEHSjLjLongJmp(MI, BB);
6730 }
6731
Evan Cheng20350c42006-11-27 23:37:22 +00006732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006733
6734 // To "insert" these instructions we actually have to insert their
6735 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006736 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006737 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006738 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006739
Dan Gohman3b460302008-07-07 23:14:23 +00006740 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006741
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006742 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006743 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6744 MI->getOpcode() == PPC::SELECT_I4 ||
6745 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006746 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006747 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6748 MI->getOpcode() == PPC::SELECT_CC_I8)
6749 Cond.push_back(MI->getOperand(4));
6750 else
6751 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006752 Cond.push_back(MI->getOperand(1));
6753
Hal Finkel460e94d2012-06-22 23:10:08 +00006754 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006755 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6756 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6757 Cond, MI->getOperand(2).getReg(),
6758 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006759 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6760 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6761 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6762 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006763 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6764 MI->getOpcode() == PPC::SELECT_I4 ||
6765 MI->getOpcode() == PPC::SELECT_I8 ||
6766 MI->getOpcode() == PPC::SELECT_F4 ||
6767 MI->getOpcode() == PPC::SELECT_F8 ||
6768 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006769 // The incoming instruction knows the destination vreg to set, the
6770 // condition code register to branch on, the true/false values to
6771 // select between, and a branch opcode to use.
6772
6773 // thisMBB:
6774 // ...
6775 // TrueVal = ...
6776 // cmpTY ccX, r1, r2
6777 // bCC copy1MBB
6778 // fallthrough --> copy0MBB
6779 MachineBasicBlock *thisMBB = BB;
6780 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6781 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006782 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006783 F->insert(It, copy0MBB);
6784 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006785
6786 // Transfer the remainder of BB and its successor edges to sinkMBB.
6787 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006788 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006789 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6790
Evan Cheng32e376f2008-07-12 02:23:19 +00006791 // Next, add the true and fallthrough blocks as its successors.
6792 BB->addSuccessor(copy0MBB);
6793 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006794
Hal Finkel940ab932014-02-28 00:27:01 +00006795 if (MI->getOpcode() == PPC::SELECT_I4 ||
6796 MI->getOpcode() == PPC::SELECT_I8 ||
6797 MI->getOpcode() == PPC::SELECT_F4 ||
6798 MI->getOpcode() == PPC::SELECT_F8 ||
6799 MI->getOpcode() == PPC::SELECT_VRRC) {
6800 BuildMI(BB, dl, TII->get(PPC::BC))
6801 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6802 } else {
6803 unsigned SelectPred = MI->getOperand(4).getImm();
6804 BuildMI(BB, dl, TII->get(PPC::BCC))
6805 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6806 }
Dan Gohman34396292010-07-06 20:24:04 +00006807
Evan Cheng32e376f2008-07-12 02:23:19 +00006808 // copy0MBB:
6809 // %FalseValue = ...
6810 // # fallthrough to sinkMBB
6811 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006812
Evan Cheng32e376f2008-07-12 02:23:19 +00006813 // Update machine-CFG edges
6814 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006815
Evan Cheng32e376f2008-07-12 02:23:19 +00006816 // sinkMBB:
6817 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6818 // ...
6819 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006820 BuildMI(*BB, BB->begin(), dl,
6821 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006822 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6823 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6824 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006825 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6826 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6827 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6828 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006829 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6830 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6831 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6832 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006833
6834 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6835 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6836 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6837 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006838 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6839 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6840 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6841 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006842
6843 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6844 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6845 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6846 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006847 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6848 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6849 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6850 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006851
6852 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6853 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6854 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6855 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006856 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6857 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6858 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6859 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006860
6861 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006862 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006863 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006864 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006865 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006866 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006867 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006868 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006869
6870 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6871 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6872 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6873 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006874 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6875 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6876 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6877 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006878
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006879 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6880 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6881 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6882 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6883 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6884 BB = EmitAtomicBinary(MI, BB, false, 0);
6885 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6886 BB = EmitAtomicBinary(MI, BB, true, 0);
6887
Evan Cheng32e376f2008-07-12 02:23:19 +00006888 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6889 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6890 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6891
6892 unsigned dest = MI->getOperand(0).getReg();
6893 unsigned ptrA = MI->getOperand(1).getReg();
6894 unsigned ptrB = MI->getOperand(2).getReg();
6895 unsigned oldval = MI->getOperand(3).getReg();
6896 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006897 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006898
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006899 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6900 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6901 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006902 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006903 F->insert(It, loop1MBB);
6904 F->insert(It, loop2MBB);
6905 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006906 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006907 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006908 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006909 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006910
6911 // thisMBB:
6912 // ...
6913 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006914 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006915
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006916 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006917 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006918 // cmp[wd] dest, oldval
6919 // bne- midMBB
6920 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006921 // st[wd]cx. newval, ptr
6922 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006923 // b exitBB
6924 // midMBB:
6925 // st[wd]cx. dest, ptr
6926 // exitBB:
6927 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006928 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006929 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006930 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006931 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006932 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006933 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6934 BB->addSuccessor(loop2MBB);
6935 BB->addSuccessor(midMBB);
6936
6937 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006938 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006939 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006940 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006941 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006942 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006943 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006944 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006945
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006946 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006947 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006948 .addReg(dest).addReg(ptrA).addReg(ptrB);
6949 BB->addSuccessor(exitMBB);
6950
Evan Cheng32e376f2008-07-12 02:23:19 +00006951 // exitMBB:
6952 // ...
6953 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006954 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6955 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6956 // We must use 64-bit registers for addresses when targeting 64-bit,
6957 // since we're actually doing arithmetic on them. Other registers
6958 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006959 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00006960 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6961
6962 unsigned dest = MI->getOperand(0).getReg();
6963 unsigned ptrA = MI->getOperand(1).getReg();
6964 unsigned ptrB = MI->getOperand(2).getReg();
6965 unsigned oldval = MI->getOperand(3).getReg();
6966 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006967 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006968
6969 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6970 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6971 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6972 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6973 F->insert(It, loop1MBB);
6974 F->insert(It, loop2MBB);
6975 F->insert(It, midMBB);
6976 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006977 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006978 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006979 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006980
6981 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006982 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006983 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6984 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006985 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6986 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6987 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6988 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6989 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6990 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6991 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6992 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6993 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6994 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6995 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6996 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6997 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6998 unsigned Ptr1Reg;
6999 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007000 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007001 // thisMBB:
7002 // ...
7003 // fallthrough --> loopMBB
7004 BB->addSuccessor(loop1MBB);
7005
7006 // The 4-byte load must be aligned, while a char or short may be
7007 // anywhere in the word. Hence all this nasty bookkeeping code.
7008 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7009 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007010 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007011 // rlwinm ptr, ptr1, 0, 0, 29
7012 // slw newval2, newval, shift
7013 // slw oldval2, oldval,shift
7014 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7015 // slw mask, mask2, shift
7016 // and newval3, newval2, mask
7017 // and oldval3, oldval2, mask
7018 // loop1MBB:
7019 // lwarx tmpDest, ptr
7020 // and tmp, tmpDest, mask
7021 // cmpw tmp, oldval3
7022 // bne- midMBB
7023 // loop2MBB:
7024 // andc tmp2, tmpDest, mask
7025 // or tmp4, tmp2, newval3
7026 // stwcx. tmp4, ptr
7027 // bne- loop1MBB
7028 // b exitBB
7029 // midMBB:
7030 // stwcx. tmpDest, ptr
7031 // exitBB:
7032 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007033 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007034 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007035 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007036 .addReg(ptrA).addReg(ptrB);
7037 } else {
7038 Ptr1Reg = ptrB;
7039 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007040 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007041 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007042 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007043 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7044 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007045 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007046 .addReg(Ptr1Reg).addImm(0).addImm(61);
7047 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007048 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007049 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007050 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007051 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007052 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007053 .addReg(oldval).addReg(ShiftReg);
7054 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007055 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007056 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007057 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7058 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7059 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007060 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007061 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007062 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007063 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007064 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007065 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007066 .addReg(OldVal2Reg).addReg(MaskReg);
7067
7068 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007069 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007070 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007071 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7072 .addReg(TmpDestReg).addReg(MaskReg);
7073 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007074 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007075 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007076 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7077 BB->addSuccessor(loop2MBB);
7078 BB->addSuccessor(midMBB);
7079
7080 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007081 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7082 .addReg(TmpDestReg).addReg(MaskReg);
7083 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7084 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7085 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007086 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007087 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007088 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007089 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007090 BB->addSuccessor(loop1MBB);
7091 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007092
Dale Johannesen340d2642008-08-30 00:08:53 +00007093 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007094 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007095 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007096 BB->addSuccessor(exitMBB);
7097
7098 // exitMBB:
7099 // ...
7100 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007101 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7102 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007103 } else if (MI->getOpcode() == PPC::FADDrtz) {
7104 // This pseudo performs an FADD with rounding mode temporarily forced
7105 // to round-to-zero. We emit this via custom inserter since the FPSCR
7106 // is not modeled at the SelectionDAG level.
7107 unsigned Dest = MI->getOperand(0).getReg();
7108 unsigned Src1 = MI->getOperand(1).getReg();
7109 unsigned Src2 = MI->getOperand(2).getReg();
7110 DebugLoc dl = MI->getDebugLoc();
7111
7112 MachineRegisterInfo &RegInfo = F->getRegInfo();
7113 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7114
7115 // Save FPSCR value.
7116 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7117
7118 // Set rounding mode to round-to-zero.
7119 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7120 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7121
7122 // Perform addition.
7123 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7124
7125 // Restore FPSCR value.
7126 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007127 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7128 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7129 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7130 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7131 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7132 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7133 PPC::ANDIo8 : PPC::ANDIo;
7134 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7135 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7136
7137 MachineRegisterInfo &RegInfo = F->getRegInfo();
7138 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7139 &PPC::GPRCRegClass :
7140 &PPC::G8RCRegClass);
7141
7142 DebugLoc dl = MI->getDebugLoc();
7143 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7144 .addReg(MI->getOperand(1).getReg()).addImm(1);
7145 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7146 MI->getOperand(0).getReg())
7147 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007148 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007149 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007150 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007151
Dan Gohman34396292010-07-06 20:24:04 +00007152 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007153 return BB;
7154}
7155
Chris Lattner4211ca92006-04-14 06:01:58 +00007156//===----------------------------------------------------------------------===//
7157// Target Optimization Hooks
7158//===----------------------------------------------------------------------===//
7159
Hal Finkelb0c810f2013-04-03 17:44:56 +00007160SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7161 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007162 if (DCI.isAfterLegalizeVectorOps())
7163 return SDValue();
7164
Hal Finkelb0c810f2013-04-03 17:44:56 +00007165 EVT VT = Op.getValueType();
7166
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007167 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7168 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7169 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7170 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007171
7172 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7173 // For the reciprocal, we need to find the zero of the function:
7174 // F(X) = A X - 1 [which has a zero at X = 1/A]
7175 // =>
7176 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7177 // does not require additional intermediate precision]
7178
7179 // Convergence is quadratic, so we essentially double the number of digits
7180 // correct after every iteration. The minimum architected relative
7181 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7182 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007183 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007184 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007185 ++Iterations;
7186
7187 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007188 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007189
7190 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007191 DAG.getConstantFP(1.0, VT.getScalarType());
7192 if (VT.isVector()) {
7193 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007194 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007195 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007196 FPOne, FPOne, FPOne, FPOne);
7197 }
7198
Hal Finkelb0c810f2013-04-03 17:44:56 +00007199 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007200 DCI.AddToWorklist(Est.getNode());
7201
7202 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7203 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007204 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007205 DCI.AddToWorklist(NewEst.getNode());
7206
Hal Finkelb0c810f2013-04-03 17:44:56 +00007207 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007208 DCI.AddToWorklist(NewEst.getNode());
7209
Hal Finkelb0c810f2013-04-03 17:44:56 +00007210 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007211 DCI.AddToWorklist(NewEst.getNode());
7212
Hal Finkelb0c810f2013-04-03 17:44:56 +00007213 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007214 DCI.AddToWorklist(Est.getNode());
7215 }
7216
7217 return Est;
7218 }
7219
7220 return SDValue();
7221}
7222
Hal Finkelb0c810f2013-04-03 17:44:56 +00007223SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007224 DAGCombinerInfo &DCI) const {
7225 if (DCI.isAfterLegalizeVectorOps())
7226 return SDValue();
7227
Hal Finkelb0c810f2013-04-03 17:44:56 +00007228 EVT VT = Op.getValueType();
7229
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007230 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7231 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7232 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7233 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007234
7235 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7236 // For the reciprocal sqrt, we need to find the zero of the function:
7237 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7238 // =>
7239 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7240 // As a result, we precompute A/2 prior to the iteration loop.
7241
7242 // Convergence is quadratic, so we essentially double the number of digits
7243 // correct after every iteration. The minimum architected relative
7244 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7245 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007246 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007247 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007248 ++Iterations;
7249
7250 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007251 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007252
Hal Finkelb0c810f2013-04-03 17:44:56 +00007253 SDValue FPThreeHalves =
7254 DAG.getConstantFP(1.5, VT.getScalarType());
7255 if (VT.isVector()) {
7256 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007257 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007258 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7259 FPThreeHalves, FPThreeHalves,
7260 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007261 }
7262
Hal Finkelb0c810f2013-04-03 17:44:56 +00007263 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007264 DCI.AddToWorklist(Est.getNode());
7265
7266 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7267 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007268 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007269 DCI.AddToWorklist(HalfArg.getNode());
7270
Hal Finkelb0c810f2013-04-03 17:44:56 +00007271 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007272 DCI.AddToWorklist(HalfArg.getNode());
7273
7274 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7275 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007276 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007277 DCI.AddToWorklist(NewEst.getNode());
7278
Hal Finkelb0c810f2013-04-03 17:44:56 +00007279 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007280 DCI.AddToWorklist(NewEst.getNode());
7281
Hal Finkelb0c810f2013-04-03 17:44:56 +00007282 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007283 DCI.AddToWorklist(NewEst.getNode());
7284
Hal Finkelb0c810f2013-04-03 17:44:56 +00007285 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007286 DCI.AddToWorklist(Est.getNode());
7287 }
7288
7289 return Est;
7290 }
7291
7292 return SDValue();
7293}
7294
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007295// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7296// not enforce equality of the chain operands.
7297static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7298 unsigned Bytes, int Dist,
7299 SelectionDAG &DAG) {
7300 EVT VT = LS->getMemoryVT();
7301 if (VT.getSizeInBits() / 8 != Bytes)
7302 return false;
7303
7304 SDValue Loc = LS->getBasePtr();
7305 SDValue BaseLoc = Base->getBasePtr();
7306 if (Loc.getOpcode() == ISD::FrameIndex) {
7307 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7308 return false;
7309 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7310 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7311 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7312 int FS = MFI->getObjectSize(FI);
7313 int BFS = MFI->getObjectSize(BFI);
7314 if (FS != BFS || FS != (int)Bytes) return false;
7315 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7316 }
7317
7318 // Handle X+C
7319 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7320 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7321 return true;
7322
7323 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007324 const GlobalValue *GV1 = nullptr;
7325 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007326 int64_t Offset1 = 0;
7327 int64_t Offset2 = 0;
7328 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7329 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7330 if (isGA1 && isGA2 && GV1 == GV2)
7331 return Offset1 == (Offset2 + Dist*Bytes);
7332 return false;
7333}
7334
Hal Finkel7d8a6912013-05-26 18:08:30 +00007335// Return true is there is a nearyby consecutive load to the one provided
7336// (regardless of alignment). We search up and down the chain, looking though
7337// token factors and other loads (but nothing else). As a result, a true
7338// results indicates that it is safe to create a new consecutive load adjacent
7339// to the load provided.
7340static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7341 SDValue Chain = LD->getChain();
7342 EVT VT = LD->getMemoryVT();
7343
7344 SmallSet<SDNode *, 16> LoadRoots;
7345 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7346 SmallSet<SDNode *, 16> Visited;
7347
7348 // First, search up the chain, branching to follow all token-factor operands.
7349 // If we find a consecutive load, then we're done, otherwise, record all
7350 // nodes just above the top-level loads and token factors.
7351 while (!Queue.empty()) {
7352 SDNode *ChainNext = Queue.pop_back_val();
7353 if (!Visited.insert(ChainNext))
7354 continue;
7355
7356 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007357 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007358 return true;
7359
7360 if (!Visited.count(ChainLD->getChain().getNode()))
7361 Queue.push_back(ChainLD->getChain().getNode());
7362 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7363 for (SDNode::op_iterator O = ChainNext->op_begin(),
7364 OE = ChainNext->op_end(); O != OE; ++O)
7365 if (!Visited.count(O->getNode()))
7366 Queue.push_back(O->getNode());
7367 } else
7368 LoadRoots.insert(ChainNext);
7369 }
7370
7371 // Second, search down the chain, starting from the top-level nodes recorded
7372 // in the first phase. These top-level nodes are the nodes just above all
7373 // loads and token factors. Starting with their uses, recursively look though
7374 // all loads (just the chain uses) and token factors to find a consecutive
7375 // load.
7376 Visited.clear();
7377 Queue.clear();
7378
7379 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7380 IE = LoadRoots.end(); I != IE; ++I) {
7381 Queue.push_back(*I);
7382
7383 while (!Queue.empty()) {
7384 SDNode *LoadRoot = Queue.pop_back_val();
7385 if (!Visited.insert(LoadRoot))
7386 continue;
7387
7388 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007389 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007390 return true;
7391
7392 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7393 UE = LoadRoot->use_end(); UI != UE; ++UI)
7394 if (((isa<LoadSDNode>(*UI) &&
7395 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7396 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7397 Queue.push_back(*UI);
7398 }
7399 }
7400
7401 return false;
7402}
7403
Hal Finkel940ab932014-02-28 00:27:01 +00007404SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7405 DAGCombinerInfo &DCI) const {
7406 SelectionDAG &DAG = DCI.DAG;
7407 SDLoc dl(N);
7408
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007409 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007410 "Expecting to be tracking CR bits");
7411 // If we're tracking CR bits, we need to be careful that we don't have:
7412 // trunc(binary-ops(zext(x), zext(y)))
7413 // or
7414 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7415 // such that we're unnecessarily moving things into GPRs when it would be
7416 // better to keep them in CR bits.
7417
7418 // Note that trunc here can be an actual i1 trunc, or can be the effective
7419 // truncation that comes from a setcc or select_cc.
7420 if (N->getOpcode() == ISD::TRUNCATE &&
7421 N->getValueType(0) != MVT::i1)
7422 return SDValue();
7423
7424 if (N->getOperand(0).getValueType() != MVT::i32 &&
7425 N->getOperand(0).getValueType() != MVT::i64)
7426 return SDValue();
7427
7428 if (N->getOpcode() == ISD::SETCC ||
7429 N->getOpcode() == ISD::SELECT_CC) {
7430 // If we're looking at a comparison, then we need to make sure that the
7431 // high bits (all except for the first) don't matter the result.
7432 ISD::CondCode CC =
7433 cast<CondCodeSDNode>(N->getOperand(
7434 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7435 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7436
7437 if (ISD::isSignedIntSetCC(CC)) {
7438 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7439 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7440 return SDValue();
7441 } else if (ISD::isUnsignedIntSetCC(CC)) {
7442 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7443 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7444 !DAG.MaskedValueIsZero(N->getOperand(1),
7445 APInt::getHighBitsSet(OpBits, OpBits-1)))
7446 return SDValue();
7447 } else {
7448 // This is neither a signed nor an unsigned comparison, just make sure
7449 // that the high bits are equal.
7450 APInt Op1Zero, Op1One;
7451 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007452 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7453 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007454
7455 // We don't really care about what is known about the first bit (if
7456 // anything), so clear it in all masks prior to comparing them.
7457 Op1Zero.clearBit(0); Op1One.clearBit(0);
7458 Op2Zero.clearBit(0); Op2One.clearBit(0);
7459
7460 if (Op1Zero != Op2Zero || Op1One != Op2One)
7461 return SDValue();
7462 }
7463 }
7464
7465 // We now know that the higher-order bits are irrelevant, we just need to
7466 // make sure that all of the intermediate operations are bit operations, and
7467 // all inputs are extensions.
7468 if (N->getOperand(0).getOpcode() != ISD::AND &&
7469 N->getOperand(0).getOpcode() != ISD::OR &&
7470 N->getOperand(0).getOpcode() != ISD::XOR &&
7471 N->getOperand(0).getOpcode() != ISD::SELECT &&
7472 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7473 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7474 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7475 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7476 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7477 return SDValue();
7478
7479 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7480 N->getOperand(1).getOpcode() != ISD::AND &&
7481 N->getOperand(1).getOpcode() != ISD::OR &&
7482 N->getOperand(1).getOpcode() != ISD::XOR &&
7483 N->getOperand(1).getOpcode() != ISD::SELECT &&
7484 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7485 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7486 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7487 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7488 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7489 return SDValue();
7490
7491 SmallVector<SDValue, 4> Inputs;
7492 SmallVector<SDValue, 8> BinOps, PromOps;
7493 SmallPtrSet<SDNode *, 16> Visited;
7494
7495 for (unsigned i = 0; i < 2; ++i) {
7496 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7497 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7498 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7499 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7500 isa<ConstantSDNode>(N->getOperand(i)))
7501 Inputs.push_back(N->getOperand(i));
7502 else
7503 BinOps.push_back(N->getOperand(i));
7504
7505 if (N->getOpcode() == ISD::TRUNCATE)
7506 break;
7507 }
7508
7509 // Visit all inputs, collect all binary operations (and, or, xor and
7510 // select) that are all fed by extensions.
7511 while (!BinOps.empty()) {
7512 SDValue BinOp = BinOps.back();
7513 BinOps.pop_back();
7514
7515 if (!Visited.insert(BinOp.getNode()))
7516 continue;
7517
7518 PromOps.push_back(BinOp);
7519
7520 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7521 // The condition of the select is not promoted.
7522 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7523 continue;
7524 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7525 continue;
7526
7527 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7528 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7529 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7530 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7531 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7532 Inputs.push_back(BinOp.getOperand(i));
7533 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7534 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7535 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7536 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7537 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7538 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7539 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7540 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7541 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7542 BinOps.push_back(BinOp.getOperand(i));
7543 } else {
7544 // We have an input that is not an extension or another binary
7545 // operation; we'll abort this transformation.
7546 return SDValue();
7547 }
7548 }
7549 }
7550
7551 // Make sure that this is a self-contained cluster of operations (which
7552 // is not quite the same thing as saying that everything has only one
7553 // use).
7554 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7555 if (isa<ConstantSDNode>(Inputs[i]))
7556 continue;
7557
7558 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7559 UE = Inputs[i].getNode()->use_end();
7560 UI != UE; ++UI) {
7561 SDNode *User = *UI;
7562 if (User != N && !Visited.count(User))
7563 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007564
7565 // Make sure that we're not going to promote the non-output-value
7566 // operand(s) or SELECT or SELECT_CC.
7567 // FIXME: Although we could sometimes handle this, and it does occur in
7568 // practice that one of the condition inputs to the select is also one of
7569 // the outputs, we currently can't deal with this.
7570 if (User->getOpcode() == ISD::SELECT) {
7571 if (User->getOperand(0) == Inputs[i])
7572 return SDValue();
7573 } else if (User->getOpcode() == ISD::SELECT_CC) {
7574 if (User->getOperand(0) == Inputs[i] ||
7575 User->getOperand(1) == Inputs[i])
7576 return SDValue();
7577 }
Hal Finkel940ab932014-02-28 00:27:01 +00007578 }
7579 }
7580
7581 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7582 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7583 UE = PromOps[i].getNode()->use_end();
7584 UI != UE; ++UI) {
7585 SDNode *User = *UI;
7586 if (User != N && !Visited.count(User))
7587 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007588
7589 // Make sure that we're not going to promote the non-output-value
7590 // operand(s) or SELECT or SELECT_CC.
7591 // FIXME: Although we could sometimes handle this, and it does occur in
7592 // practice that one of the condition inputs to the select is also one of
7593 // the outputs, we currently can't deal with this.
7594 if (User->getOpcode() == ISD::SELECT) {
7595 if (User->getOperand(0) == PromOps[i])
7596 return SDValue();
7597 } else if (User->getOpcode() == ISD::SELECT_CC) {
7598 if (User->getOperand(0) == PromOps[i] ||
7599 User->getOperand(1) == PromOps[i])
7600 return SDValue();
7601 }
Hal Finkel940ab932014-02-28 00:27:01 +00007602 }
7603 }
7604
7605 // Replace all inputs with the extension operand.
7606 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7607 // Constants may have users outside the cluster of to-be-promoted nodes,
7608 // and so we need to replace those as we do the promotions.
7609 if (isa<ConstantSDNode>(Inputs[i]))
7610 continue;
7611 else
7612 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7613 }
7614
7615 // Replace all operations (these are all the same, but have a different
7616 // (i1) return type). DAG.getNode will validate that the types of
7617 // a binary operator match, so go through the list in reverse so that
7618 // we've likely promoted both operands first. Any intermediate truncations or
7619 // extensions disappear.
7620 while (!PromOps.empty()) {
7621 SDValue PromOp = PromOps.back();
7622 PromOps.pop_back();
7623
7624 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7625 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7626 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7627 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7628 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7629 PromOp.getOperand(0).getValueType() != MVT::i1) {
7630 // The operand is not yet ready (see comment below).
7631 PromOps.insert(PromOps.begin(), PromOp);
7632 continue;
7633 }
7634
7635 SDValue RepValue = PromOp.getOperand(0);
7636 if (isa<ConstantSDNode>(RepValue))
7637 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7638
7639 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7640 continue;
7641 }
7642
7643 unsigned C;
7644 switch (PromOp.getOpcode()) {
7645 default: C = 0; break;
7646 case ISD::SELECT: C = 1; break;
7647 case ISD::SELECT_CC: C = 2; break;
7648 }
7649
7650 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7651 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7652 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7653 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7654 // The to-be-promoted operands of this node have not yet been
7655 // promoted (this should be rare because we're going through the
7656 // list backward, but if one of the operands has several users in
7657 // this cluster of to-be-promoted nodes, it is possible).
7658 PromOps.insert(PromOps.begin(), PromOp);
7659 continue;
7660 }
7661
7662 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7663 PromOp.getNode()->op_end());
7664
7665 // If there are any constant inputs, make sure they're replaced now.
7666 for (unsigned i = 0; i < 2; ++i)
7667 if (isa<ConstantSDNode>(Ops[C+i]))
7668 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7669
7670 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007671 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007672 }
7673
7674 // Now we're left with the initial truncation itself.
7675 if (N->getOpcode() == ISD::TRUNCATE)
7676 return N->getOperand(0);
7677
7678 // Otherwise, this is a comparison. The operands to be compared have just
7679 // changed type (to i1), but everything else is the same.
7680 return SDValue(N, 0);
7681}
7682
7683SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7684 DAGCombinerInfo &DCI) const {
7685 SelectionDAG &DAG = DCI.DAG;
7686 SDLoc dl(N);
7687
Hal Finkel940ab932014-02-28 00:27:01 +00007688 // If we're tracking CR bits, we need to be careful that we don't have:
7689 // zext(binary-ops(trunc(x), trunc(y)))
7690 // or
7691 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7692 // such that we're unnecessarily moving things into CR bits that can more
7693 // efficiently stay in GPRs. Note that if we're not certain that the high
7694 // bits are set as required by the final extension, we still may need to do
7695 // some masking to get the proper behavior.
7696
Hal Finkel46043ed2014-03-01 21:36:57 +00007697 // This same functionality is important on PPC64 when dealing with
7698 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7699 // the return values of functions. Because it is so similar, it is handled
7700 // here as well.
7701
Hal Finkel940ab932014-02-28 00:27:01 +00007702 if (N->getValueType(0) != MVT::i32 &&
7703 N->getValueType(0) != MVT::i64)
7704 return SDValue();
7705
Hal Finkel46043ed2014-03-01 21:36:57 +00007706 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007707 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007708 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007709 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007710 return SDValue();
7711
7712 if (N->getOperand(0).getOpcode() != ISD::AND &&
7713 N->getOperand(0).getOpcode() != ISD::OR &&
7714 N->getOperand(0).getOpcode() != ISD::XOR &&
7715 N->getOperand(0).getOpcode() != ISD::SELECT &&
7716 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7717 return SDValue();
7718
7719 SmallVector<SDValue, 4> Inputs;
7720 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7721 SmallPtrSet<SDNode *, 16> Visited;
7722
7723 // Visit all inputs, collect all binary operations (and, or, xor and
7724 // select) that are all fed by truncations.
7725 while (!BinOps.empty()) {
7726 SDValue BinOp = BinOps.back();
7727 BinOps.pop_back();
7728
7729 if (!Visited.insert(BinOp.getNode()))
7730 continue;
7731
7732 PromOps.push_back(BinOp);
7733
7734 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7735 // The condition of the select is not promoted.
7736 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7737 continue;
7738 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7739 continue;
7740
7741 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7742 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7743 Inputs.push_back(BinOp.getOperand(i));
7744 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7745 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7746 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7747 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7748 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7749 BinOps.push_back(BinOp.getOperand(i));
7750 } else {
7751 // We have an input that is not a truncation or another binary
7752 // operation; we'll abort this transformation.
7753 return SDValue();
7754 }
7755 }
7756 }
7757
7758 // Make sure that this is a self-contained cluster of operations (which
7759 // is not quite the same thing as saying that everything has only one
7760 // use).
7761 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7762 if (isa<ConstantSDNode>(Inputs[i]))
7763 continue;
7764
7765 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7766 UE = Inputs[i].getNode()->use_end();
7767 UI != UE; ++UI) {
7768 SDNode *User = *UI;
7769 if (User != N && !Visited.count(User))
7770 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007771
7772 // Make sure that we're not going to promote the non-output-value
7773 // operand(s) or SELECT or SELECT_CC.
7774 // FIXME: Although we could sometimes handle this, and it does occur in
7775 // practice that one of the condition inputs to the select is also one of
7776 // the outputs, we currently can't deal with this.
7777 if (User->getOpcode() == ISD::SELECT) {
7778 if (User->getOperand(0) == Inputs[i])
7779 return SDValue();
7780 } else if (User->getOpcode() == ISD::SELECT_CC) {
7781 if (User->getOperand(0) == Inputs[i] ||
7782 User->getOperand(1) == Inputs[i])
7783 return SDValue();
7784 }
Hal Finkel940ab932014-02-28 00:27:01 +00007785 }
7786 }
7787
7788 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7789 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7790 UE = PromOps[i].getNode()->use_end();
7791 UI != UE; ++UI) {
7792 SDNode *User = *UI;
7793 if (User != N && !Visited.count(User))
7794 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007795
7796 // Make sure that we're not going to promote the non-output-value
7797 // operand(s) or SELECT or SELECT_CC.
7798 // FIXME: Although we could sometimes handle this, and it does occur in
7799 // practice that one of the condition inputs to the select is also one of
7800 // the outputs, we currently can't deal with this.
7801 if (User->getOpcode() == ISD::SELECT) {
7802 if (User->getOperand(0) == PromOps[i])
7803 return SDValue();
7804 } else if (User->getOpcode() == ISD::SELECT_CC) {
7805 if (User->getOperand(0) == PromOps[i] ||
7806 User->getOperand(1) == PromOps[i])
7807 return SDValue();
7808 }
Hal Finkel940ab932014-02-28 00:27:01 +00007809 }
7810 }
7811
Hal Finkel46043ed2014-03-01 21:36:57 +00007812 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007813 bool ReallyNeedsExt = false;
7814 if (N->getOpcode() != ISD::ANY_EXTEND) {
7815 // If all of the inputs are not already sign/zero extended, then
7816 // we'll still need to do that at the end.
7817 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7818 if (isa<ConstantSDNode>(Inputs[i]))
7819 continue;
7820
7821 unsigned OpBits =
7822 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007823 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7824
Hal Finkel940ab932014-02-28 00:27:01 +00007825 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7826 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007827 APInt::getHighBitsSet(OpBits,
7828 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007829 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007830 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7831 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007832 ReallyNeedsExt = true;
7833 break;
7834 }
7835 }
7836 }
7837
7838 // Replace all inputs, either with the truncation operand, or a
7839 // truncation or extension to the final output type.
7840 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7841 // Constant inputs need to be replaced with the to-be-promoted nodes that
7842 // use them because they might have users outside of the cluster of
7843 // promoted nodes.
7844 if (isa<ConstantSDNode>(Inputs[i]))
7845 continue;
7846
7847 SDValue InSrc = Inputs[i].getOperand(0);
7848 if (Inputs[i].getValueType() == N->getValueType(0))
7849 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7850 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7851 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7852 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7853 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7854 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7855 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7856 else
7857 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7858 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7859 }
7860
7861 // Replace all operations (these are all the same, but have a different
7862 // (promoted) return type). DAG.getNode will validate that the types of
7863 // a binary operator match, so go through the list in reverse so that
7864 // we've likely promoted both operands first.
7865 while (!PromOps.empty()) {
7866 SDValue PromOp = PromOps.back();
7867 PromOps.pop_back();
7868
7869 unsigned C;
7870 switch (PromOp.getOpcode()) {
7871 default: C = 0; break;
7872 case ISD::SELECT: C = 1; break;
7873 case ISD::SELECT_CC: C = 2; break;
7874 }
7875
7876 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7877 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7878 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7879 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7880 // The to-be-promoted operands of this node have not yet been
7881 // promoted (this should be rare because we're going through the
7882 // list backward, but if one of the operands has several users in
7883 // this cluster of to-be-promoted nodes, it is possible).
7884 PromOps.insert(PromOps.begin(), PromOp);
7885 continue;
7886 }
7887
7888 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7889 PromOp.getNode()->op_end());
7890
7891 // If this node has constant inputs, then they'll need to be promoted here.
7892 for (unsigned i = 0; i < 2; ++i) {
7893 if (!isa<ConstantSDNode>(Ops[C+i]))
7894 continue;
7895 if (Ops[C+i].getValueType() == N->getValueType(0))
7896 continue;
7897
7898 if (N->getOpcode() == ISD::SIGN_EXTEND)
7899 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7900 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7901 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7902 else
7903 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7904 }
7905
7906 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007907 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007908 }
7909
7910 // Now we're left with the initial extension itself.
7911 if (!ReallyNeedsExt)
7912 return N->getOperand(0);
7913
Hal Finkel46043ed2014-03-01 21:36:57 +00007914 // To zero extend, just mask off everything except for the first bit (in the
7915 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007916 if (N->getOpcode() == ISD::ZERO_EXTEND)
7917 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007918 DAG.getConstant(APInt::getLowBitsSet(
7919 N->getValueSizeInBits(0), PromBits),
7920 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007921
7922 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7923 "Invalid extension type");
7924 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7925 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007926 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007927 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7928 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7929 N->getOperand(0), ShiftCst), ShiftCst);
7930}
7931
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007932SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7933 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007934 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007935 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007936 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007937 switch (N->getOpcode()) {
7938 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007939 case PPCISD::SHL:
7940 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007941 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007942 return N->getOperand(0);
7943 }
7944 break;
7945 case PPCISD::SRL:
7946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007947 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007948 return N->getOperand(0);
7949 }
7950 break;
7951 case PPCISD::SRA:
7952 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007953 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007954 C->isAllOnesValue()) // -1 >>s V -> -1.
7955 return N->getOperand(0);
7956 }
7957 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007958 case ISD::SIGN_EXTEND:
7959 case ISD::ZERO_EXTEND:
7960 case ISD::ANY_EXTEND:
7961 return DAGCombineExtBoolTrunc(N, DCI);
7962 case ISD::TRUNCATE:
7963 case ISD::SETCC:
7964 case ISD::SELECT_CC:
7965 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007966 case ISD::FDIV: {
7967 assert(TM.Options.UnsafeFPMath &&
7968 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007969
Hal Finkel2e103312013-04-03 04:01:11 +00007970 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007971 SDValue RV =
7972 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007973 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00007974 DCI.AddToWorklist(RV.getNode());
7975 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7976 N->getOperand(0), RV);
7977 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007978 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7979 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7980 SDValue RV =
7981 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7982 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007983 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007984 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007985 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007986 N->getValueType(0), RV);
7987 DCI.AddToWorklist(RV.getNode());
7988 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7989 N->getOperand(0), RV);
7990 }
7991 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7992 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7993 SDValue RV =
7994 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7995 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007996 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007997 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007998 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007999 N->getValueType(0), RV,
8000 N->getOperand(1).getOperand(1));
8001 DCI.AddToWorklist(RV.getNode());
8002 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8003 N->getOperand(0), RV);
8004 }
Hal Finkel2e103312013-04-03 04:01:11 +00008005 }
8006
Hal Finkelb0c810f2013-04-03 17:44:56 +00008007 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008008 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008009 DCI.AddToWorklist(RV.getNode());
8010 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8011 N->getOperand(0), RV);
8012 }
8013
8014 }
8015 break;
8016 case ISD::FSQRT: {
8017 assert(TM.Options.UnsafeFPMath &&
8018 "Reciprocal estimates require UnsafeFPMath");
8019
8020 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8021 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008022 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008023 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008024 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008025 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008026 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008027 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8028 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008029
8030 EVT VT = RV.getValueType();
8031
8032 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8033 if (VT.isVector()) {
8034 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8035 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8036 }
8037
8038 SDValue ZeroCmp =
8039 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8040 N->getOperand(0), Zero, ISD::SETEQ);
8041 DCI.AddToWorklist(ZeroCmp.getNode());
8042 DCI.AddToWorklist(RV.getNode());
8043
8044 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8045 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008046 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008047 }
Hal Finkel2e103312013-04-03 04:01:11 +00008048 }
8049
8050 }
8051 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008052 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008053 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008054 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8055 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8056 // We allow the src/dst to be either f32/f64, but the intermediate
8057 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008058 if (N->getOperand(0).getValueType() == MVT::i64 &&
8059 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008060 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008061 if (Val.getValueType() == MVT::f32) {
8062 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008063 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008064 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008065
Owen Anderson9f944592009-08-11 20:47:22 +00008066 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008067 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008068 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008069 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008070 if (N->getValueType(0) == MVT::f32) {
8071 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008072 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008073 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008074 }
8075 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008076 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008077 // If the intermediate type is i32, we can avoid the load/store here
8078 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008079 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008080 }
8081 }
8082 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008083 case ISD::STORE:
8084 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8085 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008086 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008087 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008088 N->getOperand(1).getValueType() == MVT::i32 &&
8089 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008090 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008091 if (Val.getValueType() == MVT::f32) {
8092 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008093 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008094 }
Owen Anderson9f944592009-08-11 20:47:22 +00008095 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008096 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008097
Hal Finkel60c75102013-04-01 15:37:53 +00008098 SDValue Ops[] = {
8099 N->getOperand(0), Val, N->getOperand(2),
8100 DAG.getValueType(N->getOperand(1).getValueType())
8101 };
8102
8103 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008104 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008105 cast<StoreSDNode>(N)->getMemoryVT(),
8106 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008107 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008108 return Val;
8109 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008110
Chris Lattnera7976d32006-07-10 20:56:58 +00008111 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008112 if (cast<StoreSDNode>(N)->isUnindexed() &&
8113 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008114 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008115 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008116 N->getOperand(1).getValueType() == MVT::i16 ||
8117 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008118 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008119 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008120 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008121 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008122 if (BSwapOp.getValueType() == MVT::i16)
8123 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008124
Dan Gohman48b185d2009-09-25 20:36:54 +00008125 SDValue Ops[] = {
8126 N->getOperand(0), BSwapOp, N->getOperand(2),
8127 DAG.getValueType(N->getOperand(1).getValueType())
8128 };
8129 return
8130 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008131 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008132 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008133 }
8134 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008135 case ISD::LOAD: {
8136 LoadSDNode *LD = cast<LoadSDNode>(N);
8137 EVT VT = LD->getValueType(0);
8138 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8139 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8140 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8141 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008142 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8143 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008144 LD->getAlignment() < ABIAlignment) {
8145 // This is a type-legal unaligned Altivec load.
8146 SDValue Chain = LD->getChain();
8147 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008148 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008149
8150 // This implements the loading of unaligned vectors as described in
8151 // the venerable Apple Velocity Engine overview. Specifically:
8152 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8153 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8154 //
8155 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008156 // loads into an alignment-based permutation-control instruction (lvsl
8157 // or lvsr), a series of regular vector loads (which always truncate
8158 // their input address to an aligned address), and a series of
8159 // permutations. The results of these permutations are the requested
8160 // loaded values. The trick is that the last "extra" load is not taken
8161 // from the address you might suspect (sizeof(vector) bytes after the
8162 // last requested load), but rather sizeof(vector) - 1 bytes after the
8163 // last requested vector. The point of this is to avoid a page fault if
8164 // the base address happened to be aligned. This works because if the
8165 // base address is aligned, then adding less than a full vector length
8166 // will cause the last vector in the sequence to be (re)loaded.
8167 // Otherwise, the next vector will be fetched as you might suspect was
8168 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008169
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008170 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008171 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008172 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8173 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008174 Intrinsic::ID Intr = (isLittleEndian ?
8175 Intrinsic::ppc_altivec_lvsr :
8176 Intrinsic::ppc_altivec_lvsl);
8177 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008178
8179 // Refine the alignment of the original load (a "new" load created here
8180 // which was identical to the first except for the alignment would be
8181 // merged with the existing node regardless).
8182 MachineFunction &MF = DAG.getMachineFunction();
8183 MachineMemOperand *MMO =
8184 MF.getMachineMemOperand(LD->getPointerInfo(),
8185 LD->getMemOperand()->getFlags(),
8186 LD->getMemoryVT().getStoreSize(),
8187 ABIAlignment);
8188 LD->refineAlignment(MMO);
8189 SDValue BaseLoad = SDValue(LD, 0);
8190
8191 // Note that the value of IncOffset (which is provided to the next
8192 // load's pointer info offset value, and thus used to calculate the
8193 // alignment), and the value of IncValue (which is actually used to
8194 // increment the pointer value) are different! This is because we
8195 // require the next load to appear to be aligned, even though it
8196 // is actually offset from the base pointer by a lesser amount.
8197 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008198 int IncValue = IncOffset;
8199
8200 // Walk (both up and down) the chain looking for another load at the real
8201 // (aligned) offset (the alignment of the other load does not matter in
8202 // this case). If found, then do not use the offset reduction trick, as
8203 // that will prevent the loads from being later combined (as they would
8204 // otherwise be duplicates).
8205 if (!findConsecutiveLoad(LD, DAG))
8206 --IncValue;
8207
Hal Finkelcf2e9082013-05-24 23:00:14 +00008208 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8209 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8210
Hal Finkelcf2e9082013-05-24 23:00:14 +00008211 SDValue ExtraLoad =
8212 DAG.getLoad(VT, dl, Chain, Ptr,
8213 LD->getPointerInfo().getWithOffset(IncOffset),
8214 LD->isVolatile(), LD->isNonTemporal(),
8215 LD->isInvariant(), ABIAlignment);
8216
8217 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8218 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8219
8220 if (BaseLoad.getValueType() != MVT::v4i32)
8221 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8222
8223 if (ExtraLoad.getValueType() != MVT::v4i32)
8224 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8225
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008226 // Because vperm has a big-endian bias, we must reverse the order
8227 // of the input vectors and complement the permute control vector
8228 // when generating little endian code. We have already handled the
8229 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8230 // and ExtraLoad here.
8231 SDValue Perm;
8232 if (isLittleEndian)
8233 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8234 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8235 else
8236 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8237 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008238
8239 if (VT != MVT::v4i32)
8240 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8241
8242 // Now we need to be really careful about how we update the users of the
8243 // original load. We cannot just call DCI.CombineTo (or
8244 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8245 // uses created here (the permutation for example) that need to stay.
8246 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8247 while (UI != UE) {
8248 SDUse &Use = UI.getUse();
8249 SDNode *User = *UI;
8250 // Note: BaseLoad is checked here because it might not be N, but a
8251 // bitcast of N.
8252 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8253 User == TF.getNode() || Use.getResNo() > 1) {
8254 ++UI;
8255 continue;
8256 }
8257
8258 SDValue To = Use.getResNo() ? TF : Perm;
8259 ++UI;
8260
8261 SmallVector<SDValue, 8> Ops;
8262 for (SDNode::op_iterator O = User->op_begin(),
8263 OE = User->op_end(); O != OE; ++O) {
8264 if (*O == Use)
8265 Ops.push_back(To);
8266 else
8267 Ops.push_back(*O);
8268 }
8269
Craig Topper8c0b4d02014-04-28 05:57:50 +00008270 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008271 }
8272
8273 return SDValue(N, 0);
8274 }
8275 }
8276 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008277 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008278 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008279 Intrinsic::ID Intr = (isLittleEndian ?
8280 Intrinsic::ppc_altivec_lvsr :
8281 Intrinsic::ppc_altivec_lvsl);
8282 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008283 N->getOperand(1)->getOpcode() == ISD::ADD) {
8284 SDValue Add = N->getOperand(1);
8285
8286 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8287 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8288 Add.getValueType().getScalarType().getSizeInBits()))) {
8289 SDNode *BasePtr = Add->getOperand(0).getNode();
8290 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8291 UE = BasePtr->use_end(); UI != UE; ++UI) {
8292 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8293 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008294 Intr) {
8295 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008296 // multiple of that one. The results will be the same, so use the
8297 // one we've just found instead.
8298
8299 return SDValue(*UI, 0);
8300 }
8301 }
8302 }
8303 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008304 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008305
8306 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008307 case ISD::BSWAP:
8308 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008309 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008310 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008311 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8312 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008313 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008314 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008315 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008316 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008317 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008318 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008319 LD->getChain(), // Chain
8320 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008321 DAG.getValueType(N->getValueType(0)) // VT
8322 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008323 SDValue BSLoad =
8324 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008325 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8326 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008327 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008328
Scott Michelcf0da6c2009-02-17 22:15:04 +00008329 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008330 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008331 if (N->getValueType(0) == MVT::i16)
8332 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008333
Chris Lattnera7976d32006-07-10 20:56:58 +00008334 // First, combine the bswap away. This makes the value produced by the
8335 // load dead.
8336 DCI.CombineTo(N, ResVal);
8337
8338 // Next, combine the load away, we give it a bogus result value but a real
8339 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008340 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008341
Chris Lattnera7976d32006-07-10 20:56:58 +00008342 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008343 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008344 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008345
Chris Lattner27f53452006-03-01 05:50:56 +00008346 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008347 case PPCISD::VCMP: {
8348 // If a VCMPo node already exists with exactly the same operands as this
8349 // node, use its result instead of this node (VCMPo computes both a CR6 and
8350 // a normal output).
8351 //
8352 if (!N->getOperand(0).hasOneUse() &&
8353 !N->getOperand(1).hasOneUse() &&
8354 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008355
Chris Lattnerd4058a52006-03-31 06:02:07 +00008356 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008357 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008358
Gabor Greiff304a7a2008-08-28 21:40:38 +00008359 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008360 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8361 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008362 if (UI->getOpcode() == PPCISD::VCMPo &&
8363 UI->getOperand(1) == N->getOperand(1) &&
8364 UI->getOperand(2) == N->getOperand(2) &&
8365 UI->getOperand(0) == N->getOperand(0)) {
8366 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008367 break;
8368 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008369
Chris Lattner518834c2006-04-18 18:28:22 +00008370 // If there is no VCMPo node, or if the flag value has a single use, don't
8371 // transform this.
8372 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8373 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008374
8375 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008376 // chain, this transformation is more complex. Note that multiple things
8377 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008378 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008379 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008380 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008381 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008382 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008383 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008384 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008385 FlagUser = User;
8386 break;
8387 }
8388 }
8389 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008390
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008391 // If the user is a MFOCRF instruction, we know this is safe.
8392 // Otherwise we give up for right now.
8393 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008394 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008395 }
8396 break;
8397 }
Hal Finkel940ab932014-02-28 00:27:01 +00008398 case ISD::BRCOND: {
8399 SDValue Cond = N->getOperand(1);
8400 SDValue Target = N->getOperand(2);
8401
8402 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8403 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8404 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8405
8406 // We now need to make the intrinsic dead (it cannot be instruction
8407 // selected).
8408 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8409 assert(Cond.getNode()->hasOneUse() &&
8410 "Counter decrement has more than one use");
8411
8412 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8413 N->getOperand(0), Target);
8414 }
8415 }
8416 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008417 case ISD::BR_CC: {
8418 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008419 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008420 // lowering is done pre-legalize, because the legalizer lowers the predicate
8421 // compare down to code that is difficult to reassemble.
8422 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008423 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008424
8425 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8426 // value. If so, pass-through the AND to get to the intrinsic.
8427 if (LHS.getOpcode() == ISD::AND &&
8428 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8429 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8430 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8431 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8432 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8433 isZero())
8434 LHS = LHS.getOperand(0);
8435
8436 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8437 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8438 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8439 isa<ConstantSDNode>(RHS)) {
8440 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8441 "Counter decrement comparison is not EQ or NE");
8442
8443 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8444 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8445 (CC == ISD::SETNE && !Val);
8446
8447 // We now need to make the intrinsic dead (it cannot be instruction
8448 // selected).
8449 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8450 assert(LHS.getNode()->hasOneUse() &&
8451 "Counter decrement has more than one use");
8452
8453 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8454 N->getOperand(0), N->getOperand(4));
8455 }
8456
Chris Lattner9754d142006-04-18 17:59:36 +00008457 int CompareOpc;
8458 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008459
Chris Lattner9754d142006-04-18 17:59:36 +00008460 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8461 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8462 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8463 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008464
Chris Lattner9754d142006-04-18 17:59:36 +00008465 // If this is a comparison against something other than 0/1, then we know
8466 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008467 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008468 if (Val != 0 && Val != 1) {
8469 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8470 return N->getOperand(0);
8471 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008472 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008473 N->getOperand(0), N->getOperand(4));
8474 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008475
Chris Lattner9754d142006-04-18 17:59:36 +00008476 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008477
Chris Lattner9754d142006-04-18 17:59:36 +00008478 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008479 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008480 LHS.getOperand(2), // LHS of compare
8481 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008482 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008483 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008484 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008485 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008486
Chris Lattner9754d142006-04-18 17:59:36 +00008487 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008488 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008489 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008490 default: // Can't happen, don't crash on invalid number though.
8491 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008492 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008493 break;
8494 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008495 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008496 break;
8497 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008498 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008499 break;
8500 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008501 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008502 break;
8503 }
8504
Owen Anderson9f944592009-08-11 20:47:22 +00008505 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8506 DAG.getConstant(CompOpc, MVT::i32),
8507 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008508 N->getOperand(4), CompNode.getValue(1));
8509 }
8510 break;
8511 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008512 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008513
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008514 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008515}
8516
Chris Lattner4211ca92006-04-14 06:01:58 +00008517//===----------------------------------------------------------------------===//
8518// Inline Assembly Support
8519//===----------------------------------------------------------------------===//
8520
Jay Foada0653a32014-05-14 21:14:37 +00008521void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8522 APInt &KnownZero,
8523 APInt &KnownOne,
8524 const SelectionDAG &DAG,
8525 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008526 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008527 switch (Op.getOpcode()) {
8528 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008529 case PPCISD::LBRX: {
8530 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008531 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008532 KnownZero = 0xFFFF0000;
8533 break;
8534 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008535 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008536 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008537 default: break;
8538 case Intrinsic::ppc_altivec_vcmpbfp_p:
8539 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8540 case Intrinsic::ppc_altivec_vcmpequb_p:
8541 case Intrinsic::ppc_altivec_vcmpequh_p:
8542 case Intrinsic::ppc_altivec_vcmpequw_p:
8543 case Intrinsic::ppc_altivec_vcmpgefp_p:
8544 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8545 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8546 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8547 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8548 case Intrinsic::ppc_altivec_vcmpgtub_p:
8549 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8550 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8551 KnownZero = ~1U; // All bits but the low one are known to be zero.
8552 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008553 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008554 }
8555 }
8556}
8557
8558
Chris Lattnerd6855142007-03-25 02:14:49 +00008559/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008560/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008561PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008562PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8563 if (Constraint.size() == 1) {
8564 switch (Constraint[0]) {
8565 default: break;
8566 case 'b':
8567 case 'r':
8568 case 'f':
8569 case 'v':
8570 case 'y':
8571 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008572 case 'Z':
8573 // FIXME: While Z does indicate a memory constraint, it specifically
8574 // indicates an r+r address (used in conjunction with the 'y' modifier
8575 // in the replacement string). Currently, we're forcing the base
8576 // register to be r0 in the asm printer (which is interpreted as zero)
8577 // and forming the complete address in the second register. This is
8578 // suboptimal.
8579 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008580 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008581 } else if (Constraint == "wc") { // individual CR bits.
8582 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008583 } else if (Constraint == "wa" || Constraint == "wd" ||
8584 Constraint == "wf" || Constraint == "ws") {
8585 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008586 }
8587 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008588}
8589
John Thompsone8360b72010-10-29 17:29:13 +00008590/// Examine constraint type and operand type and determine a weight value.
8591/// This object must already have been set up with the operand type
8592/// and the current alternative constraint selected.
8593TargetLowering::ConstraintWeight
8594PPCTargetLowering::getSingleConstraintMatchWeight(
8595 AsmOperandInfo &info, const char *constraint) const {
8596 ConstraintWeight weight = CW_Invalid;
8597 Value *CallOperandVal = info.CallOperandVal;
8598 // If we don't have a value, we can't do a match,
8599 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008600 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008601 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008602 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008603
John Thompsone8360b72010-10-29 17:29:13 +00008604 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008605 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8606 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008607 else if ((StringRef(constraint) == "wa" ||
8608 StringRef(constraint) == "wd" ||
8609 StringRef(constraint) == "wf") &&
8610 type->isVectorTy())
8611 return CW_Register;
8612 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8613 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008614
John Thompsone8360b72010-10-29 17:29:13 +00008615 switch (*constraint) {
8616 default:
8617 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8618 break;
8619 case 'b':
8620 if (type->isIntegerTy())
8621 weight = CW_Register;
8622 break;
8623 case 'f':
8624 if (type->isFloatTy())
8625 weight = CW_Register;
8626 break;
8627 case 'd':
8628 if (type->isDoubleTy())
8629 weight = CW_Register;
8630 break;
8631 case 'v':
8632 if (type->isVectorTy())
8633 weight = CW_Register;
8634 break;
8635 case 'y':
8636 weight = CW_Register;
8637 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008638 case 'Z':
8639 weight = CW_Memory;
8640 break;
John Thompsone8360b72010-10-29 17:29:13 +00008641 }
8642 return weight;
8643}
8644
Scott Michelcf0da6c2009-02-17 22:15:04 +00008645std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008646PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008647 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008648 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008649 // GCC RS6000 Constraint Letters
8650 switch (Constraint[0]) {
8651 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008652 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008653 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8654 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008655 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008656 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008657 return std::make_pair(0U, &PPC::G8RCRegClass);
8658 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008659 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008660 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008661 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008662 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008663 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008664 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008665 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008666 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008667 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008668 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008669 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008670 } else if (Constraint == "wc") { // an individual CR bit.
8671 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008672 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008673 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008674 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008675 } else if (Constraint == "ws") {
8676 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008677 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008678
Hal Finkelb176acb2013-08-03 12:25:10 +00008679 std::pair<unsigned, const TargetRegisterClass*> R =
8680 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8681
8682 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8683 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8684 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8685 // register.
8686 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8687 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008688 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008689 PPC::GPRCRegClass.contains(R.first)) {
8690 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8691 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008692 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008693 &PPC::G8RCRegClass);
8694 }
8695
8696 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008697}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008698
Chris Lattner584a11a2006-11-02 01:44:04 +00008699
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008700/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008701/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008702void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008703 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008704 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008705 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008706 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008707
Eric Christopherde9399b2011-06-02 23:16:42 +00008708 // Only support length 1 constraints.
8709 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008710
Eric Christopherde9399b2011-06-02 23:16:42 +00008711 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008712 switch (Letter) {
8713 default: break;
8714 case 'I':
8715 case 'J':
8716 case 'K':
8717 case 'L':
8718 case 'M':
8719 case 'N':
8720 case 'O':
8721 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008722 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008723 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008724 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008725 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008726 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008727 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008728 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008729 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008730 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008731 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8732 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008733 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008734 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008735 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008736 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008737 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008738 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008739 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008740 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008741 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008742 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008743 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008744 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008745 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008746 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008747 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008748 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008749 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008750 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008751 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008752 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008753 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008754 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008755 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008756 }
8757 break;
8758 }
8759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008760
Gabor Greiff304a7a2008-08-28 21:40:38 +00008761 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008762 Ops.push_back(Result);
8763 return;
8764 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008765
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008766 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008767 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008768}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008769
Chris Lattner1eb94d92007-03-30 23:15:24 +00008770// isLegalAddressingMode - Return true if the addressing mode represented
8771// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008772bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008773 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008774 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008775
Chris Lattner1eb94d92007-03-30 23:15:24 +00008776 // PPC allows a sign-extended 16-bit immediate field.
8777 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8778 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008779
Chris Lattner1eb94d92007-03-30 23:15:24 +00008780 // No global is ever allowed as a base.
8781 if (AM.BaseGV)
8782 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008783
8784 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008785 switch (AM.Scale) {
8786 case 0: // "r+i" or just "i", depending on HasBaseReg.
8787 break;
8788 case 1:
8789 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8790 return false;
8791 // Otherwise we have r+r or r+i.
8792 break;
8793 case 2:
8794 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8795 return false;
8796 // Allow 2*r as r+r.
8797 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008798 default:
8799 // No other scales are supported.
8800 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008801 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008802
Chris Lattner1eb94d92007-03-30 23:15:24 +00008803 return true;
8804}
8805
Dan Gohman21cea8a2010-04-17 15:26:15 +00008806SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8807 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008808 MachineFunction &MF = DAG.getMachineFunction();
8809 MachineFrameInfo *MFI = MF.getFrameInfo();
8810 MFI->setReturnAddressIsTaken(true);
8811
Bill Wendling908bf812014-01-06 00:43:20 +00008812 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008813 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008814
Andrew Trickef9de2a2013-05-25 02:42:55 +00008815 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008816 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008817
Dale Johannesen81bfca72010-05-03 22:59:34 +00008818 // Make sure the function does not optimize away the store of the RA to
8819 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008820 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008821 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008822 bool isPPC64 = Subtarget.isPPC64();
8823 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008824
8825 if (Depth > 0) {
8826 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8827 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008828
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008829 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008830 isPPC64? MVT::i64 : MVT::i32);
8831 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8832 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8833 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008834 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008835 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008836
Chris Lattnerf6a81562007-12-08 06:59:59 +00008837 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008838 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008839 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008840 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008841}
8842
Dan Gohman21cea8a2010-04-17 15:26:15 +00008843SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8844 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008845 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008846 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008847
Owen Anderson53aa7a92009-08-10 22:56:29 +00008848 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008849 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008850
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008851 MachineFunction &MF = DAG.getMachineFunction();
8852 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008853 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008854
8855 // Naked functions never have a frame pointer, and so we use r1. For all
8856 // other functions, this decision must be delayed until during PEI.
8857 unsigned FrameReg;
8858 if (MF.getFunction()->getAttributes().hasAttribute(
8859 AttributeSet::FunctionIndex, Attribute::Naked))
8860 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8861 else
8862 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8863
Dale Johannesen81bfca72010-05-03 22:59:34 +00008864 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8865 PtrVT);
8866 while (Depth--)
8867 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008868 FrameAddr, MachinePointerInfo(), false, false,
8869 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008870 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008871}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008872
Hal Finkel0d8db462014-05-11 19:29:11 +00008873// FIXME? Maybe this could be a TableGen attribute on some registers and
8874// this table could be generated automatically from RegInfo.
8875unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
8876 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008877 bool isPPC64 = Subtarget.isPPC64();
8878 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00008879
8880 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
8881 (!isPPC64 && VT != MVT::i32))
8882 report_fatal_error("Invalid register global variable type");
8883
8884 bool is64Bit = isPPC64 && VT == MVT::i64;
8885 unsigned Reg = StringSwitch<unsigned>(RegName)
8886 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
8887 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
8888 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
8889 (is64Bit ? PPC::X13 : PPC::R13))
8890 .Default(0);
8891
8892 if (Reg)
8893 return Reg;
8894 report_fatal_error("Invalid register name global variable");
8895}
8896
Dan Gohmanc14e5222008-10-21 03:41:46 +00008897bool
8898PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8899 // The PowerPC target isn't yet aware of offsets.
8900 return false;
8901}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008902
Evan Chengd9929f02010-04-01 20:10:42 +00008903/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008904/// and store operations as a result of memset, memcpy, and memmove
8905/// lowering. If DstAlign is zero that means it's safe to destination
8906/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8907/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008908/// probably because the source does not need to be loaded. If 'IsMemset' is
8909/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8910/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8911/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008912/// It returns EVT::Other if the type should be determined using generic
8913/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008914EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8915 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008916 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008917 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008918 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00008919 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008920 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008921 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008922 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008923 }
8924}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008925
Hal Finkel34974ed2014-04-12 21:52:38 +00008926/// \brief Returns true if it is beneficial to convert a load of a constant
8927/// to just the constant itself.
8928bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
8929 Type *Ty) const {
8930 assert(Ty->isIntegerTy());
8931
8932 unsigned BitSize = Ty->getPrimitiveSizeInBits();
8933 if (BitSize == 0 || BitSize > 64)
8934 return false;
8935 return true;
8936}
8937
8938bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
8939 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8940 return false;
8941 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8942 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8943 return NumBits1 == 64 && NumBits2 == 32;
8944}
8945
8946bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8947 if (!VT1.isInteger() || !VT2.isInteger())
8948 return false;
8949 unsigned NumBits1 = VT1.getSizeInBits();
8950 unsigned NumBits2 = VT2.getSizeInBits();
8951 return NumBits1 == 64 && NumBits2 == 32;
8952}
8953
8954bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
8955 return isInt<16>(Imm) || isUInt<16>(Imm);
8956}
8957
8958bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8959 return isInt<16>(Imm) || isUInt<16>(Imm);
8960}
8961
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008962bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008963 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008964 bool *Fast) const {
8965 if (DisablePPCUnaligned)
8966 return false;
8967
8968 // PowerPC supports unaligned memory access for simple non-vector types.
8969 // Although accessing unaligned addresses is not as efficient as accessing
8970 // aligned addresses, it is generally more efficient than manual expansion,
8971 // and generally only traps for software emulation when crossing page
8972 // boundaries.
8973
8974 if (!VT.isSimple())
8975 return false;
8976
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008977 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008978 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008979 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8980 return false;
8981 } else {
8982 return false;
8983 }
8984 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008985
8986 if (VT == MVT::ppcf128)
8987 return false;
8988
8989 if (Fast)
8990 *Fast = true;
8991
8992 return true;
8993}
8994
Stephen Lin73de7bf2013-07-09 18:16:56 +00008995bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8996 VT = VT.getScalarType();
8997
Hal Finkel0a479ae2012-06-22 00:49:52 +00008998 if (!VT.isSimple())
8999 return false;
9000
9001 switch (VT.getSimpleVT().SimpleTy) {
9002 case MVT::f32:
9003 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009004 return true;
9005 default:
9006 break;
9007 }
9008
9009 return false;
9010}
9011
Hal Finkelb4240ca2014-03-31 17:48:16 +00009012bool
9013PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9014 EVT VT , unsigned DefinedValues) const {
9015 if (VT == MVT::v2i64)
9016 return false;
9017
9018 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9019}
9020
Hal Finkel88ed4e32012-04-01 19:23:08 +00009021Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009022 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009023 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009024
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009025 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009026}
9027
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009028// Create a fast isel object.
9029FastISel *
9030PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9031 const TargetLibraryInfo *LibInfo) const {
9032 return PPC::createFastISel(FuncInfo, LibInfo);
9033}