blob: 4093c6fd43b318e16c2b72d49abfa84ba036e59f [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
19#include "NVPTXSplitBBatBar.h"
20#include "llvm/ADT/OwningPtr.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000028#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000029#include "llvm/MC/MCAsmInfo.h"
30#include "llvm/MC/MCInstrInfo.h"
31#include "llvm/MC/MCStreamer.h"
32#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/PassManager.h"
34#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000053}
54
Justin Holewinskiae556d32012-05-04 20:18:50 +000055extern "C" void LLVMInitializeNVPTXTarget() {
56 // Register the target.
57 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
58 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
59
Justin Holewinskib94bd052013-03-30 14:29:25 +000060 // FIXME: This pass is really intended to be invoked during IR optimization,
61 // but it's very NVPTX-specific.
62 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000063 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000064}
65
Rafael Espindola307d7ab2013-12-14 06:36:30 +000066static std::string computeDataLayout(const NVPTXSubtarget &ST) {
Rafael Espindola456f0472013-12-14 06:42:48 +000067 std::string Ret = "e";
68
Rafael Espindola8afbb282013-12-16 17:15:29 +000069 if (!ST.is64Bit())
Rafael Espindolabccb9d42013-12-16 18:01:51 +000070 Ret += "-p:32:32";
Rafael Espindola456f0472013-12-14 06:42:48 +000071
Rafael Espindolabccb9d42013-12-16 18:01:51 +000072 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
Rafael Espindola456f0472013-12-14 06:42:48 +000073
74 return Ret;
Rafael Espindola307d7ab2013-12-14 06:36:30 +000075}
76
Justin Holewinski0497ab12013-03-30 14:29:21 +000077NVPTXTargetMachine::NVPTXTargetMachine(
78 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
79 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
80 CodeGenOpt::Level OL, bool is64bit)
81 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Rafael Espindola307d7ab2013-12-14 06:36:30 +000082 Subtarget(TT, CPU, FS, is64bit), DL(computeDataLayout(Subtarget)),
Justin Holewinski0497ab12013-03-30 14:29:21 +000083 InstrInfo(*this), TLInfo(*this), TSInfo(*this),
84 FrameLowering(
Rafael Espindola227144c2013-05-13 01:16:13 +000085 *this, is64bit) /*FrameInfo(TargetFrameInfo::StackGrowsUp, 8, 0)*/ {
86 initAsmInfo();
87}
Justin Holewinskiae556d32012-05-04 20:18:50 +000088
89void NVPTXTargetMachine32::anchor() {}
90
Justin Holewinski0497ab12013-03-30 14:29:21 +000091NVPTXTargetMachine32::NVPTXTargetMachine32(
92 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
93 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
94 CodeGenOpt::Level OL)
95 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000096
97void NVPTXTargetMachine64::anchor() {}
98
Justin Holewinski0497ab12013-03-30 14:29:21 +000099NVPTXTargetMachine64::NVPTXTargetMachine64(
100 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
101 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
102 CodeGenOpt::Level OL)
103 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000104
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000105namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000106class NVPTXPassConfig : public TargetPassConfig {
107public:
108 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000109 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000110
111 NVPTXTargetMachine &getNVPTXTargetMachine() const {
112 return getTM<NVPTXTargetMachine>();
113 }
114
Justin Holewinski01f89f02013-05-20 12:13:32 +0000115 virtual void addIRPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116 virtual bool addInstSelector();
117 virtual bool addPreRegAlloc();
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000118 virtual bool addPostRegAlloc();
119
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000120 virtual FunctionPass *createTargetRegisterAllocator(bool) LLVM_OVERRIDE;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000121 virtual void addFastRegAlloc(FunctionPass *RegAllocPass);
122 virtual void addOptimizedRegAlloc(FunctionPass *RegAllocPass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000123};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000124} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000125
126TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
127 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
128 return PassConfig;
129}
130
Justin Holewinski01f89f02013-05-20 12:13:32 +0000131void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000132 // The following passes are known to not play well with virtual regs hanging
133 // around after register allocation (which in our case, is *all* registers).
134 // We explicitly disable them here. We do, however, need some functionality
135 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
136 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
137 disablePass(&PrologEpilogCodeInserterID);
138 disablePass(&MachineCopyPropagationID);
139 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000140 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000141
Justin Holewinski01f89f02013-05-20 12:13:32 +0000142 TargetPassConfig::addIRPasses();
143 addPass(createGenericToNVVMPass());
144}
145
Justin Holewinskiae556d32012-05-04 20:18:50 +0000146bool NVPTXPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000147 addPass(createLowerAggrCopies());
148 addPass(createSplitBBatBarPass());
149 addPass(createAllocaHoisting());
150 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinskiae556d32012-05-04 20:18:50 +0000151 return false;
152}
153
Justin Holewinski0497ab12013-03-30 14:29:21 +0000154bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000155bool NVPTXPassConfig::addPostRegAlloc() {
156 addPass(createNVPTXPrologEpilogPass());
157 return false;
158}
159
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000160FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
161 return 0; // No reg alloc
162}
163
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000164void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000165 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000166 addPass(&PHIEliminationID);
167 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000168}
169
170void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000171 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000172
173 addPass(&ProcessImplicitDefsID);
174 addPass(&LiveVariablesID);
175 addPass(&MachineLoopInfoID);
176 addPass(&PHIEliminationID);
177
178 addPass(&TwoAddressInstructionPassID);
179 addPass(&RegisterCoalescerID);
180
181 // PreRA instruction scheduling.
182 if (addPass(&MachineSchedulerID))
183 printAndVerify("After Machine Scheduling");
184
185
186 addPass(&StackSlotColoringID);
187
188 // FIXME: Needs physical registers
189 //addPass(&PostRAMachineLICMID);
190
191 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000192}