blob: bdee864274356dc138ced6aba99d5b91c829de7c [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000017#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
28#include "llvm/IR/Function.h"
29#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000030#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000031using namespace llvm;
32
Chris Lattner49b269d2008-03-17 05:41:48 +000033
34//===----------------------------------------------------------------------===//
35// Calling Convention Implementation
36//===----------------------------------------------------------------------===//
37
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000038static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
39 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
40 ISD::ArgFlagsTy &ArgFlags, CCState &State)
41{
42 assert (ArgFlags.isSRet());
43
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000044 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000045 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
46 0,
47 LocVT, LocInfo));
48 return true;
49}
50
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000051static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
52 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags, CCState &State)
54{
Craig Topperbef78fc2012-03-11 07:57:25 +000055 static const uint16_t RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000056 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
57 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000058 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000059 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
60 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
61 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000062 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000063 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
64 State.AllocateStack(8,4),
65 LocVT, LocInfo));
66 return true;
67 }
68
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000069 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000070 if (unsigned Reg = State.AllocateReg(RegList, 6))
71 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
72 else
73 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
74 State.AllocateStack(4,4),
75 LocVT, LocInfo));
76 return true;
77}
78
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000079// Allocate a full-sized argument for the 64-bit ABI.
80static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
81 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
82 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
83 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
84 "Can't handle non-64 bits locations");
85
86 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
87 unsigned Offset = State.AllocateStack(8, 8);
88 unsigned Reg = 0;
89
90 if (LocVT == MVT::i64 && Offset < 6*8)
91 // Promote integers to %i0-%i5.
92 Reg = SP::I0 + Offset/8;
93 else if (LocVT == MVT::f64 && Offset < 16*8)
94 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
95 Reg = SP::D0 + Offset/8;
96 else if (LocVT == MVT::f32 && Offset < 16*8)
97 // Promote floats to %f1, %f3, ...
98 Reg = SP::F1 + Offset/4;
99
100 // Promote to register when possible, otherwise use the stack slot.
101 if (Reg) {
102 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
103 return true;
104 }
105
106 // This argument goes on the stack in an 8-byte slot.
107 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
108 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
109 if (LocVT == MVT::f32)
110 Offset += 4;
111
112 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
113 return true;
114}
115
116// Allocate a half-sized argument for the 64-bit ABI.
117//
118// This is used when passing { float, int } structs by value in registers.
119static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
120 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
121 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
122 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
123 unsigned Offset = State.AllocateStack(4, 4);
124
125 if (LocVT == MVT::f32 && Offset < 16*8) {
126 // Promote floats to %f0-%f31.
127 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
128 LocVT, LocInfo));
129 return true;
130 }
131
132 if (LocVT == MVT::i32 && Offset < 6*8) {
133 // Promote integers to %i0-%i5, using half the register.
134 unsigned Reg = SP::I0 + Offset/8;
135 LocVT = MVT::i64;
136 LocInfo = CCValAssign::AExt;
137
138 // Set the Custom bit if this i32 goes in the high bits of a register.
139 if (Offset % 8 == 0)
140 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
141 LocVT, LocInfo));
142 else
143 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
144 return true;
145 }
146
147 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
148 return true;
149}
150
Chris Lattner49b269d2008-03-17 05:41:48 +0000151#include "SparcGenCallingConv.inc"
152
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000153// The calling conventions in SparcCallingConv.td are described in terms of the
154// callee's register window. This function translates registers to the
155// corresponding caller window %o register.
156static unsigned toCallerWindow(unsigned Reg) {
157 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
158 if (Reg >= SP::I0 && Reg <= SP::I7)
159 return Reg - SP::I0 + SP::O0;
160 return Reg;
161}
162
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000163SDValue
164SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000165 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000166 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000167 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000168 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000169 if (Subtarget->is64Bit())
170 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
171 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
172}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000174SDValue
175SparcTargetLowering::LowerReturn_32(SDValue Chain,
176 CallingConv::ID CallConv, bool IsVarArg,
177 const SmallVectorImpl<ISD::OutputArg> &Outs,
178 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000179 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000180 MachineFunction &MF = DAG.getMachineFunction();
181
Chris Lattner49b269d2008-03-17 05:41:48 +0000182 // CCValAssign - represent the assignment of the return value to locations.
183 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000184
Chris Lattner49b269d2008-03-17 05:41:48 +0000185 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000186 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000187 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000188
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000189 // Analyze return values.
190 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000192 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000193 SmallVector<SDValue, 4> RetOps(1, Chain);
194 // Make room for the return address offset.
195 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000196
197 // Copy the result values into the output registers.
198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
199 CCValAssign &VA = RVLocs[i];
200 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000201
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000202 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000203 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000204
Chris Lattner49b269d2008-03-17 05:41:48 +0000205 // Guarantee that all emitted copies are stuck together with flags.
206 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000207 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000208 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000209
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000210 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000211 // If the function returns a struct, copy the SRetReturnReg to I0
212 if (MF.getFunction()->hasStructRetAttr()) {
213 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
214 unsigned Reg = SFI->getSRetReturnReg();
215 if (!Reg)
216 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000217 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
218 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000219 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000220 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000221 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000222 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000223
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000224 RetOps[0] = Chain; // Update chain.
225 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000226
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000228 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000229 RetOps.push_back(Flag);
230
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000231 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
232 &RetOps[0], RetOps.size());
233}
234
235// Lower return values for the 64-bit ABI.
236// Return values are passed the exactly the same way as function arguments.
237SDValue
238SparcTargetLowering::LowerReturn_64(SDValue Chain,
239 CallingConv::ID CallConv, bool IsVarArg,
240 const SmallVectorImpl<ISD::OutputArg> &Outs,
241 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000242 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000243 // CCValAssign - represent the assignment of the return value to locations.
244 SmallVector<CCValAssign, 16> RVLocs;
245
246 // CCState - Info about the registers and stack slot.
247 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
248 DAG.getTarget(), RVLocs, *DAG.getContext());
249
250 // Analyze return values.
251 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
252
253 SDValue Flag;
254 SmallVector<SDValue, 4> RetOps(1, Chain);
255
256 // The second operand on the return instruction is the return address offset.
257 // The return address is always %i7+8 with the 64-bit ABI.
258 RetOps.push_back(DAG.getConstant(8, MVT::i32));
259
260 // Copy the result values into the output registers.
261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
262 CCValAssign &VA = RVLocs[i];
263 assert(VA.isRegLoc() && "Can only return in registers!");
264 SDValue OutVal = OutVals[i];
265
266 // Integer return values must be sign or zero extended by the callee.
267 switch (VA.getLocInfo()) {
268 case CCValAssign::SExt:
269 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
270 break;
271 case CCValAssign::ZExt:
272 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
273 break;
274 case CCValAssign::AExt:
275 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
276 default:
277 break;
278 }
279
280 // The custom bit on an i32 return value indicates that it should be passed
281 // in the high bits of the register.
282 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
283 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
284 DAG.getConstant(32, MVT::i32));
285
286 // The next value may go in the low bits of the same register.
287 // Handle both at once.
288 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
289 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
290 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
291 // Skip the next value, it's already done.
292 ++i;
293 }
294 }
295
296 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
297
298 // Guarantee that all emitted copies are stuck together with flags.
299 Flag = Chain.getValue(1);
300 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
301 }
302
303 RetOps[0] = Chain; // Update chain.
304
305 // Add the flag if we have it.
306 if (Flag.getNode())
307 RetOps.push_back(Flag);
308
309 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000310 &RetOps[0], RetOps.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000311}
312
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000313SDValue SparcTargetLowering::
314LowerFormalArguments(SDValue Chain,
315 CallingConv::ID CallConv,
316 bool IsVarArg,
317 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000318 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000319 SelectionDAG &DAG,
320 SmallVectorImpl<SDValue> &InVals) const {
321 if (Subtarget->is64Bit())
322 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
323 DL, DAG, InVals);
324 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
325 DL, DAG, InVals);
326}
327
328/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000329/// passed in either one or two GPRs, including FP values. TODO: we should
330/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000331SDValue SparcTargetLowering::
332LowerFormalArguments_32(SDValue Chain,
333 CallingConv::ID CallConv,
334 bool isVarArg,
335 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000336 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000337 SelectionDAG &DAG,
338 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000339 MachineFunction &MF = DAG.getMachineFunction();
340 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000341 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000342
343 // Assign locations to all of the incoming arguments.
344 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000345 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000346 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000347 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000348
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000349 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000350
Eli Friedmanbe853b72009-07-19 19:53:46 +0000351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000352 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000353
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000354 if (i == 0 && Ins[i].Flags.isSRet()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000355 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000356 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
357 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
358 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
359 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000360 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000361 InVals.push_back(Arg);
362 continue;
363 }
364
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000365 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000366 if (VA.needsCustom()) {
367 assert(VA.getLocVT() == MVT::f64);
368 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
369 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
370 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000371
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000372 assert(i+1 < e);
373 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000374
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000375 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (NextVA.isMemLoc()) {
377 int FrameIdx = MF.getFrameInfo()->
378 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000379 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000380 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
381 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000382 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000383 } else {
384 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000385 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000386 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000387 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000388 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000389 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000391 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000392 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000393 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000394 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
395 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
396 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
397 if (VA.getLocVT() == MVT::f32)
398 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
399 else if (VA.getLocVT() != MVT::i32) {
400 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
401 DAG.getValueType(VA.getLocVT()));
402 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
403 }
404 InVals.push_back(Arg);
405 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000406 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000407
408 assert(VA.isMemLoc());
409
410 unsigned Offset = VA.getLocMemOffset()+StackOffset;
411
412 if (VA.needsCustom()) {
413 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000414 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000415 if (Offset % 8 == 0) {
416 int FI = MF.getFrameInfo()->CreateFixedObject(8,
417 Offset,
418 true);
419 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
420 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
421 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000422 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000423 InVals.push_back(Load);
424 continue;
425 }
426
427 int FI = MF.getFrameInfo()->CreateFixedObject(4,
428 Offset,
429 true);
430 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
431 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
432 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000433 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000434 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
435 Offset+4,
436 true);
437 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
438
439 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
440 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000441 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000442
443 SDValue WholeValue =
444 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
445 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
446 InVals.push_back(WholeValue);
447 continue;
448 }
449
450 int FI = MF.getFrameInfo()->CreateFixedObject(4,
451 Offset,
452 true);
453 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
454 SDValue Load ;
455 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
456 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
457 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000458 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000459 } else {
460 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
461 // Sparc is big endian, so add an offset based on the ObjectVT.
462 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
463 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
464 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000465 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000466 MachinePointerInfo(),
467 VA.getValVT(), false, false,0);
468 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
469 }
470 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000471 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000472
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000473 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000474 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000475 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
476 unsigned Reg = SFI->getSRetReturnReg();
477 if (!Reg) {
478 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
479 SFI->setSRetReturnReg(Reg);
480 }
481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
482 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
483 }
484
Chris Lattner49b269d2008-03-17 05:41:48 +0000485 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000486 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +0000487 static const uint16_t ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000488 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
489 };
490 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperbef78fc2012-03-11 07:57:25 +0000491 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000492 unsigned ArgOffset = CCInfo.getNextStackOffset();
493 if (NumAllocated == 6)
494 ArgOffset += StackOffset;
495 else {
496 assert(!ArgOffset);
497 ArgOffset = 68+4*NumAllocated;
498 }
499
Chris Lattner49b269d2008-03-17 05:41:48 +0000500 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000501 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000502
Eli Friedmanbe853b72009-07-19 19:53:46 +0000503 std::vector<SDValue> OutChains;
504
Chris Lattner49b269d2008-03-17 05:41:48 +0000505 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
506 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
507 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000508 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000509
David Greene1fbe0542009-11-12 20:49:22 +0000510 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000511 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000512 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000513
Chris Lattner676c61d2010-09-21 18:41:36 +0000514 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
515 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000516 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000517 ArgOffset += 4;
518 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000519
520 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000521 OutChains.push_back(Chain);
Owen Anderson9f944592009-08-11 20:47:22 +0000522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000523 &OutChains[0], OutChains.size());
Eli Friedmanbe853b72009-07-19 19:53:46 +0000524 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000525 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000526
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000527 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000528}
529
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000530// Lower formal arguments for the 64 bit ABI.
531SDValue SparcTargetLowering::
532LowerFormalArguments_64(SDValue Chain,
533 CallingConv::ID CallConv,
534 bool IsVarArg,
535 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000536 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000537 SelectionDAG &DAG,
538 SmallVectorImpl<SDValue> &InVals) const {
539 MachineFunction &MF = DAG.getMachineFunction();
540
541 // Analyze arguments according to CC_Sparc64.
542 SmallVector<CCValAssign, 16> ArgLocs;
543 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
544 getTargetMachine(), ArgLocs, *DAG.getContext());
545 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
546
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000547 // The argument array begins at %fp+BIAS+128, after the register save area.
548 const unsigned ArgArea = 128;
549
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
551 CCValAssign &VA = ArgLocs[i];
552 if (VA.isRegLoc()) {
553 // This argument is passed in a register.
554 // All integer register arguments are promoted by the caller to i64.
555
556 // Create a virtual register for the promoted live-in value.
557 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
558 getRegClassFor(VA.getLocVT()));
559 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
560
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000561 // Get the high bits for i32 struct elements.
562 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
563 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
564 DAG.getConstant(32, MVT::i32));
565
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000566 // The caller promoted the argument, so insert an Assert?ext SDNode so we
567 // won't promote the value again in this function.
568 switch (VA.getLocInfo()) {
569 case CCValAssign::SExt:
570 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
571 DAG.getValueType(VA.getValVT()));
572 break;
573 case CCValAssign::ZExt:
574 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
575 DAG.getValueType(VA.getValVT()));
576 break;
577 default:
578 break;
579 }
580
581 // Truncate the register down to the argument type.
582 if (VA.isExtInLoc())
583 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
584
585 InVals.push_back(Arg);
586 continue;
587 }
588
589 // The registers are exhausted. This argument was passed on the stack.
590 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000591 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
592 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000593 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000594 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
595 // Adjust offset for extended arguments, SPARC is big-endian.
596 // The caller will have written the full slot with extended bytes, but we
597 // prefer our own extending loads.
598 if (VA.isExtInLoc())
599 Offset += 8 - ValSize;
600 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
601 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
602 DAG.getFrameIndex(FI, getPointerTy()),
603 MachinePointerInfo::getFixedStack(FI),
604 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000605 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000606
607 if (!IsVarArg)
608 return Chain;
609
610 // This function takes variable arguments, some of which may have been passed
611 // in registers %i0-%i5. Variable floating point arguments are never passed
612 // in floating point registers. They go on %i0-%i5 or on the stack like
613 // integer arguments.
614 //
615 // The va_start intrinsic needs to know the offset to the first variable
616 // argument.
617 unsigned ArgOffset = CCInfo.getNextStackOffset();
618 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
619 // Skip the 128 bytes of register save area.
620 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
621 Subtarget->getStackPointerBias());
622
623 // Save the variable arguments that were passed in registers.
624 // The caller is required to reserve stack space for 6 arguments regardless
625 // of how many arguments were actually passed.
626 SmallVector<SDValue, 8> OutChains;
627 for (; ArgOffset < 6*8; ArgOffset += 8) {
628 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
629 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
630 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
631 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
632 DAG.getFrameIndex(FI, getPointerTy()),
633 MachinePointerInfo::getFixedStack(FI),
634 false, false, 0));
635 }
636
637 if (!OutChains.empty())
638 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
639 &OutChains[0], OutChains.size());
640
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000641 return Chain;
642}
643
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000644SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000645SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000646 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000647 if (Subtarget->is64Bit())
648 return LowerCall_64(CLI, InVals);
649 return LowerCall_32(CLI, InVals);
650}
651
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000652static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
653 ImmutableCallSite *CS) {
654 if (CS)
655 return CS->hasFnAttr(Attribute::ReturnsTwice);
656
657 const Function *CalleeFn = 0;
658 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
659 CalleeFn = dyn_cast<Function>(G->getGlobal());
660 } else if (ExternalSymbolSDNode *E =
661 dyn_cast<ExternalSymbolSDNode>(Callee)) {
662 const Function *Fn = DAG.getMachineFunction().getFunction();
663 const Module *M = Fn->getParent();
664 const char *CalleeName = E->getSymbol();
665 CalleeFn = M->getFunction(CalleeName);
666 }
667
668 if (!CalleeFn)
669 return false;
670 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
671}
672
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000673// Lower a call for the 32-bit ABI.
674SDValue
675SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
676 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000677 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000678 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000679 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
680 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
681 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000682 SDValue Chain = CLI.Chain;
683 SDValue Callee = CLI.Callee;
684 bool &isTailCall = CLI.IsTailCall;
685 CallingConv::ID CallConv = CLI.CallConv;
686 bool isVarArg = CLI.IsVarArg;
687
Evan Cheng67a69dd2010-01-27 00:07:07 +0000688 // Sparc target does not yet support tail call optimization.
689 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000690
Chris Lattner7d4152b2008-03-17 06:58:37 +0000691 // Analyze operands of the call, assigning locations to each operand.
692 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000693 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000694 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000695 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000696
Chris Lattner7d4152b2008-03-17 06:58:37 +0000697 // Get the size of the outgoing arguments stack space requirement.
698 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000699
Chris Lattner49b269d2008-03-17 05:41:48 +0000700 // Keep stack frames 8-byte aligned.
701 ArgsSize = (ArgsSize+7) & ~7;
702
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000703 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
704
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000705 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000706 SmallVector<SDValue, 8> ByValArgs;
707 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
708 ISD::ArgFlagsTy Flags = Outs[i].Flags;
709 if (!Flags.isByVal())
710 continue;
711
712 SDValue Arg = OutVals[i];
713 unsigned Size = Flags.getByValSize();
714 unsigned Align = Flags.getByValAlign();
715
716 int FI = MFI->CreateStackObject(Size, Align, false);
717 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
718 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
719
720 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000721 false, // isVolatile,
722 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000723 MachinePointerInfo(), MachinePointerInfo());
724 ByValArgs.push_back(FIPtr);
725 }
726
Andrew Trickad6d08a2013-05-29 22:03:55 +0000727 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
728 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000729
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
731 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000732
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000733 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000734 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000735 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000736 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000737 i != e;
738 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000739 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000740 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000741
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000742 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
743
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000744 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000745 if (Flags.isByVal())
746 Arg = ByValArgs[byvalArgIdx++];
747
Chris Lattner7d4152b2008-03-17 06:58:37 +0000748 // Promote the value if needed.
749 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000750 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000751 case CCValAssign::Full: break;
752 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000753 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000754 break;
755 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000756 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000757 break;
758 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000759 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
760 break;
761 case CCValAssign::BCvt:
762 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000763 break;
764 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000765
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000766 if (Flags.isSRet()) {
767 assert(VA.needsCustom());
768 // store SRet argument in %sp+64
769 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
770 SDValue PtrOff = DAG.getIntPtrConstant(64);
771 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
772 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
773 MachinePointerInfo(),
774 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000775 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000776 continue;
777 }
778
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000779 if (VA.needsCustom()) {
780 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000781
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000782 if (VA.isMemLoc()) {
783 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000784 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000785 if (Offset % 8 == 0) {
786 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
787 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
788 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
789 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
790 MachinePointerInfo(),
791 false, false, 0));
792 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000793 }
794 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000795
Owen Anderson9f944592009-08-11 20:47:22 +0000796 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000797 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000798 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000799 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000800 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000801 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000802 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000803 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000804 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000805 DAG.getIntPtrConstant(4));
806 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000807 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000808 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000809
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000810 if (VA.isRegLoc()) {
811 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
812 assert(i+1 != e);
813 CCValAssign &NextVA = ArgLocs[++i];
814 if (NextVA.isRegLoc()) {
815 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
816 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000817 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000818 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
819 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
820 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
821 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
822 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
823 MachinePointerInfo(),
824 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000825 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000826 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000827 unsigned Offset = VA.getLocMemOffset() + StackOffset;
828 // Store the high part.
829 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
830 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
831 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
832 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
833 MachinePointerInfo(),
834 false, false, 0));
835 // Store the low part.
836 PtrOff = DAG.getIntPtrConstant(Offset+4);
837 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
838 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
839 MachinePointerInfo(),
840 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000841 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000842 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000843 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000844
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000845 // Arguments that can be passed on register must be kept at
846 // RegsToPass vector
847 if (VA.isRegLoc()) {
848 if (VA.getLocVT() != MVT::f32) {
849 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
850 continue;
851 }
852 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
853 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
854 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000855 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000856
857 assert(VA.isMemLoc());
858
859 // Create a store off the stack pointer for this argument.
860 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
861 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
862 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
863 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
864 MachinePointerInfo(),
865 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000866 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000867
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000868
Chris Lattner49b269d2008-03-17 05:41:48 +0000869 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000870 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +0000871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner7d4152b2008-03-17 06:58:37 +0000872 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000873
874 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000875 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000876 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000877 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000878 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000879 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000880 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000881 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000882 InFlag = Chain.getValue(1);
883 }
884
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000885 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000886 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000887
Chris Lattner49b269d2008-03-17 05:41:48 +0000888 // If the callee is a GlobalAddress node (quite common, every direct call is)
889 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000890 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner49b269d2008-03-17 05:41:48 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patela3ca21b2010-07-06 22:08:15 +0000892 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling24c79f22008-09-16 21:48:12 +0000893 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson9f944592009-08-11 20:47:22 +0000894 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000895
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000896 // Returns a chain & a flag for retval copy to use
897 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
898 SmallVector<SDValue, 8> Ops;
899 Ops.push_back(Chain);
900 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000901 if (hasStructRetAttr)
902 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
904 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
905 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000906
907 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000908 const SparcRegisterInfo *TRI =
909 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
910 const uint32_t *Mask = ((hasReturnsTwice)
911 ? TRI->getRTCallPreservedMask(CallConv)
912 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000913 assert(Mask && "Missing call preserved mask for calling convention");
914 Ops.push_back(DAG.getRegisterMask(Mask));
915
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000916 if (InFlag.getNode())
917 Ops.push_back(InFlag);
918
919 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000920 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000921
Chris Lattner27539552008-10-11 22:08:30 +0000922 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000923 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000924 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000925
Chris Lattnerdb26db22008-03-17 06:01:07 +0000926 // Assign locations to each value returned by this call.
927 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000928 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000929 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000930
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000931 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000932
Chris Lattnerdb26db22008-03-17 06:01:07 +0000933 // Copy all of the result registers out of their specified physreg.
934 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000935 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000936 RVLocs[i].getValVT(), InFlag).getValue(1);
937 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000938 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000939 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000940
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000941 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000942}
943
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000944// This functions returns true if CalleeName is a ABI function that returns
945// a long double (fp128).
946static bool isFP128ABICall(const char *CalleeName)
947{
948 static const char *const ABICalls[] =
949 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
950 "_Q_sqrt", "_Q_neg",
951 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
952 0
953 };
954 for (const char * const *I = ABICalls; I != 0; ++I)
955 if (strcmp(CalleeName, *I) == 0)
956 return true;
957 return false;
958}
959
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000960unsigned
961SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
962{
963 const Function *CalleeFn = 0;
964 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
965 CalleeFn = dyn_cast<Function>(G->getGlobal());
966 } else if (ExternalSymbolSDNode *E =
967 dyn_cast<ExternalSymbolSDNode>(Callee)) {
968 const Function *Fn = DAG.getMachineFunction().getFunction();
969 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000970 const char *CalleeName = E->getSymbol();
971 CalleeFn = M->getFunction(CalleeName);
972 if (!CalleeFn && isFP128ABICall(CalleeName))
973 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000974 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000975
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000976 if (!CalleeFn)
977 return 0;
978
979 assert(CalleeFn->hasStructRetAttr() &&
980 "Callee does not have the StructRet attribute.");
981
Chris Lattner229907c2011-07-18 04:54:35 +0000982 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
983 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000984 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000985}
Chris Lattner49b269d2008-03-17 05:41:48 +0000986
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000987
988// Fixup floating point arguments in the ... part of a varargs call.
989//
990// The SPARC v9 ABI requires that floating point arguments are treated the same
991// as integers when calling a varargs function. This does not apply to the
992// fixed arguments that are part of the function's prototype.
993//
994// This function post-processes a CCValAssign array created by
995// AnalyzeCallOperands().
996static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
997 ArrayRef<ISD::OutputArg> Outs) {
998 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
999 const CCValAssign &VA = ArgLocs[i];
1000 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1001 // varargs functions.
1002 if (!VA.isRegLoc() || VA.getLocVT() != MVT::f64)
1003 continue;
1004 // The fixed arguments to a varargs function still go in FP registers.
1005 if (Outs[VA.getValNo()].IsFixed)
1006 continue;
1007
1008 // This floating point argument should be reassigned.
1009 CCValAssign NewVA;
1010
1011 // Determine the offset into the argument array.
1012 unsigned Offset = 8 * (VA.getLocReg() - SP::D0);
1013 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1014
1015 if (Offset < 6*8) {
1016 // This argument should go in %i0-%i5.
1017 unsigned IReg = SP::I0 + Offset/8;
1018 // Full register, just bitconvert into i64.
1019 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1020 IReg, MVT::i64, CCValAssign::BCvt);
1021 } else {
1022 // This needs to go to memory, we're out of integer registers.
1023 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1024 Offset, VA.getLocVT(), VA.getLocInfo());
1025 }
1026 ArgLocs[i] = NewVA;
1027 }
1028}
1029
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001030// Lower a call for the 64-bit ABI.
1031SDValue
1032SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1033 SmallVectorImpl<SDValue> &InVals) const {
1034 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001035 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001036 SDValue Chain = CLI.Chain;
1037
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001038 // Sparc target does not yet support tail call optimization.
1039 CLI.IsTailCall = false;
1040
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001041 // Analyze operands of the call, assigning locations to each operand.
1042 SmallVector<CCValAssign, 16> ArgLocs;
1043 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1044 DAG.getTarget(), ArgLocs, *DAG.getContext());
1045 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1046
1047 // Get the size of the outgoing arguments stack space requirement.
1048 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001049 // Called functions expect 6 argument words to exist in the stack frame, used
1050 // or not.
1051 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001052
1053 // Keep stack frames 16-byte aligned.
1054 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1055
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001056 // Varargs calls require special treatment.
1057 if (CLI.IsVarArg)
1058 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1059
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001060 // Adjust the stack pointer to make room for the arguments.
1061 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1062 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001063 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1064 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001065
1066 // Collect the set of registers to pass to the function and their values.
1067 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1068 // instruction.
1069 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1070
1071 // Collect chains from all the memory opeations that copy arguments to the
1072 // stack. They must follow the stack pointer adjustment above and precede the
1073 // call instruction itself.
1074 SmallVector<SDValue, 8> MemOpChains;
1075
1076 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1077 const CCValAssign &VA = ArgLocs[i];
1078 SDValue Arg = CLI.OutVals[i];
1079
1080 // Promote the value if needed.
1081 switch (VA.getLocInfo()) {
1082 default:
1083 llvm_unreachable("Unknown location info!");
1084 case CCValAssign::Full:
1085 break;
1086 case CCValAssign::SExt:
1087 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1088 break;
1089 case CCValAssign::ZExt:
1090 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1091 break;
1092 case CCValAssign::AExt:
1093 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1094 break;
1095 case CCValAssign::BCvt:
1096 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
1097 break;
1098 }
1099
1100 if (VA.isRegLoc()) {
1101 // The custom bit on an i32 return value indicates that it should be
1102 // passed in the high bits of the register.
1103 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1104 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1105 DAG.getConstant(32, MVT::i32));
1106
1107 // The next value may go in the low bits of the same register.
1108 // Handle both at once.
1109 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1110 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1111 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1112 CLI.OutVals[i+1]);
1113 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1114 // Skip the next value, it's already done.
1115 ++i;
1116 }
1117 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001118 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001119 continue;
1120 }
1121
1122 assert(VA.isMemLoc());
1123
1124 // Create a store off the stack pointer for this argument.
1125 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1126 // The argument area starts at %fp+BIAS+128 in the callee frame,
1127 // %sp+BIAS+128 in ours.
1128 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1129 Subtarget->getStackPointerBias() +
1130 128);
1131 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1132 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1133 MachinePointerInfo(),
1134 false, false, 0));
1135 }
1136
1137 // Emit all stores, make sure they occur before the call.
1138 if (!MemOpChains.empty())
1139 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1140 &MemOpChains[0], MemOpChains.size());
1141
1142 // Build a sequence of CopyToReg nodes glued together with token chain and
1143 // glue operands which copy the outgoing args into registers. The InGlue is
1144 // necessary since all emitted instructions must be stuck together in order
1145 // to pass the live physical registers.
1146 SDValue InGlue;
1147 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1148 Chain = DAG.getCopyToReg(Chain, DL,
1149 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1150 InGlue = Chain.getValue(1);
1151 }
1152
1153 // If the callee is a GlobalAddress node (quite common, every direct call is)
1154 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1155 // Likewise ExternalSymbol -> TargetExternalSymbol.
1156 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001157 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001158 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1159 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1160 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1161 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1162
1163 // Build the operands for the call instruction itself.
1164 SmallVector<SDValue, 8> Ops;
1165 Ops.push_back(Chain);
1166 Ops.push_back(Callee);
1167 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1168 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1169 RegsToPass[i].second.getValueType()));
1170
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001171 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001172 const SparcRegisterInfo *TRI =
1173 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1174 const uint32_t *Mask = ((hasReturnsTwice)
1175 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1176 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001177 assert(Mask && "Missing call preserved mask for calling convention");
1178 Ops.push_back(DAG.getRegisterMask(Mask));
1179
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001180 // Make sure the CopyToReg nodes are glued to the call instruction which
1181 // consumes the registers.
1182 if (InGlue.getNode())
1183 Ops.push_back(InGlue);
1184
1185 // Now the call itself.
1186 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1187 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1188 InGlue = Chain.getValue(1);
1189
1190 // Revert the stack pointer immediately after the call.
1191 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001192 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001193 InGlue = Chain.getValue(1);
1194
1195 // Now extract the return values. This is more or less the same as
1196 // LowerFormalArguments_64.
1197
1198 // Assign locations to each value returned by this call.
1199 SmallVector<CCValAssign, 16> RVLocs;
1200 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1201 DAG.getTarget(), RVLocs, *DAG.getContext());
1202 RVInfo.AnalyzeCallResult(CLI.Ins, CC_Sparc64);
1203
1204 // Copy all of the result registers out of their specified physreg.
1205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1206 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001207 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001208
1209 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1210 // reside in the same register in the high and low bits. Reuse the
1211 // CopyFromReg previous node to avoid duplicate copies.
1212 SDValue RV;
1213 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1214 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1215 RV = Chain.getValue(0);
1216
1217 // But usually we'll create a new CopyFromReg for a different register.
1218 if (!RV.getNode()) {
1219 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1220 Chain = RV.getValue(1);
1221 InGlue = Chain.getValue(2);
1222 }
1223
1224 // Get the high bits for i32 struct elements.
1225 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1226 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1227 DAG.getConstant(32, MVT::i32));
1228
1229 // The callee promoted the return value, so insert an Assert?ext SDNode so
1230 // we won't promote the value again in this function.
1231 switch (VA.getLocInfo()) {
1232 case CCValAssign::SExt:
1233 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1234 DAG.getValueType(VA.getValVT()));
1235 break;
1236 case CCValAssign::ZExt:
1237 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1238 DAG.getValueType(VA.getValVT()));
1239 break;
1240 default:
1241 break;
1242 }
1243
1244 // Truncate the register down to the return value type.
1245 if (VA.isExtInLoc())
1246 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1247
1248 InVals.push_back(RV);
1249 }
1250
1251 return Chain;
1252}
1253
Chris Lattner0a1762e2008-03-17 03:21:36 +00001254//===----------------------------------------------------------------------===//
1255// TargetLowering Implementation
1256//===----------------------------------------------------------------------===//
1257
1258/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1259/// condition.
1260static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1261 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001262 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001263 case ISD::SETEQ: return SPCC::ICC_E;
1264 case ISD::SETNE: return SPCC::ICC_NE;
1265 case ISD::SETLT: return SPCC::ICC_L;
1266 case ISD::SETGT: return SPCC::ICC_G;
1267 case ISD::SETLE: return SPCC::ICC_LE;
1268 case ISD::SETGE: return SPCC::ICC_GE;
1269 case ISD::SETULT: return SPCC::ICC_CS;
1270 case ISD::SETULE: return SPCC::ICC_LEU;
1271 case ISD::SETUGT: return SPCC::ICC_GU;
1272 case ISD::SETUGE: return SPCC::ICC_CC;
1273 }
1274}
1275
1276/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1277/// FCC condition.
1278static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1279 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001280 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001281 case ISD::SETEQ:
1282 case ISD::SETOEQ: return SPCC::FCC_E;
1283 case ISD::SETNE:
1284 case ISD::SETUNE: return SPCC::FCC_NE;
1285 case ISD::SETLT:
1286 case ISD::SETOLT: return SPCC::FCC_L;
1287 case ISD::SETGT:
1288 case ISD::SETOGT: return SPCC::FCC_G;
1289 case ISD::SETLE:
1290 case ISD::SETOLE: return SPCC::FCC_LE;
1291 case ISD::SETGE:
1292 case ISD::SETOGE: return SPCC::FCC_GE;
1293 case ISD::SETULT: return SPCC::FCC_UL;
1294 case ISD::SETULE: return SPCC::FCC_ULE;
1295 case ISD::SETUGT: return SPCC::FCC_UG;
1296 case ISD::SETUGE: return SPCC::FCC_UGE;
1297 case ISD::SETUO: return SPCC::FCC_U;
1298 case ISD::SETO: return SPCC::FCC_O;
1299 case ISD::SETONE: return SPCC::FCC_LG;
1300 case ISD::SETUEQ: return SPCC::FCC_UE;
1301 }
1302}
1303
Chris Lattner0a1762e2008-03-17 03:21:36 +00001304SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattnerc9ea8fd2009-08-08 20:43:12 +00001305 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001306 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001307
Chris Lattner0a1762e2008-03-17 03:21:36 +00001308 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001309 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1310 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1311 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001312 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001313 if (Subtarget->is64Bit())
1314 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001315
1316 // Turn FP extload into load/fextend
Owen Anderson9f944592009-08-11 20:47:22 +00001317 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001318 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1319
Chris Lattner0a1762e2008-03-17 03:21:36 +00001320 // Sparc doesn't have i1 sign extending load
Owen Anderson9f944592009-08-11 20:47:22 +00001321 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001322
Chris Lattner0a1762e2008-03-17 03:21:36 +00001323 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001324 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001325 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1326 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001327
1328 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001329 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1330 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1331 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001332 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001333
Chris Lattner0a1762e2008-03-17 03:21:36 +00001334 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001335 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1336 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001338
1339 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001340 setOperationAction(ISD::UREM, MVT::i32, Expand);
1341 setOperationAction(ISD::SREM, MVT::i32, Expand);
1342 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1343 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Roman Divacky2262cfa2013-10-31 19:22:33 +00001344
1345 // ... nor does SparcV9.
1346 if (Subtarget->is64Bit()) {
1347 setOperationAction(ISD::UREM, MVT::i64, Expand);
1348 setOperationAction(ISD::SREM, MVT::i64, Expand);
1349 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1350 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1351 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001352
1353 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001354 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1355 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001356
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001357 // Custom Expand fp<->uint
1358 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1359 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001360
Wesley Peck527da1b2010-11-23 03:31:01 +00001361 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1362 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001363
Chris Lattner0a1762e2008-03-17 03:21:36 +00001364 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001365 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1366 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1367 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001368 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1369
Owen Anderson9f944592009-08-11 20:47:22 +00001370 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1371 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1372 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001373 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001374
Chris Lattner0a1762e2008-03-17 03:21:36 +00001375 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001376 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1377 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1378 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1379 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1380 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1381 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001382 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001383
Owen Anderson9f944592009-08-11 20:47:22 +00001384 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1385 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1386 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001387 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001388
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001389 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001390 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1391 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1392 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1393 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001394 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1395 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001396 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1397 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001398 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001399 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001400
1401 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1402 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1403 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1404 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1406 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001407 }
1408
Eli Friedman26a48482011-07-27 22:21:52 +00001409 // FIXME: There are instructions available for ATOMIC_FENCE
1410 // on SparcV8 and later.
Eli Friedman26a48482011-07-27 22:21:52 +00001411 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001412
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001413 if (!Subtarget->isV9()) {
1414 // SparcV8 does not have FNEGD and FABSD.
1415 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1416 setOperationAction(ISD::FABS, MVT::f64, Custom);
1417 }
1418
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001419 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1420 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1421 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1422 setOperationAction(ISD::FREM , MVT::f128, Expand);
1423 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001424 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1425 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001426 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001427 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001428 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001429 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1430 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001431 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001432 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001433 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001434 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1435 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001436 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001437 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001438 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001439 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1440 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1441 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001442 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001445 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001446 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1447 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001448
Owen Anderson9f944592009-08-11 20:47:22 +00001449 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1450 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1451 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001452
1453 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001454 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1455 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001456
Chris Lattner0a1762e2008-03-17 03:21:36 +00001457 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001458 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001459 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001460 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001461
Chris Lattner0a1762e2008-03-17 03:21:36 +00001462 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001463 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1464 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1465 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1466 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1467 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001468
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001469 setExceptionPointerRegister(SP::I0);
1470 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001471
Chris Lattner0a1762e2008-03-17 03:21:36 +00001472 setStackPointerRegisterToSaveRestore(SP::O6);
1473
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001474 if (Subtarget->isV9())
Owen Anderson9f944592009-08-11 20:47:22 +00001475 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001476
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001477 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1478 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1479 setOperationAction(ISD::STORE, MVT::f128, Legal);
1480 } else {
1481 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1482 setOperationAction(ISD::STORE, MVT::f128, Custom);
1483 }
1484
1485 if (Subtarget->hasHardQuad()) {
1486 setOperationAction(ISD::FADD, MVT::f128, Legal);
1487 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1488 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1489 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1490 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1491 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1492 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1493 if (Subtarget->isV9()) {
1494 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1495 setOperationAction(ISD::FABS, MVT::f128, Legal);
1496 } else {
1497 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1498 setOperationAction(ISD::FABS, MVT::f128, Custom);
1499 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001500 } else {
1501 // Custom legalize f128 operations.
1502
1503 setOperationAction(ISD::FADD, MVT::f128, Custom);
1504 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1505 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1506 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1507 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1508 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1509 setOperationAction(ISD::FABS, MVT::f128, Custom);
1510
1511 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1512 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1513 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1514
1515 // Setup Runtime library names.
1516 if (Subtarget->is64Bit()) {
1517 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1518 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1519 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1520 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1521 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1522 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001523 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001524 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001525 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001526 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1527 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1528 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1529 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1530 } else {
1531 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1532 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1533 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1534 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1535 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1536 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001537 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001538 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001539 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001540 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1541 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1542 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1543 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1544 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001545 }
1546
Eli Friedman2518f832011-05-06 20:34:06 +00001547 setMinFunctionAlignment(2);
1548
Chris Lattner0a1762e2008-03-17 03:21:36 +00001549 computeRegisterProperties();
1550}
1551
1552const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1553 switch (Opcode) {
1554 default: return 0;
1555 case SPISD::CMPICC: return "SPISD::CMPICC";
1556 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1557 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001558 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001559 case SPISD::BRFCC: return "SPISD::BRFCC";
1560 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001561 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001562 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1563 case SPISD::Hi: return "SPISD::Hi";
1564 case SPISD::Lo: return "SPISD::Lo";
1565 case SPISD::FTOI: return "SPISD::FTOI";
1566 case SPISD::ITOF: return "SPISD::ITOF";
1567 case SPISD::CALL: return "SPISD::CALL";
1568 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001569 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001570 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001571 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1572 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1573 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001574 }
1575}
1576
1577/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1578/// be zero. Op is expected to be a target specific node. Used by DAG
1579/// combiner.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001580void SparcTargetLowering::computeMaskedBitsForTargetNode
1581 (const SDValue Op,
1582 APInt &KnownZero,
1583 APInt &KnownOne,
1584 const SelectionDAG &DAG,
1585 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001586 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001587 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001588
Chris Lattner0a1762e2008-03-17 03:21:36 +00001589 switch (Op.getOpcode()) {
1590 default: break;
1591 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001592 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001593 case SPISD::SELECT_FCC:
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001594 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1595 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001596 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1597 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1598
Chris Lattner0a1762e2008-03-17 03:21:36 +00001599 // Only known if known in both the LHS and RHS.
1600 KnownOne &= KnownOne2;
1601 KnownZero &= KnownZero2;
1602 break;
1603 }
1604}
1605
Chris Lattner0a1762e2008-03-17 03:21:36 +00001606// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1607// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001608static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001609 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001610 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001611 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001612 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001613 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1614 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001615 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1616 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1617 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1618 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1619 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001620 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1621 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001622 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001623 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001624 LHS = CMPCC.getOperand(0);
1625 RHS = CMPCC.getOperand(1);
1626 }
1627}
1628
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001629// Convert to a target node and set target flags.
1630SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1631 SelectionDAG &DAG) const {
1632 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1633 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001634 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001635 GA->getValueType(0),
1636 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001637
1638 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1639 return DAG.getTargetConstantPool(CP->getConstVal(),
1640 CP->getValueType(0),
1641 CP->getAlignment(),
1642 CP->getOffset(), TF);
1643
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001644 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1645 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1646 Op.getValueType(),
1647 0,
1648 TF);
1649
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001650 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1651 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1652 ES->getValueType(0), TF);
1653
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001654 llvm_unreachable("Unhandled address SDNode");
1655}
1656
1657// Split Op into high and low parts according to HiTF and LoTF.
1658// Return an ADD node combining the parts.
1659SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1660 unsigned HiTF, unsigned LoTF,
1661 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001662 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001663 EVT VT = Op.getValueType();
1664 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1665 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1666 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1667}
1668
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001669// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1670// or ExternalSymbol SDNode.
1671SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001672 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001673 EVT VT = getPointerTy();
1674
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001675 // Handle PIC mode first.
1676 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1677 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
1678 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001679 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1680 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001681 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1682 // function has calls.
1683 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1684 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001685 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1686 MachinePointerInfo::getGOT(), false, false, false, 0);
1687 }
1688
1689 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001690 switch(getTargetMachine().getCodeModel()) {
1691 default:
1692 llvm_unreachable("Unsupported absolute code model");
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +00001693 case CodeModel::JITDefault:
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001694 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001695 // abs32.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001696 return makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1697 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001698 // abs44.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001699 SDValue H44 = makeHiLoPair(Op, SPII::MO_H44, SPII::MO_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001700 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001701 SDValue L44 = withTargetFlags(Op, SPII::MO_L44, DAG);
1702 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1703 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1704 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001705 case CodeModel::Large: {
1706 // abs64.
1707 SDValue Hi = makeHiLoPair(Op, SPII::MO_HH, SPII::MO_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001708 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001709 SDValue Lo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1710 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1711 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001712 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001713}
1714
Wesley Peck527da1b2010-11-23 03:31:01 +00001715SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001716 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001717 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001718}
1719
Chris Lattner840c7002009-09-15 17:46:24 +00001720SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001721 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001722 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001723}
1724
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001725SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1726 SelectionDAG &DAG) const {
1727 return makeAddress(Op, DAG);
1728}
1729
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001730SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1731 SelectionDAG &DAG) const {
1732
1733 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1734 SDLoc DL(GA);
1735 const GlobalValue *GV = GA->getGlobal();
1736 EVT PtrVT = getPointerTy();
1737
1738 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1739
1740 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
1741 unsigned HiTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_HI22
1742 : SPII::MO_TLS_LDM_HI22);
1743 unsigned LoTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_LO10
1744 : SPII::MO_TLS_LDM_LO10);
1745 unsigned addTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_ADD
1746 : SPII::MO_TLS_LDM_ADD);
1747 unsigned callTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_CALL
1748 : SPII::MO_TLS_LDM_CALL);
1749
1750 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1751 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1752 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1753 withTargetFlags(Op, addTF, DAG));
1754
1755 SDValue Chain = DAG.getEntryNode();
1756 SDValue InFlag;
1757
1758 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1759 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1760 InFlag = Chain.getValue(1);
1761 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1762 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1763
1764 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1765 SmallVector<SDValue, 4> Ops;
1766 Ops.push_back(Chain);
1767 Ops.push_back(Callee);
1768 Ops.push_back(Symbol);
1769 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
1770 const uint32_t *Mask = getTargetMachine()
1771 .getRegisterInfo()->getCallPreservedMask(CallingConv::C);
1772 assert(Mask && "Missing call preserved mask for calling convention");
1773 Ops.push_back(DAG.getRegisterMask(Mask));
1774 Ops.push_back(InFlag);
1775 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, &Ops[0], Ops.size());
1776 InFlag = Chain.getValue(1);
1777 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1778 DAG.getIntPtrConstant(0, true), InFlag, DL);
1779 InFlag = Chain.getValue(1);
1780 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1781
1782 if (model != TLSModel::LocalDynamic)
1783 return Ret;
1784
1785 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1786 withTargetFlags(Op, SPII::MO_TLS_LDO_HIX22, DAG));
1787 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1788 withTargetFlags(Op, SPII::MO_TLS_LDO_LOX10, DAG));
1789 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1790 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
1791 withTargetFlags(Op, SPII::MO_TLS_LDO_ADD, DAG));
1792 }
1793
1794 if (model == TLSModel::InitialExec) {
1795 unsigned ldTF = ((PtrVT == MVT::i64)? SPII::MO_TLS_IE_LDX
1796 : SPII::MO_TLS_IE_LD);
1797
1798 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1799
1800 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1801 // function has calls.
1802 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1803 MFI->setHasCalls(true);
1804
1805 SDValue TGA = makeHiLoPair(Op,
1806 SPII::MO_TLS_IE_HI22, SPII::MO_TLS_IE_LO10, DAG);
1807 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1808 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1809 DL, PtrVT, Ptr,
1810 withTargetFlags(Op, ldTF, DAG));
1811 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1812 DAG.getRegister(SP::G7, PtrVT), Offset,
1813 withTargetFlags(Op, SPII::MO_TLS_IE_ADD, DAG));
1814 }
1815
1816 assert(model == TLSModel::LocalExec);
1817 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1818 withTargetFlags(Op, SPII::MO_TLS_LE_HIX22, DAG));
1819 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1820 withTargetFlags(Op, SPII::MO_TLS_LE_LOX10, DAG));
1821 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1822
1823 return DAG.getNode(ISD::ADD, DL, PtrVT,
1824 DAG.getRegister(SP::G7, PtrVT), Offset);
1825}
1826
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001827SDValue
1828SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1829 SDValue Arg, SDLoc DL,
1830 SelectionDAG &DAG) const {
1831 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1832 EVT ArgVT = Arg.getValueType();
1833 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1834
1835 ArgListEntry Entry;
1836 Entry.Node = Arg;
1837 Entry.Ty = ArgTy;
1838
1839 if (ArgTy->isFP128Ty()) {
1840 // Create a stack object and pass the pointer to the library function.
1841 int FI = MFI->CreateStackObject(16, 8, false);
1842 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1843 Chain = DAG.getStore(Chain,
1844 DL,
1845 Entry.Node,
1846 FIPtr,
1847 MachinePointerInfo(),
1848 false,
1849 false,
1850 8);
1851
1852 Entry.Node = FIPtr;
1853 Entry.Ty = PointerType::getUnqual(ArgTy);
1854 }
1855 Args.push_back(Entry);
1856 return Chain;
1857}
1858
1859SDValue
1860SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
1861 const char *LibFuncName,
1862 unsigned numArgs) const {
1863
1864 ArgListTy Args;
1865
1866 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1867
1868 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
1869 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
1870 Type *RetTyABI = RetTy;
1871 SDValue Chain = DAG.getEntryNode();
1872 SDValue RetPtr;
1873
1874 if (RetTy->isFP128Ty()) {
1875 // Create a Stack Object to receive the return value of type f128.
1876 ArgListEntry Entry;
1877 int RetFI = MFI->CreateStackObject(16, 8, false);
1878 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
1879 Entry.Node = RetPtr;
1880 Entry.Ty = PointerType::getUnqual(RetTy);
1881 if (!Subtarget->is64Bit())
1882 Entry.isSRet = true;
1883 Entry.isReturned = false;
1884 Args.push_back(Entry);
1885 RetTyABI = Type::getVoidTy(*DAG.getContext());
1886 }
1887
1888 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
1889 for (unsigned i = 0, e = numArgs; i != e; ++i) {
1890 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
1891 }
1892 TargetLowering::
1893 CallLoweringInfo CLI(Chain,
1894 RetTyABI,
1895 false, false, false, false,
1896 0, CallingConv::C,
1897 false, false, true,
1898 Callee, Args, DAG, SDLoc(Op));
1899 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1900
1901 // chain is in second result.
1902 if (RetTyABI == RetTy)
1903 return CallInfo.first;
1904
1905 assert (RetTy->isFP128Ty() && "Unexpected return type!");
1906
1907 Chain = CallInfo.second;
1908
1909 // Load RetPtr to get the return value.
1910 return DAG.getLoad(Op.getValueType(),
1911 SDLoc(Op),
1912 Chain,
1913 RetPtr,
1914 MachinePointerInfo(),
1915 false, false, false, 8);
1916}
1917
1918SDValue
1919SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
1920 unsigned &SPCC,
1921 SDLoc DL,
1922 SelectionDAG &DAG) const {
1923
1924 const char *LibCall = 0;
1925 bool is64Bit = Subtarget->is64Bit();
1926 switch(SPCC) {
1927 default: llvm_unreachable("Unhandled conditional code!");
1928 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
1929 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
1930 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
1931 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
1932 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
1933 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
1934 case SPCC::FCC_UL :
1935 case SPCC::FCC_ULE:
1936 case SPCC::FCC_UG :
1937 case SPCC::FCC_UGE:
1938 case SPCC::FCC_U :
1939 case SPCC::FCC_O :
1940 case SPCC::FCC_LG :
1941 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
1942 }
1943
1944 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
1945 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
1946 ArgListTy Args;
1947 SDValue Chain = DAG.getEntryNode();
1948 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
1949 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
1950
1951 TargetLowering::
1952 CallLoweringInfo CLI(Chain,
1953 RetTy,
1954 false, false, false, false,
1955 0, CallingConv::C,
1956 false, false, true,
1957 Callee, Args, DAG, DL);
1958
1959 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
1960
1961 // result is in first, and chain is in second result.
1962 SDValue Result = CallInfo.first;
1963
1964 switch(SPCC) {
1965 default: {
1966 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1967 SPCC = SPCC::ICC_NE;
1968 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1969 }
1970 case SPCC::FCC_UL : {
1971 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
1972 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
1973 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
1974 SPCC = SPCC::ICC_NE;
1975 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1976 }
1977 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00001978 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001979 SPCC = SPCC::ICC_NE;
1980 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1981 }
1982 case SPCC::FCC_UG : {
1983 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
1984 SPCC = SPCC::ICC_G;
1985 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1986 }
1987 case SPCC::FCC_UGE: {
1988 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
1989 SPCC = SPCC::ICC_NE;
1990 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1991 }
1992
1993 case SPCC::FCC_U : {
1994 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
1995 SPCC = SPCC::ICC_E;
1996 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
1997 }
1998 case SPCC::FCC_O : {
1999 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2000 SPCC = SPCC::ICC_NE;
2001 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2002 }
2003 case SPCC::FCC_LG : {
2004 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2005 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2006 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2007 SPCC = SPCC::ICC_NE;
2008 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2009 }
2010 case SPCC::FCC_UE : {
2011 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2012 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2013 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2014 SPCC = SPCC::ICC_E;
2015 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2016 }
2017 }
2018}
2019
2020static SDValue
2021LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2022 const SparcTargetLowering &TLI) {
2023
2024 if (Op.getOperand(0).getValueType() == MVT::f64)
2025 return TLI.LowerF128Op(Op, DAG,
2026 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2027
2028 if (Op.getOperand(0).getValueType() == MVT::f32)
2029 return TLI.LowerF128Op(Op, DAG,
2030 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2031
2032 llvm_unreachable("fpextend with non-float operand!");
2033 return SDValue(0, 0);
2034}
2035
2036static SDValue
2037LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2038 const SparcTargetLowering &TLI) {
2039 // FP_ROUND on f64 and f32 are legal.
2040 if (Op.getOperand(0).getValueType() != MVT::f128)
2041 return Op;
2042
2043 if (Op.getValueType() == MVT::f64)
2044 return TLI.LowerF128Op(Op, DAG,
2045 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2046 if (Op.getValueType() == MVT::f32)
2047 return TLI.LowerF128Op(Op, DAG,
2048 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2049
2050 llvm_unreachable("fpround to non-float!");
2051 return SDValue(0, 0);
2052}
2053
2054static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2055 const SparcTargetLowering &TLI,
2056 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002057 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002058 // Convert the fp value to integer in an FP register.
Owen Anderson9f944592009-08-11 20:47:22 +00002059 assert(Op.getValueType() == MVT::i32);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002060
2061 if (Op.getOperand(0).getValueType() == MVT::f128 && !hasHardQuad)
2062 return TLI.LowerF128Op(Op, DAG,
2063 TLI.getLibcallName(RTLIB::FPTOSINT_F128_I32), 1);
2064
Owen Anderson9f944592009-08-11 20:47:22 +00002065 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00002066 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002067}
2068
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002069static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2070 const SparcTargetLowering &TLI,
2071 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002072 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00002073 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00002074 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002075 // Convert the int value to FP in an FP register.
Venkatraman Govindaraju30781de2013-10-05 00:31:41 +00002076 if (Op.getValueType() == MVT::f128 && !hasHardQuad)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002077 return TLI.LowerF128Op(Op, DAG,
2078 TLI.getLibcallName(RTLIB::SINTTOFP_I32_F128), 1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002079 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002080}
2081
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002082static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2083 const SparcTargetLowering &TLI,
2084 bool hasHardQuad) {
2085 // Expand if it does not involve f128 or the target has support for
2086 // quad floating point instructions.
2087 if (Op.getOperand(0).getValueType() != MVT::f128 || hasHardQuad)
2088 return SDValue(0, 0);
2089
2090 SDLoc dl(Op);
2091 assert(Op.getValueType() == MVT::i32);
2092
2093 return TLI.LowerF128Op(Op, DAG,
2094 TLI.getLibcallName(RTLIB::FPTOUINT_F128_I32), 1);
2095}
2096
2097
2098static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2099 const SparcTargetLowering &TLI,
2100 bool hasHardQuad) {
2101 // Expand if it does not involve f128 or the target has support for
2102 // quad floating point instructions.
2103 if (Op.getValueType() != MVT::f128 || hasHardQuad)
2104 return SDValue(0, 0);
2105
2106 SDLoc dl(Op);
2107 assert(Op.getOperand(0).getValueType() == MVT::i32);
2108
2109 return TLI.LowerF128Op(Op, DAG,
2110 TLI.getLibcallName(RTLIB::UINTTOFP_I32_F128), 1);
2111}
2112
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002113static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2114 const SparcTargetLowering &TLI,
2115 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002116 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002117 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002118 SDValue LHS = Op.getOperand(2);
2119 SDValue RHS = Op.getOperand(3);
2120 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002121 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002122 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002123
Chris Lattner0a1762e2008-03-17 03:21:36 +00002124 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2125 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2126 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002127
Chris Lattner0a1762e2008-03-17 03:21:36 +00002128 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002129 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002130 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002131 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002132 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002133 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2134 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002135 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002136 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2137 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2138 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2139 Opc = SPISD::BRICC;
2140 } else {
2141 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2142 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2143 Opc = SPISD::BRFCC;
2144 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002145 }
Owen Anderson9f944592009-08-11 20:47:22 +00002146 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2147 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002148}
2149
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002150static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2151 const SparcTargetLowering &TLI,
2152 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002153 SDValue LHS = Op.getOperand(0);
2154 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002155 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002156 SDValue TrueVal = Op.getOperand(2);
2157 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002158 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002159 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002160
Chris Lattner0a1762e2008-03-17 03:21:36 +00002161 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2162 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2163 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002164
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002165 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002166 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002167 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002168 Opc = LHS.getValueType() == MVT::i32 ?
2169 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002170 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2171 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002172 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2173 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2174 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2175 Opc = SPISD::SELECT_ICC;
2176 } else {
2177 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2178 Opc = SPISD::SELECT_FCC;
2179 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2180 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002181 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002182 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002183 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002184}
2185
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002186static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002187 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002188 MachineFunction &MF = DAG.getMachineFunction();
2189 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2190
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002191 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002192 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2193
Chris Lattner0a1762e2008-03-17 03:21:36 +00002194 // vastart just stores the address of the VarArgsFrameIndex slot into the
2195 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002196 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002197 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002198 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2199 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2200 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002201 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002202 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002203 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002204}
2205
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002206static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002207 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002208 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002209 SDValue InChain = Node->getOperand(0);
2210 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002211 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002212 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002213 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002214 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002215 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002216 // Increment the pointer, VAList, to the next vaarg.
2217 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2218 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2219 // Store the incremented VAList to the legalized pointer.
2220 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002221 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002222 // Load the actual argument out of the pointer VAList.
2223 // We can't count on greater alignment than the word size.
2224 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2225 false, false, false,
2226 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002227}
2228
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002229static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
2230 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2231 SDValue Size = Op.getOperand(1); // Legalize the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002232 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002233
Chris Lattner0a1762e2008-03-17 03:21:36 +00002234 unsigned SPReg = SP::O6;
Owen Anderson9f944592009-08-11 20:47:22 +00002235 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
2236 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002237 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002238
Chris Lattner0a1762e2008-03-17 03:21:36 +00002239 // The resultant pointer is actually 16 words from the bottom of the stack,
2240 // to provide a register spill area.
Owen Anderson9f944592009-08-11 20:47:22 +00002241 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
2242 DAG.getConstant(96, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002243 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002244 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002245}
2246
Chris Lattner0a1762e2008-03-17 03:21:36 +00002247
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002248static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002250 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002251 dl, MVT::Other, DAG.getEntryNode());
2252 return Chain;
2253}
2254
2255static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2256 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2257 MFI->setFrameAddressIsTaken(true);
2258
2259 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002260 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002261 unsigned FrameReg = SP::I6;
2262
2263 uint64_t depth = Op.getConstantOperandVal(0);
2264
2265 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002266 if (depth == 0)
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002267 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2268 else {
2269 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002270 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002271 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002272
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002273 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002274 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002275 dl, MVT::i32,
2276 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002277 FrameAddr = DAG.getLoad(MVT::i32, dl,
2278 Chain,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002279 Ptr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002280 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002281 }
2282 }
2283 return FrameAddr;
2284}
2285
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002286static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
2287 const SparcTargetLowering &TLI) {
2288 MachineFunction &MF = DAG.getMachineFunction();
2289 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002290 MFI->setReturnAddressIsTaken(true);
2291
2292 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002293 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002294 uint64_t depth = Op.getConstantOperandVal(0);
2295
2296 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002297 if (depth == 0) {
2298 unsigned RetReg = MF.addLiveIn(SP::I7,
2299 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002300 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002301 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002302 // Need frame address to find return address of the caller.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002303 MFI->setFrameAddressIsTaken(true);
2304
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002305 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002306 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002307 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002308
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002309 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002310 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002311 dl, MVT::i32,
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002312 RetAddr,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002313 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002314 RetAddr = DAG.getLoad(MVT::i32, dl,
2315 Chain,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002316 Ptr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002317 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002318 }
2319 }
2320 return RetAddr;
2321}
2322
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002323static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002324{
2325 SDLoc dl(Op);
2326
2327 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002328 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002329
2330 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2331 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2332 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2333
2334 SDValue SrcReg64 = Op.getOperand(0);
2335 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2336 SrcReg64);
2337 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2338 SrcReg64);
2339
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002340 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002341
2342 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2343 dl, MVT::f64), 0);
2344 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2345 DstReg64, Hi32);
2346 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2347 DstReg64, Lo32);
2348 return DstReg64;
2349}
2350
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002351// Lower a f128 load into two f64 loads.
2352static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2353{
2354 SDLoc dl(Op);
2355 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2356 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2357 && "Unexpected node type");
2358
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002359 unsigned alignment = LdNode->getAlignment();
2360 if (alignment > 8)
2361 alignment = 8;
2362
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002363 SDValue Hi64 = DAG.getLoad(MVT::f64,
2364 dl,
2365 LdNode->getChain(),
2366 LdNode->getBasePtr(),
2367 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002368 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002369 EVT addrVT = LdNode->getBasePtr().getValueType();
2370 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2371 LdNode->getBasePtr(),
2372 DAG.getConstant(8, addrVT));
2373 SDValue Lo64 = DAG.getLoad(MVT::f64,
2374 dl,
2375 LdNode->getChain(),
2376 LoPtr,
2377 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002378 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002379
2380 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2381 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2382
2383 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2384 dl, MVT::f128);
2385 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2386 MVT::f128,
2387 SDValue(InFP128, 0),
2388 Hi64,
2389 SubRegEven);
2390 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2391 MVT::f128,
2392 SDValue(InFP128, 0),
2393 Lo64,
2394 SubRegOdd);
2395 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2396 SDValue(Lo64.getNode(), 1) };
2397 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2398 &OutChains[0], 2);
2399 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
2400 return DAG.getMergeValues(Ops, 2, dl);
2401}
2402
2403// Lower a f128 store into two f64 stores.
2404static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2405 SDLoc dl(Op);
2406 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2407 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2408 && "Unexpected node type");
2409 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2410 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2411
2412 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2413 dl,
2414 MVT::f64,
2415 StNode->getValue(),
2416 SubRegEven);
2417 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2418 dl,
2419 MVT::f64,
2420 StNode->getValue(),
2421 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002422
2423 unsigned alignment = StNode->getAlignment();
2424 if (alignment > 8)
2425 alignment = 8;
2426
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002427 SDValue OutChains[2];
2428 OutChains[0] = DAG.getStore(StNode->getChain(),
2429 dl,
2430 SDValue(Hi64, 0),
2431 StNode->getBasePtr(),
2432 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002433 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002434 EVT addrVT = StNode->getBasePtr().getValueType();
2435 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2436 StNode->getBasePtr(),
2437 DAG.getConstant(8, addrVT));
2438 OutChains[1] = DAG.getStore(StNode->getChain(),
2439 dl,
2440 SDValue(Lo64, 0),
2441 LoPtr,
2442 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002443 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002444 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2445 &OutChains[0], 2);
2446}
2447
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002448static SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG,
2449 const SparcTargetLowering &TLI,
2450 bool is64Bit) {
2451 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002452 return LowerF64Op(Op, DAG, ISD::FNEG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002453 if (Op.getValueType() == MVT::f128)
2454 return TLI.LowerF128Op(Op, DAG, ((is64Bit) ? "_Qp_neg" : "_Q_neg"), 1);
2455 return Op;
2456}
2457
2458static SDValue LowerFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
2459 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002460 return LowerF64Op(Op, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002461 if (Op.getValueType() != MVT::f128)
2462 return Op;
2463
2464 // Lower fabs on f128 to fabs on f64
2465 // fabs f128 => fabs f64:sub_even64, fmov f64:sub_odd64
2466
2467 SDLoc dl(Op);
2468 SDValue SrcReg128 = Op.getOperand(0);
2469 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2470 SrcReg128);
2471 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2472 SrcReg128);
2473 if (isV9)
2474 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2475 else
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002476 Hi64 = LowerF64Op(Hi64, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002477
2478 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2479 dl, MVT::f128), 0);
2480 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2481 DstReg128, Hi64);
2482 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2483 DstReg128, Lo64);
2484 return DstReg128;
2485}
2486
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002487static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002488
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002489 if (Op.getValueType() != MVT::i64)
2490 return Op;
2491
2492 SDLoc dl(Op);
2493 SDValue Src1 = Op.getOperand(0);
2494 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2495 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2496 DAG.getConstant(32, MVT::i64));
2497 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2498
2499 SDValue Src2 = Op.getOperand(1);
2500 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2501 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2502 DAG.getConstant(32, MVT::i64));
2503 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2504
2505
2506 bool hasChain = false;
2507 unsigned hiOpc = Op.getOpcode();
2508 switch (Op.getOpcode()) {
2509 default: llvm_unreachable("Invalid opcode");
2510 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2511 case ISD::ADDE: hasChain = true; break;
2512 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2513 case ISD::SUBE: hasChain = true; break;
2514 }
2515 SDValue Lo;
2516 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2517 if (hasChain) {
2518 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2519 Op.getOperand(2));
2520 } else {
2521 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2522 }
2523 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2524 SDValue Carry = Hi.getValue(1);
2525
2526 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2527 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2528 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2529 DAG.getConstant(32, MVT::i64));
2530
2531 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2532 SDValue Ops[2] = { Dst, Carry };
2533 return DAG.getMergeValues(Ops, 2, dl);
2534}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002535
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002536SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002537LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002538
2539 bool hasHardQuad = Subtarget->hasHardQuad();
2540 bool is64Bit = Subtarget->is64Bit();
2541 bool isV9 = Subtarget->isV9();
2542
Chris Lattner0a1762e2008-03-17 03:21:36 +00002543 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002544 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002545
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002546 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002547 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002548 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002549 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002550 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002551 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002552 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2553 hasHardQuad);
2554 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2555 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002556 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2557 hasHardQuad);
2558 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2559 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002560 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2561 hasHardQuad);
2562 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2563 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002564 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2565 case ISD::VAARG: return LowerVAARG(Op, DAG);
2566 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002567
2568 case ISD::LOAD: return LowerF128Load(Op, DAG);
2569 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002570 case ISD::FADD: return LowerF128Op(Op, DAG,
2571 getLibcallName(RTLIB::ADD_F128), 2);
2572 case ISD::FSUB: return LowerF128Op(Op, DAG,
2573 getLibcallName(RTLIB::SUB_F128), 2);
2574 case ISD::FMUL: return LowerF128Op(Op, DAG,
2575 getLibcallName(RTLIB::MUL_F128), 2);
2576 case ISD::FDIV: return LowerF128Op(Op, DAG,
2577 getLibcallName(RTLIB::DIV_F128), 2);
2578 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2579 getLibcallName(RTLIB::SQRT_F128),1);
2580 case ISD::FNEG: return LowerFNEG(Op, DAG, *this, is64Bit);
2581 case ISD::FABS: return LowerFABS(Op, DAG, isV9);
2582 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2583 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002584 case ISD::ADDC:
2585 case ISD::ADDE:
2586 case ISD::SUBC:
2587 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002588 }
2589}
2590
2591MachineBasicBlock *
2592SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002593 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002594 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2595 unsigned BROpcode;
2596 unsigned CC;
Dale Johannesen215a9252009-02-13 02:31:35 +00002597 DebugLoc dl = MI->getDebugLoc();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002598 // Figure out the conditional branch opcode to use for this select_cc.
2599 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002600 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002601 case SP::SELECT_CC_Int_ICC:
2602 case SP::SELECT_CC_FP_ICC:
2603 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002604 case SP::SELECT_CC_QFP_ICC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002605 BROpcode = SP::BCOND;
2606 break;
2607 case SP::SELECT_CC_Int_FCC:
2608 case SP::SELECT_CC_FP_FCC:
2609 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002610 case SP::SELECT_CC_QFP_FCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002611 BROpcode = SP::FBCOND;
2612 break;
2613 }
2614
2615 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002616
Chris Lattner0a1762e2008-03-17 03:21:36 +00002617 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2618 // control-flow pattern. The incoming instruction knows the destination vreg
2619 // to set, the condition code register to branch on, the true/false values to
2620 // select between, and a branch opcode to use.
2621 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002622 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002623 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002624
Chris Lattner0a1762e2008-03-17 03:21:36 +00002625 // thisMBB:
2626 // ...
2627 // TrueVal = ...
2628 // [f]bCC copy1MBB
2629 // fallthrough --> copy0MBB
2630 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002631 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002632 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2633 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002634 F->insert(It, copy0MBB);
2635 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002636
2637 // Transfer the remainder of BB and its successor edges to sinkMBB.
2638 sinkMBB->splice(sinkMBB->begin(), BB,
2639 llvm::next(MachineBasicBlock::iterator(MI)),
2640 BB->end());
2641 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2642
2643 // Add the true and fallthrough blocks as its successors.
2644 BB->addSuccessor(copy0MBB);
2645 BB->addSuccessor(sinkMBB);
2646
Dale Johannesen215a9252009-02-13 02:31:35 +00002647 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002648
Chris Lattner0a1762e2008-03-17 03:21:36 +00002649 // copy0MBB:
2650 // %FalseValue = ...
2651 // # fallthrough to sinkMBB
2652 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002653
Chris Lattner0a1762e2008-03-17 03:21:36 +00002654 // Update machine-CFG edges
2655 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002656
Chris Lattner0a1762e2008-03-17 03:21:36 +00002657 // sinkMBB:
2658 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2659 // ...
2660 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002661 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002662 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2663 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002664
Dan Gohman34396292010-07-06 20:24:04 +00002665 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002666 return BB;
2667}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002668
2669//===----------------------------------------------------------------------===//
2670// Sparc Inline Assembly Support
2671//===----------------------------------------------------------------------===//
2672
2673/// getConstraintType - Given a constraint letter, return the type of
2674/// constraint it is for this target.
2675SparcTargetLowering::ConstraintType
2676SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
2677 if (Constraint.size() == 1) {
2678 switch (Constraint[0]) {
2679 default: break;
2680 case 'r': return C_RegisterClass;
2681 }
2682 }
2683
2684 return TargetLowering::getConstraintType(Constraint);
2685}
2686
2687std::pair<unsigned, const TargetRegisterClass*>
2688SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002689 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002690 if (Constraint.size() == 1) {
2691 switch (Constraint[0]) {
2692 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00002693 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002694 }
2695 }
2696
2697 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2698}
2699
Dan Gohman2fe6bee2008-10-18 02:06:02 +00002700bool
2701SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2702 // The Sparc target isn't yet aware of offsets.
2703 return false;
2704}