blob: 969769bea6fcaf5dc60764704467b091a040e92f [file] [log] [blame]
Marek Olsak37cd4d02015-02-03 21:53:27 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=EG %s
2; RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=SI %s
3; RUN: llc < %s -march=amdgcn -mcpu=bonaire -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=CI %s
Michel Danzer49812b52013-07-10 16:37:07 +00004
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +00005@local_memory_two_objects.local_mem0 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4
6@local_memory_two_objects.local_mem1 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4
Michel Danzer49812b52013-07-10 16:37:07 +00007
Michel Danzer49812b52013-07-10 16:37:07 +00008
9; Check that the LDS size emitted correctly
Marek Olsak37cd4d02015-02-03 21:53:27 +000010; EG: .long 166120
11; EG-NEXT: .long 8
12; GCN: .long 47180
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000013; GCN-NEXT: .long 32900
Michel Danzer49812b52013-07-10 16:37:07 +000014
Rafael Espindolaec8da3d2015-03-17 14:34:42 +000015; EG: {{^}}local_memory_two_objects:
16
Eric Christopher572e03a2015-06-19 01:53:21 +000017; We would like to check the lds writes are using different
Tom Stellard8f9fc202013-11-15 00:12:45 +000018; addresses, but due to variations in the scheduler, we can't do
19; this consistently on evergreen GPUs.
Marek Olsak37cd4d02015-02-03 21:53:27 +000020; EG: LDS_WRITE
21; EG: LDS_WRITE
22; GCN: ds_write_b32 {{v[0-9]*}}, v[[ADDRW:[0-9]*]]
23; GCN-NOT: ds_write_b32 {{v[0-9]*}}, v[[ADDRW]]
Michel Danzer49812b52013-07-10 16:37:07 +000024
25; GROUP_BARRIER must be the last instruction in a clause
Marek Olsak37cd4d02015-02-03 21:53:27 +000026; EG: GROUP_BARRIER
27; EG-NEXT: ALU clause
Michel Danzer49812b52013-07-10 16:37:07 +000028
Matt Arsenault99ed7892014-03-19 22:19:49 +000029; Make sure the lds reads are using different addresses, at different
30; constant offsets.
Marek Olsak37cd4d02015-02-03 21:53:27 +000031; EG: LDS_READ_RET {{[*]*}} OQAP, {{PV|T}}[[ADDRR:[0-9]*\.[XYZW]]]
32; EG-NOT: LDS_READ_RET {{[*]*}} OQAP, T[[ADDRR]]
Matt Arsenaulte4d0c142015-08-29 07:16:50 +000033; SI: v_add_i32_e32 [[SIPTR:v[0-9]+]], vcc, 16, v{{[0-9]+}}
Tom Stellardeb05c612015-02-26 17:08:43 +000034; SI: ds_read_b32 {{v[0-9]+}}, [[SIPTR]]
Changpeng Fang71369b32016-05-26 19:35:29 +000035; CI: ds_read2_b32 {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset1:4
Michel Danzer49812b52013-07-10 16:37:07 +000036define void @local_memory_two_objects(i32 addrspace(1)* %out) {
37entry:
38 %x.i = call i32 @llvm.r600.read.tidig.x() #0
David Blaikie79e6c742015-02-27 19:29:02 +000039 %arrayidx = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %x.i
Michel Danzer49812b52013-07-10 16:37:07 +000040 store i32 %x.i, i32 addrspace(3)* %arrayidx, align 4
41 %mul = shl nsw i32 %x.i, 1
David Blaikie79e6c742015-02-27 19:29:02 +000042 %arrayidx1 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %x.i
Michel Danzer49812b52013-07-10 16:37:07 +000043 store i32 %mul, i32 addrspace(3)* %arrayidx1, align 4
44 %sub = sub nsw i32 3, %x.i
45 call void @llvm.AMDGPU.barrier.local()
David Blaikie79e6c742015-02-27 19:29:02 +000046 %arrayidx2 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %sub
David Blaikiea79ac142015-02-27 21:17:42 +000047 %0 = load i32, i32 addrspace(3)* %arrayidx2, align 4
David Blaikie79e6c742015-02-27 19:29:02 +000048 %arrayidx3 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 %x.i
Michel Danzer49812b52013-07-10 16:37:07 +000049 store i32 %0, i32 addrspace(1)* %arrayidx3, align 4
David Blaikie79e6c742015-02-27 19:29:02 +000050 %arrayidx4 = getelementptr inbounds [4 x i32], [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %sub
David Blaikiea79ac142015-02-27 21:17:42 +000051 %1 = load i32, i32 addrspace(3)* %arrayidx4, align 4
Michel Danzer49812b52013-07-10 16:37:07 +000052 %add = add nsw i32 %x.i, 4
David Blaikie79e6c742015-02-27 19:29:02 +000053 %arrayidx5 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 %add
Michel Danzer49812b52013-07-10 16:37:07 +000054 store i32 %1, i32 addrspace(1)* %arrayidx5, align 4
55 ret void
56}
57
58declare i32 @llvm.r600.read.tidig.x() #0
59declare void @llvm.AMDGPU.barrier.local()
60
61attributes #0 = { readnone }