blob: 7a35d315c5d859ebb8d5bc08b0c63e9ac161eabb [file] [log] [blame]
Reid Klecknerab083f72013-01-25 22:11:46 +00001// RUN: llvm-tblgen %s | FileCheck %s
David Greene8618f952009-06-08 20:23:18 +00002
3class ValueType<int size, int value> {
4 int Size = size;
5 int Value = value;
6}
7
8def f32 : ValueType<32, 1>; // 2 x i64 vector value
9
10class Intrinsic<string name> {
11 string Name = name;
12}
13
14class Inst<bits<8> opcode, dag oopnds, dag iopnds, string asmstr,
15 list<dag> pattern> {
16 bits<8> Opcode = opcode;
17 dag OutOperands = oopnds;
18 dag InOperands = iopnds;
19 string AssemblyString = asmstr;
20 list<dag> Pattern = pattern;
21}
22
23def ops;
24def outs;
25def ins;
26
27def set;
28
29// Define registers
30class Register<string n> {
31 string Name = n;
32}
33
34class RegisterClass<list<ValueType> regTypes, list<Register> regList> {
35 list<ValueType> RegTypes = regTypes;
36 list<Register> MemberList = regList;
37}
38
39def XMM0: Register<"xmm0">;
40def XMM1: Register<"xmm1">;
41def XMM2: Register<"xmm2">;
42def XMM3: Register<"xmm3">;
43def XMM4: Register<"xmm4">;
44def XMM5: Register<"xmm5">;
45def XMM6: Register<"xmm6">;
46def XMM7: Register<"xmm7">;
47def XMM8: Register<"xmm8">;
48def XMM9: Register<"xmm9">;
49def XMM10: Register<"xmm10">;
50def XMM11: Register<"xmm11">;
51def XMM12: Register<"xmm12">;
52def XMM13: Register<"xmm13">;
53def XMM14: Register<"xmm14">;
54def XMM15: Register<"xmm15">;
55
56def FR32 : RegisterClass<[f32],
57 [XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
58 XMM8, XMM9, XMM10, XMM11,
59 XMM12, XMM13, XMM14, XMM15]>;
60
61class SDNode {}
62def not : SDNode;
63
64multiclass scalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> {
65 def SSrr : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
66 !strconcat(asmstr, "\t$dst, $src"),
David Greene2f7cf7f2011-01-07 17:05:37 +000067 !if(!empty(patterns),[]<dag>,patterns[0])>;
David Greene8618f952009-06-08 20:23:18 +000068 def SSrm : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
69 !strconcat(asmstr, "\t$dst, $src"),
David Greene2f7cf7f2011-01-07 17:05:37 +000070 !if(!empty(patterns),[]<dag>,!if(!empty(!tail(patterns)),patterns[0],patterns[1]))>;
David Greene8618f952009-06-08 20:23:18 +000071}
72
73multiclass vscalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> {
74 def V#NAME#SSrr : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
75 !strconcat(asmstr, "\t$dst, $src"),
David Greene2f7cf7f2011-01-07 17:05:37 +000076 !if(!empty(patterns),[]<dag>,patterns[0])>;
David Greene8618f952009-06-08 20:23:18 +000077 def V#NAME#SSrm : Inst<opcode, (outs FR32:$dst), (ins FR32:$src),
78 !strconcat(asmstr, "\t$dst, $src"),
David Greene2f7cf7f2011-01-07 17:05:37 +000079 !if(!empty(patterns),[]<dag>,!if(!empty(!tail(patterns)),patterns[0],patterns[1]))>;
David Greene8618f952009-06-08 20:23:18 +000080}
81
82multiclass myscalar<bits<8> opcode, string asmstr = "", list<list<dag>> patterns = []> :
83 scalar<opcode, asmstr, patterns>,
84 vscalar<opcode, asmstr, patterns>;
85
86defm NOT : myscalar<0x10, "not", [[], [(set FR32:$dst, (f32 (not FR32:$src)))]]>;
Reid Klecknerab083f72013-01-25 22:11:46 +000087
88// CHECK: Pattern = [(set FR32:$dst, (f32 (not FR32:$src)))];
89// CHECK: Pattern = [];
90// CHECK: Pattern = [(set FR32:$dst, (f32 (not FR32:$src)))];
91// CHECK: Pattern = [];