blob: ce2de5c97c38e61b5e0cce2fd56fd8f15c3e92eb [file] [log] [blame]
Rui Ueyama411c63602015-05-28 19:09:30 +00001//===- Chunks.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "Chunks.h"
Rafael Espindolab835ae82015-08-06 14:58:50 +000011#include "Error.h"
Rui Ueyama411c63602015-05-28 19:09:30 +000012#include "InputFiles.h"
Rui Ueyama67fcd1a02015-08-05 19:51:28 +000013#include "Symbols.h"
Rui Ueyama411c63602015-05-28 19:09:30 +000014#include "llvm/Object/COFF.h"
15#include "llvm/Support/COFF.h"
16#include "llvm/Support/Debug.h"
17#include "llvm/Support/Endian.h"
18#include "llvm/Support/raw_ostream.h"
Rui Ueyama5e31d0b2015-06-20 07:25:45 +000019#include <algorithm>
Rui Ueyama411c63602015-05-28 19:09:30 +000020
Rui Ueyamac6ea0572015-06-06 22:46:15 +000021using namespace llvm;
Rui Ueyama411c63602015-05-28 19:09:30 +000022using namespace llvm::object;
23using namespace llvm::support::endian;
24using namespace llvm::COFF;
Rui Ueyamacd3f99b2015-07-24 23:51:14 +000025using llvm::support::ulittle32_t;
Rui Ueyama411c63602015-05-28 19:09:30 +000026
27namespace lld {
28namespace coff {
29
Peter Collingbournebd3a29d2015-06-24 00:12:36 +000030SectionChunk::SectionChunk(ObjectFile *F, const coff_section *H)
Rui Ueyama9b921e52015-06-25 22:00:42 +000031 : Chunk(SectionKind), Ptr(this), File(F), Header(H),
Rui Ueyama02c30272015-06-25 17:43:37 +000032 Relocs(File->getCOFFObj()->getRelocations(Header)),
33 NumRelocs(std::distance(Relocs.begin(), Relocs.end())) {
Rui Ueyama411c63602015-05-28 19:09:30 +000034 // Initialize SectionName.
35 File->getCOFFObj()->getSectionName(Header, SectionName);
Rui Ueyama8b33f592015-06-10 04:21:47 +000036
Rui Ueyama2bf6a122015-06-14 21:50:50 +000037 // Bit [20:24] contains section alignment. Both 0 and 1 mean alignment 1.
38 unsigned Shift = (Header->Characteristics >> 20) & 0xF;
39 if (Shift > 0)
40 Align = uint32_t(1) << (Shift - 1);
Rui Ueyama411c63602015-05-28 19:09:30 +000041}
42
Rui Ueyama42aa00b2015-06-25 00:33:38 +000043static void add16(uint8_t *P, int16_t V) { write16le(P, read16le(P) + V); }
44static void add32(uint8_t *P, int32_t V) { write32le(P, read32le(P) + V); }
45static void add64(uint8_t *P, int64_t V) { write64le(P, read64le(P) + V); }
Rui Ueyama237fca12015-07-25 03:03:46 +000046static void or16(uint8_t *P, uint16_t V) { write16le(P, read16le(P) | V); }
Rui Ueyama42aa00b2015-06-25 00:33:38 +000047
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000048void SectionChunk::applyRelX64(uint8_t *Off, uint16_t Type, Defined *Sym,
Rui Ueyama661a4e7a2015-07-07 22:49:21 +000049 uint64_t P) {
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000050 uint64_t S = Sym->getRVA();
Rui Ueyama661a4e7a2015-07-07 22:49:21 +000051 switch (Type) {
52 case IMAGE_REL_AMD64_ADDR32: add32(Off, S + Config->ImageBase); break;
53 case IMAGE_REL_AMD64_ADDR64: add64(Off, S + Config->ImageBase); break;
54 case IMAGE_REL_AMD64_ADDR32NB: add32(Off, S); break;
55 case IMAGE_REL_AMD64_REL32: add32(Off, S - P - 4); break;
56 case IMAGE_REL_AMD64_REL32_1: add32(Off, S - P - 5); break;
57 case IMAGE_REL_AMD64_REL32_2: add32(Off, S - P - 6); break;
58 case IMAGE_REL_AMD64_REL32_3: add32(Off, S - P - 7); break;
59 case IMAGE_REL_AMD64_REL32_4: add32(Off, S - P - 8); break;
60 case IMAGE_REL_AMD64_REL32_5: add32(Off, S - P - 9); break;
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000061 case IMAGE_REL_AMD64_SECTION: add16(Off, Sym->getSectionIndex()); break;
62 case IMAGE_REL_AMD64_SECREL: add32(Off, Sym->getSecrel()); break;
Rui Ueyama661a4e7a2015-07-07 22:49:21 +000063 default:
Rafael Espindolab835ae82015-08-06 14:58:50 +000064 error("Unsupported relocation type");
Rui Ueyama661a4e7a2015-07-07 22:49:21 +000065 }
66}
67
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000068void SectionChunk::applyRelX86(uint8_t *Off, uint16_t Type, Defined *Sym,
Rui Ueyama11863b4a2015-07-08 01:45:29 +000069 uint64_t P) {
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000070 uint64_t S = Sym->getRVA();
Rui Ueyama11863b4a2015-07-08 01:45:29 +000071 switch (Type) {
72 case IMAGE_REL_I386_ABSOLUTE: break;
73 case IMAGE_REL_I386_DIR32: add32(Off, S + Config->ImageBase); break;
74 case IMAGE_REL_I386_DIR32NB: add32(Off, S); break;
75 case IMAGE_REL_I386_REL32: add32(Off, S - P - 4); break;
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +000076 case IMAGE_REL_I386_SECTION: add16(Off, Sym->getSectionIndex()); break;
77 case IMAGE_REL_I386_SECREL: add32(Off, Sym->getSecrel()); break;
Rui Ueyama11863b4a2015-07-08 01:45:29 +000078 default:
Rafael Espindolab835ae82015-08-06 14:58:50 +000079 error("Unsupported relocation type");
Rui Ueyama11863b4a2015-07-08 01:45:29 +000080 }
81}
82
Rui Ueyamaba7c0412015-08-05 19:40:07 +000083static void applyMOV(uint8_t *Off, uint16_t V) {
84 or16(Off, ((V & 0x800) >> 1) | ((V >> 12) & 0xf));
85 or16(Off + 2, ((V & 0x700) << 4) | (V & 0xff));
Rui Ueyama237fca12015-07-25 03:03:46 +000086}
87
Rui Ueyamaba7c0412015-08-05 19:40:07 +000088static void applyMOV32T(uint8_t *Off, uint32_t V) {
89 applyMOV(Off, V); // set MOVW operand
90 applyMOV(Off + 4, V >> 16); // set MOVT operand
91}
92
93static void applyBranch20T(uint8_t *Off, int32_t V) {
94 uint32_t S = V < 0 ? 1 : 0;
95 uint32_t J1 = (V >> 19) & 1;
96 uint32_t J2 = (V >> 18) & 1;
97 or16(Off, (S << 10) | ((V >> 12) & 0x3f));
98 or16(Off + 2, (J1 << 13) | (J2 << 11) | ((V >> 1) & 0x7ff));
99}
100
101static void applyBranch24T(uint8_t *Off, int32_t V) {
Rui Ueyama3d9c8632015-07-25 03:19:34 +0000102 uint32_t S = V < 0 ? 1 : 0;
103 uint32_t J1 = ((~V >> 23) & 1) ^ S;
104 uint32_t J2 = ((~V >> 22) & 1) ^ S;
Rui Ueyamaba7c0412015-08-05 19:40:07 +0000105 or16(Off, (S << 10) | ((V >> 12) & 0x3ff));
106 or16(Off + 2, (J1 << 13) | (J2 << 11) | ((V >> 1) & 0x7ff));
Rui Ueyama3d9c8632015-07-25 03:19:34 +0000107}
108
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000109void SectionChunk::applyRelARM(uint8_t *Off, uint16_t Type, Defined *Sym,
Rui Ueyama237fca12015-07-25 03:03:46 +0000110 uint64_t P) {
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000111 uint64_t S = Sym->getRVA();
Rui Ueyama8bc43a12015-07-29 19:25:00 +0000112 // Pointer to thumb code must have the LSB set.
113 if (Sym->isExecutable())
114 S |= 1;
Rui Ueyama237fca12015-07-25 03:03:46 +0000115 switch (Type) {
Rui Ueyama3d9c8632015-07-25 03:19:34 +0000116 case IMAGE_REL_ARM_ADDR32: add32(Off, S + Config->ImageBase); break;
117 case IMAGE_REL_ARM_ADDR32NB: add32(Off, S); break;
118 case IMAGE_REL_ARM_MOV32T: applyMOV32T(Off, S + Config->ImageBase); break;
Rui Ueyamaba7c0412015-08-05 19:40:07 +0000119 case IMAGE_REL_ARM_BRANCH20T: applyBranch20T(Off, S - P - 4); break;
120 case IMAGE_REL_ARM_BRANCH24T: applyBranch24T(Off, S - P - 4); break;
121 case IMAGE_REL_ARM_BLX23T: applyBranch24T(Off, S - P - 4); break;
Rui Ueyama237fca12015-07-25 03:03:46 +0000122 default:
Rafael Espindolab835ae82015-08-06 14:58:50 +0000123 error("Unsupported relocation type");
Rui Ueyama237fca12015-07-25 03:03:46 +0000124 }
125}
126
Rui Ueyamad6fefba42015-05-28 19:45:43 +0000127void SectionChunk::writeTo(uint8_t *Buf) {
Rui Ueyama9aefa0c2015-05-28 20:04:51 +0000128 if (!hasData())
129 return;
Rui Ueyama743afa02015-06-06 04:07:39 +0000130 // Copy section contents from source object file to output file.
Rui Ueyamaf34c0882015-06-25 17:56:36 +0000131 ArrayRef<uint8_t> A = getContents();
Rafael Espindola5c546a12015-08-14 03:30:59 +0000132 memcpy(Buf + OutputSectionOff, A.data(), A.size());
Rui Ueyama743afa02015-06-06 04:07:39 +0000133
134 // Apply relocations.
Rui Ueyama42aa00b2015-06-25 00:33:38 +0000135 for (const coff_relocation &Rel : Relocs) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000136 uint8_t *Off = Buf + OutputSectionOff + Rel.VirtualAddress;
Rui Ueyama0744e872015-07-02 00:21:11 +0000137 SymbolBody *Body = File->getSymbolBody(Rel.SymbolTableIndex)->repl();
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000138 Defined *Sym = cast<Defined>(Body);
Rui Ueyama42aa00b2015-06-25 00:33:38 +0000139 uint64_t P = RVA + Rel.VirtualAddress;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000140 switch (Config->Machine) {
141 case AMD64:
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000142 applyRelX64(Off, Rel.Type, Sym, P);
Rui Ueyama11863b4a2015-07-08 01:45:29 +0000143 break;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000144 case I386:
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000145 applyRelX86(Off, Rel.Type, Sym, P);
Rui Ueyama11863b4a2015-07-08 01:45:29 +0000146 break;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000147 case ARMNT:
Rui Ueyamaeb26e1d2015-07-29 16:30:45 +0000148 applyRelARM(Off, Rel.Type, Sym, P);
Rui Ueyama237fca12015-07-25 03:03:46 +0000149 break;
Rui Ueyama11863b4a2015-07-08 01:45:29 +0000150 default:
151 llvm_unreachable("unknown machine type");
152 }
Rui Ueyama42aa00b2015-06-25 00:33:38 +0000153 }
Rui Ueyama411c63602015-05-28 19:09:30 +0000154}
155
Rui Ueyama411c63602015-05-28 19:09:30 +0000156void SectionChunk::addAssociative(SectionChunk *Child) {
Rui Ueyama411c63602015-05-28 19:09:30 +0000157 AssocChildren.push_back(Child);
158}
159
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000160static uint8_t getBaserelType(const coff_relocation &Rel) {
Rui Ueyama5e706b32015-07-25 21:54:50 +0000161 switch (Config->Machine) {
162 case AMD64:
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000163 if (Rel.Type == IMAGE_REL_AMD64_ADDR64)
164 return IMAGE_REL_BASED_DIR64;
165 return IMAGE_REL_BASED_ABSOLUTE;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000166 case I386:
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000167 if (Rel.Type == IMAGE_REL_I386_DIR32)
168 return IMAGE_REL_BASED_HIGHLOW;
169 return IMAGE_REL_BASED_ABSOLUTE;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000170 case ARMNT:
Rui Ueyama237fca12015-07-25 03:03:46 +0000171 if (Rel.Type == IMAGE_REL_ARM_ADDR32)
172 return IMAGE_REL_BASED_HIGHLOW;
173 if (Rel.Type == IMAGE_REL_ARM_MOV32T)
174 return IMAGE_REL_BASED_ARM_MOV32T;
175 return IMAGE_REL_BASED_ABSOLUTE;
Rui Ueyama93b45712015-07-09 20:36:59 +0000176 default:
177 llvm_unreachable("unknown machine type");
178 }
179}
180
Rui Ueyama588e8322015-06-15 01:23:58 +0000181// Windows-specific.
Rui Ueyama93b45712015-07-09 20:36:59 +0000182// Collect all locations that contain absolute addresses, which need to be
183// fixed by the loader if load-time relocation is needed.
Rui Ueyama588e8322015-06-15 01:23:58 +0000184// Only called when base relocation is enabled.
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000185void SectionChunk::getBaserels(std::vector<Baserel> *Res) {
Rui Ueyama42aa00b2015-06-25 00:33:38 +0000186 for (const coff_relocation &Rel : Relocs) {
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000187 uint8_t Ty = getBaserelType(Rel);
188 if (Ty == IMAGE_REL_BASED_ABSOLUTE)
Rui Ueyama588e8322015-06-15 01:23:58 +0000189 continue;
Rui Ueyama0744e872015-07-02 00:21:11 +0000190 SymbolBody *Body = File->getSymbolBody(Rel.SymbolTableIndex)->repl();
Rui Ueyama3cb895c2015-07-24 22:58:44 +0000191 if (isa<DefinedAbsolute>(Body))
Rui Ueyama588e8322015-06-15 01:23:58 +0000192 continue;
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000193 Res->emplace_back(RVA + Rel.VirtualAddress, Ty);
Rui Ueyama588e8322015-06-15 01:23:58 +0000194 }
195}
196
Rui Ueyama411c63602015-05-28 19:09:30 +0000197bool SectionChunk::hasData() const {
198 return !(Header->Characteristics & IMAGE_SCN_CNT_UNINITIALIZED_DATA);
199}
200
201uint32_t SectionChunk::getPermissions() const {
202 return Header->Characteristics & PermMask;
203}
204
205bool SectionChunk::isCOMDAT() const {
206 return Header->Characteristics & IMAGE_SCN_LNK_COMDAT;
207}
208
Rui Ueyamafc510f42015-06-25 19:10:58 +0000209void SectionChunk::printDiscardedMessage() const {
Rui Ueyamaddf71fc2015-06-24 04:36:52 +0000210 if (this == Ptr) {
211 // Removed by dead-stripping.
212 llvm::dbgs() << "Discarded " << Sym->getName() << "\n";
213 } else {
214 // Removed by ICF.
215 llvm::dbgs() << "Replaced " << Sym->getName() << "\n";
216 }
Rui Ueyama411c63602015-05-28 19:09:30 +0000217}
218
Rui Ueyama6a60be72015-06-24 00:00:52 +0000219StringRef SectionChunk::getDebugName() {
220 return Sym->getName();
221}
222
Rui Ueyamaf34c0882015-06-25 17:56:36 +0000223ArrayRef<uint8_t> SectionChunk::getContents() const {
224 ArrayRef<uint8_t> A;
225 File->getCOFFObj()->getSectionContents(Header, A);
226 return A;
227}
228
Rui Ueyamaddf71fc2015-06-24 04:36:52 +0000229void SectionChunk::replaceWith(SectionChunk *Other) {
Rui Ueyama9b921e52015-06-25 22:00:42 +0000230 Ptr = Other->Ptr;
Rui Ueyamaddf71fc2015-06-24 04:36:52 +0000231 Live = false;
232}
233
Rui Ueyama9cf1abb2015-06-08 03:17:07 +0000234CommonChunk::CommonChunk(const COFFSymbolRef S) : Sym(S) {
Rui Ueyama5e31d0b2015-06-20 07:25:45 +0000235 // Common symbols are aligned on natural boundaries up to 32 bytes.
236 // This is what MSVC link.exe does.
237 Align = std::min(uint64_t(32), NextPowerOf2(Sym.getValue()));
Rui Ueyama9cf1abb2015-06-08 03:17:07 +0000238}
239
Rui Ueyama411c63602015-05-28 19:09:30 +0000240uint32_t CommonChunk::getPermissions() const {
Rui Ueyama411c63602015-05-28 19:09:30 +0000241 return IMAGE_SCN_CNT_UNINITIALIZED_DATA | IMAGE_SCN_MEM_READ |
242 IMAGE_SCN_MEM_WRITE;
243}
244
Rui Ueyamad6fefba42015-05-28 19:45:43 +0000245void StringChunk::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000246 memcpy(Buf + OutputSectionOff, Str.data(), Str.size());
Rui Ueyamad6fefba42015-05-28 19:45:43 +0000247}
248
Rui Ueyama28df0422015-07-25 01:16:06 +0000249ImportThunkChunkX64::ImportThunkChunkX64(Defined *S) : ImpSymbol(S) {
Rui Ueyama73835622015-06-26 18:28:56 +0000250 // Intel Optimization Manual says that all branch targets
251 // should be 16-byte aligned. MSVC linker does this too.
Rui Ueyama5e706b32015-07-25 21:54:50 +0000252 Align = 16;
Rui Ueyama73835622015-06-26 18:28:56 +0000253}
254
Rui Ueyama28df0422015-07-25 01:16:06 +0000255void ImportThunkChunkX64::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000256 memcpy(Buf + OutputSectionOff, ImportThunkX86, sizeof(ImportThunkX86));
Rui Ueyama28df0422015-07-25 01:16:06 +0000257 // The first two bytes is a JMP instruction. Fill its operand.
Rafael Espindola5c546a12015-08-14 03:30:59 +0000258 write32le(Buf + OutputSectionOff + 2, ImpSymbol->getRVA() - RVA - getSize());
Rui Ueyama33fb2cb2015-07-15 00:25:38 +0000259}
260
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000261void ImportThunkChunkX86::getBaserels(std::vector<Baserel> *Res) {
262 Res->emplace_back(getRVA() + 2);
Rui Ueyama28df0422015-07-25 01:16:06 +0000263}
264
265void ImportThunkChunkX86::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000266 memcpy(Buf + OutputSectionOff, ImportThunkX86, sizeof(ImportThunkX86));
Rui Ueyama743afa02015-06-06 04:07:39 +0000267 // The first two bytes is a JMP instruction. Fill its operand.
Rafael Espindola5c546a12015-08-14 03:30:59 +0000268 write32le(Buf + OutputSectionOff + 2,
269 ImpSymbol->getRVA() + Config->ImageBase);
Rui Ueyama411c63602015-05-28 19:09:30 +0000270}
271
Rui Ueyama3dd93722015-07-25 03:39:29 +0000272void ImportThunkChunkARM::getBaserels(std::vector<Baserel> *Res) {
273 Res->emplace_back(getRVA(), IMAGE_REL_BASED_ARM_MOV32T);
274}
275
276void ImportThunkChunkARM::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000277 memcpy(Buf + OutputSectionOff, ImportThunkARM, sizeof(ImportThunkARM));
Rui Ueyama3dd93722015-07-25 03:39:29 +0000278 // Fix mov.w and mov.t operands.
Rafael Espindola5c546a12015-08-14 03:30:59 +0000279 applyMOV32T(Buf + OutputSectionOff, ImpSymbol->getRVA() + Config->ImageBase);
Rui Ueyama3dd93722015-07-25 03:39:29 +0000280}
281
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000282void LocalImportChunk::getBaserels(std::vector<Baserel> *Res) {
283 Res->emplace_back(getRVA());
Rui Ueyama7a333c62015-07-02 20:33:50 +0000284}
285
Rui Ueyamad4b351f2015-07-09 21:15:58 +0000286size_t LocalImportChunk::getSize() const {
287 return Config->is64() ? 8 : 4;
288}
289
Rui Ueyama7a333c62015-07-02 20:33:50 +0000290void LocalImportChunk::writeTo(uint8_t *Buf) {
Rui Ueyamad4b351f2015-07-09 21:15:58 +0000291 if (Config->is64()) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000292 write64le(Buf + OutputSectionOff, Sym->getRVA() + Config->ImageBase);
Rui Ueyamad4b351f2015-07-09 21:15:58 +0000293 } else {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000294 write32le(Buf + OutputSectionOff, Sym->getRVA() + Config->ImageBase);
Rui Ueyamad4b351f2015-07-09 21:15:58 +0000295 }
Rui Ueyama7a333c62015-07-02 20:33:50 +0000296}
297
Rui Ueyamacd3f99b2015-07-24 23:51:14 +0000298void SEHTableChunk::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000299 ulittle32_t *Begin = reinterpret_cast<ulittle32_t *>(Buf + OutputSectionOff);
Rui Ueyamacd3f99b2015-07-24 23:51:14 +0000300 size_t Cnt = 0;
301 for (Defined *D : Syms)
302 Begin[Cnt++] = D->getRVA();
303 std::sort(Begin, Begin + Cnt);
304}
305
Rui Ueyama588e8322015-06-15 01:23:58 +0000306// Windows-specific.
307// This class represents a block in .reloc section.
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000308BaserelChunk::BaserelChunk(uint32_t Page, Baserel *Begin, Baserel *End) {
Rui Ueyama588e8322015-06-15 01:23:58 +0000309 // Block header consists of 4 byte page RVA and 4 byte block size.
310 // Each entry is 2 byte. Last entry may be padding.
311 Data.resize(RoundUpToAlignment((End - Begin) * 2 + 8, 4));
312 uint8_t *P = Data.data();
313 write32le(P, Page);
314 write32le(P + 4, Data.size());
315 P += 8;
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000316 for (Baserel *I = Begin; I != End; ++I) {
317 write16le(P, (I->Type << 12) | (I->RVA - Page));
Rui Ueyama588e8322015-06-15 01:23:58 +0000318 P += 2;
319 }
320}
321
322void BaserelChunk::writeTo(uint8_t *Buf) {
Rafael Espindola5c546a12015-08-14 03:30:59 +0000323 memcpy(Buf + OutputSectionOff, Data.data(), Data.size());
Rui Ueyama588e8322015-06-15 01:23:58 +0000324}
325
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000326uint8_t Baserel::getDefaultType() {
Rui Ueyama5e706b32015-07-25 21:54:50 +0000327 switch (Config->Machine) {
328 case AMD64:
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000329 return IMAGE_REL_BASED_DIR64;
Rui Ueyama5e706b32015-07-25 21:54:50 +0000330 case I386:
Rui Ueyama3afd5bf2015-07-25 01:44:32 +0000331 return IMAGE_REL_BASED_HIGHLOW;
332 default:
333 llvm_unreachable("unknown machine type");
334 }
335}
336
Rui Ueyama411c63602015-05-28 19:09:30 +0000337} // namespace coff
338} // namespace lld