blob: 2ade6ab1c839249f1d2c9a435ee4faea35d1e227 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000011///
12//===----------------------------------------------------------------------===//
13
14#include "WebAssemblyISelLowering.h"
15#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
16#include "WebAssemblyMachineFunctionInfo.h"
17#include "WebAssemblySubtarget.h"
18#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Heejin Ahn24faf852018-10-25 23:55:10 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Heejin Ahnda419bd2018-11-14 02:46:21 +000026#include "llvm/CodeGen/WasmEHFuncInfo.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000027#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000028#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000029#include "llvm/IR/Function.h"
30#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
34#include "llvm/Target/TargetOptions.h"
35using namespace llvm;
36
37#define DEBUG_TYPE "wasm-lower"
38
39WebAssemblyTargetLowering::WebAssemblyTargetLowering(
40 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000041 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000042 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
43
JF Bastien71d29ac2015-08-12 17:53:29 +000044 // Booleans always contain 0 or 1.
45 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000046 // Except in SIMD vectors
47 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000048 // WebAssembly does not produce floating-point exceptions on normal floating
49 // point operations.
50 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000051 // We don't know the microarchitecture here, so just reduce register pressure.
52 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000053 // Tell ISel that we have a stack pointer.
54 setStackPointerRegisterToSaveRestore(
55 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
56 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000057 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
58 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
59 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
60 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000061 if (Subtarget->hasSIMD128()) {
62 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
63 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
64 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
65 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Thomas Lively2b8b2972019-01-26 01:25:37 +000066 }
67 if (Subtarget->hasUnimplementedSIMD128()) {
68 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
69 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000070 }
JF Bastienb9073fb2015-07-22 21:28:15 +000071 // Compute derived properties from the register classes.
72 computeRegisterProperties(Subtarget->getRegisterInfo());
73
JF Bastienaf111db2015-08-24 22:16:48 +000074 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000075 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000076 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000077 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
78 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000079
Dan Gohman35bfb242015-12-04 23:22:35 +000080 // Take the default expansion for va_arg, va_copy, and va_end. There is no
81 // default action for va_start, so we do that custom.
82 setOperationAction(ISD::VASTART, MVT::Other, Custom);
83 setOperationAction(ISD::VAARG, MVT::Other, Expand);
84 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
85 setOperationAction(ISD::VAEND, MVT::Other, Expand);
86
Thomas Livelyebd4c902018-09-12 17:56:00 +000087 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000088 // Don't expand the floating-point types to constant pools.
89 setOperationAction(ISD::ConstantFP, T, Legal);
90 // Expand floating-point comparisons.
91 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
92 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
93 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000094 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +000095 for (auto Op :
96 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000097 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000098 // Note supported floating-point library function operators that otherwise
99 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000100 for (auto Op :
101 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000102 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000103 // Support minimum and maximum, which otherwise default to expand.
104 setOperationAction(ISD::FMINIMUM, T, Legal);
105 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000106 // WebAssembly currently has no builtin f16 support.
107 setOperationAction(ISD::FP16_TO_FP, T, Expand);
108 setOperationAction(ISD::FP_TO_FP16, T, Expand);
109 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
110 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000111 }
Dan Gohman32907a62015-08-20 22:57:13 +0000112
Thomas Lively66ea30c2018-11-29 22:01:01 +0000113 // Expand unavailable integer operations.
114 for (auto Op :
115 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
116 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
117 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Thomas Lively2b8b2972019-01-26 01:25:37 +0000118 for (auto T : {MVT::i32, MVT::i64})
Dan Gohman32907a62015-08-20 22:57:13 +0000119 setOperationAction(Op, T, Expand);
Thomas Lively2b8b2972019-01-26 01:25:37 +0000120 if (Subtarget->hasSIMD128())
121 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
Thomas Lively66ea30c2018-11-29 22:01:01 +0000122 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000123 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively2b8b2972019-01-26 01:25:37 +0000124 setOperationAction(Op, MVT::v2i64, Expand);
Thomas Livelyb2382c82018-11-02 00:39:57 +0000125 }
Thomas Lively55735d52018-10-20 01:31:18 +0000126
Thomas Lively2b8b2972019-01-26 01:25:37 +0000127 // SIMD-specific configuration
128 if (Subtarget->hasSIMD128()) {
129 // Support saturating add for i8x16 and i16x8
130 for (auto Op : {ISD::SADDSAT, ISD::UADDSAT})
131 for (auto T : {MVT::v16i8, MVT::v8i16})
132 setOperationAction(Op, T, Legal);
133
Thomas Lively079816e2019-01-30 02:23:29 +0000134 // Custom lower BUILD_VECTORs to minimize number of replace_lanes
135 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
136 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
137 if (Subtarget->hasUnimplementedSIMD128())
138 for (auto T : {MVT::v2i64, MVT::v2f64})
139 setOperationAction(ISD::BUILD_VECTOR, T, Custom);
140
Thomas Lively2b8b2972019-01-26 01:25:37 +0000141 // We have custom shuffle lowering to expose the shuffle mask
142 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
143 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
144 if (Subtarget->hasUnimplementedSIMD128())
145 for (auto T: {MVT::v2i64, MVT::v2f64})
146 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
147
148 // Custom lowering since wasm shifts must have a scalar shift amount
149 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL}) {
150 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
151 setOperationAction(Op, T, Custom);
152 if (Subtarget->hasUnimplementedSIMD128())
153 setOperationAction(Op, MVT::v2i64, Custom);
154 }
155
156 // Custom lower lane accesses to expand out variable indices
157 for (auto Op : {ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT}) {
158 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
159 setOperationAction(Op, T, Custom);
160 if (Subtarget->hasUnimplementedSIMD128())
161 for (auto T : {MVT::v2i64, MVT::v2f64})
162 setOperationAction(Op, T, Custom);
163 }
164
165 // There is no i64x2.mul instruction
166 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
167
168 // There are no vector select instructions
Thomas Lively38c902b2018-11-09 01:38:44 +0000169 for (auto Op : {ISD::VSELECT, ISD::SELECT_CC, ISD::SELECT}) {
170 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32})
171 setOperationAction(Op, T, Expand);
Thomas Lively64a39a12019-01-10 22:32:11 +0000172 if (Subtarget->hasUnimplementedSIMD128())
Thomas Lively38c902b2018-11-09 01:38:44 +0000173 for (auto T : {MVT::v2i64, MVT::v2f64})
174 setOperationAction(Op, T, Expand);
175 }
Thomas Livelyd4891a12018-11-01 00:01:02 +0000176
Thomas Lively43876ae72019-03-02 03:32:25 +0000177 // Expand integer operations supported for scalars but not SIMD
178 for (auto Op : {ISD::CTLZ, ISD::CTTZ, ISD::CTPOP, ISD::SDIV, ISD::UDIV,
179 ISD::SREM, ISD::UREM, ISD::ROTL, ISD::ROTR}) {
180 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32})
181 setOperationAction(Op, T, Expand);
182 if (Subtarget->hasUnimplementedSIMD128())
183 setOperationAction(Op, MVT::v2i64, Expand);
184 }
185
186 // Expand float operations supported for scalars but not SIMD
187 for (auto Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT,
188 ISD::FCOPYSIGN}) {
189 setOperationAction(Op, MVT::v4f32, Expand);
190 if (Subtarget->hasUnimplementedSIMD128())
191 setOperationAction(Op, MVT::v2f64, Expand);
192 }
193
Thomas Lively2b8b2972019-01-26 01:25:37 +0000194 // Expand additional SIMD ops that V8 hasn't implemented yet
195 if (!Subtarget->hasUnimplementedSIMD128()) {
196 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
197 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
198 }
199 }
200
Dan Gohman32907a62015-08-20 22:57:13 +0000201 // As a special case, these operators use the type to mean the type to
202 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000204 if (!Subtarget->hasSignExt()) {
Thomas Lively64a39a12019-01-10 22:32:11 +0000205 // Sign extends are legal only when extending a vector extract
206 auto Action = Subtarget->hasSIMD128() ? Custom : Expand;
Derek Schuffa519fe52017-09-13 00:29:06 +0000207 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
Thomas Lively64a39a12019-01-10 22:32:11 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Action);
Derek Schuffa519fe52017-09-13 00:29:06 +0000209 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000210 for (auto T : MVT::integer_vector_valuetypes())
211 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000212
213 // Dynamic stack allocation: use the default expansion.
214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000216 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000217
Derek Schuff9769deb2015-12-11 23:49:46 +0000218 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000219 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000220
Dan Gohman950a13c2015-09-16 16:51:30 +0000221 // Expand these forms; we pattern-match the forms that we can handle in isel.
222 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
223 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
224 setOperationAction(Op, T, Expand);
225
226 // We have custom switch handling.
227 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
228
JF Bastien73ff6af2015-08-31 22:24:11 +0000229 // WebAssembly doesn't have:
230 // - Floating-point extending loads.
231 // - Floating-point truncating stores.
232 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000233 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000234 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000235 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
236 for (auto T : MVT::integer_valuetypes())
237 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
238 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000239 if (Subtarget->hasSIMD128()) {
240 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
241 MVT::v2f64}) {
242 for (auto MemT : MVT::vector_valuetypes()) {
243 if (MVT(T) != MemT) {
244 setTruncStoreAction(T, MemT, Expand);
245 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
246 setLoadExtAction(Ext, T, MemT, Expand);
247 }
248 }
249 }
250 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000251
Thomas Lively33f87b82019-01-28 23:44:31 +0000252 // Don't do anything clever with build_pairs
253 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
254
Derek Schuffffa143c2015-11-10 00:30:57 +0000255 // Trap lowers to wasm unreachable
256 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000257
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000258 // Exception handling intrinsics
259 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000260 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000261
Derek Schuff18ba1922017-08-30 18:07:45 +0000262 setMaxAtomicSizeInBitsSupported(64);
Thomas Livelyd99af232019-02-05 00:49:55 +0000263
264 if (Subtarget->hasBulkMemory()) {
Thomas Livelybba3f062019-02-13 22:25:18 +0000265 // Use memory.copy and friends over multiple loads and stores
Thomas Livelyd99af232019-02-05 00:49:55 +0000266 MaxStoresPerMemcpy = 1;
267 MaxStoresPerMemcpyOptSize = 1;
Thomas Lively31505662019-02-05 20:57:40 +0000268 MaxStoresPerMemmove = 1;
269 MaxStoresPerMemmoveOptSize = 1;
Thomas Livelybba3f062019-02-13 22:25:18 +0000270 MaxStoresPerMemset = 1;
271 MaxStoresPerMemsetOptSize = 1;
Thomas Livelyd99af232019-02-05 00:49:55 +0000272 }
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000273}
Dan Gohman10e730a2015-06-29 23:51:55 +0000274
Heejin Ahne8653bb2018-08-07 00:22:22 +0000275TargetLowering::AtomicExpansionKind
276WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
277 // We have wasm instructions for these
278 switch (AI->getOperation()) {
279 case AtomicRMWInst::Add:
280 case AtomicRMWInst::Sub:
281 case AtomicRMWInst::And:
282 case AtomicRMWInst::Or:
283 case AtomicRMWInst::Xor:
284 case AtomicRMWInst::Xchg:
285 return AtomicExpansionKind::None;
286 default:
287 break;
288 }
289 return AtomicExpansionKind::CmpXChg;
290}
291
Dan Gohman7b634842015-08-24 18:44:37 +0000292FastISel *WebAssemblyTargetLowering::createFastISel(
293 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
294 return WebAssembly::createFastISel(FuncInfo, LibInfo);
295}
296
JF Bastienaf111db2015-08-24 22:16:48 +0000297bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000298 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000299 // All offsets can be folded.
300 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000301}
302
Dan Gohman7a6b9822015-11-29 22:32:02 +0000303MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000304 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000305 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000306 if (BitWidth > 1 && BitWidth < 8)
307 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000308
309 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000310 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
311 // the count to be an i32.
312 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000313 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000314 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000315 }
316
Dan Gohmana8483752015-12-10 00:26:26 +0000317 MVT Result = MVT::getIntegerVT(BitWidth);
318 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
319 "Unable to represent scalar shift amount type");
320 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000321}
322
Dan Gohmancdd48b82017-11-28 01:13:40 +0000323// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
324// undefined result on invalid/overflow, to the WebAssembly opcode, which
325// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000326static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
327 MachineBasicBlock *BB,
328 const TargetInstrInfo &TII,
329 bool IsUnsigned, bool Int64,
330 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000331 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
332
333 unsigned OutReg = MI.getOperand(0).getReg();
334 unsigned InReg = MI.getOperand(1).getReg();
335
336 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
337 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
338 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000339 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000340 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000341 unsigned Eqz = WebAssembly::EQZ_I32;
342 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000343 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
344 int64_t Substitute = IsUnsigned ? 0 : Limit;
345 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000346 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000347 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
348
Heejin Ahn18c56a02019-02-04 19:13:39 +0000349 const BasicBlock *LLVMBB = BB->getBasicBlock();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000350 MachineFunction *F = BB->getParent();
Heejin Ahn18c56a02019-02-04 19:13:39 +0000351 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVMBB);
352 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVMBB);
353 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVMBB);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000354
355 MachineFunction::iterator It = ++BB->getIterator();
356 F->insert(It, FalseMBB);
357 F->insert(It, TrueMBB);
358 F->insert(It, DoneMBB);
359
360 // Transfer the remainder of BB and its successor edges to DoneMBB.
361 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000362 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000363 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
364
365 BB->addSuccessor(TrueMBB);
366 BB->addSuccessor(FalseMBB);
367 TrueMBB->addSuccessor(DoneMBB);
368 FalseMBB->addSuccessor(DoneMBB);
369
Dan Gohman580c1022017-11-29 20:20:11 +0000370 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000371 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
372 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000373 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
374 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
375 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
376 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000377
378 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000379 // For signed numbers, we can do a single comparison to determine whether
380 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000381 if (IsUnsigned) {
382 Tmp0 = InReg;
383 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000384 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000385 }
386 BuildMI(BB, DL, TII.get(FConst), Tmp1)
387 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000388 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000389
390 // For unsigned numbers, we have to do a separate comparison with zero.
391 if (IsUnsigned) {
392 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000393 unsigned SecondCmpReg =
394 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000395 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
396 BuildMI(BB, DL, TII.get(FConst), Tmp1)
397 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000398 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
399 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000400 CmpReg = AndReg;
401 }
402
Heejin Ahnf208f632018-09-05 01:27:38 +0000403 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000404
405 // Create the CFG diamond to select between doing the conversion or using
406 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000407 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
408 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
409 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
410 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000411 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000412 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000413 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000414 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000415 .addMBB(TrueMBB);
416
417 return DoneMBB;
418}
419
Heejin Ahnf208f632018-09-05 01:27:38 +0000420MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
421 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000422 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
423 DebugLoc DL = MI.getDebugLoc();
424
425 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000426 default:
427 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000428 case WebAssembly::FP_TO_SINT_I32_F32:
429 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
430 WebAssembly::I32_TRUNC_S_F32);
431 case WebAssembly::FP_TO_UINT_I32_F32:
432 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
433 WebAssembly::I32_TRUNC_U_F32);
434 case WebAssembly::FP_TO_SINT_I64_F32:
435 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
436 WebAssembly::I64_TRUNC_S_F32);
437 case WebAssembly::FP_TO_UINT_I64_F32:
438 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
439 WebAssembly::I64_TRUNC_U_F32);
440 case WebAssembly::FP_TO_SINT_I32_F64:
441 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
442 WebAssembly::I32_TRUNC_S_F64);
443 case WebAssembly::FP_TO_UINT_I32_F64:
444 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
445 WebAssembly::I32_TRUNC_U_F64);
446 case WebAssembly::FP_TO_SINT_I64_F64:
447 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
448 WebAssembly::I64_TRUNC_S_F64);
449 case WebAssembly::FP_TO_UINT_I64_F64:
450 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
451 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000452 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000453 }
454}
455
Heejin Ahnf208f632018-09-05 01:27:38 +0000456const char *
457WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000458 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000459 case WebAssemblyISD::FIRST_NUMBER:
460 break;
461#define HANDLE_NODETYPE(NODE) \
462 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000463 return "WebAssemblyISD::" #NODE;
464#include "WebAssemblyISD.def"
465#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000466 }
467 return nullptr;
468}
469
Dan Gohmanf19ed562015-11-13 01:42:29 +0000470std::pair<unsigned, const TargetRegisterClass *>
471WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
472 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
473 // First, see if this is a constraint that directly corresponds to a
474 // WebAssembly register class.
475 if (Constraint.size() == 1) {
476 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000477 case 'r':
478 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
479 if (Subtarget->hasSIMD128() && VT.isVector()) {
480 if (VT.getSizeInBits() == 128)
481 return std::make_pair(0U, &WebAssembly::V128RegClass);
482 }
483 if (VT.isInteger() && !VT.isVector()) {
484 if (VT.getSizeInBits() <= 32)
485 return std::make_pair(0U, &WebAssembly::I32RegClass);
486 if (VT.getSizeInBits() <= 64)
487 return std::make_pair(0U, &WebAssembly::I64RegClass);
488 }
489 break;
490 default:
491 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000492 }
493 }
494
495 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
496}
497
Dan Gohman3192ddf2015-11-19 23:04:59 +0000498bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
499 // Assume ctz is a relatively cheap operation.
500 return true;
501}
502
503bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
504 // Assume clz is a relatively cheap operation.
505 return true;
506}
507
Dan Gohman4b9d7912015-12-15 22:01:29 +0000508bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
509 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000510 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000511 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000512 // WebAssembly offsets are added as unsigned without wrapping. The
513 // isLegalAddressingMode gives us no way to determine if wrapping could be
514 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000515 if (AM.BaseOffs < 0)
516 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000517
518 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000519 if (AM.Scale != 0)
520 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000521
522 // Everything else is legal.
523 return true;
524}
525
Dan Gohmanbb372242016-01-26 03:39:31 +0000526bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000527 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000528 // WebAssembly supports unaligned accesses, though it should be declared
529 // with the p2align attribute on loads and stores which do so, and there
530 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000531 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000532 // of constants, etc.), WebAssembly implementations will either want the
533 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000534 if (Fast)
535 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000536 return true;
537}
538
Reid Klecknerb5180542017-03-21 16:57:19 +0000539bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
540 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000541 // The current thinking is that wasm engines will perform this optimization,
542 // so we can save on code size.
543 return true;
544}
545
Simon Pilgrim99f70162018-06-28 17:27:09 +0000546EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
547 LLVMContext &C,
548 EVT VT) const {
549 if (VT.isVector())
550 return VT.changeVectorElementTypeToInteger();
551
552 return TargetLowering::getSetCCResultType(DL, C, VT);
553}
554
Heejin Ahn4128cb02018-08-02 21:44:24 +0000555bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
556 const CallInst &I,
557 MachineFunction &MF,
558 unsigned Intrinsic) const {
559 switch (Intrinsic) {
560 case Intrinsic::wasm_atomic_notify:
561 Info.opc = ISD::INTRINSIC_W_CHAIN;
562 Info.memVT = MVT::i32;
563 Info.ptrVal = I.getArgOperand(0);
564 Info.offset = 0;
565 Info.align = 4;
566 // atomic.notify instruction does not really load the memory specified with
567 // this argument, but MachineMemOperand should either be load or store, so
568 // we set this to a load.
569 // FIXME Volatile isn't really correct, but currently all LLVM atomic
570 // instructions are treated as volatiles in the backend, so we should be
571 // consistent. The same applies for wasm_atomic_wait intrinsics too.
572 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
573 return true;
574 case Intrinsic::wasm_atomic_wait_i32:
575 Info.opc = ISD::INTRINSIC_W_CHAIN;
576 Info.memVT = MVT::i32;
577 Info.ptrVal = I.getArgOperand(0);
578 Info.offset = 0;
579 Info.align = 4;
580 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
581 return true;
582 case Intrinsic::wasm_atomic_wait_i64:
583 Info.opc = ISD::INTRINSIC_W_CHAIN;
584 Info.memVT = MVT::i64;
585 Info.ptrVal = I.getArgOperand(0);
586 Info.offset = 0;
587 Info.align = 8;
588 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
589 return true;
590 default:
591 return false;
592 }
593}
594
Dan Gohman10e730a2015-06-29 23:51:55 +0000595//===----------------------------------------------------------------------===//
596// WebAssembly Lowering private implementation.
597//===----------------------------------------------------------------------===//
598
599//===----------------------------------------------------------------------===//
600// Lowering Code
601//===----------------------------------------------------------------------===//
602
Heejin Ahn18c56a02019-02-04 19:13:39 +0000603static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *Msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000604 MachineFunction &MF = DAG.getMachineFunction();
605 DAG.getContext()->diagnose(
Heejin Ahn18c56a02019-02-04 19:13:39 +0000606 DiagnosticInfoUnsupported(MF.getFunction(), Msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000607}
608
Dan Gohman85dbdda2015-12-04 17:16:07 +0000609// Test whether the given calling convention is supported.
Heejin Ahn18c56a02019-02-04 19:13:39 +0000610static bool callingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000611 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000612 // conventions. We don't yet have a way to annotate calls with properties like
613 // "cold", and we don't have any call-clobbered registers, so these are mostly
614 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000615 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000616 CallConv == CallingConv::Cold ||
617 CallConv == CallingConv::PreserveMost ||
618 CallConv == CallingConv::PreserveAll ||
619 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000620}
621
Heejin Ahnf208f632018-09-05 01:27:38 +0000622SDValue
623WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
624 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000625 SelectionDAG &DAG = CLI.DAG;
626 SDLoc DL = CLI.DL;
627 SDValue Chain = CLI.Chain;
628 SDValue Callee = CLI.Callee;
629 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000630 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000631
632 CallingConv::ID CallConv = CLI.CallConv;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000633 if (!callingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000634 fail(DL, DAG,
635 "WebAssembly doesn't support language-specific or target-specific "
636 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000637 if (CLI.IsPatchPoint)
638 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
639
Dan Gohman9cc692b2015-10-02 20:54:23 +0000640 // WebAssembly doesn't currently support explicit tail calls. If they are
641 // required, fail. Otherwise, just disable them.
642 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
643 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000644 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000645 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
646 CLI.IsTailCall = false;
647
JF Bastiend8a9d662015-08-24 21:59:51 +0000648 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000649 if (Ins.size() > 1)
650 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
651
Dan Gohman2d822e72015-12-04 17:12:52 +0000652 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000653 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000654 unsigned NumFixedArgs = 0;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000655 for (unsigned I = 0; I < Outs.size(); ++I) {
656 const ISD::OutputArg &Out = Outs[I];
657 SDValue &OutVal = OutVals[I];
Dan Gohman7935fa32015-12-10 00:22:40 +0000658 if (Out.Flags.isNest())
659 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000660 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000661 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000662 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000663 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000664 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000665 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000666 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000667 auto &MFI = MF.getFrameInfo();
668 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
669 Out.Flags.getByValAlign(),
670 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000671 SDValue SizeNode =
672 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000673 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000674 Chain = DAG.getMemcpy(
675 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000676 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000677 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
678 OutVal = FINode;
679 }
Dan Gohman910ba332018-06-26 03:18:38 +0000680 // Count the number of fixed args *after* legalization.
681 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000682 }
683
JF Bastiend8a9d662015-08-24 21:59:51 +0000684 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000685 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000686
JF Bastiend8a9d662015-08-24 21:59:51 +0000687 // Analyze operands of the call, assigning locations to each operand.
688 SmallVector<CCValAssign, 16> ArgLocs;
689 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000690
Dan Gohman35bfb242015-12-04 23:22:35 +0000691 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000692 // Outgoing non-fixed arguments are placed in a buffer. First
693 // compute their offsets and the total amount of buffer space needed.
Dan Gohmanc71132c2019-02-26 05:20:19 +0000694 for (unsigned I = NumFixedArgs; I < Outs.size(); ++I) {
695 const ISD::OutputArg &Out = Outs[I];
696 SDValue &Arg = OutVals[I];
Dan Gohman35bfb242015-12-04 23:22:35 +0000697 EVT VT = Arg.getValueType();
698 assert(VT != MVT::iPTR && "Legalized args should be concrete");
699 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanc71132c2019-02-26 05:20:19 +0000700 unsigned Align = std::max(Out.Flags.getOrigAlign(),
701 Layout.getABITypeAlignment(Ty));
Derek Schuff992d83f2016-02-10 20:14:15 +0000702 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
Dan Gohmanc71132c2019-02-26 05:20:19 +0000703 Align);
Dan Gohman35bfb242015-12-04 23:22:35 +0000704 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
705 Offset, VT.getSimpleVT(),
706 CCValAssign::Full));
707 }
708 }
709
710 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
711
Derek Schuff27501e22016-02-10 19:51:04 +0000712 SDValue FINode;
713 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000714 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000715 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000716 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
717 Layout.getStackAlignment(),
718 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000719 unsigned ValNo = 0;
720 SmallVector<SDValue, 8> Chains;
721 for (SDValue Arg :
722 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
723 assert(ArgLocs[ValNo].getValNo() == ValNo &&
724 "ArgLocs should remain in order and only hold varargs args");
725 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000726 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000727 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000728 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000729 Chains.push_back(
730 DAG.getStore(Chain, DL, Arg, Add,
731 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000732 }
733 if (!Chains.empty())
734 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000735 } else if (IsVarArg) {
736 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000737 }
738
739 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000740 SmallVector<SDValue, 16> Ops;
741 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000742 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000743
744 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
745 // isn't reliable.
746 Ops.append(OutVals.begin(),
747 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000748 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000749 if (IsVarArg)
750 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000751
Derek Schuff27501e22016-02-10 19:51:04 +0000752 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000753 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000754 assert(!In.Flags.isByVal() && "byval is not valid for return values");
755 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000756 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000757 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000758 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000759 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000760 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000761 fail(DL, DAG,
762 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000763 // Ignore In.getOrigAlign() because all our arguments are passed in
764 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000765 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000766 }
Derek Schuff27501e22016-02-10 19:51:04 +0000767 InTys.push_back(MVT::Other);
768 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000769 SDValue Res =
770 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000771 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000772 if (Ins.empty()) {
773 Chain = Res;
774 } else {
775 InVals.push_back(Res);
776 Chain = Res.getValue(1);
777 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000778
JF Bastiend8a9d662015-08-24 21:59:51 +0000779 return Chain;
780}
781
JF Bastienb9073fb2015-07-22 21:28:15 +0000782bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000783 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
784 const SmallVectorImpl<ISD::OutputArg> &Outs,
785 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000786 // WebAssembly can't currently handle returning tuples.
787 return Outs.size() <= 1;
788}
789
790SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000791 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000792 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000793 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000794 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000795 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Heejin Ahn18c56a02019-02-04 19:13:39 +0000796 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000797 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
798
JF Bastien600aee92015-07-31 17:53:38 +0000799 SmallVector<SDValue, 4> RetOps(1, Chain);
800 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000801 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000802
Dan Gohman754cd112015-11-11 01:33:02 +0000803 // Record the number and types of the return values.
804 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000805 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
806 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000807 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000808 if (Out.Flags.isInAlloca())
809 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000810 if (Out.Flags.isInConsecutiveRegs())
811 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
812 if (Out.Flags.isInConsecutiveRegsLast())
813 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000814 }
815
JF Bastienb9073fb2015-07-22 21:28:15 +0000816 return Chain;
817}
818
819SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000820 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000821 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
822 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Heejin Ahn18c56a02019-02-04 19:13:39 +0000823 if (!callingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000824 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000825
Dan Gohman2726b882016-10-06 22:29:32 +0000826 MachineFunction &MF = DAG.getMachineFunction();
827 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
828
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000829 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
830 // of the incoming values before they're represented by virtual registers.
831 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
832
JF Bastien600aee92015-07-31 17:53:38 +0000833 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000834 if (In.Flags.isInAlloca())
835 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
836 if (In.Flags.isNest())
837 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000838 if (In.Flags.isInConsecutiveRegs())
839 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
840 if (In.Flags.isInConsecutiveRegsLast())
841 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000842 // Ignore In.getOrigAlign() because all our arguments are passed in
843 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000844 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
845 DAG.getTargetConstant(InVals.size(),
846 DL, MVT::i32))
847 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000848
849 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000850 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000851 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000852
Derek Schuff27501e22016-02-10 19:51:04 +0000853 // Varargs are copied into a buffer allocated by the caller, and a pointer to
854 // the buffer is passed as an argument.
855 if (IsVarArg) {
856 MVT PtrVT = getPointerTy(MF.getDataLayout());
857 unsigned VarargVreg =
858 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
859 MFI->setVarargBufferVreg(VarargVreg);
860 Chain = DAG.getCopyToReg(
861 Chain, DL, VarargVreg,
862 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
863 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
864 MFI->addParam(PtrVT);
865 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000866
Derek Schuff77a7a382018-10-03 22:22:48 +0000867 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000868 SmallVector<MVT, 4> Params;
869 SmallVector<MVT, 4> Results;
Heejin Ahn18c56a02019-02-04 19:13:39 +0000870 computeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
Derek Schuff77a7a382018-10-03 22:22:48 +0000871 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000872 for (MVT VT : Results)
873 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000874 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
875 // the param logic here with ComputeSignatureVTs
876 assert(MFI->getParams().size() == Params.size() &&
877 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
878 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000879
JF Bastienb9073fb2015-07-22 21:28:15 +0000880 return Chain;
881}
882
Dan Gohman10e730a2015-06-29 23:51:55 +0000883//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000884// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000885//===----------------------------------------------------------------------===//
886
JF Bastienaf111db2015-08-24 22:16:48 +0000887SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
888 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000889 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000890 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000891 default:
892 llvm_unreachable("unimplemented operation lowering");
893 return SDValue();
894 case ISD::FrameIndex:
895 return LowerFrameIndex(Op, DAG);
896 case ISD::GlobalAddress:
897 return LowerGlobalAddress(Op, DAG);
898 case ISD::ExternalSymbol:
899 return LowerExternalSymbol(Op, DAG);
900 case ISD::JumpTable:
901 return LowerJumpTable(Op, DAG);
902 case ISD::BR_JT:
903 return LowerBR_JT(Op, DAG);
904 case ISD::VASTART:
905 return LowerVASTART(Op, DAG);
906 case ISD::BlockAddress:
907 case ISD::BRIND:
908 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
909 return SDValue();
910 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
911 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
912 return SDValue();
913 case ISD::FRAMEADDR:
914 return LowerFRAMEADDR(Op, DAG);
915 case ISD::CopyToReg:
916 return LowerCopyToReg(Op, DAG);
Thomas Livelyfb84fd72018-11-02 00:06:56 +0000917 case ISD::EXTRACT_VECTOR_ELT:
918 case ISD::INSERT_VECTOR_ELT:
919 return LowerAccessVectorElement(Op, DAG);
Heejin Ahnda419bd2018-11-14 02:46:21 +0000920 case ISD::INTRINSIC_VOID:
Heejin Ahnd6f48782019-01-30 03:21:57 +0000921 case ISD::INTRINSIC_WO_CHAIN:
922 case ISD::INTRINSIC_W_CHAIN:
923 return LowerIntrinsic(Op, DAG);
Thomas Lively64a39a12019-01-10 22:32:11 +0000924 case ISD::SIGN_EXTEND_INREG:
925 return LowerSIGN_EXTEND_INREG(Op, DAG);
Thomas Lively079816e2019-01-30 02:23:29 +0000926 case ISD::BUILD_VECTOR:
927 return LowerBUILD_VECTOR(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000928 case ISD::VECTOR_SHUFFLE:
929 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000930 case ISD::SHL:
931 case ISD::SRA:
932 case ISD::SRL:
933 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000934 }
935}
936
Derek Schuffaadc89c2016-02-16 18:18:36 +0000937SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
938 SelectionDAG &DAG) const {
939 SDValue Src = Op.getOperand(2);
940 if (isa<FrameIndexSDNode>(Src.getNode())) {
941 // CopyToReg nodes don't support FrameIndex operands. Other targets select
942 // the FI to some LEA-like instruction, but since we don't have that, we
943 // need to insert some kind of instruction that can take an FI operand and
944 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
Thomas Lively6a87dda2019-01-08 06:25:55 +0000945 // local.copy between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000946 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000947 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000948 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000949 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000950 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
951 : WebAssembly::COPY_I64,
952 DL, VT, Src),
953 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000954 return Op.getNode()->getNumValues() == 1
955 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000956 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
957 Op.getNumOperands() == 4 ? Op.getOperand(3)
958 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000959 }
960 return SDValue();
961}
962
Derek Schuff9769deb2015-12-11 23:49:46 +0000963SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
964 SelectionDAG &DAG) const {
965 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
966 return DAG.getTargetFrameIndex(FI, Op.getValueType());
967}
968
Dan Gohman94c65662016-02-16 23:48:04 +0000969SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
970 SelectionDAG &DAG) const {
971 // Non-zero depths are not supported by WebAssembly currently. Use the
972 // legalizer's default expansion, which is to return 0 (what this function is
973 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000974 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000975 return SDValue();
976
Matthias Braun941a7052016-07-28 18:40:00 +0000977 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000978 EVT VT = Op.getValueType();
979 unsigned FP =
980 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
981 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
982}
983
JF Bastienaf111db2015-08-24 22:16:48 +0000984SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
985 SelectionDAG &DAG) const {
986 SDLoc DL(Op);
987 const auto *GA = cast<GlobalAddressSDNode>(Op);
988 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000989 assert(GA->getTargetFlags() == 0 &&
990 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000991 if (GA->getAddressSpace() != 0)
992 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000993 return DAG.getNode(
994 WebAssemblyISD::Wrapper, DL, VT,
995 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000996}
997
Heejin Ahnf208f632018-09-05 01:27:38 +0000998SDValue
999WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
1000 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001001 SDLoc DL(Op);
1002 const auto *ES = cast<ExternalSymbolSDNode>(Op);
1003 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +00001004 assert(ES->getTargetFlags() == 0 &&
1005 "Unexpected target flags on generic ExternalSymbolSDNode");
1006 // Set the TargetFlags to 0x1 which indicates that this is a "function"
1007 // symbol rather than a data symbol. We do this unconditionally even though
1008 // we don't know anything about the symbol other than its name, because all
1009 // external symbols used in target-independent SelectionDAG code are for
1010 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +00001011 return DAG.getNode(
1012 WebAssemblyISD::Wrapper, DL, VT,
1013 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
1014 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +00001015}
1016
Dan Gohman950a13c2015-09-16 16:51:30 +00001017SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
1018 SelectionDAG &DAG) const {
1019 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +00001020 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +00001021 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +00001022 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
1023 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
1024 JT->getTargetFlags());
1025}
1026
1027SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
1028 SelectionDAG &DAG) const {
1029 SDLoc DL(Op);
1030 SDValue Chain = Op.getOperand(0);
1031 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
1032 SDValue Index = Op.getOperand(2);
1033 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
1034
1035 SmallVector<SDValue, 8> Ops;
1036 Ops.push_back(Chain);
1037 Ops.push_back(Index);
1038
1039 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
1040 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
1041
Dan Gohman14026062016-03-08 03:18:12 +00001042 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +00001043 for (auto MBB : MBBs)
1044 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +00001045
Dan Gohman950a13c2015-09-16 16:51:30 +00001046 // TODO: For now, we just pick something arbitrary for a default case for now.
1047 // We really want to sniff out the guard and put in the real default case (and
1048 // delete the guard).
1049 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
1050
Dan Gohman14026062016-03-08 03:18:12 +00001051 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +00001052}
1053
Dan Gohman35bfb242015-12-04 23:22:35 +00001054SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
1055 SelectionDAG &DAG) const {
1056 SDLoc DL(Op);
1057 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
1058
Derek Schuff27501e22016-02-10 19:51:04 +00001059 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +00001060 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +00001061
1062 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
1063 MFI->getVarargBufferVreg(), PtrVT);
1064 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +00001065 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +00001066}
1067
Heejin Ahnd6f48782019-01-30 03:21:57 +00001068SDValue WebAssemblyTargetLowering::LowerIntrinsic(SDValue Op,
1069 SelectionDAG &DAG) const {
1070 MachineFunction &MF = DAG.getMachineFunction();
1071 unsigned IntNo;
1072 switch (Op.getOpcode()) {
1073 case ISD::INTRINSIC_VOID:
1074 case ISD::INTRINSIC_W_CHAIN:
1075 IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1076 break;
1077 case ISD::INTRINSIC_WO_CHAIN:
1078 IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1079 break;
1080 default:
1081 llvm_unreachable("Invalid intrinsic");
1082 }
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001083 SDLoc DL(Op);
Heejin Ahnd6f48782019-01-30 03:21:57 +00001084
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +00001085 switch (IntNo) {
1086 default:
Heejin Ahn18c56a02019-02-04 19:13:39 +00001087 return SDValue(); // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +00001088
Heejin Ahn24faf852018-10-25 23:55:10 +00001089 case Intrinsic::wasm_lsda: {
Heejin Ahn24faf852018-10-25 23:55:10 +00001090 EVT VT = Op.getValueType();
1091 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1092 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1093 auto &Context = MF.getMMI().getContext();
1094 MCSymbol *S = Context.getOrCreateSymbol(Twine("GCC_except_table") +
1095 Twine(MF.getFunctionNumber()));
1096 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
1097 DAG.getMCSymbol(S, PtrVT));
1098 }
Heejin Ahnda419bd2018-11-14 02:46:21 +00001099
1100 case Intrinsic::wasm_throw: {
Heejin Ahnd6f48782019-01-30 03:21:57 +00001101 // We only support C++ exceptions for now
Heejin Ahnda419bd2018-11-14 02:46:21 +00001102 int Tag = cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue();
Heejin Ahnd6f48782019-01-30 03:21:57 +00001103 if (Tag != CPP_EXCEPTION)
Heejin Ahnda419bd2018-11-14 02:46:21 +00001104 llvm_unreachable("Invalid tag!");
Heejin Ahnd6f48782019-01-30 03:21:57 +00001105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1106 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
1107 const char *SymName = MF.createExternalSymbolName("__cpp_exception");
1108 SDValue SymNode =
1109 DAG.getNode(WebAssemblyISD::Wrapper, DL, PtrVT,
1110 DAG.getTargetExternalSymbol(
1111 SymName, PtrVT, WebAssemblyII::MO_SYMBOL_EVENT));
1112 return DAG.getNode(WebAssemblyISD::THROW, DL,
1113 MVT::Other, // outchain type
1114 {
1115 Op.getOperand(0), // inchain
1116 SymNode, // exception symbol
1117 Op.getOperand(3) // thrown value
1118 });
Heejin Ahnda419bd2018-11-14 02:46:21 +00001119 }
1120 }
1121}
1122
1123SDValue
Thomas Lively64a39a12019-01-10 22:32:11 +00001124WebAssemblyTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
1125 SelectionDAG &DAG) const {
1126 // If sign extension operations are disabled, allow sext_inreg only if operand
1127 // is a vector extract. SIMD does not depend on sign extension operations, but
1128 // allowing sext_inreg in this context lets us have simple patterns to select
1129 // extract_lane_s instructions. Expanding sext_inreg everywhere would be
1130 // simpler in this file, but would necessitate large and brittle patterns to
1131 // undo the expansion and select extract_lane_s instructions.
1132 assert(!Subtarget->hasSignExt() && Subtarget->hasSIMD128());
1133 if (Op.getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT)
1134 return Op;
1135 // Otherwise expand
1136 return SDValue();
1137}
1138
Thomas Lively079816e2019-01-30 02:23:29 +00001139SDValue WebAssemblyTargetLowering::LowerBUILD_VECTOR(SDValue Op,
1140 SelectionDAG &DAG) const {
1141 SDLoc DL(Op);
1142 const EVT VecT = Op.getValueType();
1143 const EVT LaneT = Op.getOperand(0).getValueType();
1144 const size_t Lanes = Op.getNumOperands();
1145 auto IsConstant = [](const SDValue &V) {
1146 return V.getOpcode() == ISD::Constant || V.getOpcode() == ISD::ConstantFP;
1147 };
1148
1149 // Find the most common operand, which is approximately the best to splat
1150 using Entry = std::pair<SDValue, size_t>;
1151 SmallVector<Entry, 16> ValueCounts;
1152 size_t NumConst = 0, NumDynamic = 0;
1153 for (const SDValue &Lane : Op->op_values()) {
1154 if (Lane.isUndef()) {
1155 continue;
1156 } else if (IsConstant(Lane)) {
1157 NumConst++;
1158 } else {
1159 NumDynamic++;
1160 }
1161 auto CountIt = std::find_if(ValueCounts.begin(), ValueCounts.end(),
1162 [&Lane](Entry A) { return A.first == Lane; });
1163 if (CountIt == ValueCounts.end()) {
1164 ValueCounts.emplace_back(Lane, 1);
1165 } else {
1166 CountIt->second++;
1167 }
1168 }
1169 auto CommonIt =
1170 std::max_element(ValueCounts.begin(), ValueCounts.end(),
1171 [](Entry A, Entry B) { return A.second < B.second; });
1172 assert(CommonIt != ValueCounts.end() && "Unexpected all-undef build_vector");
1173 SDValue SplatValue = CommonIt->first;
1174 size_t NumCommon = CommonIt->second;
1175
1176 // If v128.const is available, consider using it instead of a splat
1177 if (Subtarget->hasUnimplementedSIMD128()) {
1178 // {i32,i64,f32,f64}.const opcode, and value
1179 const size_t ConstBytes = 1 + std::max(size_t(4), 16 / Lanes);
1180 // SIMD prefix and opcode
1181 const size_t SplatBytes = 2;
1182 const size_t SplatConstBytes = SplatBytes + ConstBytes;
1183 // SIMD prefix, opcode, and lane index
1184 const size_t ReplaceBytes = 3;
1185 const size_t ReplaceConstBytes = ReplaceBytes + ConstBytes;
1186 // SIMD prefix, v128.const opcode, and 128-bit value
1187 const size_t VecConstBytes = 18;
1188 // Initial v128.const and a replace_lane for each non-const operand
1189 const size_t ConstInitBytes = VecConstBytes + NumDynamic * ReplaceBytes;
1190 // Initial splat and all necessary replace_lanes
1191 const size_t SplatInitBytes =
1192 IsConstant(SplatValue)
1193 // Initial constant splat
1194 ? (SplatConstBytes +
1195 // Constant replace_lanes
1196 (NumConst - NumCommon) * ReplaceConstBytes +
1197 // Dynamic replace_lanes
1198 (NumDynamic * ReplaceBytes))
1199 // Initial dynamic splat
1200 : (SplatBytes +
1201 // Constant replace_lanes
1202 (NumConst * ReplaceConstBytes) +
1203 // Dynamic replace_lanes
1204 (NumDynamic - NumCommon) * ReplaceBytes);
1205 if (ConstInitBytes < SplatInitBytes) {
1206 // Create build_vector that will lower to initial v128.const
1207 SmallVector<SDValue, 16> ConstLanes;
1208 for (const SDValue &Lane : Op->op_values()) {
1209 if (IsConstant(Lane)) {
1210 ConstLanes.push_back(Lane);
1211 } else if (LaneT.isFloatingPoint()) {
1212 ConstLanes.push_back(DAG.getConstantFP(0, DL, LaneT));
1213 } else {
1214 ConstLanes.push_back(DAG.getConstant(0, DL, LaneT));
1215 }
1216 }
1217 SDValue Result = DAG.getBuildVector(VecT, DL, ConstLanes);
1218 // Add replace_lane instructions for non-const lanes
1219 for (size_t I = 0; I < Lanes; ++I) {
1220 const SDValue &Lane = Op->getOperand(I);
1221 if (!Lane.isUndef() && !IsConstant(Lane))
1222 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1223 DAG.getConstant(I, DL, MVT::i32));
1224 }
1225 return Result;
1226 }
1227 }
1228 // Use a splat for the initial vector
1229 SDValue Result = DAG.getSplatBuildVector(VecT, DL, SplatValue);
1230 // Add replace_lane instructions for other values
1231 for (size_t I = 0; I < Lanes; ++I) {
1232 const SDValue &Lane = Op->getOperand(I);
1233 if (Lane != SplatValue)
1234 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VecT, Result, Lane,
1235 DAG.getConstant(I, DL, MVT::i32));
1236 }
1237 return Result;
1238}
1239
Thomas Lively64a39a12019-01-10 22:32:11 +00001240SDValue
Thomas Livelya0d25812018-09-07 21:54:46 +00001241WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1242 SelectionDAG &DAG) const {
1243 SDLoc DL(Op);
1244 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1245 MVT VecType = Op.getOperand(0).getSimpleValueType();
1246 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1247 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1248
1249 // Space for two vector args and sixteen mask indices
1250 SDValue Ops[18];
1251 size_t OpIdx = 0;
1252 Ops[OpIdx++] = Op.getOperand(0);
1253 Ops[OpIdx++] = Op.getOperand(1);
1254
1255 // Expand mask indices to byte indices and materialize them as operands
Heejin Ahn18c56a02019-02-04 19:13:39 +00001256 for (int M : Mask) {
Thomas Livelya0d25812018-09-07 21:54:46 +00001257 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001258 // Lower undefs (represented by -1 in mask) to zero
Heejin Ahn18c56a02019-02-04 19:13:39 +00001259 uint64_t ByteIndex = M == -1 ? 0 : (uint64_t)M * LaneBytes + J;
Thomas Lively11a332d02018-10-19 19:08:06 +00001260 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001261 }
1262 }
1263
Thomas Livelyed951342018-10-24 23:27:40 +00001264 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001265}
1266
Thomas Livelyfb84fd72018-11-02 00:06:56 +00001267SDValue
1268WebAssemblyTargetLowering::LowerAccessVectorElement(SDValue Op,
1269 SelectionDAG &DAG) const {
1270 // Allow constant lane indices, expand variable lane indices
1271 SDNode *IdxNode = Op.getOperand(Op.getNumOperands() - 1).getNode();
1272 if (isa<ConstantSDNode>(IdxNode) || IdxNode->isUndef())
1273 return Op;
1274 else
1275 // Perform default expansion
1276 return SDValue();
1277}
1278
Heejin Ahn18c56a02019-02-04 19:13:39 +00001279static SDValue unrollVectorShift(SDValue Op, SelectionDAG &DAG) {
Thomas Lively6bf2b402019-01-15 02:16:03 +00001280 EVT LaneT = Op.getSimpleValueType().getVectorElementType();
1281 // 32-bit and 64-bit unrolled shifts will have proper semantics
1282 if (LaneT.bitsGE(MVT::i32))
1283 return DAG.UnrollVectorOp(Op.getNode());
1284 // Otherwise mask the shift value to get proper semantics from 32-bit shift
1285 SDLoc DL(Op);
1286 SDValue ShiftVal = Op.getOperand(1);
1287 uint64_t MaskVal = LaneT.getSizeInBits() - 1;
1288 SDValue MaskedShiftVal = DAG.getNode(
1289 ISD::AND, // mask opcode
1290 DL, ShiftVal.getValueType(), // masked value type
1291 ShiftVal, // original shift value operand
1292 DAG.getConstant(MaskVal, DL, ShiftVal.getValueType()) // mask operand
1293 );
1294
1295 return DAG.UnrollVectorOp(
1296 DAG.getNode(Op.getOpcode(), // original shift opcode
1297 DL, Op.getValueType(), // original return type
1298 Op.getOperand(0), // original vector operand,
1299 MaskedShiftVal // new masked shift value operand
1300 )
1301 .getNode());
1302}
1303
Thomas Lively55735d52018-10-20 01:31:18 +00001304SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1305 SelectionDAG &DAG) const {
1306 SDLoc DL(Op);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001307
1308 // Only manually lower vector shifts
1309 assert(Op.getSimpleValueType().isVector());
1310
Thomas Livelyd295f512019-03-01 17:43:55 +00001311 // Expand all vector shifts until V8 fixes its implementation
1312 // TODO: remove this once V8 is fixed
1313 if (!Subtarget->hasUnimplementedSIMD128())
1314 return unrollVectorShift(Op, DAG);
1315
Thomas Livelyb2382c82018-11-02 00:39:57 +00001316 // Unroll non-splat vector shifts
1317 BuildVectorSDNode *ShiftVec;
1318 SDValue SplatVal;
1319 if (!(ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode())) ||
1320 !(SplatVal = ShiftVec->getSplatValue()))
Heejin Ahn18c56a02019-02-04 19:13:39 +00001321 return unrollVectorShift(Op, DAG);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001322
1323 // All splats except i64x2 const splats are handled by patterns
Heejin Ahn18c56a02019-02-04 19:13:39 +00001324 auto *SplatConst = dyn_cast<ConstantSDNode>(SplatVal);
Thomas Livelyb2382c82018-11-02 00:39:57 +00001325 if (!SplatConst || Op.getSimpleValueType() != MVT::v2i64)
Thomas Lively55735d52018-10-20 01:31:18 +00001326 return Op;
Thomas Livelyb2382c82018-11-02 00:39:57 +00001327
1328 // i64x2 const splats are custom lowered to avoid unnecessary wraps
Thomas Lively55735d52018-10-20 01:31:18 +00001329 unsigned Opcode;
1330 switch (Op.getOpcode()) {
1331 case ISD::SHL:
1332 Opcode = WebAssemblyISD::VEC_SHL;
1333 break;
1334 case ISD::SRA:
1335 Opcode = WebAssemblyISD::VEC_SHR_S;
1336 break;
1337 case ISD::SRL:
1338 Opcode = WebAssemblyISD::VEC_SHR_U;
1339 break;
1340 default:
1341 llvm_unreachable("unexpected opcode");
Thomas Lively55735d52018-10-20 01:31:18 +00001342 }
Thomas Livelyb2382c82018-11-02 00:39:57 +00001343 APInt Shift = SplatConst->getAPIntValue().zextOrTrunc(32);
Thomas Lively55735d52018-10-20 01:31:18 +00001344 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
Thomas Livelyb2382c82018-11-02 00:39:57 +00001345 DAG.getConstant(Shift, DL, MVT::i32));
Thomas Lively55735d52018-10-20 01:31:18 +00001346}
1347
Dan Gohman10e730a2015-06-29 23:51:55 +00001348//===----------------------------------------------------------------------===//
1349// WebAssembly Optimization Hooks
1350//===----------------------------------------------------------------------===//