blob: 2691a1ec7333fcaf601b7340e49dab1cdeb729e2 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000016#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000019#include "AMDGPU.h"
Matt Arsenaulte622dc32017-04-11 22:29:24 +000020#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/Target/TargetLowering.h"
22
23namespace llvm {
24
Tom Stellardc026e8b2013-06-28 15:47:08 +000025class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000026class AMDGPUSubtarget;
Matt Arsenault8623e8d2017-08-03 23:00:29 +000027struct ArgDescriptor;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29class AMDGPUTargetLowering : public TargetLowering {
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000030private:
31 /// \returns AMDGPUISD::FFBH_U32 node if the incoming \p Op may have been
32 /// legalized from a smaller type VT. Need to match pre-legalized type because
33 /// the generic legalization inserts the add/sub between the select and
34 /// compare.
Wei Ding5676aca2017-10-12 19:37:14 +000035 SDValue getFFBX_U32(SelectionDAG &DAG, SDValue Op, const SDLoc &DL, unsigned Opc) const;
Konstantin Zhuravlyovd971a112016-11-01 17:49:33 +000036
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000037public:
Matt Arsenault4f6318f2017-11-06 17:04:37 +000038 static unsigned numBitsUnsigned(SDValue Op, SelectionDAG &DAG);
39 static unsigned numBitsSigned(SDValue Op, SelectionDAG &DAG);
Stanislav Mekhanoshina96ec3f2017-05-23 15:59:58 +000040
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000041protected:
42 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000043 AMDGPUAS AMDGPUASI;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000044
Tom Stellardd86003e2013-08-14 23:25:00 +000045 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
46 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000047 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000048 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000049
Matt Arsenault16e31332014-09-10 21:44:27 +000050 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000051 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
52 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000053 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000054 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000055
Matt Arsenaultb5d23272017-03-24 20:04:18 +000056 SDValue LowerFROUND32_16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000057 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
58 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000059 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
60
Wei Ding5676aca2017-10-12 19:37:14 +000061 SDValue LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf058d672016-01-11 16:50:29 +000062
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000063 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000064 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000065 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000066 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000067
Matt Arsenaultc9961752014-10-03 23:54:56 +000068 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard94c21bc2016-11-01 16:31:48 +000069 SDValue LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultc9961752014-10-03 23:54:56 +000070 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
71 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
72
Matt Arsenault14d46452014-06-15 20:23:38 +000073 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
74
Matt Arsenault6e3a4512016-01-18 22:01:13 +000075protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000076 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000077 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000078 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +000079 SDValue performClampCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultb3463552017-07-15 05:52:59 +000080 SDValue performAssertSZExtCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000081
82 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
83 unsigned Opc, SDValue LHS,
84 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000085 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000086 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000087 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000088 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000089 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
90 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
91 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Wei Ding5676aca2017-10-12 19:37:14 +000092 SDValue performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000093 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000094 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2529fba2017-01-12 00:09:34 +000095 SDValue performFNegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000096 SDValue performFAbsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000097
Matt Arsenaultc9df7942014-06-11 03:29:54 +000098 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000099
Tom Stellard067c8152014-07-21 14:01:14 +0000100 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
101 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000102
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000103 /// Return 64-bit value Op as two 32-bit integers.
104 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
105 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000106 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
107 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000108
Matt Arsenault83e60582014-07-24 17:10:35 +0000109 /// \brief Split a vector load into 2 loads of half the vector.
110 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
111
Matt Arsenault83e60582014-07-24 17:10:35 +0000112 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000113 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000114
Tom Stellard2ffc3302013-08-26 15:05:44 +0000115 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000116 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000117 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000118 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000119 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
120 SmallVectorImpl<SDValue> &Results) const;
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000121 void analyzeFormalArgumentsCompute(CCState &State,
122 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000124 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000125
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000126 bool mayIgnoreSignedZero(SDValue Op) const {
Matt Arsenault74a576e2017-01-25 06:27:02 +0000127 if (getTargetMachine().Options.NoSignedZerosFPMath)
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000128 return true;
129
Amara Emersond28f0cd42017-05-01 15:17:51 +0000130 const auto Flags = Op.getNode()->getFlags();
131 if (Flags.isDefined())
132 return Flags.hasNoSignedZeros();
Matt Arsenault3e6f9b52017-01-19 06:35:27 +0000133
134 return false;
135 }
136
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000137 static bool allUsesHaveSourceMods(const SDNode *N,
138 unsigned CostThreshold = 4);
Craig Topper5656db42014-04-29 07:57:24 +0000139 bool isFAbsFree(EVT VT) const override;
140 bool isFNegFree(EVT VT) const override;
141 bool isTruncateFree(EVT Src, EVT Dest) const override;
142 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000143
Craig Topper5656db42014-04-29 07:57:24 +0000144 bool isZExtFree(Type *Src, Type *Dest) const override;
145 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000146 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenault4d707542017-10-13 20:18:59 +0000147 bool isFPExtFoldable(unsigned Opcode, EVT DestVT, EVT SrcVT) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000148
Craig Topper5656db42014-04-29 07:57:24 +0000149 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000150
Mehdi Amini44ede332015-07-09 02:09:04 +0000151 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000152 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000153
154 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
155 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000156 bool shouldReduceLoadWidth(SDNode *Load,
157 ISD::LoadExtType ExtType,
158 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000159
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000160 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000161
162 bool storeOfVectorConstantIsCheap(EVT MemVT,
163 unsigned NumElem,
164 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000165 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000166 bool isCheapToSpeculateCttz() const override;
167 bool isCheapToSpeculateCtlz() const override;
168
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000169 static CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool IsVarArg);
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000170 static CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool IsVarArg);
171
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000172 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000174 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
175 SelectionDAG &DAG) const override;
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000176
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000177 SDValue addTokenForArgument(SDValue Chain,
178 SelectionDAG &DAG,
179 MachineFrameInfo &MFI,
180 int ClobberedFI) const;
181
Matt Arsenaulta176cc52017-08-03 23:32:41 +0000182 SDValue lowerUnhandledCall(CallLoweringInfo &CLI,
183 SmallVectorImpl<SDValue> &InVals,
184 StringRef Reason) const;
Craig Topper5656db42014-04-29 07:57:24 +0000185 SDValue LowerCall(CallLoweringInfo &CLI,
186 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000187
Matt Arsenault19c54882015-08-26 18:37:13 +0000188 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
189 SelectionDAG &DAG) const;
190
Craig Topper5656db42014-04-29 07:57:24 +0000191 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000192 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000193 void ReplaceNodeResults(SDNode * N,
194 SmallVectorImpl<SDValue> &Results,
195 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000196
Matt Arsenaultda7a6562017-02-01 00:42:40 +0000197 SDValue combineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000198 SDValue RHS, SDValue True, SDValue False,
199 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000200
Craig Topper5656db42014-04-29 07:57:24 +0000201 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000202
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000203 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
204 return true;
205 }
Evandro Menezes21f9ce12016-11-10 23:31:06 +0000206 SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
207 int &RefinementSteps, bool &UseOneConstNR,
208 bool Reciprocal) const override;
Sanjay Patel0051efc2016-10-20 16:55:45 +0000209 SDValue getRecipEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled,
210 int &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000211
Craig Topper5656db42014-04-29 07:57:24 +0000212 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000213 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000214
Tom Stellard75aadc22012-12-11 21:25:42 +0000215 /// \brief Determine which of the bits specified in \p Mask are known to be
216 /// either zero or one and return them in the \p KnownZero and \p KnownOne
217 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000218 void computeKnownBitsForTargetNode(const SDValue Op,
Craig Topperd0af7e82017-04-28 05:31:46 +0000219 KnownBits &Known,
Simon Pilgrim37b536e2017-03-31 11:24:16 +0000220 const APInt &DemandedElts,
Jay Foada0653a32014-05-14 21:14:37 +0000221 const SelectionDAG &DAG,
222 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000223
Simon Pilgrim3c81c34d2017-03-31 13:54:09 +0000224 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const APInt &DemandedElts,
225 const SelectionDAG &DAG,
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000226 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000227
228 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
229 /// MachineFunction.
230 ///
Matt Arsenaulte0e68a72017-06-19 21:52:45 +0000231 /// \returns a RegisterSDNode representing Reg if \p RawReg is true, otherwise
232 /// a copy from the register.
233 SDValue CreateLiveInRegister(SelectionDAG &DAG,
234 const TargetRegisterClass *RC,
235 unsigned Reg, EVT VT,
236 const SDLoc &SL,
237 bool RawReg = false) const;
238 SDValue CreateLiveInRegister(SelectionDAG &DAG,
239 const TargetRegisterClass *RC,
240 unsigned Reg, EVT VT) const {
241 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()));
242 }
243
244 // Returns the raw live in register rather than a copy from it.
245 SDValue CreateLiveInRegisterRaw(SelectionDAG &DAG,
246 const TargetRegisterClass *RC,
247 unsigned Reg, EVT VT) const {
248 return CreateLiveInRegister(DAG, RC, Reg, VT, SDLoc(DAG.getEntryNode()), true);
249 }
Tom Stellarddcb9f092015-07-09 21:20:37 +0000250
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000251 /// Similar to CreateLiveInRegister, except value maybe loaded from a stack
252 /// slot rather than passed in a register.
253 SDValue loadStackInputValue(SelectionDAG &DAG,
254 EVT VT,
255 const SDLoc &SL,
256 int64_t Offset) const;
257
258 SDValue storeStackInputValue(SelectionDAG &DAG,
259 const SDLoc &SL,
260 SDValue Chain,
261 SDValue StackPtr,
262 SDValue ArgVal,
263 int64_t Offset) const;
264
265 SDValue loadInputValue(SelectionDAG &DAG,
266 const TargetRegisterClass *RC,
267 EVT VT, const SDLoc &SL,
268 const ArgDescriptor &Arg) const;
269
Tom Stellarddcb9f092015-07-09 21:20:37 +0000270 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000271 FIRST_IMPLICIT,
272 GRID_DIM = FIRST_IMPLICIT,
273 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000274 };
275
276 /// \brief Helper function that returns the byte offset of the given
277 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000278 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000279 const ImplicitParameter Param) const;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000280
281 AMDGPUAS getAMDGPUAS() const {
282 return AMDGPUASI;
283 }
Yaxun Liufd23a0c2017-04-24 18:26:27 +0000284
285 MVT getFenceOperandTy(const DataLayout &DL) const override {
286 return MVT::i32;
287 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000288};
289
290namespace AMDGPUISD {
291
Matthias Braund04893f2015-05-07 21:33:59 +0000292enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000293 // AMDIL ISD Opcodes
294 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000295 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000296 BRANCH_COND,
297 // End AMDIL ISD Opcodes
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000298
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000299 // Function call.
300 CALL,
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000301 TC_RETURN,
Matt Arsenault3e025382017-04-24 17:49:13 +0000302 TRAP,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000303
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000304 // Masked control flow nodes.
305 IF,
306 ELSE,
307 LOOP,
308
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000309 // A uniform kernel return that terminates the wavefront.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000310 ENDPGM,
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000311
312 // Return to a shader part's epilog code.
313 RETURN_TO_EPILOG,
314
315 // Return with values from a non-entry function.
316 RET_FLAG,
317
Tom Stellard75aadc22012-12-11 21:25:42 +0000318 DWORDADDR,
319 FRACT,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000320
321 /// CLAMP value between 0.0 and 1.0. NaN clamped to 0, following clamp output
322 /// modifier behavior with dx10_enable.
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000323 CLAMP,
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000324
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000325 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000326 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000327 SETCC,
Tom Stellard8485fa02016-12-07 02:42:15 +0000328 SETREG,
329 // FP ops with input and output chain.
330 FMA_W_CHAIN,
331 FMUL_W_CHAIN,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000332
333 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
334 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000335 COS_HW,
336 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000337 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000338 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000339 FMAX3,
340 SMAX3,
341 UMAX3,
342 FMIN3,
343 SMIN3,
344 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000345 FMED3,
346 SMED3,
347 UMED3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000348 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000349 DIV_SCALE,
350 DIV_FMAS,
351 DIV_FIXUP,
Wei Ding4d3d4ca2017-02-24 23:00:29 +0000352 // For emitting ISD::FMAD when f32 denormals are enabled because mac/mad is
353 // treated as an illegal operation.
354 FMAD_FTZ,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000355 TRIG_PREOP, // 1 ULP max error for f64
356
357 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
358 // For f64, max error 2^29 ULP, handles denormals.
359 RCP,
360 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000361 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000362 RSQ_LEGACY,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000363 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000364 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000365 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000366 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000367 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000368 CARRY,
369 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000370 BFE_U32, // Extract range of bits with zero extension to 32-bits.
371 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000372 BFI, // (src0 & src1) | (~src0 & src2)
373 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000374 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000375 FFBH_I32,
Wei Ding5676aca2017-10-12 19:37:14 +0000376 FFBL_B32, // cttz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000377 MUL_U24,
378 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000379 MULHI_U24,
380 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000381 MAD_U24,
382 MAD_I24,
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000383 MAD_U64_U32,
384 MAD_I64_I32,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000385 MUL_LOHI_I24,
386 MUL_LOHI_U24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000387 TEXTURE_FETCH,
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000388 EXPORT, // exp on SI+
389 EXPORT_DONE, // exp on SI+ with done bit set
390 R600_EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000391 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000392 REGISTER_LOAD,
393 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000394 SAMPLE,
395 SAMPLEB,
396 SAMPLED,
397 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000398
399 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
400 CVT_F32_UBYTE0,
401 CVT_F32_UBYTE1,
402 CVT_F32_UBYTE2,
403 CVT_F32_UBYTE3,
Matt Arsenault1f17c662017-02-22 00:27:34 +0000404
405 // Convert two float 32 numbers into a single register holding two packed f16
406 // with round to zero.
407 CVT_PKRTZ_F16_F32,
408
Matt Arsenault86e02ce2017-03-15 19:04:26 +0000409 // Same as the standard node, except the high bits of the resulting integer
410 // are known 0.
411 FP_TO_FP16,
412
Matt Arsenault8edfaee2017-03-31 19:53:03 +0000413 // Wrapper around fp16 results that are known to zero the high bits.
414 FP16_ZEXT,
415
Tom Stellard880a80a2014-06-17 16:53:14 +0000416 /// This node is for VLIW targets and it is used to represent a vector
417 /// that is stored in consecutive registers with the same channel.
418 /// For example:
419 /// |X |Y|Z|W|
420 /// T0|v.x| | | |
421 /// T1|v.y| | | |
422 /// T2|v.z| | | |
423 /// T3|v.w| | | |
424 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000425 /// Pointer to the start of the shader's constant data.
426 CONST_DATA_PTR,
Marek Olsak2d825902017-04-28 20:21:58 +0000427 INIT_EXEC,
428 INIT_EXEC_FROM_INPUT,
Tom Stellardfc92e772015-05-12 14:18:14 +0000429 SENDMSG,
Jan Veselyd48445d2017-01-04 18:06:55 +0000430 SENDMSGHALT,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000431 INTERP_MOV,
432 INTERP_P1,
433 INTERP_P2,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000434 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000435 KILL,
Jan Veselyf1705042017-01-20 21:24:26 +0000436 DUMMY_CHAIN,
Tom Stellard9fa17912013-08-14 23:24:45 +0000437 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000438 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000439 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000440 TBUFFER_STORE_FORMAT,
David Stuttard70e8bc12017-06-22 16:29:22 +0000441 TBUFFER_STORE_FORMAT_X3,
442 TBUFFER_LOAD_FORMAT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000443 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000444 ATOMIC_INC,
445 ATOMIC_DEC,
Tom Stellard6f9ef142016-12-20 17:19:44 +0000446 BUFFER_LOAD,
447 BUFFER_LOAD_FORMAT,
Marek Olsak5cec6412017-11-09 01:52:48 +0000448 BUFFER_STORE,
449 BUFFER_STORE_FORMAT,
450 BUFFER_ATOMIC_SWAP,
451 BUFFER_ATOMIC_ADD,
452 BUFFER_ATOMIC_SUB,
453 BUFFER_ATOMIC_SMIN,
454 BUFFER_ATOMIC_UMIN,
455 BUFFER_ATOMIC_SMAX,
456 BUFFER_ATOMIC_UMAX,
457 BUFFER_ATOMIC_AND,
458 BUFFER_ATOMIC_OR,
459 BUFFER_ATOMIC_XOR,
460 BUFFER_ATOMIC_CMPSWAP,
Tom Stellard75aadc22012-12-11 21:25:42 +0000461 LAST_AMDGPU_ISD_NUMBER
462};
463
464
465} // End namespace AMDGPUISD
466
Tom Stellard75aadc22012-12-11 21:25:42 +0000467} // End namespace llvm
468
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000469#endif