blob: b602edb1f83bec4af16cef570a585e26e081ad23 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000016#include "PPCTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "PPCTargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000018#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000019#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCStreamer.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000022#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000023#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Target/TargetOptions.h"
Hal Finkelf413be12014-11-21 04:35:51 +000026#include "llvm/Transforms/Scalar.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000027using namespace llvm;
28
Hal Finkel96c2d4d2012-06-08 15:38:21 +000029static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000030opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
31 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000032
Hal Finkelc9dd0202015-02-05 18:43:00 +000033static cl::
34opt<bool> DisablePreIncPrep("disable-ppc-preinc-prep", cl::Hidden,
35 cl::desc("Disable PPC loop preinc prep"));
36
Hal Finkel174e5902014-03-25 23:29:21 +000037static cl::opt<bool>
38VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
39 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
40
Bill Schmidtfe723b92015-04-27 19:57:34 +000041static cl::
42opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden,
43 cl::desc("Disable VSX Swap Removal for PPC"));
44
Hal Finkelf413be12014-11-21 04:35:51 +000045static cl::opt<bool>
46EnableGEPOpt("ppc-gep-opt", cl::Hidden,
47 cl::desc("Enable optimizations on complex GEPs"),
48 cl::init(true));
49
Hal Finkele5aaf3f2015-02-20 05:08:21 +000050static cl::opt<bool>
51EnablePrefetch("enable-ppc-prefetching",
52 cl::desc("disable software prefetching on PPC"),
53 cl::init(false), cl::Hidden);
54
Hal Finkel8340de12015-05-18 06:25:59 +000055static cl::opt<bool>
56EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps",
57 cl::desc("Add extra TOC register dependencies"),
58 cl::init(true), cl::Hidden);
59
Hal Finkel5d36b232015-07-15 08:23:05 +000060static cl::opt<bool>
61EnableMachineCombinerPass("ppc-machine-combiner",
62 cl::desc("Enable the machine combiner pass"),
63 cl::init(true), cl::Hidden);
64
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000065extern "C" void LLVMInitializePowerPCTarget() {
66 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000067 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000068 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000069 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000070}
Douglas Gregor1b731d52009-06-16 20:12:29 +000071
Eric Christopher8b770652015-01-26 19:03:15 +000072/// Return the datalayout string of a subtarget.
73static std::string getDataLayoutString(const Triple &T) {
74 bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le;
75 std::string Ret;
76
77 // Most PPC* platforms are big endian, PPC64LE is little endian.
78 if (T.getArch() == Triple::ppc64le)
79 Ret = "e";
80 else
81 Ret = "E";
82
83 Ret += DataLayout::getManglingComponent(T);
84
85 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
86 // pointers.
87 if (!is64Bit || T.getOS() == Triple::Lv2)
88 Ret += "-p:32:32";
89
90 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
91 // documentation are wrong; these are correct (i.e. "what gcc does").
92 if (is64Bit || !T.isOSDarwin())
93 Ret += "-i64:64";
94 else
95 Ret += "-f64:32:64";
96
97 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
98 if (is64Bit)
99 Ret += "-n32:64";
100 else
101 Ret += "-n32";
102
103 return Ret;
104}
105
Daniel Sanders335487a2015-06-16 13:15:50 +0000106static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL,
107 const Triple &TT) {
Eric Christopher36448af2014-10-01 20:38:26 +0000108 std::string FullFS = FS;
Eric Christopher36448af2014-10-01 20:38:26 +0000109
110 // Make sure 64-bit features are available when CPUname is generic
Daniel Sanders335487a2015-06-16 13:15:50 +0000111 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
Eric Christopher36448af2014-10-01 20:38:26 +0000112 if (!FullFS.empty())
113 FullFS = "+64bit," + FullFS;
114 else
115 FullFS = "+64bit";
116 }
117
118 if (OL >= CodeGenOpt::Default) {
119 if (!FullFS.empty())
120 FullFS = "+crbits," + FullFS;
121 else
122 FullFS = "+crbits";
123 }
Hal Finkele2ab0f12015-01-15 21:17:34 +0000124
125 if (OL != CodeGenOpt::None) {
126 if (!FullFS.empty())
127 FullFS = "+invariant-function-descriptors," + FullFS;
128 else
129 FullFS = "+invariant-function-descriptors";
130 }
131
Eric Christopher36448af2014-10-01 20:38:26 +0000132 return FullFS;
133}
134
Aditya Nandakumara2719322014-11-13 09:26:31 +0000135static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
136 // If it isn't a Mach-O file then it's going to be a linux ELF
137 // object file.
138 if (TT.isOSDarwin())
139 return make_unique<TargetLoweringObjectFileMachO>();
140
141 return make_unique<PPC64LinuxTargetObjectFile>();
142}
143
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000144static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT,
145 const TargetOptions &Options) {
146 if (Options.MCOptions.getABIName().startswith("elfv1"))
147 return PPCTargetMachine::PPC_ABI_ELFv1;
148 else if (Options.MCOptions.getABIName().startswith("elfv2"))
149 return PPCTargetMachine::PPC_ABI_ELFv2;
150
151 assert(Options.MCOptions.getABIName().empty() &&
152 "Unknown target-abi option!");
153
154 if (!TT.isMacOSX()) {
155 switch (TT.getArch()) {
156 case Triple::ppc64le:
157 return PPCTargetMachine::PPC_ABI_ELFv2;
158 case Triple::ppc64:
159 return PPCTargetMachine::PPC_ABI_ELFv1;
160 default:
161 // Fallthrough.
162 ;
163 }
164 }
165 return PPCTargetMachine::PPC_ABI_UNKNOWN;
166}
167
Eric Christopher36448af2014-10-01 20:38:26 +0000168// The FeatureString here is a little subtle. We are modifying the feature string
169// with what are (currently) non-function specific overrides as it goes into the
170// LLVMTargetMachine constructor and then using the stored value in the
171// Subtarget constructor below it.
Daniel Sanders3e5de882015-06-11 19:41:26 +0000172PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT,
173 StringRef CPU, StringRef FS,
174 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +0000175 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher3770cf52014-08-09 04:38:56 +0000176 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000177 : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU,
Daniel Sanders335487a2015-06-16 13:15:50 +0000178 computeFSAdditions(FS, OL, TT), Options, RM, CM, OL),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000179 TLOF(createTLOF(getTargetTriple())),
Hal Finkelcbf08922015-07-12 02:33:57 +0000180 TargetABI(computeTargetABI(TT, Options)),
181 Subtarget(TargetTriple, CPU, computeFSAdditions(FS, OL, TT), *this) {
182
183 // For the estimates, convergence is quadratic, so we essentially double the
184 // number of digits correct after every iteration. For both FRE and FRSQRTE,
185 // the minimum architected relative accuracy is 2^-5. When hasRecipPrec(),
186 // this is 2^-14. IEEE float has 23 digits and double has 52 digits.
187 unsigned RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3,
188 RefinementSteps64 = RefinementSteps + 1;
189
190 this->Options.Reciprocals.setDefaults("sqrtf", true, RefinementSteps);
191 this->Options.Reciprocals.setDefaults("vec-sqrtf", true, RefinementSteps);
192 this->Options.Reciprocals.setDefaults("divf", true, RefinementSteps);
193 this->Options.Reciprocals.setDefaults("vec-divf", true, RefinementSteps);
194
195 this->Options.Reciprocals.setDefaults("sqrtd", true, RefinementSteps64);
196 this->Options.Reciprocals.setDefaults("vec-sqrtd", true, RefinementSteps64);
197 this->Options.Reciprocals.setDefaults("divd", true, RefinementSteps64);
198 this->Options.Reciprocals.setDefaults("vec-divd", true, RefinementSteps64);
199
Rafael Espindola227144c2013-05-13 01:16:13 +0000200 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +0000201}
202
Reid Kleckner357600e2014-11-20 23:37:18 +0000203PPCTargetMachine::~PPCTargetMachine() {}
204
David Blaikiea379b1812011-12-20 02:50:00 +0000205void PPC32TargetMachine::anchor() { }
206
Daniel Sanders3e5de882015-06-11 19:41:26 +0000207PPC32TargetMachine::PPC32TargetMachine(const Target &T, const Triple &TT,
Evan Chengefd9b422011-07-20 07:51:56 +0000208 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000209 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000210 Reloc::Model RM, CodeModel::Model CM,
211 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000212 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000213
David Blaikiea379b1812011-12-20 02:50:00 +0000214void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +0000215
Daniel Sanders3e5de882015-06-11 19:41:26 +0000216PPC64TargetMachine::PPC64TargetMachine(const Target &T, const Triple &TT,
217 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000218 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000219 Reloc::Model RM, CodeModel::Model CM,
220 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000221 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000222
Eric Christopher3faf2f12014-10-06 06:45:36 +0000223const PPCSubtarget *
224PPCTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +0000225 Attribute CPUAttr = F.getFnAttribute("target-cpu");
226 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000227
228 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
229 ? CPUAttr.getValueAsString().str()
230 : TargetCPU;
231 std::string FS = !FSAttr.hasAttribute(Attribute::None)
232 ? FSAttr.getValueAsString().str()
233 : TargetFS;
234
235 auto &I = SubtargetMap[CPU + FS];
236 if (!I) {
237 // This needs to be done before we create a new subtarget since any
238 // creation will depend on the TM and the code generation flags on the
239 // function that reside in TargetOptions.
240 resetTargetOptions(F);
Eric Christophered1042b2015-03-26 00:50:23 +0000241 I = llvm::make_unique<PPCSubtarget>(
Daniel Sandersc81f4502015-06-16 15:44:21 +0000242 TargetTriple, CPU,
Eric Christophered1042b2015-03-26 00:50:23 +0000243 // FIXME: It would be good to have the subtarget additions here
244 // not necessary. Anything that turns them on/off (overrides) ends
245 // up being put at the end of the feature string, but the defaults
246 // shouldn't require adding them. Fixing this means pulling Feature64Bit
247 // out of most of the target cpus in the .td file and making it set only
248 // as part of initialization via the TargetTriple.
249 computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000250 }
251 return I.get();
252}
Misha Brukmanb4402432005-04-21 23:30:14 +0000253
Chris Lattner12e97302006-09-04 04:14:57 +0000254//===----------------------------------------------------------------------===//
255// Pass Pipeline Configuration
256//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000257
Andrew Trickccb67362012-02-03 05:12:41 +0000258namespace {
259/// PPC Code Generator Pass Configuration Options.
260class PPCPassConfig : public TargetPassConfig {
261public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000262 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
263 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000264
265 PPCTargetMachine &getPPCTargetMachine() const {
266 return getTM<PPCTargetMachine>();
267 }
268
Robin Morisset22129962014-09-23 20:46:49 +0000269 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000270 bool addPreISel() override;
271 bool addILPOpts() override;
272 bool addInstSelector() override;
Bill Schmidtfe723b92015-04-27 19:57:34 +0000273 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000274 void addPreRegAlloc() override;
275 void addPreSched2() override;
276 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000277};
278} // namespace
279
Andrew Trickf8ea1082012-02-04 02:56:59 +0000280TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000281 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000282}
283
Robin Morisset22129962014-09-23 20:46:49 +0000284void PPCPassConfig::addIRPasses() {
285 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
Hal Finkelf413be12014-11-21 04:35:51 +0000286
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000287 // For the BG/Q (or if explicitly requested), add explicit data prefetch
288 // intrinsics.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000289 bool UsePrefetching = TM->getTargetTriple().getVendor() == Triple::BGQ &&
290 getOptLevel() != CodeGenOpt::None;
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000291 if (EnablePrefetch.getNumOccurrences() > 0)
292 UsePrefetching = EnablePrefetch;
293 if (UsePrefetching)
294 addPass(createPPCLoopDataPrefetchPass());
295
Hal Finkelf413be12014-11-21 04:35:51 +0000296 if (TM->getOptLevel() == CodeGenOpt::Aggressive && EnableGEPOpt) {
297 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
298 // and lower a GEP with multiple indices to either arithmetic operations or
299 // multiple GEPs with single index.
300 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
301 // Call EarlyCSE pass to find and remove subexpressions in the lowered
302 // result.
303 addPass(createEarlyCSEPass());
304 // Do loop invariant code motion in case part of the lowered result is
305 // invariant.
306 addPass(createLICMPass());
307 }
308
Robin Morisset22129962014-09-23 20:46:49 +0000309 TargetPassConfig::addIRPasses();
310}
311
Hal Finkel25c19922013-05-15 21:37:41 +0000312bool PPCPassConfig::addPreISel() {
Hal Finkelc9dd0202015-02-05 18:43:00 +0000313 if (!DisablePreIncPrep && getOptLevel() != CodeGenOpt::None)
314 addPass(createPPCLoopPreIncPrepPass(getPPCTargetMachine()));
315
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000316 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000317 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000318
319 return false;
320}
321
Hal Finkeled6a2852013-04-05 23:29:01 +0000322bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000323 addPass(&EarlyIfConverterID);
Hal Finkel5d36b232015-07-15 08:23:05 +0000324
325 if (EnableMachineCombinerPass)
326 addPass(&MachineCombinerID);
327
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000328 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000329}
330
Andrew Trickccb67362012-02-03 05:12:41 +0000331bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000332 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000333 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000334
335#ifndef NDEBUG
336 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
337 addPass(createPPCCTRLoopsVerify());
338#endif
339
Eric Christopherd71e4442014-05-22 01:21:35 +0000340 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000341 return false;
342}
343
Bill Schmidtfe723b92015-04-27 19:57:34 +0000344void PPCPassConfig::addMachineSSAOptimization() {
345 TargetPassConfig::addMachineSSAOptimization();
346 // For little endian, remove where possible the vector swap instructions
347 // introduced at code generation to normalize vector element order.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000348 if (TM->getTargetTriple().getArch() == Triple::ppc64le &&
Bill Schmidtfe723b92015-04-27 19:57:34 +0000349 !DisableVSXSwapRemoval)
350 addPass(createPPCVSXSwapRemovalPass());
351}
352
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000353void PPCPassConfig::addPreRegAlloc() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000354 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
355 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
356 &PPCVSXFMAMutateID);
Bill Schmidt82f1c772015-02-10 19:09:05 +0000357 if (getPPCTargetMachine().getRelocationModel() == Reloc::PIC_)
358 addPass(createPPCTLSDynamicCallPass());
Hal Finkel8340de12015-05-18 06:25:59 +0000359 if (EnableExtraTOCRegDeps)
360 addPass(createPPCTOCRegDepsPass());
Hal Finkel174e5902014-03-25 23:29:21 +0000361}
362
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000363void PPCPassConfig::addPreSched2() {
Hal Finkel5711eca2013-04-09 22:58:37 +0000364 if (getOptLevel() != CodeGenOpt::None)
365 addPass(&IfConverterID);
Hal Finkel5711eca2013-04-09 22:58:37 +0000366}
367
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000368void PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000369 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000370 addPass(createPPCEarlyReturnPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000371 // Must run branch selection immediately preceding the asm printer.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000372 addPass(createPPCBranchSelectionPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000373}
374
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000375TargetIRAnalysis PPCTargetMachine::getTargetIRAnalysis() {
376 return TargetIRAnalysis(
377 [this](Function &F) { return TargetTransformInfo(PPCTTIImpl(this, F)); });
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000378}