blob: 5d096ef61000b85899f666a6efff7972a281f464 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengd49cc362006-02-10 22:24:32 +000015#define DEBUG_TYPE "isel"
Chris Lattner655e7df2005-11-16 01:54:32 +000016#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Chris Lattner7c551262006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner3f0f71b2005-11-19 02:11:08 +000022#include "llvm/GlobalValue.h"
Chris Lattner7c551262006-01-11 01:15:34 +000023#include "llvm/Instructions.h"
24#include "llvm/Support/CFG.h"
Chris Lattner3f0f71b2005-11-19 02:11:08 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000030#include "llvm/CodeGen/SelectionDAGISel.h"
31#include "llvm/Target/TargetMachine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
Chris Lattnerde02d772006-01-22 23:41:00 +000034#include <iostream>
Evan Cheng54cb1832006-02-05 06:46:41 +000035#include <set>
Chris Lattner655e7df2005-11-16 01:54:32 +000036using namespace llvm;
37
38//===----------------------------------------------------------------------===//
39// Pattern Matcher Implementation
40//===----------------------------------------------------------------------===//
41
42namespace {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000043 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
44 /// SDOperand's instead of register numbers for the leaves of the matched
45 /// tree.
46 struct X86ISelAddressMode {
47 enum {
48 RegBase,
49 FrameIndexBase,
50 } BaseType;
51
52 struct { // This is really a union, discriminated by BaseType!
53 SDOperand Reg;
54 int FrameIndex;
55 } Base;
56
57 unsigned Scale;
58 SDOperand IndexReg;
59 unsigned Disp;
60 GlobalValue *GV;
Evan Cheng77d86ff2006-02-25 10:09:08 +000061 Constant *CP;
62 unsigned Align; // CP alignment.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000063
64 X86ISelAddressMode()
Evan Cheng77d86ff2006-02-25 10:09:08 +000065 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0),
66 CP(0), Align(0) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000067 }
68 };
69}
70
71namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +000072 Statistic<>
73 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
74
75 //===--------------------------------------------------------------------===//
76 /// ISel - X86 specific code to select X86 machine instructions for
77 /// SelectionDAG operations.
78 ///
79 class X86DAGToDAGISel : public SelectionDAGISel {
80 /// ContainsFPCode - Every instruction we select that uses or defines a FP
81 /// register should set this to true.
82 bool ContainsFPCode;
83
84 /// X86Lowering - This object fully describes how to lower LLVM code to an
85 /// X86-specific SelectionDAG.
86 X86TargetLowering X86Lowering;
87
88 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
89 /// make the right decision when generating code for different targets.
90 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +000091
92 unsigned GlobalBaseReg;
Chris Lattner655e7df2005-11-16 01:54:32 +000093 public:
Evan Cheng2dd2c652006-03-13 23:20:37 +000094 X86DAGToDAGISel(X86TargetMachine &TM)
95 : SelectionDAGISel(X86Lowering),
96 X86Lowering(*TM.getTargetLowering()) {
Chris Lattner655e7df2005-11-16 01:54:32 +000097 Subtarget = &TM.getSubtarget<X86Subtarget>();
98 }
99
Evan Cheng5588de92006-02-18 00:15:05 +0000100 virtual bool runOnFunction(Function &Fn) {
101 // Make sure we re-emit a set of the global base reg if necessary
102 GlobalBaseReg = 0;
103 return SelectionDAGISel::runOnFunction(Fn);
104 }
105
Chris Lattner655e7df2005-11-16 01:54:32 +0000106 virtual const char *getPassName() const {
107 return "X86 DAG->DAG Instruction Selection";
108 }
109
110 /// InstructionSelectBasicBlock - This callback is invoked by
111 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
112 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
113
Evan Chengbc7a0f442006-01-11 06:09:51 +0000114 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
115
Chris Lattner655e7df2005-11-16 01:54:32 +0000116// Include the pieces autogenerated from the target description.
117#include "X86GenDAGISel.inc"
118
119 private:
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000120 void Select(SDOperand &Result, SDOperand N);
Chris Lattner655e7df2005-11-16 01:54:32 +0000121
Evan Chenga86ba852006-02-11 02:05:36 +0000122 bool MatchAddress(SDOperand N, X86ISelAddressMode &AM, bool isRoot = true);
Evan Chengc9fab312005-12-08 02:01:35 +0000123 bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
124 SDOperand &Index, SDOperand &Disp);
125 bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
126 SDOperand &Index, SDOperand &Disp);
Evan Chengd5f2ba02006-02-06 06:02:33 +0000127 bool TryFoldLoad(SDOperand P, SDOperand N,
128 SDOperand &Base, SDOperand &Scale,
Evan Cheng10d27902006-01-06 20:36:21 +0000129 SDOperand &Index, SDOperand &Disp);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000130
Evan Cheng67ed58e2005-12-12 21:49:40 +0000131 inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base,
132 SDOperand &Scale, SDOperand &Index,
133 SDOperand &Disp) {
134 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
135 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg;
Evan Cheng1d712482005-12-17 09:13:43 +0000136 Scale = getI8Imm(AM.Scale);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000137 Index = AM.IndexReg;
138 Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp)
Evan Cheng77d86ff2006-02-25 10:09:08 +0000139 : (AM.CP ?
140 CurDAG->getTargetConstantPool(AM.CP, MVT::i32, AM.Align, AM.Disp)
141 : getI32Imm(AM.Disp));
Evan Cheng67ed58e2005-12-12 21:49:40 +0000142 }
143
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 /// getI8Imm - Return a target constant with the specified value, of type
145 /// i8.
146 inline SDOperand getI8Imm(unsigned Imm) {
147 return CurDAG->getTargetConstant(Imm, MVT::i8);
148 }
149
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// getI16Imm - Return a target constant with the specified value, of type
151 /// i16.
152 inline SDOperand getI16Imm(unsigned Imm) {
153 return CurDAG->getTargetConstant(Imm, MVT::i16);
154 }
155
156 /// getI32Imm - Return a target constant with the specified value, of type
157 /// i32.
158 inline SDOperand getI32Imm(unsigned Imm) {
159 return CurDAG->getTargetConstant(Imm, MVT::i32);
160 }
Evan Chengd49cc362006-02-10 22:24:32 +0000161
Evan Cheng5588de92006-02-18 00:15:05 +0000162 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
163 /// base register. Return the virtual register that holds this value.
164 SDOperand getGlobalBaseReg();
165
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000166#ifndef NDEBUG
167 unsigned Indent;
168#endif
Chris Lattner655e7df2005-11-16 01:54:32 +0000169 };
170}
171
172/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
173/// when it has created a SelectionDAG for us to codegen.
174void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
175 DEBUG(BB->dump());
Chris Lattner7c551262006-01-11 01:15:34 +0000176 MachineFunction::iterator FirstMBB = BB;
Chris Lattner655e7df2005-11-16 01:54:32 +0000177
178 // Codegen the basic block.
Evan Chengd49cc362006-02-10 22:24:32 +0000179#ifndef NDEBUG
180 DEBUG(std::cerr << "===== Instruction selection begins:\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000181 Indent = 0;
Evan Chengd49cc362006-02-10 22:24:32 +0000182#endif
Evan Cheng54cb1832006-02-05 06:46:41 +0000183 DAG.setRoot(SelectRoot(DAG.getRoot()));
Evan Chengd49cc362006-02-10 22:24:32 +0000184#ifndef NDEBUG
185 DEBUG(std::cerr << "===== Instruction selection ends:\n");
186#endif
Evan Cheng1d9b6712005-12-19 22:36:02 +0000187 CodeGenMap.clear();
Chris Lattner655e7df2005-11-16 01:54:32 +0000188 DAG.RemoveDeadNodes();
189
190 // Emit machine code to BB.
191 ScheduleAndEmitDAG(DAG);
Chris Lattner7c551262006-01-11 01:15:34 +0000192
193 // If we are emitting FP stack code, scan the basic block to determine if this
194 // block defines any FP values. If so, put an FP_REG_KILL instruction before
195 // the terminator of the block.
Evan Chengcde9e302006-01-27 08:10:46 +0000196 if (!Subtarget->hasSSE2()) {
Chris Lattner7c551262006-01-11 01:15:34 +0000197 // Note that FP stack instructions *are* used in SSE code when returning
198 // values, but these are not live out of the basic block, so we don't need
199 // an FP_REG_KILL in this case either.
200 bool ContainsFPCode = false;
201
202 // Scan all of the machine instructions in these MBBs, checking for FP
203 // stores.
204 MachineFunction::iterator MBBI = FirstMBB;
205 do {
206 for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end();
207 !ContainsFPCode && I != E; ++I) {
208 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
209 if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() &&
210 MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
211 RegMap->getRegClass(I->getOperand(0).getReg()) ==
212 X86::RFPRegisterClass) {
213 ContainsFPCode = true;
214 break;
215 }
216 }
217 }
218 } while (!ContainsFPCode && &*(MBBI++) != BB);
219
220 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
221 // a copy of the input value in this block.
222 if (!ContainsFPCode) {
223 // Final check, check LLVM BB's that are successors to the LLVM BB
224 // corresponding to BB for FP PHI nodes.
225 const BasicBlock *LLVMBB = BB->getBasicBlock();
226 const PHINode *PN;
227 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
228 !ContainsFPCode && SI != E; ++SI) {
229 for (BasicBlock::const_iterator II = SI->begin();
230 (PN = dyn_cast<PHINode>(II)); ++II) {
231 if (PN->getType()->isFloatingPoint()) {
232 ContainsFPCode = true;
233 break;
234 }
235 }
236 }
237 }
238
239 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
240 if (ContainsFPCode) {
241 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
242 ++NumFPKill;
243 }
244 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000245}
246
Evan Chengbc7a0f442006-01-11 06:09:51 +0000247/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
248/// the main function.
249static void EmitSpecialCodeForMain(MachineBasicBlock *BB,
250 MachineFrameInfo *MFI) {
251 // Switch the FPU to 64-bit precision mode for better compatibility and speed.
252 int CWFrameIdx = MFI->CreateStackObject(2, 2);
253 addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx);
254
255 // Set the high part to be 64-bit precision.
256 addFrameReference(BuildMI(BB, X86::MOV8mi, 5),
257 CWFrameIdx, 1).addImm(2);
258
259 // Reload the modified control word now.
260 addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx);
261}
262
263void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
264 // If this is main, emit special code for main.
265 MachineBasicBlock *BB = MF.begin();
266 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
267 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
268}
269
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000270/// MatchAddress - Add the specified node to the specified addressing mode,
271/// returning true if it cannot be done. This just pattern matches for the
272/// addressing mode
Evan Chenga86ba852006-02-11 02:05:36 +0000273bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM,
274 bool isRoot) {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000275 bool Available = false;
276 // If N has already been selected, reuse the result unless in some very
277 // specific cases.
Evan Chenga86ba852006-02-11 02:05:36 +0000278 std::map<SDOperand, SDOperand>::iterator CGMI= CodeGenMap.find(N.getValue(0));
279 if (CGMI != CodeGenMap.end()) {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000280 Available = true;
Evan Chenga86ba852006-02-11 02:05:36 +0000281 }
282
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000283 switch (N.getOpcode()) {
284 default: break;
Evan Cheng77d86ff2006-02-25 10:09:08 +0000285 case ISD::Constant:
286 AM.Disp += cast<ConstantSDNode>(N)->getValue();
287 return false;
288
289 case X86ISD::Wrapper:
290 // If both base and index components have been picked, we can't fit
291 // the result available in the register in the addressing mode. Duplicate
292 // GlobalAddress or ConstantPool as displacement.
293 if (!Available || (AM.Base.Reg.Val && AM.IndexReg.Val)) {
294 if (ConstantPoolSDNode *CP =
295 dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) {
296 if (AM.CP == 0) {
297 AM.CP = CP->get();
298 AM.Align = CP->getAlignment();
299 AM.Disp += CP->getOffset();
300 return false;
301 }
302 } else if (GlobalAddressSDNode *G =
303 dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) {
304 if (AM.GV == 0) {
305 AM.GV = G->getGlobal();
306 AM.Disp += G->getOffset();
307 return false;
308 }
309 }
310 }
311 break;
312
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000313 case ISD::FrameIndex:
314 if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) {
315 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
316 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
317 return false;
318 }
319 break;
Evan Chengc9fab312005-12-08 02:01:35 +0000320
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000321 case ISD::SHL:
Evan Cheng77d86ff2006-02-25 10:09:08 +0000322 if (!Available && AM.IndexReg.Val == 0 && AM.Scale == 1)
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000323 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) {
324 unsigned Val = CN->getValue();
325 if (Val == 1 || Val == 2 || Val == 3) {
326 AM.Scale = 1 << Val;
327 SDOperand ShVal = N.Val->getOperand(0);
328
329 // Okay, we know that we have a scale by now. However, if the scaled
330 // value is an add of something and a constant, we can fold the
331 // constant into the disp field here.
332 if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
333 isa<ConstantSDNode>(ShVal.Val->getOperand(1))) {
334 AM.IndexReg = ShVal.Val->getOperand(0);
335 ConstantSDNode *AddVal =
336 cast<ConstantSDNode>(ShVal.Val->getOperand(1));
337 AM.Disp += AddVal->getValue() << Val;
338 } else {
339 AM.IndexReg = ShVal;
340 }
341 return false;
342 }
343 }
344 break;
Evan Chengc9fab312005-12-08 02:01:35 +0000345
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000346 case ISD::MUL:
347 // X*[3,5,9] -> X+X*[2,4,8]
Evan Cheng77d86ff2006-02-25 10:09:08 +0000348 if (!Available &&
349 AM.BaseType == X86ISelAddressMode::RegBase &&
350 AM.Base.Reg.Val == 0 &&
351 AM.IndexReg.Val == 0)
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000352 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1)))
353 if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) {
354 AM.Scale = unsigned(CN->getValue())-1;
355
356 SDOperand MulVal = N.Val->getOperand(0);
357 SDOperand Reg;
358
359 // Okay, we know that we have a scale by now. However, if the scaled
360 // value is an add of something and a constant, we can fold the
361 // constant into the disp field here.
362 if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
363 isa<ConstantSDNode>(MulVal.Val->getOperand(1))) {
364 Reg = MulVal.Val->getOperand(0);
365 ConstantSDNode *AddVal =
366 cast<ConstantSDNode>(MulVal.Val->getOperand(1));
367 AM.Disp += AddVal->getValue() * CN->getValue();
368 } else {
369 Reg = N.Val->getOperand(0);
370 }
371
372 AM.IndexReg = AM.Base.Reg = Reg;
373 return false;
374 }
375 break;
376
377 case ISD::ADD: {
Evan Cheng77d86ff2006-02-25 10:09:08 +0000378 if (!Available) {
Evan Chenga86ba852006-02-11 02:05:36 +0000379 X86ISelAddressMode Backup = AM;
380 if (!MatchAddress(N.Val->getOperand(0), AM, false) &&
381 !MatchAddress(N.Val->getOperand(1), AM, false))
382 return false;
383 AM = Backup;
384 if (!MatchAddress(N.Val->getOperand(1), AM, false) &&
385 !MatchAddress(N.Val->getOperand(0), AM, false))
386 return false;
387 AM = Backup;
388 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000389 break;
390 }
391 }
392
393 // Is the base register already occupied?
394 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) {
395 // If so, check to see if the scale index register is set.
396 if (AM.IndexReg.Val == 0) {
397 AM.IndexReg = N;
398 AM.Scale = 1;
399 return false;
400 }
401
402 // Otherwise, we cannot select it.
403 return true;
404 }
405
406 // Default, generate it as a register.
407 AM.BaseType = X86ISelAddressMode::RegBase;
408 AM.Base.Reg = N;
409 return false;
410}
411
Evan Chengc9fab312005-12-08 02:01:35 +0000412/// SelectAddr - returns true if it is able pattern match an addressing mode.
413/// It returns the operands which make up the maximal addressing mode it can
414/// match by reference.
415bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale,
416 SDOperand &Index, SDOperand &Disp) {
417 X86ISelAddressMode AM;
Evan Chengbc7a0f442006-01-11 06:09:51 +0000418 if (MatchAddress(N, AM))
419 return false;
Evan Chengc9fab312005-12-08 02:01:35 +0000420
Evan Chengbc7a0f442006-01-11 06:09:51 +0000421 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Evan Chengd19d51f2006-02-05 05:25:07 +0000422 if (!AM.Base.Reg.Val)
Evan Chengbc7a0f442006-01-11 06:09:51 +0000423 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
Evan Chengc9fab312005-12-08 02:01:35 +0000424 }
Evan Chengbc7a0f442006-01-11 06:09:51 +0000425
Evan Chengd19d51f2006-02-05 05:25:07 +0000426 if (!AM.IndexReg.Val)
Evan Chengbc7a0f442006-01-11 06:09:51 +0000427 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
428
429 getAddressOperands(AM, Base, Scale, Index, Disp);
Evan Cheng77d86ff2006-02-25 10:09:08 +0000430
Evan Chengbc7a0f442006-01-11 06:09:51 +0000431 return true;
Evan Chengc9fab312005-12-08 02:01:35 +0000432}
433
Evan Cheng77d86ff2006-02-25 10:09:08 +0000434/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
435/// mode it matches can be cost effectively emitted as an LEA instruction.
436/// For X86, it always is unless it's just a (Reg + const).
437bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base,
438 SDOperand &Scale,
439 SDOperand &Index, SDOperand &Disp) {
440 X86ISelAddressMode AM;
441 if (MatchAddress(N, AM))
442 return false;
443
444 unsigned Complexity = 0;
445 if (AM.BaseType == X86ISelAddressMode::RegBase)
446 if (AM.Base.Reg.Val)
447 Complexity = 1;
448 else
449 AM.Base.Reg = CurDAG->getRegister(0, MVT::i32);
450 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
451 Complexity = 4;
452
453 if (AM.IndexReg.Val)
454 Complexity++;
455 else
456 AM.IndexReg = CurDAG->getRegister(0, MVT::i32);
457
Evan Cheng990c3602006-02-28 21:13:57 +0000458 if (AM.Scale > 2)
Evan Cheng77d86ff2006-02-25 10:09:08 +0000459 Complexity += 2;
Evan Cheng990c3602006-02-28 21:13:57 +0000460 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg
461 else if (AM.Scale > 1)
462 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +0000463
464 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
465 // to a LEA. This is determined with some expermentation but is by no means
466 // optimal (especially for code size consideration). LEA is nice because of
467 // its three-address nature. Tweak the cost function again when we can run
468 // convertToThreeAddress() at register allocation time.
469 if (AM.GV || AM.CP)
470 Complexity += 2;
471
472 if (AM.Disp && (AM.Base.Reg.Val || AM.IndexReg.Val))
473 Complexity++;
474
475 if (Complexity > 2) {
476 getAddressOperands(AM, Base, Scale, Index, Disp);
477 return true;
478 }
479
480 return false;
481}
482
Evan Chengd5f2ba02006-02-06 06:02:33 +0000483bool X86DAGToDAGISel::TryFoldLoad(SDOperand P, SDOperand N,
484 SDOperand &Base, SDOperand &Scale,
485 SDOperand &Index, SDOperand &Disp) {
486 if (N.getOpcode() == ISD::LOAD &&
487 N.hasOneUse() &&
488 !CodeGenMap.count(N.getValue(0)) &&
489 (P.getNumOperands() == 1 || !isNonImmUse(P.Val, N.Val)))
Evan Cheng10d27902006-01-06 20:36:21 +0000490 return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp);
491 return false;
492}
493
494static bool isRegister0(SDOperand Op) {
Evan Chengc9fab312005-12-08 02:01:35 +0000495 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op))
496 return (R->getReg() == 0);
497 return false;
498}
499
Evan Cheng5588de92006-02-18 00:15:05 +0000500/// getGlobalBaseReg - Output the instructions required to put the
501/// base address to use for accessing globals into a register.
502///
503SDOperand X86DAGToDAGISel::getGlobalBaseReg() {
504 if (!GlobalBaseReg) {
505 // Insert the set of GlobalBaseReg into the first MBB of the function
506 MachineBasicBlock &FirstMBB = BB->getParent()->front();
507 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
508 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
509 // FIXME: when we get to LP64, we will need to create the appropriate
510 // type of register here.
511 GlobalBaseReg = RegMap->createVirtualRegister(X86::R32RegisterClass);
512 BuildMI(FirstMBB, MBBI, X86::MovePCtoStack, 0);
513 BuildMI(FirstMBB, MBBI, X86::POP32r, 1, GlobalBaseReg);
514 }
515 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
516}
517
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000518void X86DAGToDAGISel::Select(SDOperand &Result, SDOperand N) {
Evan Cheng00fcb002005-12-15 01:02:48 +0000519 SDNode *Node = N.Val;
520 MVT::ValueType NVT = Node->getValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +0000521 unsigned Opc, MOpc;
522 unsigned Opcode = Node->getOpcode();
Chris Lattner655e7df2005-11-16 01:54:32 +0000523
Evan Chengd49cc362006-02-10 22:24:32 +0000524#ifndef NDEBUG
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000525 DEBUG(std::cerr << std::string(Indent, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000526 DEBUG(std::cerr << "Selecting: ");
527 DEBUG(Node->dump(CurDAG));
528 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000529 Indent += 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000530#endif
531
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000532 if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) {
533 Result = N;
Evan Chengd49cc362006-02-10 22:24:32 +0000534#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000535 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000536 DEBUG(std::cerr << "== ");
537 DEBUG(Node->dump(CurDAG));
538 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000539 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000540#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000541 return; // Already selected.
542 }
Evan Cheng2ae799a2006-01-11 22:15:18 +0000543
544 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(N);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000545 if (CGMI != CodeGenMap.end()) {
546 Result = CGMI->second;
Evan Chengd49cc362006-02-10 22:24:32 +0000547#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000548 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000549 DEBUG(std::cerr << "== ");
550 DEBUG(Result.Val->dump(CurDAG));
551 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000552 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000553#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000554 return;
555 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000556
Evan Cheng10d27902006-01-06 20:36:21 +0000557 switch (Opcode) {
Chris Lattner655e7df2005-11-16 01:54:32 +0000558 default: break;
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000559 case X86ISD::GlobalBaseReg:
560 Result = getGlobalBaseReg();
561 return;
562
Evan Cheng77d86ff2006-02-25 10:09:08 +0000563 case ISD::ADD: {
564 // Turn ADD X, c to MOV32ri X+c. This cannot be done with tblgen'd
565 // code and is matched first so to prevent it from being turned into
566 // LEA32r X+c.
567 SDOperand N0 = N.getOperand(0);
568 SDOperand N1 = N.getOperand(1);
569 if (N.Val->getValueType(0) == MVT::i32 &&
570 N0.getOpcode() == X86ISD::Wrapper &&
571 N1.getOpcode() == ISD::Constant) {
572 unsigned Offset = (unsigned)cast<ConstantSDNode>(N1)->getValue();
573 SDOperand C(0, 0);
574 // TODO: handle ExternalSymbolSDNode.
575 if (GlobalAddressSDNode *G =
576 dyn_cast<GlobalAddressSDNode>(N0.getOperand(0))) {
577 C = CurDAG->getTargetGlobalAddress(G->getGlobal(), MVT::i32,
578 G->getOffset() + Offset);
579 } else if (ConstantPoolSDNode *CP =
580 dyn_cast<ConstantPoolSDNode>(N0.getOperand(0))) {
581 C = CurDAG->getTargetConstantPool(CP->get(), MVT::i32,
582 CP->getAlignment(),
583 CP->getOffset()+Offset);
584 }
585
586 if (C.Val) {
587 if (N.Val->hasOneUse()) {
588 Result = CurDAG->SelectNodeTo(N.Val, X86::MOV32ri, MVT::i32, C);
589 } else {
590 SDNode *ResNode = CurDAG->getTargetNode(X86::MOV32ri, MVT::i32, C);
591 Result = CodeGenMap[N] = SDOperand(ResNode, 0);
592 }
593 return;
594 }
595 }
596
597 // Other cases are handled by auto-generated code.
598 break;
Evan Cheng1f342c22006-02-23 02:43:52 +0000599 }
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000600
Evan Cheng10d27902006-01-06 20:36:21 +0000601 case ISD::MULHU:
602 case ISD::MULHS: {
603 if (Opcode == ISD::MULHU)
604 switch (NVT) {
605 default: assert(0 && "Unsupported VT!");
606 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
607 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
608 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
609 }
610 else
611 switch (NVT) {
612 default: assert(0 && "Unsupported VT!");
613 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
614 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
615 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
616 }
617
618 unsigned LoReg, HiReg;
619 switch (NVT) {
620 default: assert(0 && "Unsupported VT!");
621 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
622 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
623 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
624 }
625
626 SDOperand N0 = Node->getOperand(0);
627 SDOperand N1 = Node->getOperand(1);
628
629 bool foldedLoad = false;
630 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000631 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng92e27972006-01-06 23:19:29 +0000632 // MULHU and MULHS are commmutative
633 if (!foldedLoad) {
Evan Chengd5f2ba02006-02-06 06:02:33 +0000634 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng92e27972006-01-06 23:19:29 +0000635 if (foldedLoad) {
636 N0 = Node->getOperand(1);
637 N1 = Node->getOperand(0);
638 }
639 }
640
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000641 SDOperand Chain;
642 if (foldedLoad)
643 Select(Chain, N1.getOperand(0));
644 else
645 Chain = CurDAG->getEntryNode();
Evan Cheng10d27902006-01-06 20:36:21 +0000646
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000647 SDOperand InFlag(0, 0);
648 Select(N0, N0);
Evan Cheng10d27902006-01-06 20:36:21 +0000649 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000650 N0, InFlag);
Evan Cheng10d27902006-01-06 20:36:21 +0000651 InFlag = Chain.getValue(1);
652
653 if (foldedLoad) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000654 Select(Tmp0, Tmp0);
655 Select(Tmp1, Tmp1);
656 Select(Tmp2, Tmp2);
657 Select(Tmp3, Tmp3);
Evan Chengd1b82d82006-02-09 07:17:49 +0000658 SDNode *CNode =
659 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
660 Tmp2, Tmp3, Chain, InFlag);
661 Chain = SDOperand(CNode, 0);
662 InFlag = SDOperand(CNode, 1);
Evan Cheng10d27902006-01-06 20:36:21 +0000663 } else {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000664 Select(N1, N1);
Evan Chengd1b82d82006-02-09 07:17:49 +0000665 InFlag =
666 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng10d27902006-01-06 20:36:21 +0000667 }
668
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000669 Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag);
Evan Cheng10d27902006-01-06 20:36:21 +0000670 CodeGenMap[N.getValue(0)] = Result;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000671 if (foldedLoad) {
Evan Cheng92e27972006-01-06 23:19:29 +0000672 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng101e4b92006-02-09 22:12:53 +0000673 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Chengd5f2ba02006-02-06 06:02:33 +0000674 }
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000675
Evan Chengd49cc362006-02-10 22:24:32 +0000676#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000677 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000678 DEBUG(std::cerr << "== ");
679 DEBUG(Result.Val->dump(CurDAG));
680 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000681 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000682#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000683 return;
Evan Cheng92e27972006-01-06 23:19:29 +0000684 }
Evan Cheng5588de92006-02-18 00:15:05 +0000685
Evan Cheng92e27972006-01-06 23:19:29 +0000686 case ISD::SDIV:
687 case ISD::UDIV:
688 case ISD::SREM:
689 case ISD::UREM: {
690 bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM;
691 bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV;
692 if (!isSigned)
693 switch (NVT) {
694 default: assert(0 && "Unsupported VT!");
695 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
696 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
697 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
698 }
699 else
700 switch (NVT) {
701 default: assert(0 && "Unsupported VT!");
702 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
703 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
704 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
705 }
706
707 unsigned LoReg, HiReg;
708 unsigned ClrOpcode, SExtOpcode;
709 switch (NVT) {
710 default: assert(0 && "Unsupported VT!");
711 case MVT::i8:
712 LoReg = X86::AL; HiReg = X86::AH;
713 ClrOpcode = X86::MOV8ri;
714 SExtOpcode = X86::CBW;
715 break;
716 case MVT::i16:
717 LoReg = X86::AX; HiReg = X86::DX;
718 ClrOpcode = X86::MOV16ri;
719 SExtOpcode = X86::CWD;
720 break;
721 case MVT::i32:
722 LoReg = X86::EAX; HiReg = X86::EDX;
723 ClrOpcode = X86::MOV32ri;
724 SExtOpcode = X86::CDQ;
725 break;
726 }
727
728 SDOperand N0 = Node->getOperand(0);
729 SDOperand N1 = Node->getOperand(1);
730
731 bool foldedLoad = false;
732 SDOperand Tmp0, Tmp1, Tmp2, Tmp3;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000733 foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000734 SDOperand Chain;
735 if (foldedLoad)
736 Select(Chain, N1.getOperand(0));
737 else
738 Chain = CurDAG->getEntryNode();
Evan Cheng92e27972006-01-06 23:19:29 +0000739
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000740 SDOperand InFlag(0, 0);
741 Select(N0, N0);
Evan Cheng92e27972006-01-06 23:19:29 +0000742 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT),
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000743 N0, InFlag);
Evan Cheng92e27972006-01-06 23:19:29 +0000744 InFlag = Chain.getValue(1);
745
746 if (isSigned) {
747 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +0000748 InFlag =
749 SDOperand(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Evan Cheng92e27972006-01-06 23:19:29 +0000750 } else {
751 // Zero out the high part, effectively zero extending the input.
752 SDOperand ClrNode =
Evan Chengd1b82d82006-02-09 07:17:49 +0000753 SDOperand(CurDAG->getTargetNode(ClrOpcode, NVT,
754 CurDAG->getTargetConstant(0, NVT)), 0);
Evan Cheng92e27972006-01-06 23:19:29 +0000755 Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT),
756 ClrNode, InFlag);
757 InFlag = Chain.getValue(1);
758 }
759
760 if (foldedLoad) {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000761 Select(Tmp0, Tmp0);
762 Select(Tmp1, Tmp1);
763 Select(Tmp2, Tmp2);
764 Select(Tmp3, Tmp3);
Evan Chengd1b82d82006-02-09 07:17:49 +0000765 SDNode *CNode =
766 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1,
767 Tmp2, Tmp3, Chain, InFlag);
768 Chain = SDOperand(CNode, 0);
769 InFlag = SDOperand(CNode, 1);
Evan Cheng92e27972006-01-06 23:19:29 +0000770 } else {
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000771 Select(N1, N1);
Evan Chengd1b82d82006-02-09 07:17:49 +0000772 InFlag =
773 SDOperand(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Evan Cheng92e27972006-01-06 23:19:29 +0000774 }
775
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000776 Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg,
777 NVT, InFlag);
Evan Cheng92e27972006-01-06 23:19:29 +0000778 CodeGenMap[N.getValue(0)] = Result;
Evan Chengd5f2ba02006-02-06 06:02:33 +0000779 if (foldedLoad) {
Evan Cheng92e27972006-01-06 23:19:29 +0000780 CodeGenMap[N1.getValue(1)] = Result.getValue(1);
Evan Cheng101e4b92006-02-09 22:12:53 +0000781 AddHandleReplacement(N1.Val, 1, Result.Val, 1);
Evan Chengd5f2ba02006-02-06 06:02:33 +0000782 }
Evan Chengd49cc362006-02-10 22:24:32 +0000783
784#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000785 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000786 DEBUG(std::cerr << "== ");
787 DEBUG(Result.Val->dump(CurDAG));
788 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000789 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000790#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000791 return;
Evan Cheng10d27902006-01-06 20:36:21 +0000792 }
Evan Cheng4eb7af92005-11-30 02:51:20 +0000793
Evan Chengbc7708c2005-12-17 02:02:50 +0000794 case ISD::TRUNCATE: {
795 unsigned Reg;
796 MVT::ValueType VT;
797 switch (Node->getOperand(0).getValueType()) {
798 default: assert(0 && "Unknown truncate!");
799 case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break;
800 case MVT::i32: Reg = X86::EAX; Opc = X86::MOV32rr; VT = MVT::i32; break;
801 }
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000802 SDOperand Tmp0, Tmp1;
803 Select(Tmp0, Node->getOperand(0));
Evan Chengd1b82d82006-02-09 07:17:49 +0000804 Select(Tmp1, SDOperand(CurDAG->getTargetNode(Opc, VT, Tmp0), 0));
Evan Chengbc7708c2005-12-17 02:02:50 +0000805 SDOperand InFlag = SDOperand(0,0);
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000806 Result = CurDAG->getCopyToReg(CurDAG->getEntryNode(), Reg, Tmp1, InFlag);
Evan Chengbc7708c2005-12-17 02:02:50 +0000807 SDOperand Chain = Result.getValue(0);
808 InFlag = Result.getValue(1);
809
810 switch (NVT) {
811 default: assert(0 && "Unknown truncate!");
812 case MVT::i8: Reg = X86::AL; Opc = X86::MOV8rr; VT = MVT::i8; break;
813 case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break;
814 }
815
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000816 Result = CurDAG->getCopyFromReg(Chain, Reg, VT, InFlag);
Evan Cheng10d27902006-01-06 20:36:21 +0000817 if (N.Val->hasOneUse())
Evan Chengd1b82d82006-02-09 07:17:49 +0000818 Result = CurDAG->SelectNodeTo(N.Val, Opc, VT, Result);
Evan Cheng10d27902006-01-06 20:36:21 +0000819 else
Evan Chengd1b82d82006-02-09 07:17:49 +0000820 Result = CodeGenMap[N] =
821 SDOperand(CurDAG->getTargetNode(Opc, VT, Result), 0);
Evan Chengd49cc362006-02-10 22:24:32 +0000822
823#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000824 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000825 DEBUG(std::cerr << "== ");
826 DEBUG(Result.Val->dump(CurDAG));
827 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000828 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000829#endif
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000830 return;
Evan Chengbc7708c2005-12-17 02:02:50 +0000831 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000832 }
833
Evan Cheng6dc90ca2006-02-09 00:37:58 +0000834 SelectCode(Result, N);
Evan Chengd49cc362006-02-10 22:24:32 +0000835#ifndef NDEBUG
Evan Chenga86ba852006-02-11 02:05:36 +0000836 DEBUG(std::cerr << std::string(Indent-2, ' '));
Evan Chengd49cc362006-02-10 22:24:32 +0000837 DEBUG(std::cerr << "=> ");
838 DEBUG(Result.Val->dump(CurDAG));
839 DEBUG(std::cerr << "\n");
Evan Cheng2b6f78b2006-02-10 22:46:26 +0000840 Indent -= 2;
Evan Chengd49cc362006-02-10 22:24:32 +0000841#endif
Chris Lattner655e7df2005-11-16 01:54:32 +0000842}
843
844/// createX86ISelDag - This pass converts a legalized DAG into a
845/// X86-specific DAG, ready for instruction scheduling.
846///
Evan Cheng2dd2c652006-03-13 23:20:37 +0000847FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM) {
Chris Lattner655e7df2005-11-16 01:54:32 +0000848 return new X86DAGToDAGISel(TM);
849}