blob: 68464ed5cddfed1ebfe975f9f4f9fbf871dcfe86 [file] [log] [blame]
Daniel Dunbar40eb7f02010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chengb2531002011-07-25 19:33:48 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000011#include "MCTargetDesc/X86FixupKinds.h"
Craig Topperb25fda92012-03-17 18:46:09 +000012#include "llvm/MC/MCAsmBackend.h"
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000013#include "llvm/MC/MCAssembler.h"
Rafael Espindolaf0e24d42010-12-17 16:59:53 +000014#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbar358b29c2010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbar73b87132010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar86face82010-03-23 03:13:05 +000018#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerf8270bd2010-07-27 06:46:15 +000019#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarc5084cc2010-03-19 09:29:03 +000020#include "llvm/MC/MCSectionELF.h"
Daniel Dunbarfe8d8662010-03-15 21:56:50 +000021#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbara5f50c12010-11-27 04:38:36 +000022#include "llvm/Object/MachOFormat.h"
Daniel Dunbara86188b2011-04-28 21:23:31 +000023#include "llvm/Support/CommandLine.h"
Wesley Peck18510902010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000027#include "llvm/Support/raw_ostream.h"
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000028using namespace llvm;
29
Daniel Dunbara86188b2011-04-28 21:23:31 +000030// Option to allow disabling arithmetic relaxation to workaround PR9807, which
31// is useful when running bitwise comparison experiments on Darwin. We should be
32// able to remove this once PR9807 is resolved.
33static cl::opt<bool>
34MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
35 cl::desc("Disable relaxation of arithmetic instruction for X86"));
36
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000037static unsigned getFixupKindLog2Size(unsigned Kind) {
38 switch (Kind) {
Craig Topper4ed72782012-02-05 05:38:58 +000039 default: llvm_unreachable("invalid fixup kind!");
Rafael Espindola8a3a7922010-11-28 14:17:56 +000040 case FK_PCRel_1:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000041 case FK_SecRel_1:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000042 case FK_Data_1: return 0;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000043 case FK_PCRel_2:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000044 case FK_SecRel_2:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000045 case FK_Data_2: return 1;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000046 case FK_PCRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000047 case X86::reloc_riprel_4byte:
48 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindola70d6e0e2010-09-30 03:11:42 +000049 case X86::reloc_signed_4byte:
Rafael Espindola800fd352010-10-24 17:35:42 +000050 case X86::reloc_global_offset_table:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000051 case FK_SecRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000052 case FK_Data_4: return 2;
Rafael Espindola2ac83552010-12-27 00:36:05 +000053 case FK_PCRel_8:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000054 case FK_SecRel_8:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000055 case FK_Data_8: return 3;
56 }
57}
58
Chris Lattnerac588122010-07-07 22:27:31 +000059namespace {
Daniel Dunbar8888a962010-12-16 16:09:19 +000060
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000061class X86ELFObjectWriter : public MCELFObjectTargetWriter {
62public:
Rafael Espindola1ad40952011-12-21 17:00:36 +000063 X86ELFObjectWriter(bool is64Bit, uint8_t OSABI, uint16_t EMachine,
64 bool HasRelocationAddend, bool foobar)
65 : MCELFObjectTargetWriter(is64Bit, OSABI, EMachine, HasRelocationAddend) {}
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000066};
67
Evan Cheng5928e692011-07-25 23:24:55 +000068class X86AsmBackend : public MCAsmBackend {
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000069 StringRef CPU;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000070public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000071 X86AsmBackend(const Target &T, StringRef _CPU)
72 : MCAsmBackend(), CPU(_CPU) {}
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000073
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000074 unsigned getNumFixupKinds() const {
75 return X86::NumTargetFixupKinds;
76 }
77
78 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
79 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
80 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
81 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
82 { "reloc_signed_4byte", 0, 4 * 8, 0},
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000083 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000084 };
85
86 if (Kind < FirstTargetFixupKind)
Evan Cheng5928e692011-07-25 23:24:55 +000087 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000088
89 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
90 "Invalid kind!");
91 return Infos[Kind - FirstTargetFixupKind];
92 }
93
Jim Grosbachaba3de92012-01-18 18:52:16 +000094 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000095 uint64_t Value) const {
Daniel Dunbar353a91ff2010-05-26 15:18:31 +000096 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000097
Rafael Espindola0f30fec2010-12-06 19:08:48 +000098 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000099 "Invalid fixup offset!");
Jason W Kime4df09f2011-08-04 00:38:45 +0000100
Jason W Kim239370c2011-08-05 00:53:03 +0000101 // Check that uppper bits are either all zeros or all ones.
102 // Specifically ignore overflow/underflow as long as the leakage is
103 // limited to the lower bits. This is to remain compatible with
104 // other assemblers.
Eli Friedmana5abd032011-10-13 23:27:48 +0000105 assert(isIntN(Size * 8 + 1, Value) &&
Jason W Kim239370c2011-08-05 00:53:03 +0000106 "Value does not fit in the Fixup field");
Jason W Kime4df09f2011-08-04 00:38:45 +0000107
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000108 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000109 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000110 }
Daniel Dunbare0c43572010-03-23 01:39:09 +0000111
Jim Grosbachaba3de92012-01-18 18:52:16 +0000112 bool mayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar86face82010-03-23 03:13:05 +0000113
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000114 bool fixupNeedsRelaxation(const MCFixup &Fixup,
115 uint64_t Value,
116 const MCInstFragment *DF,
117 const MCAsmLayout &Layout) const;
118
Jim Grosbachaba3de92012-01-18 18:52:16 +0000119 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000120
Jim Grosbachaba3de92012-01-18 18:52:16 +0000121 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000122};
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000123} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000124
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000125static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000126 switch (Op) {
127 default:
128 return Op;
129
130 case X86::JAE_1: return X86::JAE_4;
131 case X86::JA_1: return X86::JA_4;
132 case X86::JBE_1: return X86::JBE_4;
133 case X86::JB_1: return X86::JB_4;
134 case X86::JE_1: return X86::JE_4;
135 case X86::JGE_1: return X86::JGE_4;
136 case X86::JG_1: return X86::JG_4;
137 case X86::JLE_1: return X86::JLE_4;
138 case X86::JL_1: return X86::JL_4;
139 case X86::JMP_1: return X86::JMP_4;
140 case X86::JNE_1: return X86::JNE_4;
141 case X86::JNO_1: return X86::JNO_4;
142 case X86::JNP_1: return X86::JNP_4;
143 case X86::JNS_1: return X86::JNS_4;
144 case X86::JO_1: return X86::JO_4;
145 case X86::JP_1: return X86::JP_4;
146 case X86::JS_1: return X86::JS_4;
147 }
148}
149
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000150static unsigned getRelaxedOpcodeArith(unsigned Op) {
151 switch (Op) {
152 default:
153 return Op;
154
155 // IMUL
156 case X86::IMUL16rri8: return X86::IMUL16rri;
157 case X86::IMUL16rmi8: return X86::IMUL16rmi;
158 case X86::IMUL32rri8: return X86::IMUL32rri;
159 case X86::IMUL32rmi8: return X86::IMUL32rmi;
160 case X86::IMUL64rri8: return X86::IMUL64rri32;
161 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
162
163 // AND
164 case X86::AND16ri8: return X86::AND16ri;
165 case X86::AND16mi8: return X86::AND16mi;
166 case X86::AND32ri8: return X86::AND32ri;
167 case X86::AND32mi8: return X86::AND32mi;
168 case X86::AND64ri8: return X86::AND64ri32;
169 case X86::AND64mi8: return X86::AND64mi32;
170
171 // OR
172 case X86::OR16ri8: return X86::OR16ri;
173 case X86::OR16mi8: return X86::OR16mi;
174 case X86::OR32ri8: return X86::OR32ri;
175 case X86::OR32mi8: return X86::OR32mi;
176 case X86::OR64ri8: return X86::OR64ri32;
177 case X86::OR64mi8: return X86::OR64mi32;
178
179 // XOR
180 case X86::XOR16ri8: return X86::XOR16ri;
181 case X86::XOR16mi8: return X86::XOR16mi;
182 case X86::XOR32ri8: return X86::XOR32ri;
183 case X86::XOR32mi8: return X86::XOR32mi;
184 case X86::XOR64ri8: return X86::XOR64ri32;
185 case X86::XOR64mi8: return X86::XOR64mi32;
186
187 // ADD
188 case X86::ADD16ri8: return X86::ADD16ri;
189 case X86::ADD16mi8: return X86::ADD16mi;
190 case X86::ADD32ri8: return X86::ADD32ri;
191 case X86::ADD32mi8: return X86::ADD32mi;
192 case X86::ADD64ri8: return X86::ADD64ri32;
193 case X86::ADD64mi8: return X86::ADD64mi32;
194
195 // SUB
196 case X86::SUB16ri8: return X86::SUB16ri;
197 case X86::SUB16mi8: return X86::SUB16mi;
198 case X86::SUB32ri8: return X86::SUB32ri;
199 case X86::SUB32mi8: return X86::SUB32mi;
200 case X86::SUB64ri8: return X86::SUB64ri32;
201 case X86::SUB64mi8: return X86::SUB64mi32;
202
203 // CMP
204 case X86::CMP16ri8: return X86::CMP16ri;
205 case X86::CMP16mi8: return X86::CMP16mi;
206 case X86::CMP32ri8: return X86::CMP32ri;
207 case X86::CMP32mi8: return X86::CMP32mi;
208 case X86::CMP64ri8: return X86::CMP64ri32;
209 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola625ccf82010-12-18 01:01:34 +0000210
211 // PUSH
212 case X86::PUSHi8: return X86::PUSHi32;
Eli Friedman3846acc2011-07-15 21:28:39 +0000213 case X86::PUSHi16: return X86::PUSHi32;
214 case X86::PUSH64i8: return X86::PUSH64i32;
215 case X86::PUSH64i16: return X86::PUSH64i32;
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000216 }
217}
218
219static unsigned getRelaxedOpcode(unsigned Op) {
220 unsigned R = getRelaxedOpcodeArith(Op);
221 if (R != Op)
222 return R;
223 return getRelaxedOpcodeBranch(Op);
224}
225
Jim Grosbachaba3de92012-01-18 18:52:16 +0000226bool X86AsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000227 // Branches can always be relaxed.
228 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
229 return true;
230
Daniel Dunbara86188b2011-04-28 21:23:31 +0000231 if (MCDisableArithRelaxation)
232 return false;
233
Daniel Dunbara19838e2010-05-26 17:45:29 +0000234 // Check if this instruction is ever relaxable.
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000235 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbara19838e2010-05-26 17:45:29 +0000236 return false;
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000237
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000238
239 // Check if it has an expression and is not RIP relative.
240 bool hasExp = false;
241 bool hasRIP = false;
242 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
243 const MCOperand &Op = Inst.getOperand(i);
244 if (Op.isExpr())
245 hasExp = true;
246
247 if (Op.isReg() && Op.getReg() == X86::RIP)
248 hasRIP = true;
249 }
250
251 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
252 // how we do relaxations?
253 return hasExp && !hasRIP;
Daniel Dunbar86face82010-03-23 03:13:05 +0000254}
255
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000256bool X86AsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
257 uint64_t Value,
258 const MCInstFragment *DF,
259 const MCAsmLayout &Layout) const {
260 // Relax if the value is too big for a (signed) i8.
261 return int64_t(Value) != int64_t(int8_t(Value));
262}
263
Daniel Dunbare0c43572010-03-23 01:39:09 +0000264// FIXME: Can tblgen help at all here to verify there aren't other instructions
265// we can relax?
Jim Grosbachaba3de92012-01-18 18:52:16 +0000266void X86AsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000267 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000268 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000269
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000270 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000271 SmallString<256> Tmp;
272 raw_svector_ostream OS(Tmp);
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000273 Inst.dump_pretty(OS);
Daniel Dunbar3627af52010-05-26 15:18:13 +0000274 OS << "\n";
Chris Lattner2104b8d2010-04-07 22:58:41 +0000275 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000276 }
277
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000278 Res = Inst;
Daniel Dunbare0c43572010-03-23 01:39:09 +0000279 Res.setOpcode(RelaxedOp);
280}
281
Dmitri Gribenko5485acd2012-09-14 14:57:36 +0000282/// writeNopData - Write optimal nops to the output file for the \p Count
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000283/// bytes. This returns the number of bytes written. It may return 0 if
Dmitri Gribenko5485acd2012-09-14 14:57:36 +0000284/// the \p Count is more than the maximum optimal nops.
Jim Grosbachaba3de92012-01-18 18:52:16 +0000285bool X86AsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola7c2acd02010-11-25 17:14:16 +0000286 static const uint8_t Nops[10][10] = {
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000287 // nop
288 {0x90},
289 // xchg %ax,%ax
290 {0x66, 0x90},
291 // nopl (%[re]ax)
292 {0x0f, 0x1f, 0x00},
293 // nopl 0(%[re]ax)
294 {0x0f, 0x1f, 0x40, 0x00},
295 // nopl 0(%[re]ax,%[re]ax,1)
296 {0x0f, 0x1f, 0x44, 0x00, 0x00},
297 // nopw 0(%[re]ax,%[re]ax,1)
298 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
299 // nopl 0L(%[re]ax)
300 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
301 // nopl 0L(%[re]ax,%[re]ax,1)
302 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
303 // nopw 0L(%[re]ax,%[re]ax,1)
304 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
305 // nopw %cs:0L(%[re]ax,%[re]ax,1)
306 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000307 };
308
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000309 // This CPU doesnt support long nops. If needed add more.
310 if (CPU == "geode") {
311 for (uint64_t i = 0; i < Count; ++i)
312 OW->Write8(0x90);
313 return true;
314 }
315
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000316 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola7c2acd02010-11-25 17:14:16 +0000317 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
318 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
319 for (uint64_t i = 0, e = Prefixes; i != e; i++)
320 OW->Write8(0x66);
321 const uint64_t Rest = OptimalCount - Prefixes;
322 for (uint64_t i = 0, e = Rest; i != e; i++)
323 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000324
325 // Finish with single byte nops.
326 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
327 OW->Write8(0x90);
328
329 return true;
330}
331
Daniel Dunbare0c43572010-03-23 01:39:09 +0000332/* *** */
333
Chris Lattnerac588122010-07-07 22:27:31 +0000334namespace {
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000335class ELFX86AsmBackend : public X86AsmBackend {
336public:
Rafael Espindola1ad40952011-12-21 17:00:36 +0000337 uint8_t OSABI;
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000338 ELFX86AsmBackend(const Target &T, uint8_t _OSABI, StringRef CPU)
339 : X86AsmBackend(T, CPU), OSABI(_OSABI) {
Rafael Espindola75d65b92010-09-25 05:42:19 +0000340 HasReliableSymbolDifference = true;
341 }
342
343 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
344 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
Rafael Espindola0e7e34e2011-01-23 04:43:11 +0000345 return ES.getFlags() & ELF::SHF_MERGE;
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000346 }
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000347};
348
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000349class ELFX86_32AsmBackend : public ELFX86AsmBackend {
350public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000351 ELFX86_32AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
352 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000353
354 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolab264d332011-12-21 17:30:17 +0000355 return createX86ELFObjectWriter(OS, /*Is64Bit*/ false, OSABI);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000356 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000357};
358
359class ELFX86_64AsmBackend : public ELFX86AsmBackend {
360public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000361 ELFX86_64AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
362 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000363
364 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolab264d332011-12-21 17:30:17 +0000365 return createX86ELFObjectWriter(OS, /*Is64Bit*/ true, OSABI);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000366 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000367};
368
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000369class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencer377aa202010-08-21 05:58:13 +0000370 bool Is64Bit;
Rafael Espindola4262a222010-10-16 18:23:53 +0000371
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000372public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000373 WindowsX86AsmBackend(const Target &T, bool is64Bit, StringRef CPU)
374 : X86AsmBackend(T, CPU)
Michael J. Spencer377aa202010-08-21 05:58:13 +0000375 , Is64Bit(is64Bit) {
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000376 }
377
378 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola908d2ed2011-12-24 02:14:02 +0000379 return createX86WinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000380 }
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000381};
382
Daniel Dunbar77c41412010-03-11 01:34:21 +0000383class DarwinX86AsmBackend : public X86AsmBackend {
384public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000385 DarwinX86AsmBackend(const Target &T, StringRef CPU)
386 : X86AsmBackend(T, CPU) { }
Daniel Dunbar77c41412010-03-11 01:34:21 +0000387};
388
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000389class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
390public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000391 DarwinX86_32AsmBackend(const Target &T, StringRef CPU)
392 : DarwinX86AsmBackend(T, CPU) {}
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000393
394 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000395 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
396 object::mach::CTM_i386,
397 object::mach::CSX86_ALL);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000398 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000399};
400
401class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
402public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000403 DarwinX86_64AsmBackend(const Target &T, StringRef CPU)
404 : DarwinX86AsmBackend(T, CPU) {
Daniel Dunbar6544baf2010-03-18 00:58:53 +0000405 HasReliableSymbolDifference = true;
406 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000407
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000408 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000409 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
410 object::mach::CTM_x86_64,
411 object::mach::CSX86_ALL);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000412 }
413
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000414 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
415 // Temporary labels in the string literals sections require symbols. The
416 // issue is that the x86_64 relocation format does not allow symbol +
417 // offset, and so the linker does not have enough information to resolve the
418 // access to the appropriate atom unless an external relocation is used. For
419 // non-cstring sections, we expect the compiler to use a non-temporary label
420 // for anything that could have an addend pointing outside the symbol.
421 //
422 // See <rdar://problem/4765733>.
423 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
424 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
425 }
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000426
427 virtual bool isSectionAtomizable(const MCSection &Section) const {
428 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
429 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
430 switch (SMO.getType()) {
431 default:
432 return true;
433
434 case MCSectionMachO::S_4BYTE_LITERALS:
435 case MCSectionMachO::S_8BYTE_LITERALS:
436 case MCSectionMachO::S_16BYTE_LITERALS:
437 case MCSectionMachO::S_LITERAL_POINTERS:
438 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
439 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
440 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
441 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
442 case MCSectionMachO::S_INTERPOSING:
443 return false;
444 }
445 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000446};
447
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000448} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000449
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000450MCAsmBackend *llvm::createX86_32AsmBackend(const Target &T, StringRef TT, StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000451 Triple TheTriple(TT);
452
453 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000454 return new DarwinX86_32AsmBackend(T, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000455
456 if (TheTriple.isOSWindows())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000457 return new WindowsX86AsmBackend(T, false, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000458
Rafael Espindola1ad40952011-12-21 17:00:36 +0000459 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000460 return new ELFX86_32AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000461}
462
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000463MCAsmBackend *llvm::createX86_64AsmBackend(const Target &T, StringRef TT, StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000464 Triple TheTriple(TT);
465
466 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000467 return new DarwinX86_64AsmBackend(T, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000468
469 if (TheTriple.isOSWindows())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000470 return new WindowsX86AsmBackend(T, true, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000471
Rafael Espindola1ad40952011-12-21 17:00:36 +0000472 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000473 return new ELFX86_64AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000474}