blob: 469844666ec1f20632d7dbb33badc46771d19d34 [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
15#include "MIRPrinter.h"
16#include "llvm/ADT/STLExtras.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000017#include "llvm/ADT/SmallBitVector.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000018#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
19#include "llvm/CodeGen/MIRYamlMapping.h"
Alex Lorenzab980492015-07-20 20:51:18 +000020#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000022#include "llvm/CodeGen/MachineFunction.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Alex Lorenzf4baeb52015-07-21 22:28:27 +000024#include "llvm/CodeGen/MachineModuleInfo.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000026#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000027#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000028#include "llvm/IR/DebugInfo.h"
Alex Lorenz6ede3742015-07-21 16:59:53 +000029#include "llvm/IR/IRPrintingPasses.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000030#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000031#include "llvm/IR/Intrinsics.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000032#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000033#include "llvm/IR/ModuleSlotTracker.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000034#include "llvm/MC/MCSymbol.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000035#include "llvm/Support/Format.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000036#include "llvm/Support/MemoryBuffer.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000037#include "llvm/Support/YAMLTraits.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000038#include "llvm/Support/raw_ostream.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000039#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000040#include "llvm/Target/TargetIntrinsicInfo.h"
Alex Lorenz8e0a1b42015-06-22 17:02:30 +000041#include "llvm/Target/TargetSubtargetInfo.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000042
43using namespace llvm;
44
45namespace {
46
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000047/// This structure describes how to print out stack object references.
48struct FrameIndexOperand {
49 std::string Name;
50 unsigned ID;
51 bool IsFixed;
52
53 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
54 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
55
56 /// Return an ordinary stack object reference.
57 static FrameIndexOperand create(StringRef Name, unsigned ID) {
58 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
59 }
60
61 /// Return a fixed stack object reference.
62 static FrameIndexOperand createFixed(unsigned ID) {
63 return FrameIndexOperand("", ID, /*IsFixed=*/true);
64 }
65};
66
Alex Lorenz618b2832015-07-30 16:54:38 +000067} // end anonymous namespace
68
69namespace llvm {
70
Alex Lorenz345c1442015-06-15 23:52:35 +000071/// This class prints out the machine functions using the MIR serialization
72/// format.
73class MIRPrinter {
74 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +000075 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000076 /// Maps from stack object indices to operand indices which will be used when
77 /// printing frame index machine operands.
78 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +000079
80public:
81 MIRPrinter(raw_ostream &OS) : OS(OS) {}
82
83 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +000084
Alex Lorenz28148ba2015-07-09 22:23:13 +000085 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
86 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +000087 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
88 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +000089 void convert(yaml::MachineFunction &MF,
90 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +000091 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
92 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +000093 void convertStackObjects(yaml::MachineFunction &YMF,
94 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +000095
96private:
97 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +000098};
99
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000100/// This class prints out the machine instructions using the MIR serialization
101/// format.
102class MIPrinter {
103 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000104 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000105 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000106 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000107
108public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000109 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000110 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
111 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
112 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
113 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000114
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000115 void print(const MachineBasicBlock &MBB);
116
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000117 void print(const MachineInstr &MI);
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000118 void printMBBReference(const MachineBasicBlock &MBB);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000119 void printIRBlockReference(const BasicBlock &BB);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000120 void printIRValueReference(const Value &V);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000121 void printStackObjectReference(int FrameIndex);
Alex Lorenz5672a892015-08-05 22:26:15 +0000122 void printOffset(int64_t Offset);
Alex Lorenz49873a82015-08-06 00:44:07 +0000123 void printTargetFlags(const MachineOperand &Op);
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000124 void print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Quentin Colombet4e14a492016-03-07 21:57:52 +0000125 unsigned I, bool ShouldPrintRegisterTies,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000126 LLT TypeToPrint, bool IsDef = false);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000127 void print(const MachineMemOperand &Op);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000128
Alex Lorenz8cfc6862015-07-23 23:09:07 +0000129 void print(const MCCFIInstruction &CFI, const TargetRegisterInfo *TRI);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000130};
131
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000132} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000133
134namespace llvm {
135namespace yaml {
136
137/// This struct serializes the LLVM IR module.
138template <> struct BlockScalarTraits<Module> {
139 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
140 Mod.print(OS, nullptr);
141 }
142 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
143 llvm_unreachable("LLVM Module is supposed to be parsed separately");
144 return "";
145 }
146};
147
148} // end namespace yaml
149} // end namespace llvm
150
Alex Lorenz15a00a82015-07-14 21:18:25 +0000151static void printReg(unsigned Reg, raw_ostream &OS,
152 const TargetRegisterInfo *TRI) {
153 // TODO: Print Stack Slots.
154 if (!Reg)
155 OS << '_';
156 else if (TargetRegisterInfo::isVirtualRegister(Reg))
157 OS << '%' << TargetRegisterInfo::virtReg2Index(Reg);
158 else if (Reg < TRI->getNumRegs())
159 OS << '%' << StringRef(TRI->getName(Reg)).lower();
160 else
161 llvm_unreachable("Can't print this kind of register yet");
162}
163
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000164static void printReg(unsigned Reg, yaml::StringValue &Dest,
165 const TargetRegisterInfo *TRI) {
166 raw_string_ostream OS(Dest.Value);
167 printReg(Reg, OS, TRI);
168}
169
Alex Lorenz345c1442015-06-15 23:52:35 +0000170void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000171 initRegisterMaskIds(MF);
172
Alex Lorenz345c1442015-06-15 23:52:35 +0000173 yaml::MachineFunction YamlMF;
174 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000175 YamlMF.Alignment = MF.getAlignment();
176 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000177
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000178 YamlMF.Legalized = MF.getProperties().hasProperty(
179 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000180 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
181 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000182 YamlMF.Selected = MF.getProperties().hasProperty(
183 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000184
Alex Lorenz28148ba2015-07-09 22:23:13 +0000185 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000186 ModuleSlotTracker MST(MF.getFunction()->getParent());
187 MST.incorporateFunction(*MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000188 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000189 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000190 if (const auto *ConstantPool = MF.getConstantPool())
191 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000192 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
193 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000194 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
195 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000196 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000197 if (IsNewlineNeeded)
198 StrOS << "\n";
199 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
200 .print(MBB);
201 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000202 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000203 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000204 yaml::Output Out(OS);
205 Out << YamlMF;
206}
207
Alex Lorenz54565cf2015-06-24 19:56:10 +0000208void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000209 const MachineRegisterInfo &RegInfo,
210 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000211 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000212
213 // Print the virtual register definitions.
214 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
215 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
216 yaml::VirtualRegisterDefinition VReg;
217 VReg.ID = I;
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000218 if (RegInfo.getRegClassOrNull(Reg))
Quentin Colombet050b2112016-03-08 01:17:03 +0000219 VReg.Class =
220 StringRef(TRI->getRegClassName(RegInfo.getRegClass(Reg))).lower();
Quentin Colombetfab1cfe2016-04-08 16:26:22 +0000221 else if (RegInfo.getRegBankOrNull(Reg))
222 VReg.Class = StringRef(RegInfo.getRegBankOrNull(Reg)->getName()).lower();
Quentin Colombet050b2112016-03-08 01:17:03 +0000223 else {
224 VReg.Class = std::string("_");
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000225 assert((RegInfo.def_empty(Reg) || RegInfo.getType(Reg).isValid()) &&
Tim Northover0f140c72016-09-09 11:46:34 +0000226 "Generic registers must have a valid type");
Quentin Colombet050b2112016-03-08 01:17:03 +0000227 }
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000228 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
229 if (PreferredReg)
230 printReg(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000231 MF.VirtualRegisters.push_back(VReg);
232 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000233
234 // Print the live ins.
235 for (auto I = RegInfo.livein_begin(), E = RegInfo.livein_end(); I != E; ++I) {
236 yaml::MachineFunctionLiveIn LiveIn;
237 printReg(I->first, LiveIn.Register, TRI);
238 if (I->second)
239 printReg(I->second, LiveIn.VirtualRegister, TRI);
240 MF.LiveIns.push_back(LiveIn);
241 }
Alex Lorenzc4838082015-08-11 00:32:49 +0000242 // The used physical register mask is printed as an inverted callee saved
243 // register mask.
244 const BitVector &UsedPhysRegMask = RegInfo.getUsedPhysRegsMask();
245 if (UsedPhysRegMask.none())
246 return;
247 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
248 for (unsigned I = 0, E = UsedPhysRegMask.size(); I != E; ++I) {
249 if (!UsedPhysRegMask[I]) {
250 yaml::FlowStringValue Reg;
251 printReg(I, Reg, TRI);
252 CalleeSavedRegisters.push_back(Reg);
253 }
254 }
255 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenz54565cf2015-06-24 19:56:10 +0000256}
257
Alex Lorenza6f9a372015-07-29 21:09:09 +0000258void MIRPrinter::convert(ModuleSlotTracker &MST,
259 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000260 const MachineFrameInfo &MFI) {
261 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
262 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
263 YamlMFI.HasStackMap = MFI.hasStackMap();
264 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
265 YamlMFI.StackSize = MFI.getStackSize();
266 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
267 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
268 YamlMFI.AdjustsStack = MFI.adjustsStack();
269 YamlMFI.HasCalls = MFI.hasCalls();
270 YamlMFI.MaxCallFrameSize = MFI.getMaxCallFrameSize();
271 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
272 YamlMFI.HasVAStart = MFI.hasVAStart();
273 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000274 if (MFI.getSavePoint()) {
275 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
276 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
277 .printMBBReference(*MFI.getSavePoint());
278 }
279 if (MFI.getRestorePoint()) {
280 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
281 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
282 .printMBBReference(*MFI.getRestorePoint());
283 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000284}
285
Matthias Braunef331ef2016-11-30 23:48:50 +0000286void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
287 const MachineFunction &MF,
288 ModuleSlotTracker &MST) {
289 const MachineFrameInfo &MFI = MF.getFrameInfo();
290 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000291 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000292 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000293 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
294 if (MFI.isDeadObjectIndex(I))
295 continue;
296
297 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000298 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000299 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
300 ? yaml::FixedMachineStackObject::SpillSlot
301 : yaml::FixedMachineStackObject::DefaultType;
302 YamlObject.Offset = MFI.getObjectOffset(I);
303 YamlObject.Size = MFI.getObjectSize(I);
304 YamlObject.Alignment = MFI.getObjectAlignment(I);
305 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
306 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000307 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000308 StackObjectOperandMapping.insert(
309 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000310 }
311
312 // Process ordinary stack objects.
313 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000314 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
315 if (MFI.isDeadObjectIndex(I))
316 continue;
317
318 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000319 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000320 if (const auto *Alloca = MFI.getObjectAllocation(I))
321 YamlObject.Name.Value =
322 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000323 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
324 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000325 : MFI.isVariableSizedObjectIndex(I)
326 ? yaml::MachineStackObject::VariableSized
327 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000328 YamlObject.Offset = MFI.getObjectOffset(I);
329 YamlObject.Size = MFI.getObjectSize(I);
330 YamlObject.Alignment = MFI.getObjectAlignment(I);
331
Matthias Braunef331ef2016-11-30 23:48:50 +0000332 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000333 StackObjectOperandMapping.insert(std::make_pair(
334 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000335 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000336
337 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
338 yaml::StringValue Reg;
339 printReg(CSInfo.getReg(), Reg, TRI);
340 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
341 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
342 "Invalid stack object index");
343 const FrameIndexOperand &StackObject = StackObjectInfo->second;
344 if (StackObject.IsFixed)
Matthias Braunef331ef2016-11-30 23:48:50 +0000345 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000346 else
Matthias Braunef331ef2016-11-30 23:48:50 +0000347 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000348 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000349 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
350 auto LocalObject = MFI.getLocalFrameObjectMap(I);
351 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
352 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
353 "Invalid stack object index");
354 const FrameIndexOperand &StackObject = StackObjectInfo->second;
355 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000356 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000357 }
Alex Lorenza314d812015-08-18 22:26:26 +0000358
359 // Print the stack object references in the frame information class after
360 // converting the stack objects.
361 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000362 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000363 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
364 .printStackObjectReference(MFI.getStackProtectorIndex());
365 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000366
367 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000368 for (const MachineFunction::VariableDbgInfo &DebugVar :
369 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000370 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
371 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
372 "Invalid stack object index");
373 const FrameIndexOperand &StackObject = StackObjectInfo->second;
374 assert(!StackObject.IsFixed && "Expected a non-fixed stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000375 auto &Object = YMF.StackObjects[StackObject.ID];
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000376 {
377 raw_string_ostream StrOS(Object.DebugVar.Value);
378 DebugVar.Var->printAsOperand(StrOS, MST);
379 }
380 {
381 raw_string_ostream StrOS(Object.DebugExpr.Value);
382 DebugVar.Expr->printAsOperand(StrOS, MST);
383 }
384 {
385 raw_string_ostream StrOS(Object.DebugLoc.Value);
386 DebugVar.Loc->printAsOperand(StrOS, MST);
387 }
388 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000389}
390
Alex Lorenzab980492015-07-20 20:51:18 +0000391void MIRPrinter::convert(yaml::MachineFunction &MF,
392 const MachineConstantPool &ConstantPool) {
393 unsigned ID = 0;
394 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
395 // TODO: Serialize target specific constant pool entries.
396 if (Constant.isMachineConstantPoolEntry())
397 llvm_unreachable("Can't print target specific constant pool entries yet");
398
399 yaml::MachineConstantPoolValue YamlConstant;
400 std::string Str;
401 raw_string_ostream StrOS(Str);
402 Constant.Val.ConstVal->printAsOperand(StrOS);
403 YamlConstant.ID = ID++;
404 YamlConstant.Value = StrOS.str();
405 YamlConstant.Alignment = Constant.getAlignment();
406 MF.Constants.push_back(YamlConstant);
407 }
408}
409
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000410void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000411 yaml::MachineJumpTable &YamlJTI,
412 const MachineJumpTableInfo &JTI) {
413 YamlJTI.Kind = JTI.getEntryKind();
414 unsigned ID = 0;
415 for (const auto &Table : JTI.getJumpTables()) {
416 std::string Str;
417 yaml::MachineJumpTable::Entry Entry;
418 Entry.ID = ID++;
419 for (const auto *MBB : Table.MBBs) {
420 raw_string_ostream StrOS(Str);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000421 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
422 .printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000423 Entry.Blocks.push_back(StrOS.str());
424 Str.clear();
425 }
426 YamlJTI.Entries.push_back(Entry);
427 }
428}
429
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000430void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
431 const auto *TRI = MF.getSubtarget().getRegisterInfo();
432 unsigned I = 0;
433 for (const uint32_t *Mask : TRI->getRegMasks())
434 RegisterMaskIds.insert(std::make_pair(Mask, I++));
435}
436
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000437void MIPrinter::print(const MachineBasicBlock &MBB) {
438 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
439 OS << "bb." << MBB.getNumber();
440 bool HasAttributes = false;
441 if (const auto *BB = MBB.getBasicBlock()) {
442 if (BB->hasName()) {
443 OS << "." << BB->getName();
444 } else {
445 HasAttributes = true;
446 OS << " (";
447 int Slot = MST.getLocalSlot(BB);
448 if (Slot == -1)
449 OS << "<ir-block badref>";
450 else
451 OS << (Twine("%ir-block.") + Twine(Slot)).str();
452 }
453 }
454 if (MBB.hasAddressTaken()) {
455 OS << (HasAttributes ? ", " : " (");
456 OS << "address-taken";
457 HasAttributes = true;
458 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000459 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000460 OS << (HasAttributes ? ", " : " (");
461 OS << "landing-pad";
462 HasAttributes = true;
463 }
464 if (MBB.getAlignment()) {
465 OS << (HasAttributes ? ", " : " (");
466 OS << "align " << MBB.getAlignment();
467 HasAttributes = true;
468 }
469 if (HasAttributes)
470 OS << ")";
471 OS << ":\n";
472
473 bool HasLineAttributes = false;
474 // Print the successors
475 if (!MBB.succ_empty()) {
476 OS.indent(2) << "successors: ";
477 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
478 if (I != MBB.succ_begin())
479 OS << ", ";
480 printMBBReference(**I);
Cong Houd97c1002015-12-01 05:29:22 +0000481 if (MBB.hasSuccessorProbabilities())
Geoff Berryb51774a2016-11-18 19:37:24 +0000482 OS << '('
483 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
484 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000485 }
486 OS << "\n";
487 HasLineAttributes = true;
488 }
489
490 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000491 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
492 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
493 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000494 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000495 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000496 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000497 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000498 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000499 First = false;
Matthias Braun11723322017-01-05 20:01:19 +0000500 printReg(LI.PhysReg, OS, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000501 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000502 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000503 }
504 OS << "\n";
505 HasLineAttributes = true;
506 }
507
508 if (HasLineAttributes)
509 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000510 bool IsInBundle = false;
511 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
512 const MachineInstr &MI = *I;
513 if (IsInBundle && !MI.isInsideBundle()) {
514 OS.indent(2) << "}\n";
515 IsInBundle = false;
516 }
517 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000518 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000519 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
520 OS << " {";
521 IsInBundle = true;
522 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000523 OS << "\n";
524 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000525 if (IsInBundle)
526 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000527}
528
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000529/// Return true when an instruction has tied register that can't be determined
530/// by the instruction's descriptor.
531static bool hasComplexRegisterTies(const MachineInstr &MI) {
532 const MCInstrDesc &MCID = MI.getDesc();
533 for (unsigned I = 0, E = MI.getNumOperands(); I < E; ++I) {
534 const auto &Operand = MI.getOperand(I);
535 if (!Operand.isReg() || Operand.isDef())
536 // Ignore the defined registers as MCID marks only the uses as tied.
537 continue;
538 int ExpectedTiedIdx = MCID.getOperandConstraint(I, MCOI::TIED_TO);
539 int TiedIdx = Operand.isTied() ? int(MI.findTiedOperandIdx(I)) : -1;
540 if (ExpectedTiedIdx != TiedIdx)
541 return true;
542 }
543 return false;
544}
545
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000546static LLT getTypeToPrint(const MachineInstr &MI, unsigned OpIdx,
547 SmallBitVector &PrintedTypes,
548 const MachineRegisterInfo &MRI) {
549 const MachineOperand &Op = MI.getOperand(OpIdx);
550 if (!Op.isReg())
551 return LLT{};
552
553 if (MI.isVariadic() || OpIdx >= MI.getNumExplicitOperands())
554 return MRI.getType(Op.getReg());
555
556 auto &OpInfo = MI.getDesc().OpInfo[OpIdx];
557 if (!OpInfo.isGenericType())
558 return MRI.getType(Op.getReg());
559
560 if (PrintedTypes[OpInfo.getGenericTypeIndex()])
561 return LLT{};
562
563 PrintedTypes.set(OpInfo.getGenericTypeIndex());
564 return MRI.getType(Op.getReg());
565}
566
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000567void MIPrinter::print(const MachineInstr &MI) {
Quentin Colombet4e14a492016-03-07 21:57:52 +0000568 const auto *MF = MI.getParent()->getParent();
569 const auto &MRI = MF->getRegInfo();
570 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000571 const auto *TRI = SubTarget.getRegisterInfo();
572 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000573 const auto *TII = SubTarget.getInstrInfo();
574 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000575 if (MI.isCFIInstruction())
576 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000577
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000578 SmallBitVector PrintedTypes(8);
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000579 bool ShouldPrintRegisterTies = hasComplexRegisterTies(MI);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000580 unsigned I = 0, E = MI.getNumOperands();
581 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
582 !MI.getOperand(I).isImplicit();
583 ++I) {
584 if (I)
585 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000586 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
587 getTypeToPrint(MI, I, PrintedTypes, MRI),
Quentin Colombet4e14a492016-03-07 21:57:52 +0000588 /*IsDef=*/true);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000589 }
590
591 if (I)
592 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000593 if (MI.getFlag(MachineInstr::FrameSetup))
594 OS << "frame-setup ";
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000595 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000596 if (I < E)
597 OS << ' ';
598
599 bool NeedComma = false;
600 for (; I < E; ++I) {
601 if (NeedComma)
602 OS << ", ";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000603 print(MI.getOperand(I), TRI, I, ShouldPrintRegisterTies,
604 getTypeToPrint(MI, I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000605 NeedComma = true;
606 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000607
608 if (MI.getDebugLoc()) {
609 if (NeedComma)
610 OS << ',';
611 OS << " debug-location ";
612 MI.getDebugLoc()->printAsOperand(OS, MST);
613 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000614
615 if (!MI.memoperands_empty()) {
616 OS << " :: ";
617 bool NeedComma = false;
618 for (const auto *Op : MI.memoperands()) {
619 if (NeedComma)
620 OS << ", ";
621 print(*Op);
622 NeedComma = true;
623 }
624 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000625}
626
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000627void MIPrinter::printMBBReference(const MachineBasicBlock &MBB) {
628 OS << "%bb." << MBB.getNumber();
629 if (const auto *BB = MBB.getBasicBlock()) {
630 if (BB->hasName())
631 OS << '.' << BB->getName();
632 }
633}
634
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000635static void printIRSlotNumber(raw_ostream &OS, int Slot) {
636 if (Slot == -1)
637 OS << "<badref>";
638 else
639 OS << Slot;
640}
641
Alex Lorenzdeb53492015-07-28 17:28:03 +0000642void MIPrinter::printIRBlockReference(const BasicBlock &BB) {
643 OS << "%ir-block.";
644 if (BB.hasName()) {
645 printLLVMNameWithoutPrefix(OS, BB.getName());
646 return;
647 }
Alex Lorenzcba8c5f2015-08-06 23:57:04 +0000648 const Function *F = BB.getParent();
649 int Slot;
650 if (F == MST.getCurrentFunction()) {
651 Slot = MST.getLocalSlot(&BB);
652 } else {
653 ModuleSlotTracker CustomMST(F->getParent(),
654 /*ShouldInitializeAllMetadata=*/false);
655 CustomMST.incorporateFunction(*F);
656 Slot = CustomMST.getLocalSlot(&BB);
657 }
Alex Lorenz55dc6f82015-08-19 23:24:37 +0000658 printIRSlotNumber(OS, Slot);
Alex Lorenzdeb53492015-07-28 17:28:03 +0000659}
660
Alex Lorenz4af7e612015-08-03 23:08:19 +0000661void MIPrinter::printIRValueReference(const Value &V) {
Alex Lorenz36efd382015-08-20 00:20:03 +0000662 if (isa<GlobalValue>(V)) {
663 V.printAsOperand(OS, /*PrintType=*/false, MST);
664 return;
665 }
Alex Lorenzc1136ef32015-08-21 21:54:12 +0000666 if (isa<Constant>(V)) {
667 // Machine memory operands can load/store to/from constant value pointers.
668 OS << '`';
669 V.printAsOperand(OS, /*PrintType=*/true, MST);
670 OS << '`';
671 return;
672 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000673 OS << "%ir.";
674 if (V.hasName()) {
675 printLLVMNameWithoutPrefix(OS, V.getName());
676 return;
677 }
Alex Lorenzdd13be02015-08-19 23:31:05 +0000678 printIRSlotNumber(OS, MST.getLocalSlot(&V));
Alex Lorenz4af7e612015-08-03 23:08:19 +0000679}
680
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000681void MIPrinter::printStackObjectReference(int FrameIndex) {
682 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
683 assert(ObjectInfo != StackObjectOperandMapping.end() &&
684 "Invalid frame index");
685 const FrameIndexOperand &Operand = ObjectInfo->second;
686 if (Operand.IsFixed) {
687 OS << "%fixed-stack." << Operand.ID;
688 return;
689 }
690 OS << "%stack." << Operand.ID;
691 if (!Operand.Name.empty())
692 OS << '.' << Operand.Name;
693}
694
Alex Lorenz5672a892015-08-05 22:26:15 +0000695void MIPrinter::printOffset(int64_t Offset) {
696 if (Offset == 0)
697 return;
698 if (Offset < 0) {
699 OS << " - " << -Offset;
700 return;
701 }
702 OS << " + " << Offset;
703}
704
Alex Lorenz49873a82015-08-06 00:44:07 +0000705static const char *getTargetFlagName(const TargetInstrInfo *TII, unsigned TF) {
706 auto Flags = TII->getSerializableDirectMachineOperandTargetFlags();
707 for (const auto &I : Flags) {
708 if (I.first == TF) {
709 return I.second;
710 }
711 }
712 return nullptr;
713}
714
715void MIPrinter::printTargetFlags(const MachineOperand &Op) {
716 if (!Op.getTargetFlags())
717 return;
718 const auto *TII =
719 Op.getParent()->getParent()->getParent()->getSubtarget().getInstrInfo();
720 assert(TII && "expected instruction info");
721 auto Flags = TII->decomposeMachineOperandsTargetFlags(Op.getTargetFlags());
722 OS << "target-flags(";
Alex Lorenzf3630112015-08-18 22:52:15 +0000723 const bool HasDirectFlags = Flags.first;
724 const bool HasBitmaskFlags = Flags.second;
725 if (!HasDirectFlags && !HasBitmaskFlags) {
726 OS << "<unknown>) ";
727 return;
728 }
729 if (HasDirectFlags) {
730 if (const auto *Name = getTargetFlagName(TII, Flags.first))
731 OS << Name;
732 else
733 OS << "<unknown target flag>";
734 }
735 if (!HasBitmaskFlags) {
736 OS << ") ";
737 return;
738 }
739 bool IsCommaNeeded = HasDirectFlags;
740 unsigned BitMask = Flags.second;
741 auto BitMasks = TII->getSerializableBitmaskMachineOperandTargetFlags();
742 for (const auto &Mask : BitMasks) {
743 // Check if the flag's bitmask has the bits of the current mask set.
744 if ((BitMask & Mask.first) == Mask.first) {
745 if (IsCommaNeeded)
746 OS << ", ";
747 IsCommaNeeded = true;
748 OS << Mask.second;
749 // Clear the bits which were serialized from the flag's bitmask.
750 BitMask &= ~(Mask.first);
751 }
752 }
753 if (BitMask) {
754 // When the resulting flag's bitmask isn't zero, we know that we didn't
755 // serialize all of the bit flags.
756 if (IsCommaNeeded)
757 OS << ", ";
758 OS << "<unknown bitmask target flag>";
759 }
Alex Lorenz49873a82015-08-06 00:44:07 +0000760 OS << ") ";
761}
762
Alex Lorenzef5c1962015-07-28 23:02:45 +0000763static const char *getTargetIndexName(const MachineFunction &MF, int Index) {
764 const auto *TII = MF.getSubtarget().getInstrInfo();
765 assert(TII && "expected instruction info");
766 auto Indices = TII->getSerializableTargetIndices();
767 for (const auto &I : Indices) {
768 if (I.first == Index) {
769 return I.second;
770 }
771 }
772 return nullptr;
773}
774
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000775void MIPrinter::print(const MachineOperand &Op, const TargetRegisterInfo *TRI,
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000776 unsigned I, bool ShouldPrintRegisterTies, LLT TypeToPrint,
777 bool IsDef) {
Alex Lorenz49873a82015-08-06 00:44:07 +0000778 printTargetFlags(Op);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000779 switch (Op.getType()) {
780 case MachineOperand::MO_Register:
Alex Lorenzcb268d42015-07-06 23:07:26 +0000781 if (Op.isImplicit())
782 OS << (Op.isDef() ? "implicit-def " : "implicit ");
Alex Lorenze66a7cc2015-08-19 18:55:47 +0000783 else if (!IsDef && Op.isDef())
784 // Print the 'def' flag only when the operand is defined after '='.
785 OS << "def ";
Alex Lorenz1039fd12015-08-14 19:07:07 +0000786 if (Op.isInternalRead())
787 OS << "internal ";
Alex Lorenzcbbfd0b2015-07-07 20:34:53 +0000788 if (Op.isDead())
789 OS << "dead ";
Alex Lorenz495ad872015-07-08 21:23:34 +0000790 if (Op.isKill())
791 OS << "killed ";
Alex Lorenz4d026b892015-07-08 23:58:31 +0000792 if (Op.isUndef())
793 OS << "undef ";
Alex Lorenz01c1a5e2015-08-05 17:49:03 +0000794 if (Op.isEarlyClobber())
795 OS << "early-clobber ";
Alex Lorenz90752582015-08-05 17:41:17 +0000796 if (Op.isDebug())
797 OS << "debug-use ";
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000798 printReg(Op.getReg(), OS, TRI);
Alex Lorenz2eacca82015-07-13 23:24:34 +0000799 // Print the sub register.
800 if (Op.getSubReg() != 0)
Matthias Braun333e4682016-07-26 21:49:34 +0000801 OS << '.' << TRI->getSubRegIndexName(Op.getSubReg());
Alex Lorenz5ef93b02015-08-19 19:05:34 +0000802 if (ShouldPrintRegisterTies && Op.isTied() && !Op.isDef())
803 OS << "(tied-def " << Op.getParent()->findTiedOperandIdx(I) << ")";
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000804 if (TypeToPrint.isValid())
805 OS << '(' << TypeToPrint << ')';
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000806 break;
Alex Lorenz240fc1e2015-06-23 23:42:28 +0000807 case MachineOperand::MO_Immediate:
808 OS << Op.getImm();
809 break;
Alex Lorenz05e38822015-08-05 18:52:21 +0000810 case MachineOperand::MO_CImmediate:
811 Op.getCImm()->printAsOperand(OS, /*PrintType=*/true, MST);
812 break;
Alex Lorenzad156fb2015-07-31 20:49:21 +0000813 case MachineOperand::MO_FPImmediate:
814 Op.getFPImm()->printAsOperand(OS, /*PrintType=*/true, MST);
815 break;
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000816 case MachineOperand::MO_MachineBasicBlock:
Alex Lorenz5d26fa82015-06-30 18:00:16 +0000817 printMBBReference(*Op.getMBB());
Alex Lorenz33f0aef2015-06-26 16:46:11 +0000818 break;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000819 case MachineOperand::MO_FrameIndex:
820 printStackObjectReference(Op.getIndex());
821 break;
Alex Lorenzab980492015-07-20 20:51:18 +0000822 case MachineOperand::MO_ConstantPoolIndex:
823 OS << "%const." << Op.getIndex();
Alex Lorenz5672a892015-08-05 22:26:15 +0000824 printOffset(Op.getOffset());
Alex Lorenzab980492015-07-20 20:51:18 +0000825 break;
Alex Lorenzef5c1962015-07-28 23:02:45 +0000826 case MachineOperand::MO_TargetIndex: {
827 OS << "target-index(";
828 if (const auto *Name = getTargetIndexName(
829 *Op.getParent()->getParent()->getParent(), Op.getIndex()))
830 OS << Name;
831 else
832 OS << "<unknown>";
833 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000834 printOffset(Op.getOffset());
Alex Lorenzef5c1962015-07-28 23:02:45 +0000835 break;
836 }
Alex Lorenz31d70682015-07-15 23:38:35 +0000837 case MachineOperand::MO_JumpTableIndex:
838 OS << "%jump-table." << Op.getIndex();
Alex Lorenz31d70682015-07-15 23:38:35 +0000839 break;
Alex Lorenz6ede3742015-07-21 16:59:53 +0000840 case MachineOperand::MO_ExternalSymbol:
841 OS << '$';
842 printLLVMNameWithoutPrefix(OS, Op.getSymbolName());
Alex Lorenz5672a892015-08-05 22:26:15 +0000843 printOffset(Op.getOffset());
Alex Lorenz6ede3742015-07-21 16:59:53 +0000844 break;
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000845 case MachineOperand::MO_GlobalAddress:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000846 Op.getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Alex Lorenz5672a892015-08-05 22:26:15 +0000847 printOffset(Op.getOffset());
Alex Lorenz5d6108e2015-06-26 22:56:48 +0000848 break;
Alex Lorenzdeb53492015-07-28 17:28:03 +0000849 case MachineOperand::MO_BlockAddress:
850 OS << "blockaddress(";
851 Op.getBlockAddress()->getFunction()->printAsOperand(OS, /*PrintType=*/false,
852 MST);
853 OS << ", ";
854 printIRBlockReference(*Op.getBlockAddress()->getBasicBlock());
855 OS << ')';
Alex Lorenz5672a892015-08-05 22:26:15 +0000856 printOffset(Op.getOffset());
Alex Lorenzdeb53492015-07-28 17:28:03 +0000857 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000858 case MachineOperand::MO_RegisterMask: {
859 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
860 if (RegMaskInfo != RegisterMaskIds.end())
861 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
862 else
863 llvm_unreachable("Can't print this machine register mask yet.");
864 break;
865 }
Alex Lorenzb97c9ef2015-08-10 23:24:42 +0000866 case MachineOperand::MO_RegisterLiveOut: {
867 const uint32_t *RegMask = Op.getRegLiveOut();
868 OS << "liveout(";
869 bool IsCommaNeeded = false;
870 for (unsigned Reg = 0, E = TRI->getNumRegs(); Reg < E; ++Reg) {
871 if (RegMask[Reg / 32] & (1U << (Reg % 32))) {
872 if (IsCommaNeeded)
873 OS << ", ";
874 printReg(Reg, OS, TRI);
875 IsCommaNeeded = true;
876 }
877 }
878 OS << ")";
879 break;
880 }
Alex Lorenz35e44462015-07-22 17:58:46 +0000881 case MachineOperand::MO_Metadata:
882 Op.getMetadata()->printAsOperand(OS, MST);
883 break;
Alex Lorenzf22ca8a2015-08-21 21:12:44 +0000884 case MachineOperand::MO_MCSymbol:
885 OS << "<mcsymbol " << *Op.getMCSymbol() << ">";
886 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000887 case MachineOperand::MO_CFIIndex: {
Matthias Braunf23ef432016-11-30 23:48:42 +0000888 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
889 print(MF.getFrameInstructions()[Op.getCFIIndex()], TRI);
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000890 break;
891 }
Tim Northover6b3bd612016-07-29 20:32:59 +0000892 case MachineOperand::MO_IntrinsicID: {
893 Intrinsic::ID ID = Op.getIntrinsicID();
894 if (ID < Intrinsic::num_intrinsics)
Pete Cooper15239252016-08-22 22:27:05 +0000895 OS << "intrinsic(@" << Intrinsic::getName(ID, None) << ')';
Tim Northover6b3bd612016-07-29 20:32:59 +0000896 else {
897 const MachineFunction &MF = *Op.getParent()->getParent()->getParent();
898 const TargetIntrinsicInfo *TII = MF.getTarget().getIntrinsicInfo();
899 OS << "intrinsic(@" << TII->getName(ID) << ')';
900 }
901 break;
902 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000903 case MachineOperand::MO_Predicate: {
904 auto Pred = static_cast<CmpInst::Predicate>(Op.getPredicate());
905 OS << (CmpInst::isIntPredicate(Pred) ? "int" : "float") << "pred("
906 << CmpInst::getPredicateName(Pred) << ')';
907 break;
908 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000909 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000910}
911
Alex Lorenz4af7e612015-08-03 23:08:19 +0000912void MIPrinter::print(const MachineMemOperand &Op) {
913 OS << '(';
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000914 // TODO: Print operand's target specific flags.
Alex Lorenza518b792015-08-04 00:24:45 +0000915 if (Op.isVolatile())
916 OS << "volatile ";
Alex Lorenz10fd0382015-08-06 16:49:30 +0000917 if (Op.isNonTemporal())
918 OS << "non-temporal ";
Justin Lebaradbf09e2016-09-11 01:38:58 +0000919 if (Op.isDereferenceable())
920 OS << "dereferenceable ";
Alex Lorenzdc8de2a2015-08-06 16:55:53 +0000921 if (Op.isInvariant())
922 OS << "invariant ";
Alex Lorenz4af7e612015-08-03 23:08:19 +0000923 if (Op.isLoad())
924 OS << "load ";
925 else {
926 assert(Op.isStore() && "Non load machine operand must be a store");
927 OS << "store ";
928 }
Tim Northoverb73e3092017-02-13 22:14:08 +0000929
930 if (Op.getSynchScope() == SynchronizationScope::SingleThread)
931 OS << "singlethread ";
932
933 if (Op.getOrdering() != AtomicOrdering::NotAtomic)
934 OS << toIRString(Op.getOrdering()) << ' ';
935 if (Op.getFailureOrdering() != AtomicOrdering::NotAtomic)
936 OS << toIRString(Op.getFailureOrdering()) << ' ';
937
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000938 OS << Op.getSize();
Alex Lorenz91097a32015-08-12 20:33:26 +0000939 if (const Value *Val = Op.getValue()) {
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000940 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz4af7e612015-08-03 23:08:19 +0000941 printIRValueReference(*Val);
Matthias Braunc25c9cc2016-06-04 00:06:31 +0000942 } else if (const PseudoSourceValue *PVal = Op.getPseudoValue()) {
943 OS << (Op.isLoad() ? " from " : " into ");
Alex Lorenz91097a32015-08-12 20:33:26 +0000944 assert(PVal && "Expected a pseudo source value");
945 switch (PVal->kind()) {
Alex Lorenz46e95582015-08-12 20:44:16 +0000946 case PseudoSourceValue::Stack:
947 OS << "stack";
948 break;
Alex Lorenzd858f872015-08-12 21:00:22 +0000949 case PseudoSourceValue::GOT:
950 OS << "got";
951 break;
Alex Lorenz4be56e92015-08-12 21:11:08 +0000952 case PseudoSourceValue::JumpTable:
953 OS << "jump-table";
954 break;
Alex Lorenz91097a32015-08-12 20:33:26 +0000955 case PseudoSourceValue::ConstantPool:
956 OS << "constant-pool";
957 break;
Alex Lorenz0cc671b2015-08-12 21:23:17 +0000958 case PseudoSourceValue::FixedStack:
959 printStackObjectReference(
960 cast<FixedStackPseudoSourceValue>(PVal)->getFrameIndex());
961 break;
Alex Lorenz50b826f2015-08-14 21:08:30 +0000962 case PseudoSourceValue::GlobalValueCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +0000963 OS << "call-entry ";
Alex Lorenz50b826f2015-08-14 21:08:30 +0000964 cast<GlobalValuePseudoSourceValue>(PVal)->getValue()->printAsOperand(
965 OS, /*PrintType=*/false, MST);
966 break;
Alex Lorenzc3ba7502015-08-14 21:14:50 +0000967 case PseudoSourceValue::ExternalSymbolCallEntry:
Alex Lorenz0d009642015-08-20 00:12:57 +0000968 OS << "call-entry $";
Alex Lorenzc3ba7502015-08-14 21:14:50 +0000969 printLLVMNameWithoutPrefix(
970 OS, cast<ExternalSymbolPseudoSourceValue>(PVal)->getSymbol());
Alex Lorenz91097a32015-08-12 20:33:26 +0000971 break;
Tom Stellard7761abb2016-12-17 04:41:53 +0000972 case PseudoSourceValue::TargetCustom:
973 llvm_unreachable("TargetCustom pseudo source values are not supported");
974 break;
Alex Lorenz91097a32015-08-12 20:33:26 +0000975 }
976 }
Alex Lorenz83127732015-08-07 20:26:52 +0000977 printOffset(Op.getOffset());
Alex Lorenz61420f72015-08-07 20:48:30 +0000978 if (Op.getBaseAlignment() != Op.getSize())
979 OS << ", align " << Op.getBaseAlignment();
Alex Lorenza617c912015-08-17 22:05:15 +0000980 auto AAInfo = Op.getAAInfo();
981 if (AAInfo.TBAA) {
982 OS << ", !tbaa ";
983 AAInfo.TBAA->printAsOperand(OS, MST);
984 }
Alex Lorenza16f6242015-08-17 22:06:40 +0000985 if (AAInfo.Scope) {
986 OS << ", !alias.scope ";
987 AAInfo.Scope->printAsOperand(OS, MST);
988 }
Alex Lorenz03e940d2015-08-17 22:08:02 +0000989 if (AAInfo.NoAlias) {
990 OS << ", !noalias ";
991 AAInfo.NoAlias->printAsOperand(OS, MST);
992 }
Alex Lorenzeb625682015-08-17 22:09:52 +0000993 if (Op.getRanges()) {
994 OS << ", !range ";
995 Op.getRanges()->printAsOperand(OS, MST);
996 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000997 OS << ')';
998}
999
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001000static void printCFIRegister(unsigned DwarfReg, raw_ostream &OS,
1001 const TargetRegisterInfo *TRI) {
1002 int Reg = TRI->getLLVMRegNum(DwarfReg, true);
1003 if (Reg == -1) {
1004 OS << "<badreg>";
1005 return;
1006 }
1007 printReg(Reg, OS, TRI);
1008}
1009
1010void MIPrinter::print(const MCCFIInstruction &CFI,
1011 const TargetRegisterInfo *TRI) {
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001012 switch (CFI.getOperation()) {
Alex Lorenz577d2712015-08-14 21:55:58 +00001013 case MCCFIInstruction::OpSameValue:
Matthias Braunee067922016-07-26 18:20:00 +00001014 OS << "same_value ";
Alex Lorenz577d2712015-08-14 21:55:58 +00001015 if (CFI.getLabel())
1016 OS << "<mcsymbol> ";
1017 printCFIRegister(CFI.getRegister(), OS, TRI);
1018 break;
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001019 case MCCFIInstruction::OpOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001020 OS << "offset ";
Alex Lorenz8cfc6862015-07-23 23:09:07 +00001021 if (CFI.getLabel())
1022 OS << "<mcsymbol> ";
1023 printCFIRegister(CFI.getRegister(), OS, TRI);
1024 OS << ", " << CFI.getOffset();
1025 break;
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001026 case MCCFIInstruction::OpDefCfaRegister:
Matthias Braunee067922016-07-26 18:20:00 +00001027 OS << "def_cfa_register ";
Alex Lorenz5b0d5f62015-07-27 20:39:03 +00001028 if (CFI.getLabel())
1029 OS << "<mcsymbol> ";
1030 printCFIRegister(CFI.getRegister(), OS, TRI);
1031 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001032 case MCCFIInstruction::OpDefCfaOffset:
Matthias Braunee067922016-07-26 18:20:00 +00001033 OS << "def_cfa_offset ";
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001034 if (CFI.getLabel())
1035 OS << "<mcsymbol> ";
1036 OS << CFI.getOffset();
1037 break;
Alex Lorenzb1393232015-07-29 18:57:23 +00001038 case MCCFIInstruction::OpDefCfa:
Matthias Braunee067922016-07-26 18:20:00 +00001039 OS << "def_cfa ";
Alex Lorenzb1393232015-07-29 18:57:23 +00001040 if (CFI.getLabel())
1041 OS << "<mcsymbol> ";
1042 printCFIRegister(CFI.getRegister(), OS, TRI);
1043 OS << ", " << CFI.getOffset();
1044 break;
Alex Lorenzf4baeb52015-07-21 22:28:27 +00001045 default:
1046 // TODO: Print the other CFI Operations.
1047 OS << "<unserializable cfi operation>";
1048 break;
1049 }
1050}
1051
Alex Lorenz345c1442015-06-15 23:52:35 +00001052void llvm::printMIR(raw_ostream &OS, const Module &M) {
1053 yaml::Output Out(OS);
1054 Out << const_cast<Module &>(M);
1055}
1056
1057void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
1058 MIRPrinter Printer(OS);
1059 Printer.print(MF);
1060}