Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1 | //=- AArch64LoadStoreOptimizer.cpp - AArch64 load/store opt. pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AArch64InstrInfo.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 16 | #include "AArch64Subtarget.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/AArch64AddressingModes.h" |
| 18 | #include "llvm/ADT/BitVector.h" |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/SmallVector.h" |
Benjamin Kramer | 1f8930e | 2014-07-25 11:42:14 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/Statistic.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 22 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 23 | #include "llvm/CodeGen/MachineInstr.h" |
| 24 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
| 26 | #include "llvm/Support/Debug.h" |
| 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/raw_ostream.h" |
Benjamin Kramer | 1f8930e | 2014-07-25 11:42:14 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
| 31 | #include "llvm/Target/TargetRegisterInfo.h" |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 32 | using namespace llvm; |
| 33 | |
| 34 | #define DEBUG_TYPE "aarch64-ldst-opt" |
| 35 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 36 | STATISTIC(NumPairCreated, "Number of load/store pair instructions generated"); |
| 37 | STATISTIC(NumPostFolded, "Number of post-index updates folded"); |
| 38 | STATISTIC(NumPreFolded, "Number of pre-index updates folded"); |
| 39 | STATISTIC(NumUnscaledPairCreated, |
| 40 | "Number of load/store from unscaled generated"); |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 41 | STATISTIC(NumZeroStoresPromoted, "Number of narrow zero stores promoted"); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 42 | STATISTIC(NumLoadsFromStoresPromoted, "Number of loads from stores promoted"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 43 | |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 44 | // The LdStLimit limits how far we search for load/store pairs. |
| 45 | static cl::opt<unsigned> LdStLimit("aarch64-load-store-scan-limit", |
Tilmann Scheller | 5d8d72c | 2014-06-04 12:40:35 +0000 | [diff] [blame] | 46 | cl::init(20), cl::Hidden); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 47 | |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 48 | // The UpdateLimit limits how far we search for update instructions when we form |
| 49 | // pre-/post-index instructions. |
| 50 | static cl::opt<unsigned> UpdateLimit("aarch64-update-scan-limit", cl::init(100), |
| 51 | cl::Hidden); |
| 52 | |
Chad Rosier | 96530b3 | 2015-08-05 13:44:51 +0000 | [diff] [blame] | 53 | #define AARCH64_LOAD_STORE_OPT_NAME "AArch64 load / store optimization pass" |
| 54 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 55 | namespace { |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 56 | |
| 57 | typedef struct LdStPairFlags { |
| 58 | // If a matching instruction is found, MergeForward is set to true if the |
| 59 | // merge is to remove the first instruction and replace the second with |
| 60 | // a pair-wise insn, and false if the reverse is true. |
| 61 | bool MergeForward; |
| 62 | |
| 63 | // SExtIdx gives the index of the result of the load pair that must be |
| 64 | // extended. The value of SExtIdx assumes that the paired load produces the |
| 65 | // value in this order: (I, returned iterator), i.e., -1 means no value has |
| 66 | // to be extended, 0 means I, and 1 means the returned iterator. |
| 67 | int SExtIdx; |
| 68 | |
| 69 | LdStPairFlags() : MergeForward(false), SExtIdx(-1) {} |
| 70 | |
| 71 | void setMergeForward(bool V = true) { MergeForward = V; } |
| 72 | bool getMergeForward() const { return MergeForward; } |
| 73 | |
| 74 | void setSExtIdx(int V) { SExtIdx = V; } |
| 75 | int getSExtIdx() const { return SExtIdx; } |
| 76 | |
| 77 | } LdStPairFlags; |
| 78 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 79 | struct AArch64LoadStoreOpt : public MachineFunctionPass { |
| 80 | static char ID; |
Jun Bum Lim | 22fe15e | 2015-11-06 16:27:47 +0000 | [diff] [blame] | 81 | AArch64LoadStoreOpt() : MachineFunctionPass(ID) { |
Chad Rosier | 96530b3 | 2015-08-05 13:44:51 +0000 | [diff] [blame] | 82 | initializeAArch64LoadStoreOptPass(*PassRegistry::getPassRegistry()); |
| 83 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 84 | |
| 85 | const AArch64InstrInfo *TII; |
| 86 | const TargetRegisterInfo *TRI; |
Oliver Stannard | d414c99 | 2015-11-10 11:04:18 +0000 | [diff] [blame] | 87 | const AArch64Subtarget *Subtarget; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 88 | |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 89 | // Track which registers have been modified and used. |
| 90 | BitVector ModifiedRegs, UsedRegs; |
| 91 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 92 | // Scan the instructions looking for a load/store that can be combined |
| 93 | // with the current instruction into a load/store pair. |
| 94 | // Return the matching instruction if one is found, else MBB->end(). |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 95 | MachineBasicBlock::iterator findMatchingInsn(MachineBasicBlock::iterator I, |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 96 | LdStPairFlags &Flags, |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 97 | unsigned Limit, |
| 98 | bool FindNarrowMerge); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 99 | |
| 100 | // Scan the instructions looking for a store that writes to the address from |
| 101 | // which the current load instruction reads. Return true if one is found. |
| 102 | bool findMatchingStore(MachineBasicBlock::iterator I, unsigned Limit, |
| 103 | MachineBasicBlock::iterator &StoreI); |
| 104 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 105 | // Merge the two instructions indicated into a wider narrow store instruction. |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 106 | MachineBasicBlock::iterator |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 107 | mergeNarrowZeroStores(MachineBasicBlock::iterator I, |
| 108 | MachineBasicBlock::iterator MergeMI, |
| 109 | const LdStPairFlags &Flags); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 110 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 111 | // Merge the two instructions indicated into a single pair-wise instruction. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 112 | MachineBasicBlock::iterator |
| 113 | mergePairedInsns(MachineBasicBlock::iterator I, |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 114 | MachineBasicBlock::iterator Paired, |
Chad Rosier | fe5399f | 2015-07-21 17:47:56 +0000 | [diff] [blame] | 115 | const LdStPairFlags &Flags); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 116 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 117 | // Promote the load that reads directly from the address stored to. |
| 118 | MachineBasicBlock::iterator |
| 119 | promoteLoadFromStore(MachineBasicBlock::iterator LoadI, |
| 120 | MachineBasicBlock::iterator StoreI); |
| 121 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 122 | // Scan the instruction list to find a base register update that can |
| 123 | // be combined with the current instruction (a load or store) using |
| 124 | // pre or post indexed addressing with writeback. Scan forwards. |
| 125 | MachineBasicBlock::iterator |
Chad Rosier | 234bf6f | 2016-01-18 21:56:40 +0000 | [diff] [blame] | 126 | findMatchingUpdateInsnForward(MachineBasicBlock::iterator I, |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 127 | int UnscaledOffset, unsigned Limit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 128 | |
| 129 | // Scan the instruction list to find a base register update that can |
| 130 | // be combined with the current instruction (a load or store) using |
| 131 | // pre or post indexed addressing with writeback. Scan backwards. |
| 132 | MachineBasicBlock::iterator |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 133 | findMatchingUpdateInsnBackward(MachineBasicBlock::iterator I, unsigned Limit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 134 | |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 135 | // Find an instruction that updates the base register of the ld/st |
| 136 | // instruction. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 137 | bool isMatchingUpdateInsn(MachineInstr &MemMI, MachineInstr &MI, |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 138 | unsigned BaseReg, int Offset); |
| 139 | |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 140 | // Merge a pre- or post-index base register update into a ld/st instruction. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 141 | MachineBasicBlock::iterator |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 142 | mergeUpdateInsn(MachineBasicBlock::iterator I, |
| 143 | MachineBasicBlock::iterator Update, bool IsPreIdx); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 144 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 145 | // Find and merge zero store instructions. |
| 146 | bool tryToMergeZeroStInst(MachineBasicBlock::iterator &MBBI); |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 147 | |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 148 | // Find and pair ldr/str instructions. |
| 149 | bool tryToPairLdStInst(MachineBasicBlock::iterator &MBBI); |
| 150 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 151 | // Find and promote load instructions which read directly from store. |
| 152 | bool tryToPromoteLoadFromStore(MachineBasicBlock::iterator &MBBI); |
| 153 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 154 | bool optimizeBlock(MachineBasicBlock &MBB, bool EnableNarrowZeroStOpt); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 155 | |
| 156 | bool runOnMachineFunction(MachineFunction &Fn) override; |
| 157 | |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 158 | MachineFunctionProperties getRequiredProperties() const override { |
| 159 | return MachineFunctionProperties().set( |
Matthias Braun | 1eb4736 | 2016-08-25 01:27:13 +0000 | [diff] [blame] | 160 | MachineFunctionProperties::Property::NoVRegs); |
Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 161 | } |
| 162 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 163 | StringRef getPassName() const override { return AARCH64_LOAD_STORE_OPT_NAME; } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 164 | }; |
| 165 | char AArch64LoadStoreOpt::ID = 0; |
Jim Grosbach | 1eee3df | 2014-08-11 22:42:31 +0000 | [diff] [blame] | 166 | } // namespace |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 167 | |
Chad Rosier | 96530b3 | 2015-08-05 13:44:51 +0000 | [diff] [blame] | 168 | INITIALIZE_PASS(AArch64LoadStoreOpt, "aarch64-ldst-opt", |
| 169 | AARCH64_LOAD_STORE_OPT_NAME, false, false) |
| 170 | |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 171 | static bool isNarrowStore(unsigned Opc) { |
| 172 | switch (Opc) { |
| 173 | default: |
| 174 | return false; |
| 175 | case AArch64::STRBBui: |
| 176 | case AArch64::STURBBi: |
| 177 | case AArch64::STRHHui: |
| 178 | case AArch64::STURHHi: |
| 179 | return true; |
| 180 | } |
| 181 | } |
| 182 | |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 183 | // Scaling factor for unscaled load or store. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 184 | static int getMemScale(MachineInstr &MI) { |
| 185 | switch (MI.getOpcode()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 186 | default: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 187 | llvm_unreachable("Opcode has unknown scale!"); |
| 188 | case AArch64::LDRBBui: |
Jun Bum Lim | 4c35cca | 2015-11-19 17:21:41 +0000 | [diff] [blame] | 189 | case AArch64::LDURBBi: |
| 190 | case AArch64::LDRSBWui: |
| 191 | case AArch64::LDURSBWi: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 192 | case AArch64::STRBBui: |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 193 | case AArch64::STURBBi: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 194 | return 1; |
| 195 | case AArch64::LDRHHui: |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 196 | case AArch64::LDURHHi: |
Jun Bum Lim | 4c35cca | 2015-11-19 17:21:41 +0000 | [diff] [blame] | 197 | case AArch64::LDRSHWui: |
| 198 | case AArch64::LDURSHWi: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 199 | case AArch64::STRHHui: |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 200 | case AArch64::STURHHi: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 201 | return 2; |
Chad Rosier | a4d3217 | 2015-09-29 14:57:10 +0000 | [diff] [blame] | 202 | case AArch64::LDRSui: |
| 203 | case AArch64::LDURSi: |
| 204 | case AArch64::LDRSWui: |
| 205 | case AArch64::LDURSWi: |
| 206 | case AArch64::LDRWui: |
| 207 | case AArch64::LDURWi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 208 | case AArch64::STRSui: |
| 209 | case AArch64::STURSi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 210 | case AArch64::STRWui: |
| 211 | case AArch64::STURWi: |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 212 | case AArch64::LDPSi: |
Chad Rosier | 4315012 | 2015-09-29 20:39:55 +0000 | [diff] [blame] | 213 | case AArch64::LDPSWi: |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 214 | case AArch64::LDPWi: |
| 215 | case AArch64::STPSi: |
| 216 | case AArch64::STPWi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 217 | return 4; |
Chad Rosier | a4d3217 | 2015-09-29 14:57:10 +0000 | [diff] [blame] | 218 | case AArch64::LDRDui: |
| 219 | case AArch64::LDURDi: |
| 220 | case AArch64::LDRXui: |
| 221 | case AArch64::LDURXi: |
| 222 | case AArch64::STRDui: |
| 223 | case AArch64::STURDi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 224 | case AArch64::STRXui: |
| 225 | case AArch64::STURXi: |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 226 | case AArch64::LDPDi: |
| 227 | case AArch64::LDPXi: |
| 228 | case AArch64::STPDi: |
| 229 | case AArch64::STPXi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 230 | return 8; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 231 | case AArch64::LDRQui: |
| 232 | case AArch64::LDURQi: |
Chad Rosier | a4d3217 | 2015-09-29 14:57:10 +0000 | [diff] [blame] | 233 | case AArch64::STRQui: |
| 234 | case AArch64::STURQi: |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 235 | case AArch64::LDPQi: |
| 236 | case AArch64::STPQi: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 237 | return 16; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 238 | } |
| 239 | } |
| 240 | |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 241 | static unsigned getMatchingNonSExtOpcode(unsigned Opc, |
| 242 | bool *IsValidLdStrOpc = nullptr) { |
| 243 | if (IsValidLdStrOpc) |
| 244 | *IsValidLdStrOpc = true; |
| 245 | switch (Opc) { |
| 246 | default: |
| 247 | if (IsValidLdStrOpc) |
| 248 | *IsValidLdStrOpc = false; |
| 249 | return UINT_MAX; |
| 250 | case AArch64::STRDui: |
| 251 | case AArch64::STURDi: |
| 252 | case AArch64::STRQui: |
| 253 | case AArch64::STURQi: |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 254 | case AArch64::STRBBui: |
| 255 | case AArch64::STURBBi: |
| 256 | case AArch64::STRHHui: |
| 257 | case AArch64::STURHHi: |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 258 | case AArch64::STRWui: |
| 259 | case AArch64::STURWi: |
| 260 | case AArch64::STRXui: |
| 261 | case AArch64::STURXi: |
| 262 | case AArch64::LDRDui: |
| 263 | case AArch64::LDURDi: |
| 264 | case AArch64::LDRQui: |
| 265 | case AArch64::LDURQi: |
| 266 | case AArch64::LDRWui: |
| 267 | case AArch64::LDURWi: |
| 268 | case AArch64::LDRXui: |
| 269 | case AArch64::LDURXi: |
| 270 | case AArch64::STRSui: |
| 271 | case AArch64::STURSi: |
| 272 | case AArch64::LDRSui: |
| 273 | case AArch64::LDURSi: |
| 274 | return Opc; |
| 275 | case AArch64::LDRSWui: |
| 276 | return AArch64::LDRWui; |
| 277 | case AArch64::LDURSWi: |
| 278 | return AArch64::LDURWi; |
| 279 | } |
| 280 | } |
| 281 | |
Jun Bum Lim | 1de2d44 | 2016-02-05 20:02:03 +0000 | [diff] [blame] | 282 | static unsigned getMatchingWideOpcode(unsigned Opc) { |
| 283 | switch (Opc) { |
| 284 | default: |
| 285 | llvm_unreachable("Opcode has no wide equivalent!"); |
| 286 | case AArch64::STRBBui: |
| 287 | return AArch64::STRHHui; |
| 288 | case AArch64::STRHHui: |
| 289 | return AArch64::STRWui; |
| 290 | case AArch64::STURBBi: |
| 291 | return AArch64::STURHHi; |
| 292 | case AArch64::STURHHi: |
| 293 | return AArch64::STURWi; |
Jun Bum Lim | 397eb7b | 2016-02-12 15:25:39 +0000 | [diff] [blame] | 294 | case AArch64::STURWi: |
| 295 | return AArch64::STURXi; |
| 296 | case AArch64::STRWui: |
| 297 | return AArch64::STRXui; |
Jun Bum Lim | 1de2d44 | 2016-02-05 20:02:03 +0000 | [diff] [blame] | 298 | } |
| 299 | } |
| 300 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 301 | static unsigned getMatchingPairOpcode(unsigned Opc) { |
| 302 | switch (Opc) { |
| 303 | default: |
| 304 | llvm_unreachable("Opcode has no pairwise equivalent!"); |
| 305 | case AArch64::STRSui: |
| 306 | case AArch64::STURSi: |
| 307 | return AArch64::STPSi; |
| 308 | case AArch64::STRDui: |
| 309 | case AArch64::STURDi: |
| 310 | return AArch64::STPDi; |
| 311 | case AArch64::STRQui: |
| 312 | case AArch64::STURQi: |
| 313 | return AArch64::STPQi; |
| 314 | case AArch64::STRWui: |
| 315 | case AArch64::STURWi: |
| 316 | return AArch64::STPWi; |
| 317 | case AArch64::STRXui: |
| 318 | case AArch64::STURXi: |
| 319 | return AArch64::STPXi; |
| 320 | case AArch64::LDRSui: |
| 321 | case AArch64::LDURSi: |
| 322 | return AArch64::LDPSi; |
| 323 | case AArch64::LDRDui: |
| 324 | case AArch64::LDURDi: |
| 325 | return AArch64::LDPDi; |
| 326 | case AArch64::LDRQui: |
| 327 | case AArch64::LDURQi: |
| 328 | return AArch64::LDPQi; |
| 329 | case AArch64::LDRWui: |
| 330 | case AArch64::LDURWi: |
| 331 | return AArch64::LDPWi; |
| 332 | case AArch64::LDRXui: |
| 333 | case AArch64::LDURXi: |
| 334 | return AArch64::LDPXi; |
Quentin Colombet | 29f5533 | 2015-01-24 01:25:54 +0000 | [diff] [blame] | 335 | case AArch64::LDRSWui: |
| 336 | case AArch64::LDURSWi: |
| 337 | return AArch64::LDPSWi; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 338 | } |
| 339 | } |
| 340 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 341 | static unsigned isMatchingStore(MachineInstr &LoadInst, |
| 342 | MachineInstr &StoreInst) { |
| 343 | unsigned LdOpc = LoadInst.getOpcode(); |
| 344 | unsigned StOpc = StoreInst.getOpcode(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 345 | switch (LdOpc) { |
| 346 | default: |
| 347 | llvm_unreachable("Unsupported load instruction!"); |
| 348 | case AArch64::LDRBBui: |
| 349 | return StOpc == AArch64::STRBBui || StOpc == AArch64::STRHHui || |
| 350 | StOpc == AArch64::STRWui || StOpc == AArch64::STRXui; |
| 351 | case AArch64::LDURBBi: |
| 352 | return StOpc == AArch64::STURBBi || StOpc == AArch64::STURHHi || |
| 353 | StOpc == AArch64::STURWi || StOpc == AArch64::STURXi; |
| 354 | case AArch64::LDRHHui: |
| 355 | return StOpc == AArch64::STRHHui || StOpc == AArch64::STRWui || |
| 356 | StOpc == AArch64::STRXui; |
| 357 | case AArch64::LDURHHi: |
| 358 | return StOpc == AArch64::STURHHi || StOpc == AArch64::STURWi || |
| 359 | StOpc == AArch64::STURXi; |
| 360 | case AArch64::LDRWui: |
| 361 | return StOpc == AArch64::STRWui || StOpc == AArch64::STRXui; |
| 362 | case AArch64::LDURWi: |
| 363 | return StOpc == AArch64::STURWi || StOpc == AArch64::STURXi; |
| 364 | case AArch64::LDRXui: |
| 365 | return StOpc == AArch64::STRXui; |
| 366 | case AArch64::LDURXi: |
| 367 | return StOpc == AArch64::STURXi; |
| 368 | } |
| 369 | } |
| 370 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 371 | static unsigned getPreIndexedOpcode(unsigned Opc) { |
| 372 | switch (Opc) { |
| 373 | default: |
| 374 | llvm_unreachable("Opcode has no pre-indexed equivalent!"); |
Tilmann Scheller | 5d8d72c | 2014-06-04 12:40:35 +0000 | [diff] [blame] | 375 | case AArch64::STRSui: |
| 376 | return AArch64::STRSpre; |
| 377 | case AArch64::STRDui: |
| 378 | return AArch64::STRDpre; |
| 379 | case AArch64::STRQui: |
| 380 | return AArch64::STRQpre; |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 381 | case AArch64::STRBBui: |
| 382 | return AArch64::STRBBpre; |
| 383 | case AArch64::STRHHui: |
| 384 | return AArch64::STRHHpre; |
Tilmann Scheller | 5d8d72c | 2014-06-04 12:40:35 +0000 | [diff] [blame] | 385 | case AArch64::STRWui: |
| 386 | return AArch64::STRWpre; |
| 387 | case AArch64::STRXui: |
| 388 | return AArch64::STRXpre; |
| 389 | case AArch64::LDRSui: |
| 390 | return AArch64::LDRSpre; |
| 391 | case AArch64::LDRDui: |
| 392 | return AArch64::LDRDpre; |
| 393 | case AArch64::LDRQui: |
| 394 | return AArch64::LDRQpre; |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 395 | case AArch64::LDRBBui: |
| 396 | return AArch64::LDRBBpre; |
| 397 | case AArch64::LDRHHui: |
| 398 | return AArch64::LDRHHpre; |
Tilmann Scheller | 5d8d72c | 2014-06-04 12:40:35 +0000 | [diff] [blame] | 399 | case AArch64::LDRWui: |
| 400 | return AArch64::LDRWpre; |
| 401 | case AArch64::LDRXui: |
| 402 | return AArch64::LDRXpre; |
Quentin Colombet | 29f5533 | 2015-01-24 01:25:54 +0000 | [diff] [blame] | 403 | case AArch64::LDRSWui: |
| 404 | return AArch64::LDRSWpre; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 405 | case AArch64::LDPSi: |
| 406 | return AArch64::LDPSpre; |
Chad Rosier | 4315012 | 2015-09-29 20:39:55 +0000 | [diff] [blame] | 407 | case AArch64::LDPSWi: |
| 408 | return AArch64::LDPSWpre; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 409 | case AArch64::LDPDi: |
| 410 | return AArch64::LDPDpre; |
| 411 | case AArch64::LDPQi: |
| 412 | return AArch64::LDPQpre; |
| 413 | case AArch64::LDPWi: |
| 414 | return AArch64::LDPWpre; |
| 415 | case AArch64::LDPXi: |
| 416 | return AArch64::LDPXpre; |
| 417 | case AArch64::STPSi: |
| 418 | return AArch64::STPSpre; |
| 419 | case AArch64::STPDi: |
| 420 | return AArch64::STPDpre; |
| 421 | case AArch64::STPQi: |
| 422 | return AArch64::STPQpre; |
| 423 | case AArch64::STPWi: |
| 424 | return AArch64::STPWpre; |
| 425 | case AArch64::STPXi: |
| 426 | return AArch64::STPXpre; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 427 | } |
| 428 | } |
| 429 | |
| 430 | static unsigned getPostIndexedOpcode(unsigned Opc) { |
| 431 | switch (Opc) { |
| 432 | default: |
| 433 | llvm_unreachable("Opcode has no post-indexed wise equivalent!"); |
| 434 | case AArch64::STRSui: |
| 435 | return AArch64::STRSpost; |
| 436 | case AArch64::STRDui: |
| 437 | return AArch64::STRDpost; |
| 438 | case AArch64::STRQui: |
| 439 | return AArch64::STRQpost; |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 440 | case AArch64::STRBBui: |
| 441 | return AArch64::STRBBpost; |
| 442 | case AArch64::STRHHui: |
| 443 | return AArch64::STRHHpost; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 444 | case AArch64::STRWui: |
| 445 | return AArch64::STRWpost; |
| 446 | case AArch64::STRXui: |
| 447 | return AArch64::STRXpost; |
| 448 | case AArch64::LDRSui: |
| 449 | return AArch64::LDRSpost; |
| 450 | case AArch64::LDRDui: |
| 451 | return AArch64::LDRDpost; |
| 452 | case AArch64::LDRQui: |
| 453 | return AArch64::LDRQpost; |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 454 | case AArch64::LDRBBui: |
| 455 | return AArch64::LDRBBpost; |
| 456 | case AArch64::LDRHHui: |
| 457 | return AArch64::LDRHHpost; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 458 | case AArch64::LDRWui: |
| 459 | return AArch64::LDRWpost; |
| 460 | case AArch64::LDRXui: |
| 461 | return AArch64::LDRXpost; |
Quentin Colombet | 29f5533 | 2015-01-24 01:25:54 +0000 | [diff] [blame] | 462 | case AArch64::LDRSWui: |
| 463 | return AArch64::LDRSWpost; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 464 | case AArch64::LDPSi: |
| 465 | return AArch64::LDPSpost; |
Chad Rosier | 4315012 | 2015-09-29 20:39:55 +0000 | [diff] [blame] | 466 | case AArch64::LDPSWi: |
| 467 | return AArch64::LDPSWpost; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 468 | case AArch64::LDPDi: |
| 469 | return AArch64::LDPDpost; |
| 470 | case AArch64::LDPQi: |
| 471 | return AArch64::LDPQpost; |
| 472 | case AArch64::LDPWi: |
| 473 | return AArch64::LDPWpost; |
| 474 | case AArch64::LDPXi: |
| 475 | return AArch64::LDPXpost; |
| 476 | case AArch64::STPSi: |
| 477 | return AArch64::STPSpost; |
| 478 | case AArch64::STPDi: |
| 479 | return AArch64::STPDpost; |
| 480 | case AArch64::STPQi: |
| 481 | return AArch64::STPQpost; |
| 482 | case AArch64::STPWi: |
| 483 | return AArch64::STPWpost; |
| 484 | case AArch64::STPXi: |
| 485 | return AArch64::STPXpost; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 486 | } |
| 487 | } |
| 488 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 489 | static bool isPairedLdSt(const MachineInstr &MI) { |
| 490 | switch (MI.getOpcode()) { |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 491 | default: |
| 492 | return false; |
| 493 | case AArch64::LDPSi: |
Chad Rosier | 4315012 | 2015-09-29 20:39:55 +0000 | [diff] [blame] | 494 | case AArch64::LDPSWi: |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 495 | case AArch64::LDPDi: |
| 496 | case AArch64::LDPQi: |
| 497 | case AArch64::LDPWi: |
| 498 | case AArch64::LDPXi: |
| 499 | case AArch64::STPSi: |
| 500 | case AArch64::STPDi: |
| 501 | case AArch64::STPQi: |
| 502 | case AArch64::STPWi: |
| 503 | case AArch64::STPXi: |
| 504 | return true; |
| 505 | } |
| 506 | } |
| 507 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 508 | static const MachineOperand &getLdStRegOp(const MachineInstr &MI, |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 509 | unsigned PairedRegOp = 0) { |
| 510 | assert(PairedRegOp < 2 && "Unexpected register operand idx."); |
| 511 | unsigned Idx = isPairedLdSt(MI) ? PairedRegOp : 0; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 512 | return MI.getOperand(Idx); |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 513 | } |
| 514 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 515 | static const MachineOperand &getLdStBaseOp(const MachineInstr &MI) { |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 516 | unsigned Idx = isPairedLdSt(MI) ? 2 : 1; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 517 | return MI.getOperand(Idx); |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 518 | } |
| 519 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 520 | static const MachineOperand &getLdStOffsetOp(const MachineInstr &MI) { |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 521 | unsigned Idx = isPairedLdSt(MI) ? 3 : 2; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 522 | return MI.getOperand(Idx); |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 523 | } |
| 524 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 525 | static bool isLdOffsetInRangeOfSt(MachineInstr &LoadInst, |
| 526 | MachineInstr &StoreInst, |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 527 | const AArch64InstrInfo *TII) { |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 528 | assert(isMatchingStore(LoadInst, StoreInst) && "Expect only matched ld/st."); |
| 529 | int LoadSize = getMemScale(LoadInst); |
| 530 | int StoreSize = getMemScale(StoreInst); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 531 | int UnscaledStOffset = TII->isUnscaledLdSt(StoreInst) |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 532 | ? getLdStOffsetOp(StoreInst).getImm() |
| 533 | : getLdStOffsetOp(StoreInst).getImm() * StoreSize; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 534 | int UnscaledLdOffset = TII->isUnscaledLdSt(LoadInst) |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 535 | ? getLdStOffsetOp(LoadInst).getImm() |
| 536 | : getLdStOffsetOp(LoadInst).getImm() * LoadSize; |
| 537 | return (UnscaledStOffset <= UnscaledLdOffset) && |
| 538 | (UnscaledLdOffset + LoadSize <= (UnscaledStOffset + StoreSize)); |
| 539 | } |
| 540 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 541 | static bool isPromotableZeroStoreInst(MachineInstr &MI) { |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 542 | unsigned Opc = MI.getOpcode(); |
| 543 | return (Opc == AArch64::STRWui || Opc == AArch64::STURWi || |
| 544 | isNarrowStore(Opc)) && |
Jun Bum Lim | 397eb7b | 2016-02-12 15:25:39 +0000 | [diff] [blame] | 545 | getLdStRegOp(MI).getReg() == AArch64::WZR; |
| 546 | } |
| 547 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 548 | MachineBasicBlock::iterator |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 549 | AArch64LoadStoreOpt::mergeNarrowZeroStores(MachineBasicBlock::iterator I, |
| 550 | MachineBasicBlock::iterator MergeMI, |
| 551 | const LdStPairFlags &Flags) { |
| 552 | assert(isPromotableZeroStoreInst(*I) && isPromotableZeroStoreInst(*MergeMI) && |
| 553 | "Expected promotable zero stores."); |
| 554 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 555 | MachineBasicBlock::iterator NextI = I; |
| 556 | ++NextI; |
| 557 | // If NextI is the second of the two instructions to be merged, we need |
| 558 | // to skip one further. Either way we merge will invalidate the iterator, |
| 559 | // and we don't need to scan the new instruction, as it's a pairwise |
| 560 | // instruction, which we're not considering for further action anyway. |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 561 | if (NextI == MergeMI) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 562 | ++NextI; |
| 563 | |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 564 | unsigned Opc = I->getOpcode(); |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 565 | bool IsScaled = !TII->isUnscaledLdSt(Opc); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 566 | int OffsetStride = IsScaled ? 1 : getMemScale(*I); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 567 | |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 568 | bool MergeForward = Flags.getMergeForward(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 569 | // Insert our new paired instruction after whichever of the paired |
Tilmann Scheller | 4aad3bd | 2014-06-04 12:36:28 +0000 | [diff] [blame] | 570 | // instructions MergeForward indicates. |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 571 | MachineBasicBlock::iterator InsertionPoint = MergeForward ? MergeMI : I; |
Tilmann Scheller | 4aad3bd | 2014-06-04 12:36:28 +0000 | [diff] [blame] | 572 | // Also based on MergeForward is from where we copy the base register operand |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 573 | // so we get the flags compatible with the input code. |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 574 | const MachineOperand &BaseRegOp = |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 575 | MergeForward ? getLdStBaseOp(*MergeMI) : getLdStBaseOp(*I); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 576 | |
| 577 | // Which register is Rt and which is Rt2 depends on the offset order. |
Davide Italiano | 5df6066 | 2016-11-07 19:11:25 +0000 | [diff] [blame^] | 578 | MachineInstr *RtMI; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 579 | if (getLdStOffsetOp(*I).getImm() == |
Davide Italiano | 5df6066 | 2016-11-07 19:11:25 +0000 | [diff] [blame^] | 580 | getLdStOffsetOp(*MergeMI).getImm() + OffsetStride) |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 581 | RtMI = &*MergeMI; |
Davide Italiano | 5df6066 | 2016-11-07 19:11:25 +0000 | [diff] [blame^] | 582 | else |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 583 | RtMI = &*I; |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 584 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 585 | int OffsetImm = getLdStOffsetOp(*RtMI).getImm(); |
Chad Rosier | 11eedc9 | 2016-02-09 19:17:18 +0000 | [diff] [blame] | 586 | // Change the scaled offset from small to large type. |
| 587 | if (IsScaled) { |
| 588 | assert(((OffsetImm & 1) == 0) && "Unexpected offset to merge"); |
| 589 | OffsetImm /= 2; |
| 590 | } |
| 591 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 592 | // Construct the new instruction. |
Chad Rosier | c46ef88 | 2016-02-09 19:33:42 +0000 | [diff] [blame] | 593 | DebugLoc DL = I->getDebugLoc(); |
| 594 | MachineBasicBlock *MBB = I->getParent(); |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 595 | MachineInstrBuilder MIB; |
Chad Rosier | c46ef88 | 2016-02-09 19:33:42 +0000 | [diff] [blame] | 596 | MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingWideOpcode(Opc))) |
Jun Bum Lim | 397eb7b | 2016-02-12 15:25:39 +0000 | [diff] [blame] | 597 | .addReg(isNarrowStore(Opc) ? AArch64::WZR : AArch64::XZR) |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 598 | .addOperand(BaseRegOp) |
| 599 | .addImm(OffsetImm) |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 600 | .setMemRefs(I->mergeMemRefsWith(*MergeMI)); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 601 | (void)MIB; |
| 602 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 603 | DEBUG(dbgs() << "Creating wider store. Replacing instructions:\n "); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 604 | DEBUG(I->print(dbgs())); |
| 605 | DEBUG(dbgs() << " "); |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 606 | DEBUG(MergeMI->print(dbgs())); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 607 | DEBUG(dbgs() << " with instruction:\n "); |
| 608 | DEBUG(((MachineInstr *)MIB)->print(dbgs())); |
| 609 | DEBUG(dbgs() << "\n"); |
| 610 | |
| 611 | // Erase the old instructions. |
| 612 | I->eraseFromParent(); |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 613 | MergeMI->eraseFromParent(); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 614 | return NextI; |
| 615 | } |
| 616 | |
| 617 | MachineBasicBlock::iterator |
| 618 | AArch64LoadStoreOpt::mergePairedInsns(MachineBasicBlock::iterator I, |
| 619 | MachineBasicBlock::iterator Paired, |
| 620 | const LdStPairFlags &Flags) { |
| 621 | MachineBasicBlock::iterator NextI = I; |
| 622 | ++NextI; |
| 623 | // If NextI is the second of the two instructions to be merged, we need |
| 624 | // to skip one further. Either way we merge will invalidate the iterator, |
| 625 | // and we don't need to scan the new instruction, as it's a pairwise |
| 626 | // instruction, which we're not considering for further action anyway. |
| 627 | if (NextI == Paired) |
| 628 | ++NextI; |
| 629 | |
| 630 | int SExtIdx = Flags.getSExtIdx(); |
| 631 | unsigned Opc = |
| 632 | SExtIdx == -1 ? I->getOpcode() : getMatchingNonSExtOpcode(I->getOpcode()); |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 633 | bool IsUnscaled = TII->isUnscaledLdSt(Opc); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 634 | int OffsetStride = IsUnscaled ? getMemScale(*I) : 1; |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 635 | |
| 636 | bool MergeForward = Flags.getMergeForward(); |
| 637 | // Insert our new paired instruction after whichever of the paired |
| 638 | // instructions MergeForward indicates. |
| 639 | MachineBasicBlock::iterator InsertionPoint = MergeForward ? Paired : I; |
| 640 | // Also based on MergeForward is from where we copy the base register operand |
| 641 | // so we get the flags compatible with the input code. |
| 642 | const MachineOperand &BaseRegOp = |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 643 | MergeForward ? getLdStBaseOp(*Paired) : getLdStBaseOp(*I); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 644 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 645 | int Offset = getLdStOffsetOp(*I).getImm(); |
| 646 | int PairedOffset = getLdStOffsetOp(*Paired).getImm(); |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 647 | bool PairedIsUnscaled = TII->isUnscaledLdSt(Paired->getOpcode()); |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 648 | if (IsUnscaled != PairedIsUnscaled) { |
| 649 | // We're trying to pair instructions that differ in how they are scaled. If |
| 650 | // I is scaled then scale the offset of Paired accordingly. Otherwise, do |
| 651 | // the opposite (i.e., make Paired's offset unscaled). |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 652 | int MemSize = getMemScale(*Paired); |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 653 | if (PairedIsUnscaled) { |
| 654 | // If the unscaled offset isn't a multiple of the MemSize, we can't |
| 655 | // pair the operations together. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 656 | assert(!(PairedOffset % getMemScale(*Paired)) && |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 657 | "Offset should be a multiple of the stride!"); |
| 658 | PairedOffset /= MemSize; |
| 659 | } else { |
| 660 | PairedOffset *= MemSize; |
| 661 | } |
| 662 | } |
| 663 | |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 664 | // Which register is Rt and which is Rt2 depends on the offset order. |
| 665 | MachineInstr *RtMI, *Rt2MI; |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 666 | if (Offset == PairedOffset + OffsetStride) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 667 | RtMI = &*Paired; |
| 668 | Rt2MI = &*I; |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 669 | // Here we swapped the assumption made for SExtIdx. |
| 670 | // I.e., we turn ldp I, Paired into ldp Paired, I. |
| 671 | // Update the index accordingly. |
| 672 | if (SExtIdx != -1) |
| 673 | SExtIdx = (SExtIdx + 1) % 2; |
| 674 | } else { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 675 | RtMI = &*I; |
| 676 | Rt2MI = &*Paired; |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 677 | } |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 678 | int OffsetImm = getLdStOffsetOp(*RtMI).getImm(); |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 679 | // Scale the immediate offset, if necessary. |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 680 | if (TII->isUnscaledLdSt(RtMI->getOpcode())) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 681 | assert(!(OffsetImm % getMemScale(*RtMI)) && |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 682 | "Unscaled offset cannot be scaled."); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 683 | OffsetImm /= getMemScale(*RtMI); |
Chad Rosier | 87e3341 | 2016-02-09 20:18:07 +0000 | [diff] [blame] | 684 | } |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 685 | |
| 686 | // Construct the new instruction. |
| 687 | MachineInstrBuilder MIB; |
Chad Rosier | c46ef88 | 2016-02-09 19:33:42 +0000 | [diff] [blame] | 688 | DebugLoc DL = I->getDebugLoc(); |
| 689 | MachineBasicBlock *MBB = I->getParent(); |
| 690 | MIB = BuildMI(*MBB, InsertionPoint, DL, TII->get(getMatchingPairOpcode(Opc))) |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 691 | .addOperand(getLdStRegOp(*RtMI)) |
| 692 | .addOperand(getLdStRegOp(*Rt2MI)) |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 693 | .addOperand(BaseRegOp) |
Chad Rosier | e40b951 | 2016-03-08 17:16:38 +0000 | [diff] [blame] | 694 | .addImm(OffsetImm) |
| 695 | .setMemRefs(I->mergeMemRefsWith(*Paired)); |
Chad Rosier | b5933d7 | 2016-02-09 19:02:12 +0000 | [diff] [blame] | 696 | |
| 697 | (void)MIB; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 698 | |
| 699 | DEBUG(dbgs() << "Creating pair load/store. Replacing instructions:\n "); |
| 700 | DEBUG(I->print(dbgs())); |
| 701 | DEBUG(dbgs() << " "); |
| 702 | DEBUG(Paired->print(dbgs())); |
| 703 | DEBUG(dbgs() << " with instruction:\n "); |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 704 | if (SExtIdx != -1) { |
| 705 | // Generate the sign extension for the proper result of the ldp. |
| 706 | // I.e., with X1, that would be: |
| 707 | // %W1<def> = KILL %W1, %X1<imp-def> |
| 708 | // %X1<def> = SBFMXri %X1<kill>, 0, 31 |
| 709 | MachineOperand &DstMO = MIB->getOperand(SExtIdx); |
| 710 | // Right now, DstMO has the extended register, since it comes from an |
| 711 | // extended opcode. |
| 712 | unsigned DstRegX = DstMO.getReg(); |
| 713 | // Get the W variant of that register. |
| 714 | unsigned DstRegW = TRI->getSubReg(DstRegX, AArch64::sub_32); |
| 715 | // Update the result of LDP to use the W instead of the X variant. |
| 716 | DstMO.setReg(DstRegW); |
| 717 | DEBUG(((MachineInstr *)MIB)->print(dbgs())); |
| 718 | DEBUG(dbgs() << "\n"); |
| 719 | // Make the machine verifier happy by providing a definition for |
| 720 | // the X register. |
| 721 | // Insert this definition right after the generated LDP, i.e., before |
| 722 | // InsertionPoint. |
| 723 | MachineInstrBuilder MIBKill = |
Chad Rosier | c46ef88 | 2016-02-09 19:33:42 +0000 | [diff] [blame] | 724 | BuildMI(*MBB, InsertionPoint, DL, TII->get(TargetOpcode::KILL), DstRegW) |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 725 | .addReg(DstRegW) |
| 726 | .addReg(DstRegX, RegState::Define); |
| 727 | MIBKill->getOperand(2).setImplicit(); |
| 728 | // Create the sign extension. |
| 729 | MachineInstrBuilder MIBSXTW = |
Chad Rosier | c46ef88 | 2016-02-09 19:33:42 +0000 | [diff] [blame] | 730 | BuildMI(*MBB, InsertionPoint, DL, TII->get(AArch64::SBFMXri), DstRegX) |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 731 | .addReg(DstRegX) |
| 732 | .addImm(0) |
| 733 | .addImm(31); |
| 734 | (void)MIBSXTW; |
| 735 | DEBUG(dbgs() << " Extend operand:\n "); |
| 736 | DEBUG(((MachineInstr *)MIBSXTW)->print(dbgs())); |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 737 | } else { |
| 738 | DEBUG(((MachineInstr *)MIB)->print(dbgs())); |
Quentin Colombet | 66b6163 | 2015-03-06 22:42:10 +0000 | [diff] [blame] | 739 | } |
Chad Rosier | 1c44c598 | 2016-02-09 20:27:45 +0000 | [diff] [blame] | 740 | DEBUG(dbgs() << "\n"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 741 | |
| 742 | // Erase the old instructions. |
| 743 | I->eraseFromParent(); |
| 744 | Paired->eraseFromParent(); |
| 745 | |
| 746 | return NextI; |
| 747 | } |
| 748 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 749 | MachineBasicBlock::iterator |
| 750 | AArch64LoadStoreOpt::promoteLoadFromStore(MachineBasicBlock::iterator LoadI, |
| 751 | MachineBasicBlock::iterator StoreI) { |
| 752 | MachineBasicBlock::iterator NextI = LoadI; |
| 753 | ++NextI; |
| 754 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 755 | int LoadSize = getMemScale(*LoadI); |
| 756 | int StoreSize = getMemScale(*StoreI); |
| 757 | unsigned LdRt = getLdStRegOp(*LoadI).getReg(); |
| 758 | unsigned StRt = getLdStRegOp(*StoreI).getReg(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 759 | bool IsStoreXReg = TRI->getRegClass(AArch64::GPR64RegClassID)->contains(StRt); |
| 760 | |
| 761 | assert((IsStoreXReg || |
| 762 | TRI->getRegClass(AArch64::GPR32RegClassID)->contains(StRt)) && |
| 763 | "Unexpected RegClass"); |
| 764 | |
| 765 | MachineInstr *BitExtMI; |
| 766 | if (LoadSize == StoreSize && (LoadSize == 4 || LoadSize == 8)) { |
| 767 | // Remove the load, if the destination register of the loads is the same |
| 768 | // register for stored value. |
| 769 | if (StRt == LdRt && LoadSize == 8) { |
| 770 | DEBUG(dbgs() << "Remove load instruction:\n "); |
| 771 | DEBUG(LoadI->print(dbgs())); |
| 772 | DEBUG(dbgs() << "\n"); |
| 773 | LoadI->eraseFromParent(); |
| 774 | return NextI; |
| 775 | } |
| 776 | // Replace the load with a mov if the load and store are in the same size. |
| 777 | BitExtMI = |
| 778 | BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(), |
| 779 | TII->get(IsStoreXReg ? AArch64::ORRXrs : AArch64::ORRWrs), LdRt) |
| 780 | .addReg(IsStoreXReg ? AArch64::XZR : AArch64::WZR) |
| 781 | .addReg(StRt) |
| 782 | .addImm(AArch64_AM::getShifterImm(AArch64_AM::LSL, 0)); |
| 783 | } else { |
| 784 | // FIXME: Currently we disable this transformation in big-endian targets as |
| 785 | // performance and correctness are verified only in little-endian. |
| 786 | if (!Subtarget->isLittleEndian()) |
| 787 | return NextI; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 788 | bool IsUnscaled = TII->isUnscaledLdSt(*LoadI); |
| 789 | assert(IsUnscaled == TII->isUnscaledLdSt(*StoreI) && |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 790 | "Unsupported ld/st match"); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 791 | assert(LoadSize <= StoreSize && "Invalid load size"); |
| 792 | int UnscaledLdOffset = IsUnscaled |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 793 | ? getLdStOffsetOp(*LoadI).getImm() |
| 794 | : getLdStOffsetOp(*LoadI).getImm() * LoadSize; |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 795 | int UnscaledStOffset = IsUnscaled |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 796 | ? getLdStOffsetOp(*StoreI).getImm() |
| 797 | : getLdStOffsetOp(*StoreI).getImm() * StoreSize; |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 798 | int Width = LoadSize * 8; |
| 799 | int Immr = 8 * (UnscaledLdOffset - UnscaledStOffset); |
| 800 | int Imms = Immr + Width - 1; |
| 801 | unsigned DestReg = IsStoreXReg |
| 802 | ? TRI->getMatchingSuperReg(LdRt, AArch64::sub_32, |
| 803 | &AArch64::GPR64RegClass) |
| 804 | : LdRt; |
| 805 | |
| 806 | assert((UnscaledLdOffset >= UnscaledStOffset && |
| 807 | (UnscaledLdOffset + LoadSize) <= UnscaledStOffset + StoreSize) && |
| 808 | "Invalid offset"); |
| 809 | |
| 810 | Immr = 8 * (UnscaledLdOffset - UnscaledStOffset); |
| 811 | Imms = Immr + Width - 1; |
| 812 | if (UnscaledLdOffset == UnscaledStOffset) { |
| 813 | uint32_t AndMaskEncoded = ((IsStoreXReg ? 1 : 0) << 12) // N |
| 814 | | ((Immr) << 6) // immr |
| 815 | | ((Imms) << 0) // imms |
| 816 | ; |
| 817 | |
| 818 | BitExtMI = |
| 819 | BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(), |
| 820 | TII->get(IsStoreXReg ? AArch64::ANDXri : AArch64::ANDWri), |
| 821 | DestReg) |
| 822 | .addReg(StRt) |
| 823 | .addImm(AndMaskEncoded); |
| 824 | } else { |
| 825 | BitExtMI = |
| 826 | BuildMI(*LoadI->getParent(), LoadI, LoadI->getDebugLoc(), |
| 827 | TII->get(IsStoreXReg ? AArch64::UBFMXri : AArch64::UBFMWri), |
| 828 | DestReg) |
| 829 | .addReg(StRt) |
| 830 | .addImm(Immr) |
| 831 | .addImm(Imms); |
| 832 | } |
| 833 | } |
Chad Rosier | f7ac5f2 | 2016-03-30 18:08:51 +0000 | [diff] [blame] | 834 | (void)BitExtMI; |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 835 | |
| 836 | DEBUG(dbgs() << "Promoting load by replacing :\n "); |
| 837 | DEBUG(StoreI->print(dbgs())); |
| 838 | DEBUG(dbgs() << " "); |
| 839 | DEBUG(LoadI->print(dbgs())); |
| 840 | DEBUG(dbgs() << " with instructions:\n "); |
| 841 | DEBUG(StoreI->print(dbgs())); |
| 842 | DEBUG(dbgs() << " "); |
| 843 | DEBUG((BitExtMI)->print(dbgs())); |
| 844 | DEBUG(dbgs() << "\n"); |
| 845 | |
| 846 | // Erase the old instructions. |
| 847 | LoadI->eraseFromParent(); |
| 848 | return NextI; |
| 849 | } |
| 850 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 851 | /// trackRegDefsUses - Remember what registers the specified instruction uses |
| 852 | /// and modifies. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 853 | static void trackRegDefsUses(const MachineInstr &MI, BitVector &ModifiedRegs, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 854 | BitVector &UsedRegs, |
| 855 | const TargetRegisterInfo *TRI) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 856 | for (const MachineOperand &MO : MI.operands()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 857 | if (MO.isRegMask()) |
| 858 | ModifiedRegs.setBitsNotInMask(MO.getRegMask()); |
| 859 | |
| 860 | if (!MO.isReg()) |
| 861 | continue; |
| 862 | unsigned Reg = MO.getReg(); |
Geoff Berry | 173b14d | 2016-02-09 20:47:21 +0000 | [diff] [blame] | 863 | if (!Reg) |
| 864 | continue; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 865 | if (MO.isDef()) { |
| 866 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) |
| 867 | ModifiedRegs.set(*AI); |
| 868 | } else { |
| 869 | assert(MO.isUse() && "Reg operand not a def and not a use?!?"); |
| 870 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) |
| 871 | UsedRegs.set(*AI); |
| 872 | } |
| 873 | } |
| 874 | } |
| 875 | |
| 876 | static bool inBoundsForPair(bool IsUnscaled, int Offset, int OffsetStride) { |
Chad Rosier | 3dd0e94 | 2015-08-18 16:20:03 +0000 | [diff] [blame] | 877 | // Convert the byte-offset used by unscaled into an "element" offset used |
| 878 | // by the scaled pair load/store instructions. |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 879 | if (IsUnscaled) { |
| 880 | // If the byte-offset isn't a multiple of the stride, there's no point |
| 881 | // trying to match it. |
| 882 | if (Offset % OffsetStride) |
| 883 | return false; |
Chad Rosier | 3dd0e94 | 2015-08-18 16:20:03 +0000 | [diff] [blame] | 884 | Offset /= OffsetStride; |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 885 | } |
Chad Rosier | 3dd0e94 | 2015-08-18 16:20:03 +0000 | [diff] [blame] | 886 | return Offset <= 63 && Offset >= -64; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 887 | } |
| 888 | |
| 889 | // Do alignment, specialized to power of 2 and for signed ints, |
| 890 | // avoiding having to do a C-style cast from uint_64t to int when |
Rui Ueyama | da00f2f | 2016-01-14 21:06:47 +0000 | [diff] [blame] | 891 | // using alignTo from include/llvm/Support/MathExtras.h. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 892 | // FIXME: Move this function to include/MathExtras.h? |
| 893 | static int alignTo(int Num, int PowOf2) { |
| 894 | return (Num + PowOf2 - 1) & ~(PowOf2 - 1); |
| 895 | } |
| 896 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 897 | static bool mayAlias(MachineInstr &MIa, MachineInstr &MIb, |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 898 | const AArch64InstrInfo *TII) { |
| 899 | // One of the instructions must modify memory. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 900 | if (!MIa.mayStore() && !MIb.mayStore()) |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 901 | return false; |
| 902 | |
| 903 | // Both instructions must be memory operations. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 904 | if (!MIa.mayLoadOrStore() && !MIb.mayLoadOrStore()) |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 905 | return false; |
| 906 | |
| 907 | return !TII->areMemAccessesTriviallyDisjoint(MIa, MIb); |
| 908 | } |
| 909 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 910 | static bool mayAlias(MachineInstr &MIa, |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 911 | SmallVectorImpl<MachineInstr *> &MemInsns, |
| 912 | const AArch64InstrInfo *TII) { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 913 | for (MachineInstr *MIb : MemInsns) |
| 914 | if (mayAlias(MIa, *MIb, TII)) |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 915 | return true; |
| 916 | |
| 917 | return false; |
| 918 | } |
| 919 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 920 | bool AArch64LoadStoreOpt::findMatchingStore( |
| 921 | MachineBasicBlock::iterator I, unsigned Limit, |
| 922 | MachineBasicBlock::iterator &StoreI) { |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 923 | MachineBasicBlock::iterator B = I->getParent()->begin(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 924 | MachineBasicBlock::iterator MBBI = I; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 925 | MachineInstr &LoadMI = *I; |
Chad Rosier | 5c6a66c | 2016-02-09 15:59:57 +0000 | [diff] [blame] | 926 | unsigned BaseReg = getLdStBaseOp(LoadMI).getReg(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 927 | |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 928 | // If the load is the first instruction in the block, there's obviously |
| 929 | // not any matching store. |
| 930 | if (MBBI == B) |
| 931 | return false; |
| 932 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 933 | // Track which registers have been modified and used between the first insn |
| 934 | // and the second insn. |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 935 | ModifiedRegs.reset(); |
| 936 | UsedRegs.reset(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 937 | |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 938 | unsigned Count = 0; |
| 939 | do { |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 940 | --MBBI; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 941 | MachineInstr &MI = *MBBI; |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 942 | |
Geoff Berry | 4ff2e36 | 2016-07-21 15:20:25 +0000 | [diff] [blame] | 943 | // Don't count transient instructions towards the search limit since there |
| 944 | // may be different numbers of them if e.g. debug information is present. |
| 945 | if (!MI.isTransient()) |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 946 | ++Count; |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 947 | |
| 948 | // If the load instruction reads directly from the address to which the |
| 949 | // store instruction writes and the stored value is not modified, we can |
| 950 | // promote the load. Since we do not handle stores with pre-/post-index, |
| 951 | // it's unnecessary to check if BaseReg is modified by the store itself. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 952 | if (MI.mayStore() && isMatchingStore(LoadMI, MI) && |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 953 | BaseReg == getLdStBaseOp(MI).getReg() && |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 954 | isLdOffsetInRangeOfSt(LoadMI, MI, TII) && |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 955 | !ModifiedRegs[getLdStRegOp(MI).getReg()]) { |
| 956 | StoreI = MBBI; |
| 957 | return true; |
| 958 | } |
| 959 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 960 | if (MI.isCall()) |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 961 | return false; |
| 962 | |
| 963 | // Update modified / uses register lists. |
| 964 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
| 965 | |
| 966 | // Otherwise, if the base register is modified, we have no match, so |
| 967 | // return early. |
| 968 | if (ModifiedRegs[BaseReg]) |
| 969 | return false; |
| 970 | |
| 971 | // If we encounter a store aliased with the load, return early. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 972 | if (MI.mayStore() && mayAlias(LoadMI, MI, TII)) |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 973 | return false; |
Jun Bum Lim | 633b2d8 | 2016-02-11 16:18:24 +0000 | [diff] [blame] | 974 | } while (MBBI != B && Count < Limit); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 975 | return false; |
| 976 | } |
| 977 | |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 978 | // Returns true if FirstMI and MI are candidates for merging or pairing. |
| 979 | // Otherwise, returns false. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 980 | static bool areCandidatesToMergeOrPair(MachineInstr &FirstMI, MachineInstr &MI, |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 981 | LdStPairFlags &Flags, |
| 982 | const AArch64InstrInfo *TII) { |
| 983 | // If this is volatile or if pairing is suppressed, not a candidate. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 984 | if (MI.hasOrderedMemoryRef() || TII->isLdStPairSuppressed(MI)) |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 985 | return false; |
| 986 | |
| 987 | // We should have already checked FirstMI for pair suppression and volatility. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 988 | assert(!FirstMI.hasOrderedMemoryRef() && |
| 989 | !TII->isLdStPairSuppressed(FirstMI) && |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 990 | "FirstMI shouldn't get here if either of these checks are true."); |
| 991 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 992 | unsigned OpcA = FirstMI.getOpcode(); |
| 993 | unsigned OpcB = MI.getOpcode(); |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 994 | |
Chad Rosier | c3f6cb9 | 2016-02-10 19:45:48 +0000 | [diff] [blame] | 995 | // Opcodes match: nothing more to check. |
| 996 | if (OpcA == OpcB) |
| 997 | return true; |
| 998 | |
| 999 | // Try to match a sign-extended load/store with a zero-extended load/store. |
| 1000 | bool IsValidLdStrOpc, PairIsValidLdStrOpc; |
| 1001 | unsigned NonSExtOpc = getMatchingNonSExtOpcode(OpcA, &IsValidLdStrOpc); |
| 1002 | assert(IsValidLdStrOpc && |
| 1003 | "Given Opc should be a Load or Store with an immediate"); |
| 1004 | // OpcA will be the first instruction in the pair. |
| 1005 | if (NonSExtOpc == getMatchingNonSExtOpcode(OpcB, &PairIsValidLdStrOpc)) { |
| 1006 | Flags.setSExtIdx(NonSExtOpc == (unsigned)OpcA ? 1 : 0); |
| 1007 | return true; |
| 1008 | } |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1009 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1010 | // If the second instruction isn't even a mergable/pairable load/store, bail |
| 1011 | // out. |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1012 | if (!PairIsValidLdStrOpc) |
| 1013 | return false; |
| 1014 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1015 | // FIXME: We don't support merging narrow stores with mixed scaled/unscaled |
| 1016 | // offsets. |
| 1017 | if (isNarrowStore(OpcA) || isNarrowStore(OpcB)) |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1018 | return false; |
| 1019 | |
| 1020 | // Try to match an unscaled load/store with a scaled load/store. |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 1021 | return TII->isUnscaledLdSt(OpcA) != TII->isUnscaledLdSt(OpcB) && |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1022 | getMatchingPairOpcode(OpcA) == getMatchingPairOpcode(OpcB); |
| 1023 | |
| 1024 | // FIXME: Can we also match a mixed sext/zext unscaled/scaled pair? |
Chad Rosier | c3f6cb9 | 2016-02-10 19:45:48 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
Chad Rosier | 9f4ec2e | 2016-02-10 18:49:28 +0000 | [diff] [blame] | 1027 | /// Scan the instructions looking for a load/store that can be combined with the |
| 1028 | /// current instruction into a wider equivalent or a load/store pair. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1029 | MachineBasicBlock::iterator |
| 1030 | AArch64LoadStoreOpt::findMatchingInsn(MachineBasicBlock::iterator I, |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1031 | LdStPairFlags &Flags, unsigned Limit, |
| 1032 | bool FindNarrowMerge) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1033 | MachineBasicBlock::iterator E = I->getParent()->end(); |
| 1034 | MachineBasicBlock::iterator MBBI = I; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1035 | MachineInstr &FirstMI = *I; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1036 | ++MBBI; |
| 1037 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1038 | bool MayLoad = FirstMI.mayLoad(); |
| 1039 | bool IsUnscaled = TII->isUnscaledLdSt(FirstMI); |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1040 | unsigned Reg = getLdStRegOp(FirstMI).getReg(); |
| 1041 | unsigned BaseReg = getLdStBaseOp(FirstMI).getReg(); |
| 1042 | int Offset = getLdStOffsetOp(FirstMI).getImm(); |
Chad Rosier | f11d040 | 2015-10-01 18:17:12 +0000 | [diff] [blame] | 1043 | int OffsetStride = IsUnscaled ? getMemScale(FirstMI) : 1; |
Jun Bum Lim | 397eb7b | 2016-02-12 15:25:39 +0000 | [diff] [blame] | 1044 | bool IsPromotableZeroStore = isPromotableZeroStoreInst(FirstMI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1045 | |
| 1046 | // Track which registers have been modified and used between the first insn |
| 1047 | // (inclusive) and the second insn. |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 1048 | ModifiedRegs.reset(); |
| 1049 | UsedRegs.reset(); |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 1050 | |
| 1051 | // Remember any instructions that read/write memory between FirstMI and MI. |
| 1052 | SmallVector<MachineInstr *, 4> MemInsns; |
| 1053 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1054 | for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1055 | MachineInstr &MI = *MBBI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1056 | |
Geoff Berry | 4ff2e36 | 2016-07-21 15:20:25 +0000 | [diff] [blame] | 1057 | // Don't count transient instructions towards the search limit since there |
| 1058 | // may be different numbers of them if e.g. debug information is present. |
| 1059 | if (!MI.isTransient()) |
| 1060 | ++Count; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1061 | |
Chad Rosier | 18896c0 | 2016-02-04 16:01:40 +0000 | [diff] [blame] | 1062 | Flags.setSExtIdx(-1); |
Chad Rosier | c5083c2 | 2016-06-10 20:47:14 +0000 | [diff] [blame] | 1063 | if (areCandidatesToMergeOrPair(FirstMI, MI, Flags, TII) && |
Chad Rosier | c3f6cb9 | 2016-02-10 19:45:48 +0000 | [diff] [blame] | 1064 | getLdStOffsetOp(MI).isImm()) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1065 | assert(MI.mayLoadOrStore() && "Expected memory operation."); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1066 | // If we've found another instruction with the same opcode, check to see |
| 1067 | // if the base and offset are compatible with our starting instruction. |
| 1068 | // These instructions all have scaled immediate operands, so we just |
| 1069 | // check for +1/-1. Make sure to check the new instruction offset is |
| 1070 | // actually an immediate and not a symbolic reference destined for |
| 1071 | // a relocation. |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1072 | unsigned MIBaseReg = getLdStBaseOp(MI).getReg(); |
| 1073 | int MIOffset = getLdStOffsetOp(MI).getImm(); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1074 | bool MIIsUnscaled = TII->isUnscaledLdSt(MI); |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1075 | if (IsUnscaled != MIIsUnscaled) { |
| 1076 | // We're trying to pair instructions that differ in how they are scaled. |
| 1077 | // If FirstMI is scaled then scale the offset of MI accordingly. |
| 1078 | // Otherwise, do the opposite (i.e., make MI's offset unscaled). |
| 1079 | int MemSize = getMemScale(MI); |
| 1080 | if (MIIsUnscaled) { |
| 1081 | // If the unscaled offset isn't a multiple of the MemSize, we can't |
| 1082 | // pair the operations together: bail and keep looking. |
Eli Friedman | f184e4b | 2016-08-12 20:39:51 +0000 | [diff] [blame] | 1083 | if (MIOffset % MemSize) { |
| 1084 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
| 1085 | MemInsns.push_back(&MI); |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1086 | continue; |
Eli Friedman | f184e4b | 2016-08-12 20:39:51 +0000 | [diff] [blame] | 1087 | } |
Chad Rosier | 00f9d23 | 2016-02-11 14:25:08 +0000 | [diff] [blame] | 1088 | MIOffset /= MemSize; |
| 1089 | } else { |
| 1090 | MIOffset *= MemSize; |
| 1091 | } |
| 1092 | } |
| 1093 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1094 | if (BaseReg == MIBaseReg && ((Offset == MIOffset + OffsetStride) || |
| 1095 | (Offset + OffsetStride == MIOffset))) { |
| 1096 | int MinOffset = Offset < MIOffset ? Offset : MIOffset; |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1097 | if (FindNarrowMerge) { |
Jun Bum Lim | 80ec0d3 | 2015-11-20 21:14:07 +0000 | [diff] [blame] | 1098 | // If the alignment requirements of the scaled wide load/store |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1099 | // instruction can't express the offset of the scaled narrow input, |
| 1100 | // bail and keep looking. For promotable zero stores, allow only when |
| 1101 | // the stored value is the same (i.e., WZR). |
| 1102 | if ((!IsUnscaled && alignTo(MinOffset, 2) != MinOffset) || |
| 1103 | (IsPromotableZeroStore && Reg != getLdStRegOp(MI).getReg())) { |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1104 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1105 | MemInsns.push_back(&MI); |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1106 | continue; |
| 1107 | } |
| 1108 | } else { |
Chad Rosier | d1f6c84 | 2016-06-10 20:49:18 +0000 | [diff] [blame] | 1109 | // Pairwise instructions have a 7-bit signed offset field. Single |
| 1110 | // insns have a 12-bit unsigned offset field. If the resultant |
| 1111 | // immediate offset of merging these instructions is out of range for |
| 1112 | // a pairwise instruction, bail and keep looking. |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1113 | if (!inBoundsForPair(IsUnscaled, MinOffset, OffsetStride)) { |
| 1114 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1115 | MemInsns.push_back(&MI); |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1116 | continue; |
| 1117 | } |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1118 | // If the alignment requirements of the paired (scaled) instruction |
| 1119 | // can't express the offset of the unscaled input, bail and keep |
| 1120 | // looking. |
| 1121 | if (IsUnscaled && (alignTo(MinOffset, OffsetStride) != MinOffset)) { |
| 1122 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1123 | MemInsns.push_back(&MI); |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1124 | continue; |
| 1125 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1126 | } |
| 1127 | // If the destination register of the loads is the same register, bail |
| 1128 | // and keep looking. A load-pair instruction with both destination |
| 1129 | // registers the same is UNPREDICTABLE and will result in an exception. |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1130 | if (MayLoad && Reg == getLdStRegOp(MI).getReg()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1131 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1132 | MemInsns.push_back(&MI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1133 | continue; |
| 1134 | } |
| 1135 | |
| 1136 | // If the Rt of the second instruction was not modified or used between |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 1137 | // the two instructions and none of the instructions between the second |
| 1138 | // and first alias with the second, we can combine the second into the |
| 1139 | // first. |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1140 | if (!ModifiedRegs[getLdStRegOp(MI).getReg()] && |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1141 | !(MI.mayLoad() && UsedRegs[getLdStRegOp(MI).getReg()]) && |
| 1142 | !mayAlias(MI, MemInsns, TII)) { |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 1143 | Flags.setMergeForward(false); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1144 | return MBBI; |
| 1145 | } |
| 1146 | |
| 1147 | // Likewise, if the Rt of the first instruction is not modified or used |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 1148 | // between the two instructions and none of the instructions between the |
| 1149 | // first and the second alias with the first, we can combine the first |
| 1150 | // into the second. |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1151 | if (!ModifiedRegs[getLdStRegOp(FirstMI).getReg()] && |
Chad Rosier | 5f668e1 | 2015-09-03 14:19:43 +0000 | [diff] [blame] | 1152 | !(MayLoad && UsedRegs[getLdStRegOp(FirstMI).getReg()]) && |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1153 | !mayAlias(FirstMI, MemInsns, TII)) { |
Chad Rosier | 96a18a9 | 2015-07-21 17:42:04 +0000 | [diff] [blame] | 1154 | Flags.setMergeForward(true); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1155 | return MBBI; |
| 1156 | } |
| 1157 | // Unable to combine these instructions due to interference in between. |
| 1158 | // Keep looking. |
| 1159 | } |
| 1160 | } |
| 1161 | |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 1162 | // If the instruction wasn't a matching load or store. Stop searching if we |
| 1163 | // encounter a call instruction that might modify memory. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1164 | if (MI.isCall()) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1165 | return E; |
| 1166 | |
| 1167 | // Update modified / uses register lists. |
| 1168 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
| 1169 | |
| 1170 | // Otherwise, if the base register is modified, we have no match, so |
| 1171 | // return early. |
| 1172 | if (ModifiedRegs[BaseReg]) |
| 1173 | return E; |
Chad Rosier | ce8e5ab | 2015-05-21 21:36:46 +0000 | [diff] [blame] | 1174 | |
| 1175 | // Update list of instructions that read/write memory. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1176 | if (MI.mayLoadOrStore()) |
| 1177 | MemInsns.push_back(&MI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1178 | } |
| 1179 | return E; |
| 1180 | } |
| 1181 | |
| 1182 | MachineBasicBlock::iterator |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1183 | AArch64LoadStoreOpt::mergeUpdateInsn(MachineBasicBlock::iterator I, |
| 1184 | MachineBasicBlock::iterator Update, |
| 1185 | bool IsPreIdx) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1186 | assert((Update->getOpcode() == AArch64::ADDXri || |
| 1187 | Update->getOpcode() == AArch64::SUBXri) && |
| 1188 | "Unexpected base register update instruction to merge!"); |
| 1189 | MachineBasicBlock::iterator NextI = I; |
| 1190 | // Return the instruction following the merged instruction, which is |
| 1191 | // the instruction following our unmerged load. Unless that's the add/sub |
| 1192 | // instruction we're merging, in which case it's the one after that. |
| 1193 | if (++NextI == Update) |
| 1194 | ++NextI; |
| 1195 | |
| 1196 | int Value = Update->getOperand(2).getImm(); |
| 1197 | assert(AArch64_AM::getShiftValue(Update->getOperand(3).getImm()) == 0 && |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1198 | "Can't merge 1 << 12 offset into pre-/post-indexed load / store"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1199 | if (Update->getOpcode() == AArch64::SUBXri) |
| 1200 | Value = -Value; |
| 1201 | |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1202 | unsigned NewOpc = IsPreIdx ? getPreIndexedOpcode(I->getOpcode()) |
| 1203 | : getPostIndexedOpcode(I->getOpcode()); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1204 | MachineInstrBuilder MIB; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1205 | if (!isPairedLdSt(*I)) { |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1206 | // Non-paired instruction. |
| 1207 | MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc)) |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1208 | .addOperand(getLdStRegOp(*Update)) |
| 1209 | .addOperand(getLdStRegOp(*I)) |
| 1210 | .addOperand(getLdStBaseOp(*I)) |
Chad Rosier | 3ada75f | 2016-01-28 15:38:24 +0000 | [diff] [blame] | 1211 | .addImm(Value) |
| 1212 | .setMemRefs(I->memoperands_begin(), I->memoperands_end()); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1213 | } else { |
| 1214 | // Paired instruction. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1215 | int Scale = getMemScale(*I); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1216 | MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), TII->get(NewOpc)) |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1217 | .addOperand(getLdStRegOp(*Update)) |
| 1218 | .addOperand(getLdStRegOp(*I, 0)) |
| 1219 | .addOperand(getLdStRegOp(*I, 1)) |
| 1220 | .addOperand(getLdStBaseOp(*I)) |
Chad Rosier | 3ada75f | 2016-01-28 15:38:24 +0000 | [diff] [blame] | 1221 | .addImm(Value / Scale) |
| 1222 | .setMemRefs(I->memoperands_begin(), I->memoperands_end()); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1223 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1224 | (void)MIB; |
| 1225 | |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1226 | if (IsPreIdx) |
| 1227 | DEBUG(dbgs() << "Creating pre-indexed load/store."); |
| 1228 | else |
| 1229 | DEBUG(dbgs() << "Creating post-indexed load/store."); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1230 | DEBUG(dbgs() << " Replacing instructions:\n "); |
| 1231 | DEBUG(I->print(dbgs())); |
| 1232 | DEBUG(dbgs() << " "); |
| 1233 | DEBUG(Update->print(dbgs())); |
| 1234 | DEBUG(dbgs() << " with instruction:\n "); |
| 1235 | DEBUG(((MachineInstr *)MIB)->print(dbgs())); |
| 1236 | DEBUG(dbgs() << "\n"); |
| 1237 | |
| 1238 | // Erase the old instructions for the block. |
| 1239 | I->eraseFromParent(); |
| 1240 | Update->eraseFromParent(); |
| 1241 | |
| 1242 | return NextI; |
| 1243 | } |
| 1244 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1245 | bool AArch64LoadStoreOpt::isMatchingUpdateInsn(MachineInstr &MemMI, |
| 1246 | MachineInstr &MI, |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1247 | unsigned BaseReg, int Offset) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1248 | switch (MI.getOpcode()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1249 | default: |
| 1250 | break; |
| 1251 | case AArch64::SUBXri: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1252 | case AArch64::ADDXri: |
| 1253 | // Make sure it's a vanilla immediate operand, not a relocation or |
| 1254 | // anything else we can't handle. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1255 | if (!MI.getOperand(2).isImm()) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1256 | break; |
| 1257 | // Watch out for 1 << 12 shifted value. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1258 | if (AArch64_AM::getShiftValue(MI.getOperand(3).getImm())) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1259 | break; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1260 | |
| 1261 | // The update instruction source and destination register must be the |
| 1262 | // same as the load/store base register. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1263 | if (MI.getOperand(0).getReg() != BaseReg || |
| 1264 | MI.getOperand(1).getReg() != BaseReg) |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1265 | break; |
| 1266 | |
| 1267 | bool IsPairedInsn = isPairedLdSt(MemMI); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1268 | int UpdateOffset = MI.getOperand(2).getImm(); |
Eli Friedman | 8585e9d | 2016-08-12 20:28:02 +0000 | [diff] [blame] | 1269 | if (MI.getOpcode() == AArch64::SUBXri) |
| 1270 | UpdateOffset = -UpdateOffset; |
| 1271 | |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1272 | // For non-paired load/store instructions, the immediate must fit in a |
| 1273 | // signed 9-bit integer. |
| 1274 | if (!IsPairedInsn && (UpdateOffset > 255 || UpdateOffset < -256)) |
| 1275 | break; |
| 1276 | |
| 1277 | // For paired load/store instructions, the immediate must be a multiple of |
| 1278 | // the scaling factor. The scaled offset must also fit into a signed 7-bit |
| 1279 | // integer. |
| 1280 | if (IsPairedInsn) { |
Chad Rosier | 32d4d37 | 2015-09-29 16:07:32 +0000 | [diff] [blame] | 1281 | int Scale = getMemScale(MemMI); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1282 | if (UpdateOffset % Scale != 0) |
| 1283 | break; |
| 1284 | |
| 1285 | int ScaledOffset = UpdateOffset / Scale; |
Eli Friedman | 8585e9d | 2016-08-12 20:28:02 +0000 | [diff] [blame] | 1286 | if (ScaledOffset > 63 || ScaledOffset < -64) |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1287 | break; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1288 | } |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1289 | |
| 1290 | // If we have a non-zero Offset, we check that it matches the amount |
| 1291 | // we're adding to the register. |
Eli Friedman | 8585e9d | 2016-08-12 20:28:02 +0000 | [diff] [blame] | 1292 | if (!Offset || Offset == UpdateOffset) |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1293 | return true; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1294 | break; |
| 1295 | } |
| 1296 | return false; |
| 1297 | } |
| 1298 | |
| 1299 | MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnForward( |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1300 | MachineBasicBlock::iterator I, int UnscaledOffset, unsigned Limit) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1301 | MachineBasicBlock::iterator E = I->getParent()->end(); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1302 | MachineInstr &MemMI = *I; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1303 | MachineBasicBlock::iterator MBBI = I; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1304 | |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1305 | unsigned BaseReg = getLdStBaseOp(MemMI).getReg(); |
Chad Rosier | 0b15e7c | 2015-10-01 13:33:31 +0000 | [diff] [blame] | 1306 | int MIUnscaledOffset = getLdStOffsetOp(MemMI).getImm() * getMemScale(MemMI); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1307 | |
Chad Rosier | b7c5b91 | 2015-10-01 13:43:05 +0000 | [diff] [blame] | 1308 | // Scan forward looking for post-index opportunities. Updating instructions |
| 1309 | // can't be formed if the memory instruction doesn't have the offset we're |
| 1310 | // looking for. |
| 1311 | if (MIUnscaledOffset != UnscaledOffset) |
| 1312 | return E; |
| 1313 | |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1314 | // If the base register overlaps a destination register, we can't |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1315 | // merge the update. |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1316 | bool IsPairedInsn = isPairedLdSt(MemMI); |
| 1317 | for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) { |
| 1318 | unsigned DestReg = getLdStRegOp(MemMI, i).getReg(); |
| 1319 | if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) |
| 1320 | return E; |
| 1321 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1322 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1323 | // Track which registers have been modified and used between the first insn |
| 1324 | // (inclusive) and the second insn. |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 1325 | ModifiedRegs.reset(); |
| 1326 | UsedRegs.reset(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1327 | ++MBBI; |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1328 | for (unsigned Count = 0; MBBI != E && Count < Limit; ++MBBI) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1329 | MachineInstr &MI = *MBBI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1330 | |
Geoff Berry | 4ff2e36 | 2016-07-21 15:20:25 +0000 | [diff] [blame] | 1331 | // Don't count transient instructions towards the search limit since there |
| 1332 | // may be different numbers of them if e.g. debug information is present. |
| 1333 | if (!MI.isTransient()) |
| 1334 | ++Count; |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1335 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1336 | // If we found a match, return it. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1337 | if (isMatchingUpdateInsn(*I, MI, BaseReg, UnscaledOffset)) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1338 | return MBBI; |
| 1339 | |
| 1340 | // Update the status of what the instruction clobbered and used. |
| 1341 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
| 1342 | |
| 1343 | // Otherwise, if the base register is used or modified, we have no match, so |
| 1344 | // return early. |
| 1345 | if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg]) |
| 1346 | return E; |
| 1347 | } |
| 1348 | return E; |
| 1349 | } |
| 1350 | |
| 1351 | MachineBasicBlock::iterator AArch64LoadStoreOpt::findMatchingUpdateInsnBackward( |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1352 | MachineBasicBlock::iterator I, unsigned Limit) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1353 | MachineBasicBlock::iterator B = I->getParent()->begin(); |
| 1354 | MachineBasicBlock::iterator E = I->getParent()->end(); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1355 | MachineInstr &MemMI = *I; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1356 | MachineBasicBlock::iterator MBBI = I; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1357 | |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1358 | unsigned BaseReg = getLdStBaseOp(MemMI).getReg(); |
| 1359 | int Offset = getLdStOffsetOp(MemMI).getImm(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1360 | |
| 1361 | // If the load/store is the first instruction in the block, there's obviously |
| 1362 | // not any matching update. Ditto if the memory offset isn't zero. |
| 1363 | if (MBBI == B || Offset != 0) |
| 1364 | return E; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1365 | // If the base register overlaps a destination register, we can't |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1366 | // merge the update. |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1367 | bool IsPairedInsn = isPairedLdSt(MemMI); |
| 1368 | for (unsigned i = 0, e = IsPairedInsn ? 2 : 1; i != e; ++i) { |
| 1369 | unsigned DestReg = getLdStRegOp(MemMI, i).getReg(); |
| 1370 | if (DestReg == BaseReg || TRI->isSubRegister(BaseReg, DestReg)) |
| 1371 | return E; |
| 1372 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1373 | |
| 1374 | // Track which registers have been modified and used between the first insn |
| 1375 | // (inclusive) and the second insn. |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 1376 | ModifiedRegs.reset(); |
| 1377 | UsedRegs.reset(); |
Geoff Berry | 173b14d | 2016-02-09 20:47:21 +0000 | [diff] [blame] | 1378 | unsigned Count = 0; |
| 1379 | do { |
| 1380 | --MBBI; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1381 | MachineInstr &MI = *MBBI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1382 | |
Geoff Berry | 4ff2e36 | 2016-07-21 15:20:25 +0000 | [diff] [blame] | 1383 | // Don't count transient instructions towards the search limit since there |
| 1384 | // may be different numbers of them if e.g. debug information is present. |
| 1385 | if (!MI.isTransient()) |
Geoff Berry | 173b14d | 2016-02-09 20:47:21 +0000 | [diff] [blame] | 1386 | ++Count; |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1387 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1388 | // If we found a match, return it. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1389 | if (isMatchingUpdateInsn(*I, MI, BaseReg, Offset)) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1390 | return MBBI; |
| 1391 | |
| 1392 | // Update the status of what the instruction clobbered and used. |
| 1393 | trackRegDefsUses(MI, ModifiedRegs, UsedRegs, TRI); |
| 1394 | |
| 1395 | // Otherwise, if the base register is used or modified, we have no match, so |
| 1396 | // return early. |
| 1397 | if (ModifiedRegs[BaseReg] || UsedRegs[BaseReg]) |
| 1398 | return E; |
Geoff Berry | 173b14d | 2016-02-09 20:47:21 +0000 | [diff] [blame] | 1399 | } while (MBBI != B && Count < Limit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1400 | return E; |
| 1401 | } |
| 1402 | |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1403 | bool AArch64LoadStoreOpt::tryToPromoteLoadFromStore( |
| 1404 | MachineBasicBlock::iterator &MBBI) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1405 | MachineInstr &MI = *MBBI; |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1406 | // If this is a volatile load, don't mess with it. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1407 | if (MI.hasOrderedMemoryRef()) |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1408 | return false; |
| 1409 | |
| 1410 | // Make sure this is a reg+imm. |
| 1411 | // FIXME: It is possible to extend it to handle reg+reg cases. |
| 1412 | if (!getLdStOffsetOp(MI).isImm()) |
| 1413 | return false; |
| 1414 | |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1415 | // Look backward up to LdStLimit instructions. |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1416 | MachineBasicBlock::iterator StoreI; |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1417 | if (findMatchingStore(MBBI, LdStLimit, StoreI)) { |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1418 | ++NumLoadsFromStoresPromoted; |
| 1419 | // Promote the load. Keeping the iterator straight is a |
| 1420 | // pain, so we let the merge routine tell us what the next instruction |
| 1421 | // is after it's done mucking about. |
| 1422 | MBBI = promoteLoadFromStore(MBBI, StoreI); |
| 1423 | return true; |
| 1424 | } |
| 1425 | return false; |
| 1426 | } |
| 1427 | |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1428 | // Merge adjacent zero stores into a wider store. |
| 1429 | bool AArch64LoadStoreOpt::tryToMergeZeroStInst( |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1430 | MachineBasicBlock::iterator &MBBI) { |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1431 | assert(isPromotableZeroStoreInst(*MBBI) && "Expected narrow store."); |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1432 | MachineInstr &MI = *MBBI; |
| 1433 | MachineBasicBlock::iterator E = MI.getParent()->end(); |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1434 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1435 | if (!TII->isCandidateToMergeOrPair(MI)) |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1436 | return false; |
| 1437 | |
| 1438 | // Look ahead up to LdStLimit instructions for a mergable instruction. |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1439 | LdStPairFlags Flags; |
Jun Bum Lim | 397eb7b | 2016-02-12 15:25:39 +0000 | [diff] [blame] | 1440 | MachineBasicBlock::iterator MergeMI = |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1441 | findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ true); |
Chad Rosier | d7363db | 2016-02-09 19:09:22 +0000 | [diff] [blame] | 1442 | if (MergeMI != E) { |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1443 | ++NumZeroStoresPromoted; |
| 1444 | |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1445 | // Keeping the iterator straight is a pain, so we let the merge routine tell |
| 1446 | // us what the next instruction is after it's done mucking about. |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1447 | MBBI = mergeNarrowZeroStores(MBBI, MergeMI, Flags); |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1448 | return true; |
| 1449 | } |
| 1450 | return false; |
| 1451 | } |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1452 | |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1453 | // Find loads and stores that can be merged into a single load or store pair |
| 1454 | // instruction. |
| 1455 | bool AArch64LoadStoreOpt::tryToPairLdStInst(MachineBasicBlock::iterator &MBBI) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1456 | MachineInstr &MI = *MBBI; |
| 1457 | MachineBasicBlock::iterator E = MI.getParent()->end(); |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1458 | |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1459 | if (!TII->isCandidateToMergeOrPair(MI)) |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1460 | return false; |
| 1461 | |
Chad Rosier | fc3bf1f | 2016-02-10 15:52:46 +0000 | [diff] [blame] | 1462 | // Early exit if the offset is not possible to match. (6 bits of positive |
| 1463 | // range, plus allow an extra one in case we find a later insn that matches |
| 1464 | // with Offset-1) |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1465 | bool IsUnscaled = TII->isUnscaledLdSt(MI); |
Chad Rosier | fc3bf1f | 2016-02-10 15:52:46 +0000 | [diff] [blame] | 1466 | int Offset = getLdStOffsetOp(MI).getImm(); |
| 1467 | int OffsetStride = IsUnscaled ? getMemScale(MI) : 1; |
| 1468 | if (!inBoundsForPair(IsUnscaled, Offset, OffsetStride)) |
| 1469 | return false; |
| 1470 | |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1471 | // Look ahead up to LdStLimit instructions for a pairable instruction. |
| 1472 | LdStPairFlags Flags; |
Jun Bum Lim | cf97443 | 2016-03-31 14:47:24 +0000 | [diff] [blame] | 1473 | MachineBasicBlock::iterator Paired = |
| 1474 | findMatchingInsn(MBBI, Flags, LdStLimit, /* FindNarrowMerge = */ false); |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1475 | if (Paired != E) { |
| 1476 | ++NumPairCreated; |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1477 | if (TII->isUnscaledLdSt(MI)) |
Chad Rosier | 24c46ad | 2016-02-09 18:10:20 +0000 | [diff] [blame] | 1478 | ++NumUnscaledPairCreated; |
| 1479 | // Keeping the iterator straight is a pain, so we let the merge routine tell |
| 1480 | // us what the next instruction is after it's done mucking about. |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1481 | MBBI = mergePairedInsns(MBBI, Paired, Flags); |
| 1482 | return true; |
| 1483 | } |
| 1484 | return false; |
| 1485 | } |
| 1486 | |
Jun Bum Lim | 22fe15e | 2015-11-06 16:27:47 +0000 | [diff] [blame] | 1487 | bool AArch64LoadStoreOpt::optimizeBlock(MachineBasicBlock &MBB, |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1488 | bool EnableNarrowZeroStOpt) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1489 | bool Modified = false; |
Chad Rosier | dbdb1d6 | 2016-02-01 21:38:31 +0000 | [diff] [blame] | 1490 | // Four tranformations to do here: |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1491 | // 1) Find loads that directly read from stores and promote them by |
| 1492 | // replacing with mov instructions. If the store is wider than the load, |
| 1493 | // the load will be replaced with a bitfield extract. |
| 1494 | // e.g., |
| 1495 | // str w1, [x0, #4] |
| 1496 | // ldrh w2, [x0, #6] |
| 1497 | // ; becomes |
| 1498 | // str w1, [x0, #4] |
NAKAMURA Takumi | fe1202c | 2016-06-20 00:37:41 +0000 | [diff] [blame] | 1499 | // lsr w2, w1, #16 |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1500 | for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1501 | MBBI != E;) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1502 | MachineInstr &MI = *MBBI; |
| 1503 | switch (MI.getOpcode()) { |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1504 | default: |
| 1505 | // Just move on to the next instruction. |
| 1506 | ++MBBI; |
| 1507 | break; |
| 1508 | // Scaled instructions. |
| 1509 | case AArch64::LDRBBui: |
| 1510 | case AArch64::LDRHHui: |
| 1511 | case AArch64::LDRWui: |
| 1512 | case AArch64::LDRXui: |
| 1513 | // Unscaled instructions. |
| 1514 | case AArch64::LDURBBi: |
| 1515 | case AArch64::LDURHHi: |
| 1516 | case AArch64::LDURWi: |
| 1517 | case AArch64::LDURXi: { |
| 1518 | if (tryToPromoteLoadFromStore(MBBI)) { |
| 1519 | Modified = true; |
| 1520 | break; |
| 1521 | } |
| 1522 | ++MBBI; |
| 1523 | break; |
| 1524 | } |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1525 | } |
| 1526 | } |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1527 | // 2) Merge adjacent zero stores into a wider store. |
Jun Bum Lim | 1de2d44 | 2016-02-05 20:02:03 +0000 | [diff] [blame] | 1528 | // e.g., |
| 1529 | // strh wzr, [x0] |
| 1530 | // strh wzr, [x0, #2] |
| 1531 | // ; becomes |
| 1532 | // str wzr, [x0] |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1533 | // e.g., |
| 1534 | // str wzr, [x0] |
| 1535 | // str wzr, [x0, #4] |
| 1536 | // ; becomes |
| 1537 | // str xzr, [x0] |
Jun Bum Lim | 6755c3b | 2015-12-22 16:36:16 +0000 | [diff] [blame] | 1538 | for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1539 | EnableNarrowZeroStOpt && MBBI != E;) { |
| 1540 | if (isPromotableZeroStoreInst(*MBBI)) { |
| 1541 | if (tryToMergeZeroStInst(MBBI)) { |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1542 | Modified = true; |
Jun Bum Lim | 33be499 | 2016-05-06 15:08:57 +0000 | [diff] [blame] | 1543 | } else |
| 1544 | ++MBBI; |
| 1545 | } else |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1546 | ++MBBI; |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1547 | } |
Jun Bum Lim | 33be499 | 2016-05-06 15:08:57 +0000 | [diff] [blame] | 1548 | |
Chad Rosier | dbdb1d6 | 2016-02-01 21:38:31 +0000 | [diff] [blame] | 1549 | // 3) Find loads and stores that can be merged into a single load or store |
| 1550 | // pair instruction. |
| 1551 | // e.g., |
| 1552 | // ldr x0, [x2] |
| 1553 | // ldr x1, [x2, #8] |
| 1554 | // ; becomes |
| 1555 | // ldp x0, x1, [x2] |
Jun Bum Lim | c9879ec | 2015-10-27 19:16:03 +0000 | [diff] [blame] | 1556 | for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1557 | MBBI != E;) { |
Geoff Berry | 22dfbc5 | 2016-08-12 15:26:00 +0000 | [diff] [blame] | 1558 | if (TII->isPairableLdStInst(*MBBI) && tryToPairLdStInst(MBBI)) |
| 1559 | Modified = true; |
| 1560 | else |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1561 | ++MBBI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1562 | } |
Chad Rosier | dbdb1d6 | 2016-02-01 21:38:31 +0000 | [diff] [blame] | 1563 | // 4) Find base register updates that can be merged into the load or store |
| 1564 | // as a base-reg writeback. |
| 1565 | // e.g., |
| 1566 | // ldr x0, [x2] |
| 1567 | // add x2, x2, #4 |
| 1568 | // ; becomes |
| 1569 | // ldr x0, [x2], #4 |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1570 | for (MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1571 | MBBI != E;) { |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1572 | MachineInstr &MI = *MBBI; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1573 | // Do update merging. It's simpler to keep this separate from the above |
Chad Rosier | dbdb1d6 | 2016-02-01 21:38:31 +0000 | [diff] [blame] | 1574 | // switchs, though not strictly necessary. |
Duncan P. N. Exon Smith | ab53fd9 | 2016-07-08 20:29:42 +0000 | [diff] [blame] | 1575 | unsigned Opc = MI.getOpcode(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1576 | switch (Opc) { |
| 1577 | default: |
| 1578 | // Just move on to the next instruction. |
| 1579 | ++MBBI; |
| 1580 | break; |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1581 | // Scaled instructions. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1582 | case AArch64::STRSui: |
| 1583 | case AArch64::STRDui: |
| 1584 | case AArch64::STRQui: |
| 1585 | case AArch64::STRXui: |
| 1586 | case AArch64::STRWui: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 1587 | case AArch64::STRHHui: |
| 1588 | case AArch64::STRBBui: |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1589 | case AArch64::LDRSui: |
| 1590 | case AArch64::LDRDui: |
| 1591 | case AArch64::LDRQui: |
| 1592 | case AArch64::LDRXui: |
| 1593 | case AArch64::LDRWui: |
Chad Rosier | dabe253 | 2015-09-29 18:26:15 +0000 | [diff] [blame] | 1594 | case AArch64::LDRHHui: |
| 1595 | case AArch64::LDRBBui: |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1596 | // Unscaled instructions. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1597 | case AArch64::STURSi: |
| 1598 | case AArch64::STURDi: |
| 1599 | case AArch64::STURQi: |
| 1600 | case AArch64::STURWi: |
| 1601 | case AArch64::STURXi: |
| 1602 | case AArch64::LDURSi: |
| 1603 | case AArch64::LDURDi: |
| 1604 | case AArch64::LDURQi: |
| 1605 | case AArch64::LDURWi: |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1606 | case AArch64::LDURXi: |
| 1607 | // Paired instructions. |
| 1608 | case AArch64::LDPSi: |
Chad Rosier | 4315012 | 2015-09-29 20:39:55 +0000 | [diff] [blame] | 1609 | case AArch64::LDPSWi: |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1610 | case AArch64::LDPDi: |
| 1611 | case AArch64::LDPQi: |
| 1612 | case AArch64::LDPWi: |
| 1613 | case AArch64::LDPXi: |
| 1614 | case AArch64::STPSi: |
| 1615 | case AArch64::STPDi: |
| 1616 | case AArch64::STPQi: |
| 1617 | case AArch64::STPWi: |
| 1618 | case AArch64::STPXi: { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1619 | // Make sure this is a reg+imm (as opposed to an address reloc). |
Chad Rosier | f77e909 | 2015-08-06 15:50:12 +0000 | [diff] [blame] | 1620 | if (!getLdStOffsetOp(MI).isImm()) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1621 | ++MBBI; |
| 1622 | break; |
| 1623 | } |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1624 | // Look forward to try to form a post-index instruction. For example, |
| 1625 | // ldr x0, [x20] |
| 1626 | // add x20, x20, #32 |
| 1627 | // merged into: |
| 1628 | // ldr x0, [x20], #32 |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1629 | MachineBasicBlock::iterator Update = |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1630 | findMatchingUpdateInsnForward(MBBI, 0, UpdateLimit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1631 | if (Update != E) { |
| 1632 | // Merge the update into the ld/st. |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1633 | MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/false); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1634 | Modified = true; |
| 1635 | ++NumPostFolded; |
| 1636 | break; |
| 1637 | } |
| 1638 | // Don't know how to handle pre/post-index versions, so move to the next |
| 1639 | // instruction. |
Chad Rosier | e4e15ba | 2016-03-09 17:29:48 +0000 | [diff] [blame] | 1640 | if (TII->isUnscaledLdSt(Opc)) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1641 | ++MBBI; |
| 1642 | break; |
| 1643 | } |
| 1644 | |
| 1645 | // Look back to try to find a pre-index instruction. For example, |
| 1646 | // add x0, x0, #8 |
| 1647 | // ldr x1, [x0] |
| 1648 | // merged into: |
| 1649 | // ldr x1, [x0, #8]! |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1650 | Update = findMatchingUpdateInsnBackward(MBBI, UpdateLimit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1651 | if (Update != E) { |
| 1652 | // Merge the update into the ld/st. |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1653 | MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1654 | Modified = true; |
| 1655 | ++NumPreFolded; |
| 1656 | break; |
| 1657 | } |
Chad Rosier | 7a83d77 | 2015-10-01 13:09:44 +0000 | [diff] [blame] | 1658 | // The immediate in the load/store is scaled by the size of the memory |
| 1659 | // operation. The immediate in the add we're looking for, |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1660 | // however, is not, so adjust here. |
Chad Rosier | 0b15e7c | 2015-10-01 13:33:31 +0000 | [diff] [blame] | 1661 | int UnscaledOffset = getLdStOffsetOp(MI).getImm() * getMemScale(MI); |
Chad Rosier | 1bbd7fb | 2015-09-25 17:48:17 +0000 | [diff] [blame] | 1662 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1663 | // Look forward to try to find a post-index instruction. For example, |
| 1664 | // ldr x1, [x0, #64] |
| 1665 | // add x0, x0, #64 |
| 1666 | // merged into: |
| 1667 | // ldr x1, [x0, #64]! |
Chad Rosier | 35706ad | 2016-02-04 21:26:02 +0000 | [diff] [blame] | 1668 | Update = findMatchingUpdateInsnForward(MBBI, UnscaledOffset, UpdateLimit); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1669 | if (Update != E) { |
| 1670 | // Merge the update into the ld/st. |
Chad Rosier | 2dfd354 | 2015-09-23 13:51:44 +0000 | [diff] [blame] | 1671 | MBBI = mergeUpdateInsn(MBBI, Update, /*IsPreIdx=*/true); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1672 | Modified = true; |
| 1673 | ++NumPreFolded; |
| 1674 | break; |
| 1675 | } |
| 1676 | |
| 1677 | // Nothing found. Just move to the next instruction. |
| 1678 | ++MBBI; |
| 1679 | break; |
| 1680 | } |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1681 | } |
| 1682 | } |
| 1683 | |
| 1684 | return Modified; |
| 1685 | } |
| 1686 | |
| 1687 | bool AArch64LoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Andrew Kaylor | 1ac98bb | 2016-04-25 21:58:52 +0000 | [diff] [blame] | 1688 | if (skipFunction(*Fn.getFunction())) |
| 1689 | return false; |
| 1690 | |
Oliver Stannard | d414c99 | 2015-11-10 11:04:18 +0000 | [diff] [blame] | 1691 | Subtarget = &static_cast<const AArch64Subtarget &>(Fn.getSubtarget()); |
| 1692 | TII = static_cast<const AArch64InstrInfo *>(Subtarget->getInstrInfo()); |
| 1693 | TRI = Subtarget->getRegisterInfo(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1694 | |
Chad Rosier | bba881e | 2016-02-02 15:02:30 +0000 | [diff] [blame] | 1695 | // Resize the modified and used register bitfield trackers. We do this once |
| 1696 | // per function and then clear the bitfield each time we optimize a load or |
| 1697 | // store. |
| 1698 | ModifiedRegs.resize(TRI->getNumRegs()); |
| 1699 | UsedRegs.resize(TRI->getNumRegs()); |
| 1700 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1701 | bool Modified = false; |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1702 | bool enableNarrowZeroStOpt = |
| 1703 | Subtarget->mergeNarrowStores() && !Subtarget->requiresStrictAlign(); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1704 | for (auto &MBB : Fn) |
Chad Rosier | d6daac4 | 2016-11-07 15:27:22 +0000 | [diff] [blame] | 1705 | Modified |= optimizeBlock(MBB, enableNarrowZeroStOpt); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1706 | |
| 1707 | return Modified; |
| 1708 | } |
| 1709 | |
| 1710 | // FIXME: Do we need/want a pre-alloc pass like ARM has to try to keep |
| 1711 | // loads and stores near one another? |
| 1712 | |
Chad Rosier | 3f8b09d | 2016-02-09 19:42:19 +0000 | [diff] [blame] | 1713 | // FIXME: When pairing store instructions it's very possible for this pass to |
| 1714 | // hoist a store with a KILL marker above another use (without a KILL marker). |
| 1715 | // The resulting IR is invalid, but nothing uses the KILL markers after this |
| 1716 | // pass, so it's never caused a problem in practice. |
| 1717 | |
Chad Rosier | 43f5c84 | 2015-08-05 12:40:13 +0000 | [diff] [blame] | 1718 | /// createAArch64LoadStoreOptimizationPass - returns an instance of the |
| 1719 | /// load / store optimization pass. |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1720 | FunctionPass *llvm::createAArch64LoadStoreOptimizationPass() { |
| 1721 | return new AArch64LoadStoreOpt(); |
| 1722 | } |