blob: dcf69f5e0605e545c4baba999c64de66b43f37f5 [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000017#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000020#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000022#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000023#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000024#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000025#include "llvm/IR/Type.h"
26#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000027#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000028#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000029
30#define DEBUG_TYPE "irtranslator"
31
Quentin Colombet105cf2b2016-01-20 20:58:56 +000032using namespace llvm;
33
34char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000035INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
36 false, false)
37INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
38INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000039 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000040
Quentin Colombeta7fae162016-02-11 17:53:23 +000041IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000042 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000043}
44
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000045void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
46 AU.addRequired<TargetPassConfig>();
47 MachineFunctionPass::getAnalysisUsage(AU);
48}
49
50
Quentin Colombete225e252016-03-11 17:27:54 +000051unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
52 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000053 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000054 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000055 // Fill ValRegsSequence with the sequence of registers
56 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000057 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000058 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000059 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000060 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000061
62 if (auto CV = dyn_cast<Constant>(&Val)) {
63 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000064 if (!Success) {
65 if (!TPC->isGlobalISelAbortEnabled()) {
66 MIRBuilder.getMF().getProperties().set(
67 MachineFunctionProperties::Property::FailedISel);
68 return 0;
69 }
Tim Northover5ed648e2016-08-09 21:28:04 +000070 report_fatal_error("unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000071 }
Tim Northover5ed648e2016-08-09 21:28:04 +000072 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000073 }
Quentin Colombetccd77252016-02-11 21:48:32 +000074 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000075}
76
Tim Northovercdf23f12016-10-31 18:30:59 +000077int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
78 if (FrameIndices.find(&AI) != FrameIndices.end())
79 return FrameIndices[&AI];
80
81 MachineFunction &MF = MIRBuilder.getMF();
82 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
83 unsigned Size =
84 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
85
86 // Always allocate at least one byte.
87 Size = std::max(Size, 1u);
88
89 unsigned Alignment = AI.getAlignment();
90 if (!Alignment)
91 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
92
93 int &FI = FrameIndices[&AI];
94 FI = MF.getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
95 return FI;
96}
97
Tim Northoverad2b7172016-07-26 20:23:26 +000098unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
99 unsigned Alignment = 0;
100 Type *ValTy = nullptr;
101 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
102 Alignment = SI->getAlignment();
103 ValTy = SI->getValueOperand()->getType();
104 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
105 Alignment = LI->getAlignment();
106 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000107 } else if (!TPC->isGlobalISelAbortEnabled()) {
108 MIRBuilder.getMF().getProperties().set(
109 MachineFunctionProperties::Property::FailedISel);
110 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000111 } else
112 llvm_unreachable("unhandled memory instruction");
113
114 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
115}
116
Quentin Colombet53237a92016-03-11 17:27:43 +0000117MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
118 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000119 if (!MBB) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000120 MachineFunction &MF = MIRBuilder.getMF();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000121 MBB = MF.CreateMachineBasicBlock();
122 MF.push_back(MBB);
123 }
124 return *MBB;
125}
126
Tim Northover357f1be2016-08-10 23:02:41 +0000127bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U) {
Tim Northover0d56e052016-07-29 18:11:21 +0000128 // FIXME: handle signed/unsigned wrapping flags.
129
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000130 // Get or create a virtual register for each value.
131 // Unless the value is a Constant => loadimm cst?
132 // or inline constant each time?
133 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000134 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
135 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
136 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000137 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000138 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000139}
140
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000141bool IRTranslator::translateCompare(const User &U) {
142 const CmpInst *CI = dyn_cast<CmpInst>(&U);
143 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
144 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
145 unsigned Res = getOrCreateVReg(U);
146 CmpInst::Predicate Pred =
147 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
148 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000149
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000150 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000151 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000152 else
Tim Northover0f140c72016-09-09 11:46:34 +0000153 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000154
Tim Northoverde3aea0412016-08-17 20:25:25 +0000155 return true;
156}
157
Tim Northover357f1be2016-08-10 23:02:41 +0000158bool IRTranslator::translateRet(const User &U) {
159 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000160 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000161 // The target may mess up with the insertion point, but
162 // this is not important as a return is the last instruction
163 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000164 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000165}
166
Tim Northover357f1be2016-08-10 23:02:41 +0000167bool IRTranslator::translateBr(const User &U) {
168 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000169 unsigned Succ = 0;
170 if (!BrInst.isUnconditional()) {
171 // We want a G_BRCOND to the true BB followed by an unconditional branch.
172 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
173 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
174 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000175 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000176 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000177
178 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
179 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
180 MIRBuilder.buildBr(TgtBB);
181
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000182 // Link successors.
183 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
184 for (const BasicBlock *Succ : BrInst.successors())
185 CurBB.addSuccessor(&getOrCreateBB(*Succ));
186 return true;
187}
188
Tim Northover357f1be2016-08-10 23:02:41 +0000189bool IRTranslator::translateLoad(const User &U) {
190 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000191
Tim Northover7152dca2016-10-19 15:55:06 +0000192 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000193 return false;
194
Tim Northover7152dca2016-10-19 15:55:06 +0000195 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
196 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
197 : MachineMemOperand::MONone;
198 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000199
200 MachineFunction &MF = MIRBuilder.getMF();
201 unsigned Res = getOrCreateVReg(LI);
202 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000203 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000204 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000205 Res, Addr,
Tim Northover7152dca2016-10-19 15:55:06 +0000206 *MF.getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
207 Flags, DL->getTypeStoreSize(LI.getType()),
208 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000209 return true;
210}
211
Tim Northover357f1be2016-08-10 23:02:41 +0000212bool IRTranslator::translateStore(const User &U) {
213 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000214
Tim Northover7152dca2016-10-19 15:55:06 +0000215 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000216 return false;
217
Tim Northover7152dca2016-10-19 15:55:06 +0000218 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
219 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
220 : MachineMemOperand::MONone;
221 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000222
223 MachineFunction &MF = MIRBuilder.getMF();
224 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
225 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000226 LLT VTy{*SI.getValueOperand()->getType(), *DL},
227 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000228
229 MIRBuilder.buildStore(
Tim Northover7152dca2016-10-19 15:55:06 +0000230 Val, Addr, *MF.getMachineMemOperand(
231 MachinePointerInfo(SI.getPointerOperand()), Flags,
232 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
233 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000234 return true;
235}
236
Tim Northover6f80b082016-08-19 17:47:05 +0000237bool IRTranslator::translateExtractValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000238 const Value *Src = U.getOperand(0);
239 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000240 SmallVector<Value *, 1> Indices;
241
242 // getIndexedOffsetInType is designed for GEPs, so the first index is the
243 // usual array element rather than looking into the actual aggregate.
244 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000245
246 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
247 for (auto Idx : EVI->indices())
248 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
249 } else {
250 for (unsigned i = 1; i < U.getNumOperands(); ++i)
251 Indices.push_back(U.getOperand(i));
252 }
Tim Northover6f80b082016-08-19 17:47:05 +0000253
254 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
255
Tim Northoverb6046222016-08-19 20:09:03 +0000256 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000257 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000258
259 return true;
260}
261
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000262bool IRTranslator::translateInsertValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000263 const Value *Src = U.getOperand(0);
264 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000265 SmallVector<Value *, 1> Indices;
266
267 // getIndexedOffsetInType is designed for GEPs, so the first index is the
268 // usual array element rather than looking into the actual aggregate.
269 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000270
271 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
272 for (auto Idx : IVI->indices())
273 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
274 } else {
275 for (unsigned i = 2; i < U.getNumOperands(); ++i)
276 Indices.push_back(U.getOperand(i));
277 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000278
279 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
280
Tim Northoverb6046222016-08-19 20:09:03 +0000281 unsigned Res = getOrCreateVReg(U);
282 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000283 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
284 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000285
286 return true;
287}
288
Tim Northover5a28c362016-08-19 20:09:07 +0000289bool IRTranslator::translateSelect(const User &U) {
Tim Northover0f140c72016-09-09 11:46:34 +0000290 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
291 getOrCreateVReg(*U.getOperand(1)),
292 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000293 return true;
294}
295
Tim Northover357f1be2016-08-10 23:02:41 +0000296bool IRTranslator::translateBitCast(const User &U) {
Tim Northover5ae83502016-09-15 09:20:34 +0000297 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000298 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000299 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000300 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000301 else
Tim Northover357f1be2016-08-10 23:02:41 +0000302 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000303 return true;
304 }
Tim Northover357f1be2016-08-10 23:02:41 +0000305 return translateCast(TargetOpcode::G_BITCAST, U);
Tim Northover7c9eba92016-07-25 21:01:29 +0000306}
307
Tim Northover357f1be2016-08-10 23:02:41 +0000308bool IRTranslator::translateCast(unsigned Opcode, const User &U) {
309 unsigned Op = getOrCreateVReg(*U.getOperand(0));
310 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000311 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000312 return true;
313}
314
Tim Northovera7653b32016-09-12 11:20:22 +0000315bool IRTranslator::translateGetElementPtr(const User &U) {
316 // FIXME: support vector GEPs.
317 if (U.getType()->isVectorTy())
318 return false;
319
320 Value &Op0 = *U.getOperand(0);
321 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000322 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000323 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
324 LLT OffsetTy = LLT::scalar(PtrSize);
325
326 int64_t Offset = 0;
327 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
328 GTI != E; ++GTI) {
329 const Value *Idx = GTI.getOperand();
330 if (StructType *StTy = dyn_cast<StructType>(*GTI)) {
331 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
332 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
333 continue;
334 } else {
335 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
336
337 // If this is a scalar constant or a splat vector of constants,
338 // handle it quickly.
339 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
340 Offset += ElementSize * CI->getSExtValue();
341 continue;
342 }
343
344 if (Offset != 0) {
345 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
346 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
347 MIRBuilder.buildConstant(OffsetReg, Offset);
348 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
349
350 BaseReg = NewBaseReg;
351 Offset = 0;
352 }
353
354 // N = N + Idx * ElementSize;
355 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
356 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
357
358 unsigned IdxReg = getOrCreateVReg(*Idx);
359 if (MRI->getType(IdxReg) != OffsetTy) {
360 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
361 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
362 IdxReg = NewIdxReg;
363 }
364
365 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
366 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
367
368 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
369 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
370 BaseReg = NewBaseReg;
371 }
372 }
373
374 if (Offset != 0) {
375 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
376 MIRBuilder.buildConstant(OffsetReg, Offset);
377 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
378 return true;
379 }
380
381 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
382 return true;
383}
384
Tim Northover3f186032016-10-18 20:03:45 +0000385bool IRTranslator::translateMemcpy(const CallInst &CI) {
386 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
387 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
388 0 ||
389 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
390 0 ||
391 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
392 return false;
393
394 SmallVector<CallLowering::ArgInfo, 8> Args;
395 for (int i = 0; i < 3; ++i) {
396 const auto &Arg = CI.getArgOperand(i);
397 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
398 }
399
400 MachineOperand Callee = MachineOperand::CreateES("memcpy");
401
402 return CLI->lowerCall(MIRBuilder, Callee,
403 CallLowering::ArgInfo(0, CI.getType()), Args);
404}
Tim Northovera7653b32016-09-12 11:20:22 +0000405
Tim Northovercdf23f12016-10-31 18:30:59 +0000406void IRTranslator::getStackGuard(unsigned DstReg) {
407 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
408 MIB.addDef(DstReg);
409
410 auto &MF = MIRBuilder.getMF();
411 auto &TLI = *MF.getSubtarget().getTargetLowering();
412 Value *Global = TLI.getSDagStackGuard(*MF.getFunction()->getParent());
413 if (!Global)
414 return;
415
416 MachinePointerInfo MPInfo(Global);
417 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
418 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
419 MachineMemOperand::MODereferenceable;
420 *MemRefs =
421 MF.getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
422 DL->getPointerABIAlignment());
423 MIB.setMemRefs(MemRefs, MemRefs + 1);
424}
425
Tim Northover91c81732016-08-19 17:17:06 +0000426bool IRTranslator::translateKnownIntrinsic(const CallInst &CI,
427 Intrinsic::ID ID) {
428 unsigned Op = 0;
429 switch (ID) {
430 default: return false;
431 case Intrinsic::uadd_with_overflow: Op = TargetOpcode::G_UADDE; break;
432 case Intrinsic::sadd_with_overflow: Op = TargetOpcode::G_SADDO; break;
433 case Intrinsic::usub_with_overflow: Op = TargetOpcode::G_USUBE; break;
434 case Intrinsic::ssub_with_overflow: Op = TargetOpcode::G_SSUBO; break;
435 case Intrinsic::umul_with_overflow: Op = TargetOpcode::G_UMULO; break;
436 case Intrinsic::smul_with_overflow: Op = TargetOpcode::G_SMULO; break;
Tim Northover3f186032016-10-18 20:03:45 +0000437 case Intrinsic::memcpy:
438 return translateMemcpy(CI);
Tim Northover6e904302016-10-18 20:03:51 +0000439 case Intrinsic::objectsize: {
440 // If we don't know by now, we're never going to know.
441 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
442
443 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
444 return true;
445 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000446 case Intrinsic::stackguard:
447 getStackGuard(getOrCreateVReg(CI));
448 return true;
449 case Intrinsic::stackprotector: {
450 MachineFunction &MF = MIRBuilder.getMF();
451 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
452 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
453 getStackGuard(GuardVal);
454
455 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
456 MIRBuilder.buildStore(
457 GuardVal, getOrCreateVReg(*Slot),
458 *MF.getMachineMemOperand(
459 MachinePointerInfo::getFixedStack(MF, getOrCreateFrameIndex(*Slot)),
460 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
461 PtrTy.getSizeInBits() / 8, 8));
462 return true;
463 }
Tim Northover91c81732016-08-19 17:17:06 +0000464 }
465
Tim Northover5ae83502016-09-15 09:20:34 +0000466 LLT Ty{*CI.getOperand(0)->getType(), *DL};
Tim Northover91c81732016-08-19 17:17:06 +0000467 LLT s1 = LLT::scalar(1);
468 unsigned Width = Ty.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000469 unsigned Res = MRI->createGenericVirtualRegister(Ty);
470 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
471 auto MIB = MIRBuilder.buildInstr(Op)
Tim Northover91c81732016-08-19 17:17:06 +0000472 .addDef(Res)
473 .addDef(Overflow)
474 .addUse(getOrCreateVReg(*CI.getOperand(0)))
475 .addUse(getOrCreateVReg(*CI.getOperand(1)));
476
477 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Tim Northover0f140c72016-09-09 11:46:34 +0000478 unsigned Zero = MRI->createGenericVirtualRegister(s1);
479 EntryBuilder.buildConstant(Zero, 0);
Tim Northover91c81732016-08-19 17:17:06 +0000480 MIB.addUse(Zero);
481 }
482
Tim Northover0f140c72016-09-09 11:46:34 +0000483 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
Tim Northover91c81732016-08-19 17:17:06 +0000484 return true;
485}
486
Tim Northover357f1be2016-08-10 23:02:41 +0000487bool IRTranslator::translateCall(const User &U) {
488 const CallInst &CI = cast<CallInst>(U);
Tim Northover5fb414d2016-07-29 22:32:36 +0000489 auto TII = MIRBuilder.getMF().getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000490 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000491
Tim Northover406024a2016-08-10 21:44:01 +0000492 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000493 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
494 SmallVector<unsigned, 8> Args;
495 for (auto &Arg: CI.arg_operands())
496 Args.push_back(getOrCreateVReg(*Arg));
497
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000498 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
499 return getOrCreateVReg(*CI.getCalledValue());
500 });
Tim Northover406024a2016-08-10 21:44:01 +0000501 }
502
503 Intrinsic::ID ID = F->getIntrinsicID();
504 if (TII && ID == Intrinsic::not_intrinsic)
505 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
506
507 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000508
Tim Northover91c81732016-08-19 17:17:06 +0000509 if (translateKnownIntrinsic(CI, ID))
510 return true;
511
Tim Northover5fb414d2016-07-29 22:32:36 +0000512 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
513 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000514 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000515
516 for (auto &Arg : CI.arg_operands()) {
517 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
518 MIB.addImm(CI->getSExtValue());
519 else
520 MIB.addUse(getOrCreateVReg(*Arg));
521 }
522 return true;
523}
524
Tim Northoverbd505462016-07-22 16:59:52 +0000525bool IRTranslator::translateStaticAlloca(const AllocaInst &AI) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000526 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
527 return false;
528
Tim Northoverbd505462016-07-22 16:59:52 +0000529 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000530 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000531 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000532 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000533 return true;
534}
535
Tim Northover357f1be2016-08-10 23:02:41 +0000536bool IRTranslator::translatePHI(const User &U) {
537 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000538 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000539 MIB.addDef(getOrCreateVReg(PI));
540
541 PendingPHIs.emplace_back(&PI, MIB.getInstr());
542 return true;
543}
544
545void IRTranslator::finishPendingPhis() {
546 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
547 const PHINode *PI = Phi.first;
548 MachineInstrBuilder MIB(MIRBuilder.getMF(), Phi.second);
549
550 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
551 // won't create extra control flow here, otherwise we need to find the
552 // dominating predecessor here (or perhaps force the weirder IRTranslators
553 // to provide a simple boundary).
554 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
555 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
556 "I appear to have misunderstood Machine PHIs");
557 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
558 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
559 }
560 }
Tim Northover14e7f732016-08-05 17:50:36 +0000561
562 PendingPHIs.clear();
Tim Northover97d0cb32016-08-05 17:16:40 +0000563}
564
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000565bool IRTranslator::translate(const Instruction &Inst) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000566 MIRBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000567 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000568#define HANDLE_INST(NUM, OPCODE, CLASS) \
569 case Instruction::OPCODE: return translate##OPCODE(Inst);
570#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000571 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000572 if (!TPC->isGlobalISelAbortEnabled())
573 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000574 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000575 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000576}
577
Tim Northover5ed648e2016-08-09 21:28:04 +0000578bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000579 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000580 EntryBuilder.buildConstant(Reg, CI->getZExtValue());
Tim Northoverb16734f2016-08-19 20:09:15 +0000581 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000582 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000583 else if (isa<UndefValue>(C))
584 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000585 else if (isa<ConstantPointerNull>(C))
Tim Northover0f140c72016-09-09 11:46:34 +0000586 EntryBuilder.buildInstr(TargetOpcode::G_CONSTANT)
Tim Northover8e0c53a2016-08-11 21:40:55 +0000587 .addDef(Reg)
588 .addImm(0);
Tim Northover032548f2016-09-12 12:10:41 +0000589 else if (auto GV = dyn_cast<GlobalValue>(&C))
590 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000591 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
592 switch(CE->getOpcode()) {
593#define HANDLE_INST(NUM, OPCODE, CLASS) \
594 case Instruction::OPCODE: return translate##OPCODE(*CE);
595#include "llvm/IR/Instruction.def"
596 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000597 if (!TPC->isGlobalISelAbortEnabled())
598 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000599 llvm_unreachable("unknown opcode");
600 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000601 } else if (!TPC->isGlobalISelAbortEnabled())
602 return false;
603 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000604 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000605
Tim Northoverd403a3d2016-08-09 23:01:30 +0000606 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000607}
608
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000609
Tim Northover0d510442016-08-11 16:21:29 +0000610void IRTranslator::finalizeFunction() {
611 finishPendingPhis();
612
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000613 // Release the memory used by the different maps we
614 // needed during the translation.
Quentin Colombetccd77252016-02-11 21:48:32 +0000615 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000616 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000617 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000618}
619
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000620bool IRTranslator::runOnMachineFunction(MachineFunction &MF) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000621 const Function &F = *MF.getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000622 if (F.empty())
623 return false;
Quentin Colombetba2a0162016-02-16 19:26:02 +0000624 CLI = MF.getSubtarget().getCallLowering();
Quentin Colombet000b5802016-03-11 17:27:51 +0000625 MIRBuilder.setMF(MF);
Tim Northover5ed648e2016-08-09 21:28:04 +0000626 EntryBuilder.setMF(MF);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000627 MRI = &MF.getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000628 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000629 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000630
Tim Northover14e7f732016-08-05 17:50:36 +0000631 assert(PendingPHIs.empty() && "stale PHIs");
632
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000633 // Setup the arguments.
Quentin Colombet53237a92016-03-11 17:27:43 +0000634 MachineBasicBlock &MBB = getOrCreateBB(F.front());
Quentin Colombet91ebd712016-03-11 17:27:47 +0000635 MIRBuilder.setMBB(MBB);
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000636 SmallVector<unsigned, 8> VRegArgs;
637 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000638 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover862758ec2016-09-21 12:57:35 +0000639 bool Succeeded = CLI->lowerFormalArguments(MIRBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000640 if (!Succeeded) {
641 if (!TPC->isGlobalISelAbortEnabled()) {
642 MIRBuilder.getMF().getProperties().set(
643 MachineFunctionProperties::Property::FailedISel);
644 return false;
645 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000646 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000647 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000648
Tim Northover5ed648e2016-08-09 21:28:04 +0000649 // Now that we've got the ABI handling code, it's safe to set a location for
650 // any Constants we find in the IR.
651 if (MBB.empty())
652 EntryBuilder.setMBB(MBB);
653 else
654 EntryBuilder.setInstr(MBB.back(), /* Before */ false);
655
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000656 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000657 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000658 // Set the insertion point of all the following translations to
659 // the end of this basic block.
660 MIRBuilder.setMBB(MBB);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000661 for (const Instruction &Inst: BB) {
662 bool Succeeded = translate(Inst);
663 if (!Succeeded) {
664 DEBUG(dbgs() << "Cannot translate: " << Inst << '\n');
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000665 if (TPC->isGlobalISelAbortEnabled())
666 report_fatal_error("Unable to translate instruction");
667 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
668 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000669 }
670 }
671 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000672
Tim Northover0d510442016-08-11 16:21:29 +0000673 finalizeFunction();
Tim Northover97d0cb32016-08-05 17:16:40 +0000674
Tim Northover72eebfa2016-07-12 22:23:42 +0000675 // Now that the MachineFrameInfo has been configured, no further changes to
676 // the reserved registers are possible.
677 MRI->freezeReservedRegs(MF);
678
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000679 return false;
680}