blob: 7e5ae05781eafff033a998658586103aac1d3f95 [file] [log] [blame]
Andrew Trick6a50baa2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Tricke77e84e2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Andrew Trick02a80da2012-03-08 01:41:12 +000015#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/PriorityQueue.h"
17#include "llvm/Analysis/AliasAnalysis.h"
18#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszakdf17ddd2013-03-10 13:11:23 +000019#include "llvm/CodeGen/MachineDominators.h"
20#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick736dd9a2013-06-21 18:32:58 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000022#include "llvm/CodeGen/Passes.h"
Andrew Trick05ff4662012-06-06 20:29:31 +000023#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trickcd1c2f92012-11-28 05:13:24 +000024#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick61f1a272012-05-24 22:11:09 +000025#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000026#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/ErrorHandling.h"
Andrew Trickea9fd952013-01-25 07:45:29 +000029#include "llvm/Support/GraphWriter.h"
Andrew Tricke77e84e2012-01-13 06:30:30 +000030#include "llvm/Support/raw_ostream.h"
Jakub Staszak80df8b82013-06-14 00:00:13 +000031#include "llvm/Target/TargetInstrInfo.h"
Andrew Trick7ccdc5c2012-01-17 06:55:07 +000032#include <queue>
33
Andrew Tricke77e84e2012-01-13 06:30:30 +000034using namespace llvm;
35
Chandler Carruth1b9dde02014-04-22 02:02:50 +000036#define DEBUG_TYPE "misched"
37
Andrew Trick7a8e1002012-09-11 00:39:15 +000038namespace llvm {
39cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
40 cl::desc("Force top-down list scheduling"));
41cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
42 cl::desc("Force bottom-up list scheduling"));
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +000043cl::opt<bool>
44DumpCriticalPathLength("misched-dcpl", cl::Hidden,
45 cl::desc("Print critical path length to stdout"));
Andrew Trick7a8e1002012-09-11 00:39:15 +000046}
Andrew Trick8823dec2012-03-14 04:00:41 +000047
Andrew Tricka5f19562012-03-07 00:18:25 +000048#ifndef NDEBUG
49static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
50 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hamesdd98c492012-03-19 18:38:38 +000051
Matthias Braund78ee542015-09-17 21:09:59 +000052/// In some situations a few uninteresting nodes depend on nearly all other
53/// nodes in the graph, provide a cutoff to hide them.
54static cl::opt<unsigned> ViewMISchedCutoff("view-misched-cutoff", cl::Hidden,
55 cl::desc("Hide nodes with more predecessor/successor than cutoff"));
56
Lang Hamesdd98c492012-03-19 18:38:38 +000057static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
58 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick33e05d72013-12-28 21:57:02 +000059
60static cl::opt<std::string> SchedOnlyFunc("misched-only-func", cl::Hidden,
61 cl::desc("Only schedule this function"));
62static cl::opt<unsigned> SchedOnlyBlock("misched-only-block", cl::Hidden,
63 cl::desc("Only schedule this MBB#"));
Andrew Tricka5f19562012-03-07 00:18:25 +000064#else
65static bool ViewMISchedDAGs = false;
66#endif // NDEBUG
67
Andrew Trickb6e74712013-09-04 20:59:59 +000068static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
69 cl::desc("Enable register pressure scheduling."), cl::init(true));
70
Andrew Trickc01b0042013-08-23 17:48:43 +000071static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
Andrew Trick6c88b352013-09-09 23:31:14 +000072 cl::desc("Enable cyclic critical path analysis."), cl::init(true));
Andrew Trickc01b0042013-08-23 17:48:43 +000073
Andrew Tricka7714a02012-11-12 19:40:10 +000074static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000075 cl::desc("Enable load clustering."), cl::init(true));
Andrew Tricka7714a02012-11-12 19:40:10 +000076
Andrew Trick263280242012-11-12 19:52:20 +000077// Experimental heuristics
78static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trick108c88c2012-11-13 08:47:29 +000079 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick263280242012-11-12 19:52:20 +000080
Andrew Trick48f2a722013-03-08 05:40:34 +000081static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
82 cl::desc("Verify machine instrs before and after machine scheduling"));
83
Andrew Trick44f750a2013-01-25 04:01:04 +000084// DAG subtrees must have at least this many nodes.
85static const unsigned MinSubtreeSize = 8;
86
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000087// Pin the vtables to this file.
88void MachineSchedStrategy::anchor() {}
89void ScheduleDAGMutation::anchor() {}
90
Andrew Trick63440872012-01-14 02:17:06 +000091//===----------------------------------------------------------------------===//
92// Machine Instruction Scheduling Pass and Registry
93//===----------------------------------------------------------------------===//
94
Andrew Trick4d4b5462012-04-24 20:36:19 +000095MachineSchedContext::MachineSchedContext():
Craig Topperc0196b12014-04-14 00:51:57 +000096 MF(nullptr), MLI(nullptr), MDT(nullptr), PassConfig(nullptr), AA(nullptr), LIS(nullptr) {
Andrew Trick4d4b5462012-04-24 20:36:19 +000097 RegClassInfo = new RegisterClassInfo();
98}
99
100MachineSchedContext::~MachineSchedContext() {
101 delete RegClassInfo;
102}
103
Andrew Tricke77e84e2012-01-13 06:30:30 +0000104namespace {
Andrew Trickd7f890e2013-12-28 21:56:47 +0000105/// Base class for a machine scheduler class that can run at any point.
106class MachineSchedulerBase : public MachineSchedContext,
107 public MachineFunctionPass {
108public:
109 MachineSchedulerBase(char &ID): MachineFunctionPass(ID) {}
110
Craig Topperc0196b12014-04-14 00:51:57 +0000111 void print(raw_ostream &O, const Module* = nullptr) const override;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000112
113protected:
114 void scheduleRegions(ScheduleDAGInstrs &Scheduler);
115};
116
Andrew Tricke1c034f2012-01-17 06:55:03 +0000117/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000118class MachineScheduler : public MachineSchedulerBase {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000119public:
Andrew Tricke1c034f2012-01-17 06:55:03 +0000120 MachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000121
Craig Topper4584cd52014-03-07 09:26:03 +0000122 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000123
Craig Topper4584cd52014-03-07 09:26:03 +0000124 bool runOnMachineFunction(MachineFunction&) override;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000125
Andrew Tricke77e84e2012-01-13 06:30:30 +0000126 static char ID; // Class identification, replacement for typeinfo
Andrew Trick978674b2013-09-20 05:14:41 +0000127
128protected:
129 ScheduleDAGInstrs *createMachineScheduler();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000130};
Andrew Trick17080b92013-12-28 21:56:51 +0000131
132/// PostMachineScheduler runs after shortly before code emission.
133class PostMachineScheduler : public MachineSchedulerBase {
134public:
135 PostMachineScheduler();
136
Craig Topper4584cd52014-03-07 09:26:03 +0000137 void getAnalysisUsage(AnalysisUsage &AU) const override;
Andrew Trick17080b92013-12-28 21:56:51 +0000138
Craig Topper4584cd52014-03-07 09:26:03 +0000139 bool runOnMachineFunction(MachineFunction&) override;
Andrew Trick17080b92013-12-28 21:56:51 +0000140
141 static char ID; // Class identification, replacement for typeinfo
142
143protected:
144 ScheduleDAGInstrs *createPostMachineScheduler();
145};
Andrew Tricke77e84e2012-01-13 06:30:30 +0000146} // namespace
147
Andrew Tricke1c034f2012-01-17 06:55:03 +0000148char MachineScheduler::ID = 0;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000149
Andrew Tricke1c034f2012-01-17 06:55:03 +0000150char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Tricke77e84e2012-01-13 06:30:30 +0000151
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000152INITIALIZE_PASS_BEGIN(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000153 "Machine Instruction Scheduler", false, false)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000154INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
Andrew Tricke77e84e2012-01-13 06:30:30 +0000155INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
156INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000157INITIALIZE_PASS_END(MachineScheduler, "machine-scheduler",
Andrew Tricke77e84e2012-01-13 06:30:30 +0000158 "Machine Instruction Scheduler", false, false)
159
Andrew Tricke1c034f2012-01-17 06:55:03 +0000160MachineScheduler::MachineScheduler()
Andrew Trickd7f890e2013-12-28 21:56:47 +0000161: MachineSchedulerBase(ID) {
Andrew Tricke1c034f2012-01-17 06:55:03 +0000162 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Tricke77e84e2012-01-13 06:30:30 +0000163}
164
Andrew Tricke1c034f2012-01-17 06:55:03 +0000165void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000166 AU.setPreservesCFG();
167 AU.addRequiredID(MachineDominatorsID);
168 AU.addRequired<MachineLoopInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000169 AU.addRequired<AAResultsWrapperPass>();
Andrew Trick45300682012-03-09 00:52:20 +0000170 AU.addRequired<TargetPassConfig>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000171 AU.addRequired<SlotIndexes>();
172 AU.addPreserved<SlotIndexes>();
173 AU.addRequired<LiveIntervals>();
174 AU.addPreserved<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000175 MachineFunctionPass::getAnalysisUsage(AU);
176}
177
Andrew Trick17080b92013-12-28 21:56:51 +0000178char PostMachineScheduler::ID = 0;
179
180char &llvm::PostMachineSchedulerID = PostMachineScheduler::ID;
181
182INITIALIZE_PASS(PostMachineScheduler, "postmisched",
Saleem Abdulrasool7230b372013-12-28 22:47:55 +0000183 "PostRA Machine Instruction Scheduler", false, false)
Andrew Trick17080b92013-12-28 21:56:51 +0000184
185PostMachineScheduler::PostMachineScheduler()
186: MachineSchedulerBase(ID) {
187 initializePostMachineSchedulerPass(*PassRegistry::getPassRegistry());
188}
189
190void PostMachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
191 AU.setPreservesCFG();
192 AU.addRequiredID(MachineDominatorsID);
193 AU.addRequired<MachineLoopInfo>();
194 AU.addRequired<TargetPassConfig>();
195 MachineFunctionPass::getAnalysisUsage(AU);
196}
197
Andrew Tricke77e84e2012-01-13 06:30:30 +0000198MachinePassRegistry MachineSchedRegistry::Registry;
199
Andrew Trick45300682012-03-09 00:52:20 +0000200/// A dummy default scheduler factory indicates whether the scheduler
201/// is overridden on the command line.
202static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
Craig Topperc0196b12014-04-14 00:51:57 +0000203 return nullptr;
Andrew Trick45300682012-03-09 00:52:20 +0000204}
Andrew Tricke77e84e2012-01-13 06:30:30 +0000205
206/// MachineSchedOpt allows command line selection of the scheduler.
207static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
208 RegisterPassParser<MachineSchedRegistry> >
209MachineSchedOpt("misched",
Andrew Trick45300682012-03-09 00:52:20 +0000210 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Tricke77e84e2012-01-13 06:30:30 +0000211 cl::desc("Machine instruction scheduler to use"));
212
Andrew Trick45300682012-03-09 00:52:20 +0000213static MachineSchedRegistry
Andrew Trick8823dec2012-03-14 04:00:41 +0000214DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trick45300682012-03-09 00:52:20 +0000215 useDefaultMachineSched);
216
Eric Christopher5f141b02015-03-11 22:56:10 +0000217static cl::opt<bool> EnableMachineSched(
218 "enable-misched",
219 cl::desc("Enable the machine instruction scheduling pass."), cl::init(true),
220 cl::Hidden);
221
Andrew Trick8823dec2012-03-14 04:00:41 +0000222/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trick45300682012-03-09 00:52:20 +0000223/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000224static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C);
225static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C);
Andrew Trickcc45a282012-04-24 18:04:34 +0000226
227/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000228static MachineBasicBlock::const_iterator
229priorNonDebug(MachineBasicBlock::const_iterator I,
230 MachineBasicBlock::const_iterator Beg) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000231 assert(I != Beg && "reached the top of the region, cannot decrement");
232 while (--I != Beg) {
233 if (!I->isDebugValue())
234 break;
235 }
236 return I;
237}
238
Andrew Trick2bc74c22013-08-30 04:36:57 +0000239/// Non-const version.
240static MachineBasicBlock::iterator
241priorNonDebug(MachineBasicBlock::iterator I,
242 MachineBasicBlock::const_iterator Beg) {
243 return const_cast<MachineInstr*>(
244 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
245}
246
Andrew Trickcc45a282012-04-24 18:04:34 +0000247/// If this iterator is a debug value, increment until reaching the End or a
248/// non-debug instruction.
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000249static MachineBasicBlock::const_iterator
250nextIfDebug(MachineBasicBlock::const_iterator I,
251 MachineBasicBlock::const_iterator End) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000252 for(; I != End; ++I) {
Andrew Trickcc45a282012-04-24 18:04:34 +0000253 if (!I->isDebugValue())
254 break;
255 }
256 return I;
257}
258
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000259/// Non-const version.
260static MachineBasicBlock::iterator
261nextIfDebug(MachineBasicBlock::iterator I,
262 MachineBasicBlock::const_iterator End) {
263 // Cast the return value to nonconst MachineInstr, then cast to an
264 // instr_iterator, which does not check for null, finally return a
265 // bundle_iterator.
266 return MachineBasicBlock::instr_iterator(
267 const_cast<MachineInstr*>(
268 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
269}
270
Andrew Trickdc4c1ad2013-09-24 17:11:19 +0000271/// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
Andrew Trick978674b2013-09-20 05:14:41 +0000272ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
273 // Select the scheduler, or set the default.
274 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
275 if (Ctor != useDefaultMachineSched)
276 return Ctor(this);
277
278 // Get the default scheduler set by the target for this function.
279 ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
280 if (Scheduler)
281 return Scheduler;
282
283 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000284 return createGenericSchedLive(this);
Andrew Trick978674b2013-09-20 05:14:41 +0000285}
286
Andrew Trick17080b92013-12-28 21:56:51 +0000287/// Instantiate a ScheduleDAGInstrs for PostRA scheduling that will be owned by
288/// the caller. We don't have a command line option to override the postRA
289/// scheduler. The Target must configure it.
290ScheduleDAGInstrs *PostMachineScheduler::createPostMachineScheduler() {
291 // Get the postRA scheduler set by the target for this function.
292 ScheduleDAGInstrs *Scheduler = PassConfig->createPostMachineScheduler(this);
293 if (Scheduler)
294 return Scheduler;
295
296 // Default to GenericScheduler.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000297 return createGenericSchedPostRA(this);
Andrew Trick17080b92013-12-28 21:56:51 +0000298}
299
Andrew Trick72515be2012-03-14 04:00:38 +0000300/// Top-level MachineScheduler pass driver.
301///
302/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick8823dec2012-03-14 04:00:41 +0000303/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
304/// consistent with the DAG builder, which traverses the interior of the
305/// scheduling regions bottom-up.
Andrew Trick72515be2012-03-14 04:00:38 +0000306///
307/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick8823dec2012-03-14 04:00:41 +0000308/// simplifying the DAG builder's support for "special" target instructions.
309/// At the same time the design allows target schedulers to operate across
Andrew Trick72515be2012-03-14 04:00:38 +0000310/// scheduling boundaries, for example to bundle the boudary instructions
311/// without reordering them. This creates complexity, because the target
312/// scheduler must update the RegionBegin and RegionEnd positions cached by
313/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
314/// design would be to split blocks at scheduling boundaries, but LLVM has a
315/// general bias against block splitting purely for implementation simplicity.
Andrew Tricke1c034f2012-01-17 06:55:03 +0000316bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Eric Christopher5f141b02015-03-11 22:56:10 +0000317 if (EnableMachineSched.getNumOccurrences()) {
318 if (!EnableMachineSched)
319 return false;
320 } else if (!mf.getSubtarget().enableMachineScheduler())
321 return false;
322
Andrew Trickc5d70082012-05-10 21:06:21 +0000323 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
324
Andrew Tricke77e84e2012-01-13 06:30:30 +0000325 // Initialize the context of the pass.
326 MF = &mf;
327 MLI = &getAnalysis<MachineLoopInfo>();
328 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trick45300682012-03-09 00:52:20 +0000329 PassConfig = &getAnalysis<TargetPassConfig>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000330 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Andrew Trick02a80da2012-03-08 01:41:12 +0000331
Lang Hamesad33d5a2012-01-27 22:36:19 +0000332 LIS = &getAnalysis<LiveIntervals>();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000333
Andrew Trick48f2a722013-03-08 05:40:34 +0000334 if (VerifyScheduling) {
Andrew Trick97064962013-07-25 07:26:26 +0000335 DEBUG(LIS->dump());
Andrew Trick48f2a722013-03-08 05:40:34 +0000336 MF->verify(this, "Before machine scheduling.");
337 }
Andrew Trick4d4b5462012-04-24 20:36:19 +0000338 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick88639922012-04-24 17:56:43 +0000339
Andrew Trick978674b2013-09-20 05:14:41 +0000340 // Instantiate the selected scheduler for this target, function, and
341 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000342 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
Andrew Trickd7f890e2013-12-28 21:56:47 +0000343 scheduleRegions(*Scheduler);
344
345 DEBUG(LIS->dump());
346 if (VerifyScheduling)
347 MF->verify(this, "After machine scheduling.");
348 return true;
349}
350
Andrew Trick17080b92013-12-28 21:56:51 +0000351bool PostMachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Paul Robinson7c99ec52014-03-31 17:43:35 +0000352 if (skipOptnoneFunction(*mf.getFunction()))
353 return false;
354
Matthias Braun39a2afc2015-06-13 03:42:16 +0000355 if (!mf.getSubtarget().enablePostRAScheduler()) {
Andrew Trick8d2ee372014-06-04 07:06:27 +0000356 DEBUG(dbgs() << "Subtarget disables post-MI-sched.\n");
357 return false;
358 }
Andrew Trick17080b92013-12-28 21:56:51 +0000359 DEBUG(dbgs() << "Before post-MI-sched:\n"; mf.print(dbgs()));
360
361 // Initialize the context of the pass.
362 MF = &mf;
363 PassConfig = &getAnalysis<TargetPassConfig>();
364
365 if (VerifyScheduling)
366 MF->verify(this, "Before post machine scheduling.");
367
368 // Instantiate the selected scheduler for this target, function, and
369 // optimization level.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000370 std::unique_ptr<ScheduleDAGInstrs> Scheduler(createPostMachineScheduler());
Andrew Trick17080b92013-12-28 21:56:51 +0000371 scheduleRegions(*Scheduler);
372
373 if (VerifyScheduling)
374 MF->verify(this, "After post machine scheduling.");
375 return true;
376}
377
Andrew Trickd14d7c22013-12-28 21:56:57 +0000378/// Return true of the given instruction should not be included in a scheduling
379/// region.
380///
381/// MachineScheduler does not currently support scheduling across calls. To
382/// handle calls, the DAG builder needs to be modified to create register
383/// anti/output dependencies on the registers clobbered by the call's regmask
384/// operand. In PreRA scheduling, the stack pointer adjustment already prevents
385/// scheduling across calls. In PostRA scheduling, we need the isCall to enforce
386/// the boundary, but there would be no benefit to postRA scheduling across
387/// calls this late anyway.
388static bool isSchedBoundary(MachineBasicBlock::iterator MI,
389 MachineBasicBlock *MBB,
390 MachineFunction *MF,
391 const TargetInstrInfo *TII,
392 bool IsPostRA) {
393 return MI->isCall() || TII->isSchedulingBoundary(MI, MBB, *MF);
394}
395
Andrew Trickd7f890e2013-12-28 21:56:47 +0000396/// Main driver for both MachineScheduler and PostMachineScheduler.
397void MachineSchedulerBase::scheduleRegions(ScheduleDAGInstrs &Scheduler) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000398 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
Andrew Trickd14d7c22013-12-28 21:56:57 +0000399 bool IsPostRA = Scheduler.isPostRA();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000400
401 // Visit all machine basic blocks.
Andrew Trick88639922012-04-24 17:56:43 +0000402 //
403 // TODO: Visit blocks in global postorder or postorder within the bottom-up
404 // loop tree. Then we can optionally compute global RegPressure.
Andrew Tricke77e84e2012-01-13 06:30:30 +0000405 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
406 MBB != MBBEnd; ++MBB) {
407
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000408 Scheduler.startBlock(&*MBB);
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000409
Andrew Trick33e05d72013-12-28 21:57:02 +0000410#ifndef NDEBUG
411 if (SchedOnlyFunc.getNumOccurrences() && SchedOnlyFunc != MF->getName())
412 continue;
413 if (SchedOnlyBlock.getNumOccurrences()
414 && (int)SchedOnlyBlock != MBB->getNumber())
415 continue;
416#endif
417
Andrew Trick7e120f42012-01-14 02:17:09 +0000418 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000419 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickaf1bee72012-03-09 22:34:56 +0000420 // boundary at the bottom of the region. The DAG does not include RegionEnd,
421 // but the region does (i.e. the next RegionEnd is above the previous
422 // RegionBegin). If the current block has no terminator then RegionEnd ==
423 // MBB->end() for the bottom region.
424 //
425 // The Scheduler may insert instructions during either schedule() or
426 // exitRegion(), even for empty regions. So the local iterators 'I' and
427 // 'RegionEnd' are invalid across these calls.
Andrew Trickd14d7c22013-12-28 21:56:57 +0000428 //
429 // MBB::size() uses instr_iterator to count. Here we need a bundle to count
430 // as a single instruction.
431 unsigned RemainingInstrs = std::distance(MBB->begin(), MBB->end());
Andrew Tricka21daf72012-03-09 03:46:39 +0000432 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickd7f890e2013-12-28 21:56:47 +0000433 RegionEnd != MBB->begin(); RegionEnd = Scheduler.begin()) {
Andrew Trick88639922012-04-24 17:56:43 +0000434
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000435 // Avoid decrementing RegionEnd for blocks with no terminator.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000436 if (RegionEnd != MBB->end() ||
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000437 isSchedBoundary(&*std::prev(RegionEnd), &*MBB, MF, TII, IsPostRA)) {
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000438 --RegionEnd;
439 // Count the boundary instruction.
Andrew Trick4d1fa712012-11-06 07:10:34 +0000440 --RemainingInstrs;
Andrew Trickedfe2ec2012-03-09 08:02:51 +0000441 }
442
Andrew Trick7e120f42012-01-14 02:17:09 +0000443 // The next region starts above the previous region. Look backward in the
444 // instruction stream until we find the nearest boundary.
Andrew Tricka53e1012013-08-23 17:48:33 +0000445 unsigned NumRegionInstrs = 0;
Andrew Trick7e120f42012-01-14 02:17:09 +0000446 MachineBasicBlock::iterator I = RegionEnd;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000447 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000448 if (isSchedBoundary(&*std::prev(I), &*MBB, MF, TII, IsPostRA))
Andrew Trick7e120f42012-01-14 02:17:09 +0000449 break;
Andrea Di Biagiod65fd9f2014-12-12 15:09:58 +0000450 if (!I->isDebugValue())
451 ++NumRegionInstrs;
Andrew Trick7e120f42012-01-14 02:17:09 +0000452 }
Andrew Trick60cf03e2012-03-07 05:21:52 +0000453 // Notify the scheduler of the region, even if we may skip scheduling
454 // it. Perhaps it still needs to be bundled.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000455 Scheduler.enterRegion(&*MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick60cf03e2012-03-07 05:21:52 +0000456
457 // Skip empty scheduling regions (0 or 1 schedulable instructions).
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000458 if (I == RegionEnd || I == std::prev(RegionEnd)) {
Andrew Trick60cf03e2012-03-07 05:21:52 +0000459 // Close the current region. Bundle the terminator if needed.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000460 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000461 Scheduler.exitRegion();
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000462 continue;
Andrew Trick59ac4fb2012-01-14 02:17:18 +0000463 }
Andrew Trickd14d7c22013-12-28 21:56:57 +0000464 DEBUG(dbgs() << "********** " << ((Scheduler.isPostRA()) ? "PostRA " : "")
465 << "MI Scheduling **********\n");
Craig Toppera538d832012-08-22 06:07:19 +0000466 DEBUG(dbgs() << MF->getName()
Andrew Trick54b2ce32013-01-25 07:45:31 +0000467 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
468 << "\n From: " << *I << " To: ";
Andrew Tricke57583a2012-02-08 02:17:21 +0000469 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
470 else dbgs() << "End";
Andrew Tricka53e1012013-08-23 17:48:33 +0000471 dbgs() << " RegionInstrs: " << NumRegionInstrs
472 << " Remaining: " << RemainingInstrs << "\n");
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +0000473 if (DumpCriticalPathLength) {
474 errs() << MF->getName();
475 errs() << ":BB# " << MBB->getNumber();
476 errs() << " " << MBB->getName() << " \n";
477 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +0000478
Andrew Trick1c0ec452012-03-09 03:46:42 +0000479 // Schedule a region: possibly reorder instructions.
Andrew Trickaf1bee72012-03-09 22:34:56 +0000480 // This invalidates 'RegionEnd' and 'I'.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000481 Scheduler.schedule();
Andrew Trick1c0ec452012-03-09 03:46:42 +0000482
483 // Close the current region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000484 Scheduler.exitRegion();
Andrew Trick60cf03e2012-03-07 05:21:52 +0000485
486 // Scheduling has invalidated the current iterator 'I'. Ask the
487 // scheduler for the top of it's scheduled region.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000488 RegionEnd = Scheduler.begin();
Andrew Trick7e120f42012-01-14 02:17:09 +0000489 }
Andrew Trick4d1fa712012-11-06 07:10:34 +0000490 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trickd7f890e2013-12-28 21:56:47 +0000491 Scheduler.finishBlock();
Andrew Trickd14d7c22013-12-28 21:56:57 +0000492 if (Scheduler.isPostRA()) {
493 // FIXME: Ideally, no further passes should rely on kill flags. However,
494 // thumb2 size reduction is currently an exception.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000495 Scheduler.fixupKills(&*MBB);
Andrew Trickd14d7c22013-12-28 21:56:57 +0000496 }
Andrew Tricke77e84e2012-01-13 06:30:30 +0000497 }
Andrew Trickd7f890e2013-12-28 21:56:47 +0000498 Scheduler.finalizeSchedule();
Andrew Tricke77e84e2012-01-13 06:30:30 +0000499}
500
Andrew Trickd7f890e2013-12-28 21:56:47 +0000501void MachineSchedulerBase::print(raw_ostream &O, const Module* m) const {
Andrew Tricke77e84e2012-01-13 06:30:30 +0000502 // unimplemented
503}
504
Alp Tokerd8d510a2014-07-01 21:19:13 +0000505LLVM_DUMP_METHOD
Andrew Trick7a8e1002012-09-11 00:39:15 +0000506void ReadyQueue::dump() {
James Y Knighte72b0db2015-09-18 18:52:20 +0000507 dbgs() << "Queue " << Name << ": ";
Andrew Trick7a8e1002012-09-11 00:39:15 +0000508 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
509 dbgs() << Queue[i]->NodeNum << " ";
510 dbgs() << "\n";
511}
Andrew Trick8823dec2012-03-14 04:00:41 +0000512
513//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +0000514// ScheduleDAGMI - Basic machine instruction scheduling. This is
515// independent of PreRA/PostRA scheduling and involves no extra book-keeping for
516// virtual registers.
517// ===----------------------------------------------------------------------===/
Andrew Trick8823dec2012-03-14 04:00:41 +0000518
David Blaikie422b93d2014-04-21 20:32:32 +0000519// Provide a vtable anchor.
Andrew Trick44f750a2013-01-25 04:01:04 +0000520ScheduleDAGMI::~ScheduleDAGMI() {
Andrew Trick44f750a2013-01-25 04:01:04 +0000521}
522
Andrew Trick85a1d4c2013-04-24 15:54:43 +0000523bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
524 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
525}
526
Andrew Tricka7714a02012-11-12 19:40:10 +0000527bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick263280242012-11-12 19:52:20 +0000528 if (SuccSU != &ExitSU) {
529 // Do not use WillCreateCycle, it assumes SD scheduling.
530 // If Pred is reachable from Succ, then the edge creates a cycle.
531 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
532 return false;
533 Topo.AddPred(SuccSU, PredDep.getSUnit());
534 }
Andrew Tricka7714a02012-11-12 19:40:10 +0000535 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
536 // Return true regardless of whether a new edge needed to be inserted.
537 return true;
538}
539
Andrew Trick02a80da2012-03-08 01:41:12 +0000540/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
541/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000542///
543/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000544void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000545 SUnit *SuccSU = SuccEdge->getSUnit();
546
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000547 if (SuccEdge->isWeak()) {
548 --SuccSU->WeakPredsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000549 if (SuccEdge->isCluster())
550 NextClusterSucc = SuccSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000551 return;
552 }
Andrew Trick02a80da2012-03-08 01:41:12 +0000553#ifndef NDEBUG
554 if (SuccSU->NumPredsLeft == 0) {
555 dbgs() << "*** Scheduling failed! ***\n";
556 SuccSU->dump(this);
557 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000558 llvm_unreachable(nullptr);
Andrew Trick02a80da2012-03-08 01:41:12 +0000559 }
560#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000561 // SU->TopReadyCycle was set to CurrCycle when it was scheduled. However,
562 // CurrCycle may have advanced since then.
563 if (SuccSU->TopReadyCycle < SU->TopReadyCycle + SuccEdge->getLatency())
564 SuccSU->TopReadyCycle = SU->TopReadyCycle + SuccEdge->getLatency();
565
Andrew Trick02a80da2012-03-08 01:41:12 +0000566 --SuccSU->NumPredsLeft;
567 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick8823dec2012-03-14 04:00:41 +0000568 SchedImpl->releaseTopNode(SuccSU);
Andrew Trick02a80da2012-03-08 01:41:12 +0000569}
570
571/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick8823dec2012-03-14 04:00:41 +0000572void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trick02a80da2012-03-08 01:41:12 +0000573 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
574 I != E; ++I) {
575 releaseSucc(SU, &*I);
576 }
577}
578
Andrew Trick8823dec2012-03-14 04:00:41 +0000579/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
580/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick61f1a272012-05-24 22:11:09 +0000581///
582/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick8823dec2012-03-14 04:00:41 +0000583void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
584 SUnit *PredSU = PredEdge->getSUnit();
585
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000586 if (PredEdge->isWeak()) {
587 --PredSU->WeakSuccsLeft;
Andrew Tricka7714a02012-11-12 19:40:10 +0000588 if (PredEdge->isCluster())
589 NextClusterPred = PredSU;
Andrew Trickf1ff84c2012-11-12 19:28:57 +0000590 return;
591 }
Andrew Trick8823dec2012-03-14 04:00:41 +0000592#ifndef NDEBUG
593 if (PredSU->NumSuccsLeft == 0) {
594 dbgs() << "*** Scheduling failed! ***\n";
595 PredSU->dump(this);
596 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000597 llvm_unreachable(nullptr);
Andrew Trick8823dec2012-03-14 04:00:41 +0000598 }
599#endif
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000600 // SU->BotReadyCycle was set to CurrCycle when it was scheduled. However,
601 // CurrCycle may have advanced since then.
602 if (PredSU->BotReadyCycle < SU->BotReadyCycle + PredEdge->getLatency())
603 PredSU->BotReadyCycle = SU->BotReadyCycle + PredEdge->getLatency();
604
Andrew Trick8823dec2012-03-14 04:00:41 +0000605 --PredSU->NumSuccsLeft;
606 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
607 SchedImpl->releaseBottomNode(PredSU);
608}
609
610/// releasePredecessors - Call releasePred on each of SU's predecessors.
611void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
612 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
613 I != E; ++I) {
614 releasePred(SU, &*I);
615 }
616}
617
Andrew Trickd7f890e2013-12-28 21:56:47 +0000618/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
619/// crossing a scheduling boundary. [begin, end) includes all instructions in
620/// the region, including the boundary itself and single-instruction regions
621/// that don't get scheduled.
622void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
623 MachineBasicBlock::iterator begin,
624 MachineBasicBlock::iterator end,
625 unsigned regioninstrs)
626{
627 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
628
629 SchedImpl->initPolicy(begin, end, regioninstrs);
630}
631
Andrew Tricke833e1c2013-04-13 06:07:40 +0000632/// This is normally called from the main scheduler loop but may also be invoked
633/// by the scheduling strategy to perform additional code motion.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000634void ScheduleDAGMI::moveInstruction(
635 MachineInstr *MI, MachineBasicBlock::iterator InsertPos) {
Andrew Trick463b2f12012-05-17 18:35:03 +0000636 // Advance RegionBegin if the first instruction moves down.
Andrew Trick54f7def2012-03-21 04:12:10 +0000637 if (&*RegionBegin == MI)
Andrew Trick463b2f12012-05-17 18:35:03 +0000638 ++RegionBegin;
639
640 // Update the instruction stream.
Andrew Trick8823dec2012-03-14 04:00:41 +0000641 BB->splice(InsertPos, BB, MI);
Andrew Trick463b2f12012-05-17 18:35:03 +0000642
643 // Update LiveIntervals
Andrew Trickd7f890e2013-12-28 21:56:47 +0000644 if (LIS)
645 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick463b2f12012-05-17 18:35:03 +0000646
647 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick8823dec2012-03-14 04:00:41 +0000648 if (RegionBegin == InsertPos)
649 RegionBegin = MI;
650}
651
Andrew Trickde670c02012-03-21 04:12:07 +0000652bool ScheduleDAGMI::checkSchedLimit() {
653#ifndef NDEBUG
654 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
655 CurrentTop = CurrentBottom;
656 return false;
657 }
658 ++NumInstrsScheduled;
659#endif
660 return true;
661}
662
Andrew Trickd7f890e2013-12-28 21:56:47 +0000663/// Per-region scheduling driver, called back from
664/// MachineScheduler::runOnMachineFunction. This is a simplified driver that
665/// does not consider liveness or register pressure. It is useful for PostRA
666/// scheduling and potentially other custom schedulers.
667void ScheduleDAGMI::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +0000668 DEBUG(dbgs() << "ScheduleDAGMI::schedule starting\n");
669 DEBUG(SchedImpl->dumpPolicy());
670
Andrew Trickd7f890e2013-12-28 21:56:47 +0000671 // Build the DAG.
672 buildSchedGraph(AA);
673
674 Topo.InitDAGTopologicalSorting();
675
676 postprocessDAG();
677
678 SmallVector<SUnit*, 8> TopRoots, BotRoots;
679 findRootsAndBiasEdges(TopRoots, BotRoots);
680
681 // Initialize the strategy before modifying the DAG.
682 // This may initialize a DFSResult to be used for queue priority.
683 SchedImpl->initialize(this);
684
685 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
686 SUnits[su].dumpAll(this));
687 if (ViewMISchedDAGs) viewGraph();
688
689 // Initialize ready queues now that the DAG and priority data are finalized.
690 initQueues(TopRoots, BotRoots);
691
692 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +0000693 while (true) {
694 DEBUG(dbgs() << "** ScheduleDAGMI::schedule picking next node\n");
695 SUnit *SU = SchedImpl->pickNode(IsTopNode);
696 if (!SU) break;
697
Andrew Trickd7f890e2013-12-28 21:56:47 +0000698 assert(!SU->isScheduled && "Node already scheduled");
699 if (!checkSchedLimit())
700 break;
701
702 MachineInstr *MI = SU->getInstr();
703 if (IsTopNode) {
704 assert(SU->isTopReady() && "node still has unscheduled dependencies");
705 if (&*CurrentTop == MI)
706 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
707 else
708 moveInstruction(MI, CurrentTop);
709 }
710 else {
711 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
712 MachineBasicBlock::iterator priorII =
713 priorNonDebug(CurrentBottom, CurrentTop);
714 if (&*priorII == MI)
715 CurrentBottom = priorII;
716 else {
717 if (&*CurrentTop == MI)
718 CurrentTop = nextIfDebug(++CurrentTop, priorII);
719 moveInstruction(MI, CurrentBottom);
720 CurrentBottom = MI;
721 }
722 }
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000723 // Notify the scheduling strategy before updating the DAG.
Andrew Trick491e34a2014-06-12 22:36:28 +0000724 // This sets the scheduled node's ReadyCycle to CurrCycle. When updateQueues
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000725 // runs, it can then use the accurate ReadyCycle time to determine whether
726 // newly released nodes can move to the readyQ.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000727 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +0000728
729 updateQueues(SU, IsTopNode);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000730 }
731 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
732
733 placeDebugValues();
734
735 DEBUG({
736 unsigned BBNum = begin()->getParent()->getNumber();
737 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
738 dumpSchedule();
739 dbgs() << '\n';
740 });
741}
742
743/// Apply each ScheduleDAGMutation step in order.
744void ScheduleDAGMI::postprocessDAG() {
745 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
746 Mutations[i]->apply(this);
747 }
748}
749
750void ScheduleDAGMI::
751findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
752 SmallVectorImpl<SUnit*> &BotRoots) {
753 for (std::vector<SUnit>::iterator
754 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
755 SUnit *SU = &(*I);
756 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
757
758 // Order predecessors so DFSResult follows the critical path.
759 SU->biasCriticalPath();
760
761 // A SUnit is ready to top schedule if it has no predecessors.
762 if (!I->NumPredsLeft)
763 TopRoots.push_back(SU);
764 // A SUnit is ready to bottom schedule if it has no successors.
765 if (!I->NumSuccsLeft)
766 BotRoots.push_back(SU);
767 }
768 ExitSU.biasCriticalPath();
769}
770
771/// Identify DAG roots and setup scheduler queues.
772void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
773 ArrayRef<SUnit*> BotRoots) {
Craig Topperc0196b12014-04-14 00:51:57 +0000774 NextClusterSucc = nullptr;
775 NextClusterPred = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000776
777 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
778 //
779 // Nodes with unreleased weak edges can still be roots.
780 // Release top roots in forward order.
781 for (SmallVectorImpl<SUnit*>::const_iterator
782 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
783 SchedImpl->releaseTopNode(*I);
784 }
785 // Release bottom roots in reverse order so the higher priority nodes appear
786 // first. This is more natural and slightly more efficient.
787 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
788 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
789 SchedImpl->releaseBottomNode(*I);
790 }
791
792 releaseSuccessors(&EntrySU);
793 releasePredecessors(&ExitSU);
794
795 SchedImpl->registerRoots();
796
797 // Advance past initial DebugValues.
798 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
799 CurrentBottom = RegionEnd;
800}
801
802/// Update scheduler queues after scheduling an instruction.
803void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
804 // Release dependent instructions for scheduling.
805 if (IsTopNode)
806 releaseSuccessors(SU);
807 else
808 releasePredecessors(SU);
809
810 SU->isScheduled = true;
811}
812
813/// Reinsert any remaining debug_values, just like the PostRA scheduler.
814void ScheduleDAGMI::placeDebugValues() {
815 // If first instruction was a DBG_VALUE then put it back.
816 if (FirstDbgValue) {
817 BB->splice(RegionBegin, BB, FirstDbgValue);
818 RegionBegin = FirstDbgValue;
819 }
820
821 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
822 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000823 std::pair<MachineInstr *, MachineInstr *> P = *std::prev(DI);
Andrew Trickd7f890e2013-12-28 21:56:47 +0000824 MachineInstr *DbgValue = P.first;
825 MachineBasicBlock::iterator OrigPrevMI = P.second;
826 if (&*RegionBegin == DbgValue)
827 ++RegionBegin;
828 BB->splice(++OrigPrevMI, BB, DbgValue);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000829 if (OrigPrevMI == std::prev(RegionEnd))
Andrew Trickd7f890e2013-12-28 21:56:47 +0000830 RegionEnd = DbgValue;
831 }
832 DbgValues.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000833 FirstDbgValue = nullptr;
Andrew Trickd7f890e2013-12-28 21:56:47 +0000834}
835
836#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
837void ScheduleDAGMI::dumpSchedule() const {
838 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
839 if (SUnit *SU = getSUnit(&(*MI)))
840 SU->dump(this);
841 else
842 dbgs() << "Missing SUnit\n";
843 }
844}
845#endif
846
847//===----------------------------------------------------------------------===//
848// ScheduleDAGMILive - Base class for MachineInstr scheduling with LiveIntervals
849// preservation.
850//===----------------------------------------------------------------------===//
851
852ScheduleDAGMILive::~ScheduleDAGMILive() {
853 delete DFSResult;
854}
855
Andrew Trick88639922012-04-24 17:56:43 +0000856/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
857/// crossing a scheduling boundary. [begin, end) includes all instructions in
858/// the region, including the boundary itself and single-instruction regions
859/// that don't get scheduled.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000860void ScheduleDAGMILive::enterRegion(MachineBasicBlock *bb,
Andrew Trick88639922012-04-24 17:56:43 +0000861 MachineBasicBlock::iterator begin,
862 MachineBasicBlock::iterator end,
Andrew Tricka53e1012013-08-23 17:48:33 +0000863 unsigned regioninstrs)
Andrew Trick88639922012-04-24 17:56:43 +0000864{
Andrew Trickd7f890e2013-12-28 21:56:47 +0000865 // ScheduleDAGMI initializes SchedImpl's per-region policy.
866 ScheduleDAGMI::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000867
868 // For convenience remember the end of the liveness region.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000869 LiveRegionEnd = (RegionEnd == bb->end()) ? RegionEnd : std::next(RegionEnd);
Andrew Trick75e411c2013-09-06 17:32:34 +0000870
Andrew Trickb248b4a2013-09-06 17:32:47 +0000871 SUPressureDiffs.clear();
872
Andrew Trick75e411c2013-09-06 17:32:34 +0000873 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick4add42f2012-05-10 21:06:10 +0000874}
875
876// Setup the register pressure trackers for the top scheduled top and bottom
877// scheduled regions.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000878void ScheduleDAGMILive::initRegPressure() {
Andrew Trick4add42f2012-05-10 21:06:10 +0000879 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
880 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
881
882 // Close the RPTracker to finalize live ins.
883 RPTracker.closeRegion();
884
Andrew Trick9c17eab2013-07-30 19:59:12 +0000885 DEBUG(RPTracker.dump());
Andrew Trick79d3eec2012-05-24 22:11:14 +0000886
Andrew Trick4add42f2012-05-10 21:06:10 +0000887 // Initialize the live ins and live outs.
Matthias Braun3e86de12015-09-17 21:12:24 +0000888 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
889 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick4add42f2012-05-10 21:06:10 +0000890
891 // Close one end of the tracker so we can call
892 // getMaxUpward/DownwardPressureDelta before advancing across any
893 // instructions. This converts currently live regs into live ins/outs.
894 TopRPTracker.closeTop();
895 BotRPTracker.closeBottom();
896
Andrew Trick9c17eab2013-07-30 19:59:12 +0000897 BotRPTracker.initLiveThru(RPTracker);
898 if (!BotRPTracker.getLiveThru().empty()) {
899 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
900 DEBUG(dbgs() << "Live Thru: ";
901 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
902 };
903
Andrew Trick2bc74c22013-08-30 04:36:57 +0000904 // For each live out vreg reduce the pressure change associated with other
905 // uses of the same vreg below the live-out reaching def.
Matthias Braun3e86de12015-09-17 21:12:24 +0000906 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
Andrew Trick2bc74c22013-08-30 04:36:57 +0000907
Andrew Trick4add42f2012-05-10 21:06:10 +0000908 // Account for liveness generated by the region boundary.
Andrew Trick2bc74c22013-08-30 04:36:57 +0000909 if (LiveRegionEnd != RegionEnd) {
910 SmallVector<unsigned, 8> LiveUses;
911 BotRPTracker.recede(&LiveUses);
912 updatePressureDiffs(LiveUses);
913 }
Andrew Trick4add42f2012-05-10 21:06:10 +0000914
915 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick22025772012-05-17 18:35:10 +0000916
917 // Cache the list of excess pressure sets in this region. This will also track
918 // the max pressure in the scheduled code for these sets.
919 RegionCriticalPSets.clear();
Jakub Staszakc641ada2013-01-25 21:44:27 +0000920 const std::vector<unsigned> &RegionPressure =
921 RPTracker.getPressure().MaxSetPressure;
Andrew Trick22025772012-05-17 18:35:10 +0000922 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick736dd9a2013-06-21 18:32:58 +0000923 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trickb55db582013-06-21 18:33:01 +0000924 if (RegionPressure[i] > Limit) {
925 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
926 << " Limit " << Limit
927 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick1a831342013-08-30 03:49:48 +0000928 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trickb55db582013-06-21 18:33:01 +0000929 }
Andrew Trick22025772012-05-17 18:35:10 +0000930 }
931 DEBUG(dbgs() << "Excess PSets: ";
932 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
933 dbgs() << TRI->getRegPressureSetName(
Andrew Trick1a831342013-08-30 03:49:48 +0000934 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick22025772012-05-17 18:35:10 +0000935 dbgs() << "\n");
936}
937
Andrew Trickd7f890e2013-12-28 21:56:47 +0000938void ScheduleDAGMILive::
Andrew Trickb248b4a2013-09-06 17:32:47 +0000939updateScheduledPressure(const SUnit *SU,
940 const std::vector<unsigned> &NewMaxPressure) {
941 const PressureDiff &PDiff = getPressureDiff(SU);
942 unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
943 for (PressureDiff::const_iterator I = PDiff.begin(), E = PDiff.end();
944 I != E; ++I) {
945 if (!I->isValid())
946 break;
947 unsigned ID = I->getPSet();
948 while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
949 ++CritIdx;
950 if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
951 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
952 && NewMaxPressure[ID] <= INT16_MAX)
953 RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
954 }
955 unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
956 if (NewMaxPressure[ID] >= Limit - 2) {
957 DEBUG(dbgs() << " " << TRI->getRegPressureSetName(ID) << ": "
Andrew Trick569dc65a2015-05-17 23:40:31 +0000958 << NewMaxPressure[ID]
959 << ((NewMaxPressure[ID] > Limit) ? " > " : " <= ") << Limit
960 << "(+ " << BotRPTracker.getLiveThru()[ID] << " livethru)\n");
Andrew Trickb248b4a2013-09-06 17:32:47 +0000961 }
Andrew Trick22025772012-05-17 18:35:10 +0000962 }
Andrew Trick88639922012-04-24 17:56:43 +0000963}
964
Andrew Trick2bc74c22013-08-30 04:36:57 +0000965/// Update the PressureDiff array for liveness after scheduling this
966/// instruction.
Andrew Trickd7f890e2013-12-28 21:56:47 +0000967void ScheduleDAGMILive::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
Andrew Trick2bc74c22013-08-30 04:36:57 +0000968 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
969 /// FIXME: Currently assuming single-use physregs.
970 unsigned Reg = LiveUses[LUIdx];
Andrew Trickffdbefb2013-09-06 17:32:39 +0000971 DEBUG(dbgs() << " LiveReg: " << PrintVRegOrUnit(Reg, TRI) << "\n");
Andrew Trick2bc74c22013-08-30 04:36:57 +0000972 if (!TRI->isVirtualRegister(Reg))
973 continue;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000974
Andrew Trick2bc74c22013-08-30 04:36:57 +0000975 // This may be called before CurrentBottom has been initialized. However,
976 // BotRPTracker must have a valid position. We want the value live into the
977 // instruction or live out of the block, so ask for the previous
978 // instruction's live-out.
979 const LiveInterval &LI = LIS->getInterval(Reg);
980 VNInfo *VNI;
Andrew Trick2c4f8b72013-08-31 05:17:58 +0000981 MachineBasicBlock::const_iterator I =
982 nextIfDebug(BotRPTracker.getPos(), BB->end());
983 if (I == BB->end())
Andrew Trick2bc74c22013-08-30 04:36:57 +0000984 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
985 else {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000986 LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(I));
Andrew Trick2bc74c22013-08-30 04:36:57 +0000987 VNI = LRQ.valueIn();
988 }
989 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
990 assert(VNI && "No live value at use.");
991 for (VReg2UseMap::iterator
992 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
993 SUnit *SU = UI->SU;
Andrew Trickffdbefb2013-09-06 17:32:39 +0000994 DEBUG(dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
995 << *SU->getInstr());
Andrew Trick2bc74c22013-08-30 04:36:57 +0000996 // If this use comes before the reaching def, it cannot be a last use, so
997 // descrease its pressure change.
998 if (!SU->isScheduled && SU != &ExitSU) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000999 LiveQueryResult LRQ
1000 = LI.Query(LIS->getInstructionIndex(SU->getInstr()));
Andrew Trick2bc74c22013-08-30 04:36:57 +00001001 if (LRQ.valueIn() == VNI)
1002 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
1003 }
1004 }
1005 }
1006}
1007
Andrew Trick8823dec2012-03-14 04:00:41 +00001008/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick88639922012-04-24 17:56:43 +00001009/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
1010/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick7a8e1002012-09-11 00:39:15 +00001011///
1012/// This is a skeletal driver, with all the functionality pushed into helpers,
Nick Lewycky06b0ea22015-08-18 22:41:58 +00001013/// so that it can be easily extended by experimental schedulers. Generally,
Andrew Trick7a8e1002012-09-11 00:39:15 +00001014/// implementing MachineSchedStrategy should be sufficient to implement a new
1015/// scheduling algorithm. However, if a scheduler further subclasses
Andrew Trickd7f890e2013-12-28 21:56:47 +00001016/// ScheduleDAGMILive then it will want to override this virtual method in order
1017/// to update any specialized state.
1018void ScheduleDAGMILive::schedule() {
James Y Knighte72b0db2015-09-18 18:52:20 +00001019 DEBUG(dbgs() << "ScheduleDAGMILive::schedule starting\n");
1020 DEBUG(SchedImpl->dumpPolicy());
Andrew Trick7a8e1002012-09-11 00:39:15 +00001021 buildDAGWithRegPressure();
1022
Andrew Tricka7714a02012-11-12 19:40:10 +00001023 Topo.InitDAGTopologicalSorting();
1024
Andrew Tricka2733e92012-09-14 17:22:42 +00001025 postprocessDAG();
1026
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001027 SmallVector<SUnit*, 8> TopRoots, BotRoots;
1028 findRootsAndBiasEdges(TopRoots, BotRoots);
1029
1030 // Initialize the strategy before modifying the DAG.
1031 // This may initialize a DFSResult to be used for queue priority.
1032 SchedImpl->initialize(this);
1033
Andrew Trick7a8e1002012-09-11 00:39:15 +00001034 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
1035 SUnits[su].dumpAll(this));
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001036 if (ViewMISchedDAGs) viewGraph();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001037
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001038 // Initialize ready queues now that the DAG and priority data are finalized.
1039 initQueues(TopRoots, BotRoots);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001040
Andrew Trickd7f890e2013-12-28 21:56:47 +00001041 if (ShouldTrackPressure) {
1042 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
1043 TopRPTracker.setPos(CurrentTop);
1044 }
1045
Andrew Trick7a8e1002012-09-11 00:39:15 +00001046 bool IsTopNode = false;
James Y Knighte72b0db2015-09-18 18:52:20 +00001047 while (true) {
1048 DEBUG(dbgs() << "** ScheduleDAGMILive::schedule picking next node\n");
1049 SUnit *SU = SchedImpl->pickNode(IsTopNode);
1050 if (!SU) break;
1051
Andrew Trick984d98b2012-10-08 18:53:53 +00001052 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick7a8e1002012-09-11 00:39:15 +00001053 if (!checkSchedLimit())
1054 break;
1055
1056 scheduleMI(SU, IsTopNode);
1057
Andrew Trickd7f890e2013-12-28 21:56:47 +00001058 if (DFSResult) {
1059 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
1060 if (!ScheduledTrees.test(SubtreeID)) {
1061 ScheduledTrees.set(SubtreeID);
1062 DFSResult->scheduleTree(SubtreeID);
1063 SchedImpl->scheduleTree(SubtreeID);
1064 }
1065 }
1066
1067 // Notify the scheduling strategy after updating the DAG.
1068 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick43adfb32015-03-27 06:10:13 +00001069
1070 updateQueues(SU, IsTopNode);
Andrew Trick7a8e1002012-09-11 00:39:15 +00001071 }
1072 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
1073
1074 placeDebugValues();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001075
1076 DEBUG({
Andrew Trickcf7e6972012-11-28 03:42:47 +00001077 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001078 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
1079 dumpSchedule();
1080 dbgs() << '\n';
1081 });
Andrew Trick7a8e1002012-09-11 00:39:15 +00001082}
1083
1084/// Build the DAG and setup three register pressure trackers.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001085void ScheduleDAGMILive::buildDAGWithRegPressure() {
Andrew Trickb6e74712013-09-04 20:59:59 +00001086 if (!ShouldTrackPressure) {
1087 RPTracker.reset();
1088 RegionCriticalPSets.clear();
1089 buildSchedGraph(AA);
1090 return;
1091 }
1092
Andrew Trick4add42f2012-05-10 21:06:10 +00001093 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trick9c17eab2013-07-30 19:59:12 +00001094 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1095 /*TrackUntiedDefs=*/true);
Andrew Trick88639922012-04-24 17:56:43 +00001096
Andrew Trick4add42f2012-05-10 21:06:10 +00001097 // Account for liveness generate by the region boundary.
1098 if (LiveRegionEnd != RegionEnd)
1099 RPTracker.recede();
1100
1101 // Build the DAG, and compute current register pressure.
Andrew Trick1a831342013-08-30 03:49:48 +00001102 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trick02a80da2012-03-08 01:41:12 +00001103
Andrew Trick4add42f2012-05-10 21:06:10 +00001104 // Initialize top/bottom trackers after computing region pressure.
1105 initRegPressure();
Andrew Trick7a8e1002012-09-11 00:39:15 +00001106}
Andrew Trick4add42f2012-05-10 21:06:10 +00001107
Andrew Trickd7f890e2013-12-28 21:56:47 +00001108void ScheduleDAGMILive::computeDFSResult() {
Andrew Trick44f750a2013-01-25 04:01:04 +00001109 if (!DFSResult)
1110 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
1111 DFSResult->clear();
Andrew Trick44f750a2013-01-25 04:01:04 +00001112 ScheduledTrees.clear();
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00001113 DFSResult->resize(SUnits.size());
1114 DFSResult->compute(SUnits);
Andrew Trick44f750a2013-01-25 04:01:04 +00001115 ScheduledTrees.resize(DFSResult->getNumSubtrees());
1116}
1117
Andrew Trick483f4192013-08-29 18:04:49 +00001118/// Compute the max cyclic critical path through the DAG. The scheduling DAG
1119/// only provides the critical path for single block loops. To handle loops that
1120/// span blocks, we could use the vreg path latencies provided by
1121/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
1122/// available for use in the scheduler.
1123///
1124/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trickef80f502013-08-30 02:02:12 +00001125/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick483f4192013-08-29 18:04:49 +00001126/// the following instruction sequence where each instruction has unit latency
1127/// and defines an epomymous virtual register:
1128///
1129/// a->b(a,c)->c(b)->d(c)->exit
1130///
1131/// The cyclic critical path is a two cycles: b->c->b
1132/// The acyclic critical path is four cycles: a->b->c->d->exit
1133/// LiveOutHeight = height(c) = len(c->d->exit) = 2
1134/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
1135/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
1136/// LiveInDepth = depth(b) = len(a->b) = 1
1137///
1138/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
1139/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
1140/// CyclicCriticalPath = min(2, 2) = 2
Andrew Trickd7f890e2013-12-28 21:56:47 +00001141///
1142/// This could be relevant to PostRA scheduling, but is currently implemented
1143/// assuming LiveIntervals.
1144unsigned ScheduleDAGMILive::computeCyclicCriticalPath() {
Andrew Trick483f4192013-08-29 18:04:49 +00001145 // This only applies to single block loop.
1146 if (!BB->isSuccessor(BB))
1147 return 0;
1148
1149 unsigned MaxCyclicLatency = 0;
1150 // Visit each live out vreg def to find def/use pairs that cross iterations.
Matthias Braun3e86de12015-09-17 21:12:24 +00001151 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
Andrew Trick483f4192013-08-29 18:04:49 +00001152 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
1153 RI != RE; ++RI) {
1154 unsigned Reg = *RI;
1155 if (!TRI->isVirtualRegister(Reg))
1156 continue;
1157 const LiveInterval &LI = LIS->getInterval(Reg);
1158 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1159 if (!DefVNI)
1160 continue;
1161
1162 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
1163 const SUnit *DefSU = getSUnit(DefMI);
1164 if (!DefSU)
1165 continue;
1166
1167 unsigned LiveOutHeight = DefSU->getHeight();
1168 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
1169 // Visit all local users of the vreg def.
1170 for (VReg2UseMap::iterator
1171 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
1172 if (UI->SU == &ExitSU)
1173 continue;
1174
1175 // Only consider uses of the phi.
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001176 LiveQueryResult LRQ =
1177 LI.Query(LIS->getInstructionIndex(UI->SU->getInstr()));
Andrew Trick483f4192013-08-29 18:04:49 +00001178 if (!LRQ.valueIn()->isPHIDef())
1179 continue;
1180
1181 // Assume that a path spanning two iterations is a cycle, which could
1182 // overestimate in strange cases. This allows cyclic latency to be
1183 // estimated as the minimum slack of the vreg's depth or height.
1184 unsigned CyclicLatency = 0;
1185 if (LiveOutDepth > UI->SU->getDepth())
1186 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
1187
1188 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
1189 if (LiveInHeight > LiveOutHeight) {
1190 if (LiveInHeight - LiveOutHeight < CyclicLatency)
1191 CyclicLatency = LiveInHeight - LiveOutHeight;
1192 }
1193 else
1194 CyclicLatency = 0;
1195
1196 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
1197 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
1198 if (CyclicLatency > MaxCyclicLatency)
1199 MaxCyclicLatency = CyclicLatency;
1200 }
1201 }
1202 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
1203 return MaxCyclicLatency;
1204}
1205
Andrew Trick7a8e1002012-09-11 00:39:15 +00001206/// Move an instruction and update register pressure.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001207void ScheduleDAGMILive::scheduleMI(SUnit *SU, bool IsTopNode) {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001208 // Move the instruction to its new location in the instruction stream.
1209 MachineInstr *MI = SU->getInstr();
Andrew Trick02a80da2012-03-08 01:41:12 +00001210
Andrew Trick7a8e1002012-09-11 00:39:15 +00001211 if (IsTopNode) {
1212 assert(SU->isTopReady() && "node still has unscheduled dependencies");
1213 if (&*CurrentTop == MI)
1214 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick8823dec2012-03-14 04:00:41 +00001215 else {
Andrew Trick7a8e1002012-09-11 00:39:15 +00001216 moveInstruction(MI, CurrentTop);
1217 TopRPTracker.setPos(MI);
Andrew Trick8823dec2012-03-14 04:00:41 +00001218 }
Andrew Trickc3ea0052012-04-24 18:04:37 +00001219
Andrew Trickb6e74712013-09-04 20:59:59 +00001220 if (ShouldTrackPressure) {
1221 // Update top scheduled pressure.
1222 TopRPTracker.advance();
1223 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +00001224 updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001225 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001226 }
1227 else {
1228 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
1229 MachineBasicBlock::iterator priorII =
1230 priorNonDebug(CurrentBottom, CurrentTop);
1231 if (&*priorII == MI)
1232 CurrentBottom = priorII;
1233 else {
1234 if (&*CurrentTop == MI) {
1235 CurrentTop = nextIfDebug(++CurrentTop, priorII);
1236 TopRPTracker.setPos(CurrentTop);
1237 }
1238 moveInstruction(MI, CurrentBottom);
1239 CurrentBottom = MI;
1240 }
Andrew Trickb6e74712013-09-04 20:59:59 +00001241 if (ShouldTrackPressure) {
1242 // Update bottom scheduled pressure.
1243 SmallVector<unsigned, 8> LiveUses;
1244 BotRPTracker.recede(&LiveUses);
1245 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Andrew Trickb248b4a2013-09-06 17:32:47 +00001246 updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
Andrew Trickb6e74712013-09-04 20:59:59 +00001247 updatePressureDiffs(LiveUses);
Andrew Trickb6e74712013-09-04 20:59:59 +00001248 }
Andrew Trick7a8e1002012-09-11 00:39:15 +00001249 }
1250}
1251
Andrew Trick263280242012-11-12 19:52:20 +00001252//===----------------------------------------------------------------------===//
1253// LoadClusterMutation - DAG post-processing to cluster loads.
1254//===----------------------------------------------------------------------===//
1255
Andrew Tricka7714a02012-11-12 19:40:10 +00001256namespace {
1257/// \brief Post-process the DAG to create cluster edges between neighboring
1258/// loads.
1259class LoadClusterMutation : public ScheduleDAGMutation {
1260 struct LoadInfo {
1261 SUnit *SU;
1262 unsigned BaseReg;
1263 unsigned Offset;
1264 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
1265 : SU(su), BaseReg(reg), Offset(ofs) {}
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001266
1267 bool operator<(const LoadInfo &RHS) const {
1268 return std::tie(BaseReg, Offset) < std::tie(RHS.BaseReg, RHS.Offset);
1269 }
Andrew Tricka7714a02012-11-12 19:40:10 +00001270 };
Andrew Tricka7714a02012-11-12 19:40:10 +00001271
1272 const TargetInstrInfo *TII;
1273 const TargetRegisterInfo *TRI;
1274public:
1275 LoadClusterMutation(const TargetInstrInfo *tii,
1276 const TargetRegisterInfo *tri)
1277 : TII(tii), TRI(tri) {}
1278
Craig Topper4584cd52014-03-07 09:26:03 +00001279 void apply(ScheduleDAGMI *DAG) override;
Andrew Tricka7714a02012-11-12 19:40:10 +00001280protected:
1281 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
1282};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001283} // anonymous
Andrew Tricka7714a02012-11-12 19:40:10 +00001284
Andrew Tricka7714a02012-11-12 19:40:10 +00001285void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
1286 ScheduleDAGMI *DAG) {
1287 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
1288 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
1289 SUnit *SU = Loads[Idx];
1290 unsigned BaseReg;
1291 unsigned Offset;
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001292 if (TII->getMemOpBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
Andrew Tricka7714a02012-11-12 19:40:10 +00001293 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
1294 }
1295 if (LoadRecords.size() < 2)
1296 return;
Benjamin Kramerb0f74b22014-03-07 21:35:39 +00001297 std::sort(LoadRecords.begin(), LoadRecords.end());
Andrew Tricka7714a02012-11-12 19:40:10 +00001298 unsigned ClusterLength = 1;
1299 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1300 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1301 ClusterLength = 1;
1302 continue;
1303 }
1304
1305 SUnit *SUa = LoadRecords[Idx].SU;
1306 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Trickec369d52012-11-12 21:28:10 +00001307 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Tricka7714a02012-11-12 19:40:10 +00001308 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1309
1310 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1311 << SUb->NodeNum << ")\n");
1312 // Copy successor edges from SUa to SUb. Interleaving computation
1313 // dependent on SUa can prevent load combining due to register reuse.
1314 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1315 // loads should have effectively the same inputs.
1316 for (SUnit::const_succ_iterator
1317 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1318 if (SI->getSUnit() == SUb)
1319 continue;
1320 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1321 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1322 }
1323 ++ClusterLength;
1324 }
1325 else
1326 ClusterLength = 1;
1327 }
1328}
1329
1330/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1331void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1332 // Map DAG NodeNum to store chain ID.
1333 DenseMap<unsigned, unsigned> StoreChainIDs;
1334 // Map each store chain to a set of dependent loads.
1335 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1336 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1337 SUnit *SU = &DAG->SUnits[Idx];
1338 if (!SU->getInstr()->mayLoad())
1339 continue;
1340 unsigned ChainPredID = DAG->SUnits.size();
1341 for (SUnit::const_pred_iterator
1342 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1343 if (PI->isCtrl()) {
1344 ChainPredID = PI->getSUnit()->NodeNum;
1345 break;
1346 }
1347 }
1348 // Check if this chain-like pred has been seen
1349 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1350 unsigned NumChains = StoreChainDependents.size();
1351 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1352 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1353 if (Result.second)
1354 StoreChainDependents.resize(NumChains + 1);
1355 StoreChainDependents[Result.first->second].push_back(SU);
1356 }
1357 // Iterate over the store chains.
1358 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1359 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1360}
1361
Andrew Trick02a80da2012-03-08 01:41:12 +00001362//===----------------------------------------------------------------------===//
Andrew Trick263280242012-11-12 19:52:20 +00001363// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1364//===----------------------------------------------------------------------===//
1365
1366namespace {
1367/// \brief Post-process the DAG to create cluster edges between instructions
1368/// that may be fused by the processor into a single operation.
1369class MacroFusion : public ScheduleDAGMutation {
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001370 const TargetInstrInfo &TII;
1371 const TargetRegisterInfo &TRI;
Andrew Trick263280242012-11-12 19:52:20 +00001372public:
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001373 MacroFusion(const TargetInstrInfo &TII, const TargetRegisterInfo &TRI)
1374 : TII(TII), TRI(TRI) {}
Andrew Trick263280242012-11-12 19:52:20 +00001375
Craig Topper4584cd52014-03-07 09:26:03 +00001376 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick263280242012-11-12 19:52:20 +00001377};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001378} // anonymous
Andrew Trick263280242012-11-12 19:52:20 +00001379
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001380/// Returns true if \p MI reads a register written by \p Other.
1381static bool HasDataDep(const TargetRegisterInfo &TRI, const MachineInstr &MI,
1382 const MachineInstr &Other) {
1383 for (const MachineOperand &MO : MI.uses()) {
1384 if (!MO.isReg() || !MO.readsReg())
1385 continue;
1386
1387 unsigned Reg = MO.getReg();
1388 if (Other.modifiesRegister(Reg, &TRI))
1389 return true;
1390 }
1391 return false;
1392}
1393
Andrew Trick263280242012-11-12 19:52:20 +00001394/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1395/// fused operations.
1396void MacroFusion::apply(ScheduleDAGMI *DAG) {
1397 // For now, assume targets can only fuse with the branch.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001398 SUnit &ExitSU = DAG->ExitSU;
1399 MachineInstr *Branch = ExitSU.getInstr();
Andrew Trick263280242012-11-12 19:52:20 +00001400 if (!Branch)
1401 return;
1402
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001403 for (SUnit &SU : DAG->SUnits) {
1404 // SUnits with successors can't be schedule in front of the ExitSU.
1405 if (!SU.Succs.empty())
1406 continue;
1407 // We only care if the node writes to a register that the branch reads.
1408 MachineInstr *Pred = SU.getInstr();
1409 if (!HasDataDep(TRI, *Branch, *Pred))
1410 continue;
1411
1412 if (!TII.shouldScheduleAdjacent(Pred, Branch))
Andrew Trick263280242012-11-12 19:52:20 +00001413 continue;
1414
1415 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1416 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1417 // need to copy predecessor edges from ExitSU to SU, since top-down
1418 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1419 // of SU, we could create an artificial edge from the deepest root, but it
1420 // hasn't been needed yet.
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001421 bool Success = DAG->addEdge(&ExitSU, SDep(&SU, SDep::Cluster));
Andrew Trick263280242012-11-12 19:52:20 +00001422 (void)Success;
1423 assert(Success && "No DAG nodes should be reachable from ExitSU");
1424
Matthias Braun2bd6dd82015-07-20 22:34:44 +00001425 DEBUG(dbgs() << "Macro Fuse SU(" << SU.NodeNum << ")\n");
Andrew Trick263280242012-11-12 19:52:20 +00001426 break;
1427 }
1428}
1429
1430//===----------------------------------------------------------------------===//
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001431// CopyConstrain - DAG post-processing to encourage copy elimination.
1432//===----------------------------------------------------------------------===//
1433
1434namespace {
1435/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1436/// the one use that defines the copy's source vreg, most likely an induction
1437/// variable increment.
1438class CopyConstrain : public ScheduleDAGMutation {
1439 // Transient state.
1440 SlotIndex RegionBeginIdx;
Andrew Trick2e875172013-04-24 23:19:56 +00001441 // RegionEndIdx is the slot index of the last non-debug instruction in the
1442 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001443 SlotIndex RegionEndIdx;
1444public:
1445 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1446
Craig Topper4584cd52014-03-07 09:26:03 +00001447 void apply(ScheduleDAGMI *DAG) override;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001448
1449protected:
Andrew Trickd7f890e2013-12-28 21:56:47 +00001450 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001451};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001452} // anonymous
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001453
1454/// constrainLocalCopy handles two possibilities:
1455/// 1) Local src:
1456/// I0: = dst
1457/// I1: src = ...
1458/// I2: = dst
1459/// I3: dst = src (copy)
1460/// (create pred->succ edges I0->I1, I2->I1)
1461///
1462/// 2) Local copy:
1463/// I0: dst = src (copy)
1464/// I1: = dst
1465/// I2: src = ...
1466/// I3: = dst
1467/// (create pred->succ edges I1->I2, I3->I2)
1468///
1469/// Although the MachineScheduler is currently constrained to single blocks,
1470/// this algorithm should handle extended blocks. An EBB is a set of
1471/// contiguously numbered blocks such that the previous block in the EBB is
1472/// always the single predecessor.
Andrew Trickd7f890e2013-12-28 21:56:47 +00001473void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG) {
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001474 LiveIntervals *LIS = DAG->getLIS();
1475 MachineInstr *Copy = CopySU->getInstr();
1476
1477 // Check for pure vreg copies.
1478 unsigned SrcReg = Copy->getOperand(1).getReg();
1479 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1480 return;
1481
1482 unsigned DstReg = Copy->getOperand(0).getReg();
1483 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1484 return;
1485
1486 // Check if either the dest or source is local. If it's live across a back
1487 // edge, it's not local. Note that if both vregs are live across the back
1488 // edge, we cannot successfully contrain the copy without cyclic scheduling.
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001489 // If both the copy's source and dest are local live intervals, then we
1490 // should treat the dest as the global for the purpose of adding
1491 // constraints. This adds edges from source's other uses to the copy.
1492 unsigned LocalReg = SrcReg;
1493 unsigned GlobalReg = DstReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001494 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1495 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
Michael Kuperstein54c61ed2015-01-19 07:30:47 +00001496 LocalReg = DstReg;
1497 GlobalReg = SrcReg;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001498 LocalLI = &LIS->getInterval(LocalReg);
1499 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1500 return;
1501 }
1502 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1503
1504 // Find the global segment after the start of the local LI.
1505 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1506 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1507 // local live range. We could create edges from other global uses to the local
1508 // start, but the coalescer should have already eliminated these cases, so
1509 // don't bother dealing with it.
1510 if (GlobalSegment == GlobalLI->end())
1511 return;
1512
1513 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1514 // returned the next global segment. But if GlobalSegment overlaps with
1515 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1516 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1517 if (GlobalSegment->contains(LocalLI->beginIndex()))
1518 ++GlobalSegment;
1519
1520 if (GlobalSegment == GlobalLI->end())
1521 return;
1522
1523 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1524 if (GlobalSegment != GlobalLI->begin()) {
1525 // Two address defs have no hole.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001526 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->end,
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001527 GlobalSegment->start)) {
1528 return;
1529 }
Andrew Trickd9761772013-07-30 19:59:08 +00001530 // If the prior global segment may be defined by the same two-address
1531 // instruction that also defines LocalLI, then can't make a hole here.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001532 if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->start,
Andrew Trickd9761772013-07-30 19:59:08 +00001533 LocalLI->beginIndex())) {
1534 return;
1535 }
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001536 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1537 // it would be a disconnected component in the live range.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001538 assert(std::prev(GlobalSegment)->start < LocalLI->beginIndex() &&
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001539 "Disconnected LRG within the scheduling region.");
1540 }
1541 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1542 if (!GlobalDef)
1543 return;
1544
1545 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1546 if (!GlobalSU)
1547 return;
1548
1549 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1550 // constraining the uses of the last local def to precede GlobalDef.
1551 SmallVector<SUnit*,8> LocalUses;
1552 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1553 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1554 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1555 for (SUnit::const_succ_iterator
1556 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1557 I != E; ++I) {
1558 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1559 continue;
1560 if (I->getSUnit() == GlobalSU)
1561 continue;
1562 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1563 return;
1564 LocalUses.push_back(I->getSUnit());
1565 }
1566 // Open the top of the GlobalLI hole by constraining any earlier global uses
1567 // to precede the start of LocalLI.
1568 SmallVector<SUnit*,8> GlobalUses;
1569 MachineInstr *FirstLocalDef =
1570 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1571 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1572 for (SUnit::const_pred_iterator
1573 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1574 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1575 continue;
1576 if (I->getSUnit() == FirstLocalSU)
1577 continue;
1578 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1579 return;
1580 GlobalUses.push_back(I->getSUnit());
1581 }
1582 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1583 // Add the weak edges.
1584 for (SmallVectorImpl<SUnit*>::const_iterator
1585 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1586 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1587 << GlobalSU->NodeNum << ")\n");
1588 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1589 }
1590 for (SmallVectorImpl<SUnit*>::const_iterator
1591 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1592 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1593 << FirstLocalSU->NodeNum << ")\n");
1594 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1595 }
1596}
1597
1598/// \brief Callback from DAG postProcessing to create weak edges to encourage
1599/// copy elimination.
1600void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00001601 assert(DAG->hasVRegLiveness() && "Expect VRegs with LiveIntervals");
1602
Andrew Trick2e875172013-04-24 23:19:56 +00001603 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1604 if (FirstPos == DAG->end())
1605 return;
1606 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001607 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1608 &*priorNonDebug(DAG->end(), DAG->begin()));
1609
1610 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1611 SUnit *SU = &DAG->SUnits[Idx];
1612 if (!SU->getInstr()->isCopy())
1613 continue;
1614
Andrew Trickd7f890e2013-12-28 21:56:47 +00001615 constrainLocalCopy(SU, static_cast<ScheduleDAGMILive*>(DAG));
Andrew Trick85a1d4c2013-04-24 15:54:43 +00001616 }
1617}
1618
1619//===----------------------------------------------------------------------===//
Andrew Trickfc127d12013-12-07 05:59:44 +00001620// MachineSchedStrategy helpers used by GenericScheduler, GenericPostScheduler
1621// and possibly other custom schedulers.
Andrew Trickd14d7c22013-12-28 21:56:57 +00001622//===----------------------------------------------------------------------===//
Andrew Tricke1c034f2012-01-17 06:55:03 +00001623
Andrew Trick5a22df42013-12-05 17:56:02 +00001624static const unsigned InvalidCycle = ~0U;
1625
Andrew Trickfc127d12013-12-07 05:59:44 +00001626SchedBoundary::~SchedBoundary() { delete HazardRec; }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001627
Andrew Trickfc127d12013-12-07 05:59:44 +00001628void SchedBoundary::reset() {
1629 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1630 // Destroying and reconstructing it is very expensive though. So keep
1631 // invalid, placeholder HazardRecs.
1632 if (HazardRec && HazardRec->isEnabled()) {
1633 delete HazardRec;
Craig Topperc0196b12014-04-14 00:51:57 +00001634 HazardRec = nullptr;
Andrew Trickfc127d12013-12-07 05:59:44 +00001635 }
1636 Available.clear();
1637 Pending.clear();
1638 CheckPending = false;
1639 NextSUs.clear();
1640 CurrCycle = 0;
1641 CurrMOps = 0;
1642 MinReadyCycle = UINT_MAX;
1643 ExpectedLatency = 0;
1644 DependentLatency = 0;
1645 RetiredMOps = 0;
1646 MaxExecutedResCount = 0;
1647 ZoneCritResIdx = 0;
1648 IsResourceLimited = false;
1649 ReservedCycles.clear();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001650#ifndef NDEBUG
Andrew Trickd14d7c22013-12-28 21:56:57 +00001651 // Track the maximum number of stall cycles that could arise either from the
1652 // latency of a DAG edge or the number of cycles that a processor resource is
1653 // reserved (SchedBoundary::ReservedCycles).
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001654 MaxObservedStall = 0;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001655#endif
Andrew Trickfc127d12013-12-07 05:59:44 +00001656 // Reserve a zero-count for invalid CritResIdx.
1657 ExecutedResCounts.resize(1);
1658 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
1659}
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001660
Andrew Trickfc127d12013-12-07 05:59:44 +00001661void SchedRemainder::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001662init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1663 reset();
1664 if (!SchedModel->hasInstrSchedModel())
1665 return;
1666 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1667 for (std::vector<SUnit>::iterator
1668 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1669 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001670 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1671 * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001672 for (TargetSchedModel::ProcResIter
1673 PI = SchedModel->getWriteProcResBegin(SC),
1674 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1675 unsigned PIdx = PI->ProcResourceIdx;
1676 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1677 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1678 }
1679 }
1680}
1681
Andrew Trickfc127d12013-12-07 05:59:44 +00001682void SchedBoundary::
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001683init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1684 reset();
1685 DAG = dag;
1686 SchedModel = smodel;
1687 Rem = rem;
Andrew Trick5a22df42013-12-05 17:56:02 +00001688 if (SchedModel->hasInstrSchedModel()) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001689 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick5a22df42013-12-05 17:56:02 +00001690 ReservedCycles.resize(SchedModel->getNumProcResourceKinds(), InvalidCycle);
1691 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001692}
1693
Andrew Trick880e5732013-12-05 17:55:58 +00001694/// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1695/// these "soft stalls" differently than the hard stall cycles based on CPU
1696/// resources and computed by checkHazard(). A fully in-order model
1697/// (MicroOpBufferSize==0) will not make use of this since instructions are not
1698/// available for scheduling until they are ready. However, a weaker in-order
1699/// model may use this for heuristics. For example, if a processor has in-order
1700/// behavior when reading certain resources, this may come into play.
Andrew Trickfc127d12013-12-07 05:59:44 +00001701unsigned SchedBoundary::getLatencyStallCycles(SUnit *SU) {
Andrew Trick880e5732013-12-05 17:55:58 +00001702 if (!SU->isUnbuffered)
1703 return 0;
1704
1705 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1706 if (ReadyCycle > CurrCycle)
1707 return ReadyCycle - CurrCycle;
1708 return 0;
1709}
1710
Andrew Trick5a22df42013-12-05 17:56:02 +00001711/// Compute the next cycle at which the given processor resource can be
1712/// scheduled.
Andrew Trickfc127d12013-12-07 05:59:44 +00001713unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001714getNextResourceCycle(unsigned PIdx, unsigned Cycles) {
1715 unsigned NextUnreserved = ReservedCycles[PIdx];
1716 // If this resource has never been used, always return cycle zero.
1717 if (NextUnreserved == InvalidCycle)
1718 return 0;
1719 // For bottom-up scheduling add the cycles needed for the current operation.
1720 if (!isTop())
1721 NextUnreserved += Cycles;
1722 return NextUnreserved;
1723}
1724
Andrew Trick8c9e6722012-06-29 03:23:24 +00001725/// Does this SU have a hazard within the current instruction group.
1726///
1727/// The scheduler supports two modes of hazard recognition. The first is the
1728/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1729/// supports highly complicated in-order reservation tables
1730/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1731///
1732/// The second is a streamlined mechanism that checks for hazards based on
1733/// simple counters that the scheduler itself maintains. It explicitly checks
1734/// for instruction dispatch limitations, including the number of micro-ops that
1735/// can dispatch per cycle.
1736///
1737/// TODO: Also check whether the SU must start a new group.
Andrew Trickfc127d12013-12-07 05:59:44 +00001738bool SchedBoundary::checkHazard(SUnit *SU) {
Andrew Trickd14d7c22013-12-28 21:56:57 +00001739 if (HazardRec->isEnabled()
1740 && HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard) {
1741 return true;
1742 }
Andrew Trickdd79f0f2012-10-10 05:43:09 +00001743 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Tricke2ff5752013-06-15 04:49:49 +00001744 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001745 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1746 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick8c9e6722012-06-29 03:23:24 +00001747 return true;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001748 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001749 if (SchedModel->hasInstrSchedModel() && SU->hasReservedResource) {
1750 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1751 for (TargetSchedModel::ProcResIter
1752 PI = SchedModel->getWriteProcResBegin(SC),
1753 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
Andrew Trick56327222014-06-27 04:57:05 +00001754 unsigned NRCycle = getNextResourceCycle(PI->ProcResourceIdx, PI->Cycles);
1755 if (NRCycle > CurrCycle) {
Andrew Trick040c0da2014-06-27 05:09:36 +00001756#ifndef NDEBUG
Chad Rosieraba845e2014-07-02 16:46:08 +00001757 MaxObservedStall = std::max(PI->Cycles, MaxObservedStall);
Andrew Trick040c0da2014-06-27 05:09:36 +00001758#endif
Andrew Trick56327222014-06-27 04:57:05 +00001759 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") "
1760 << SchedModel->getResourceName(PI->ProcResourceIdx)
1761 << "=" << NRCycle << "c\n");
Andrew Trick5a22df42013-12-05 17:56:02 +00001762 return true;
Andrew Trick56327222014-06-27 04:57:05 +00001763 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001764 }
1765 }
Andrew Trick8c9e6722012-06-29 03:23:24 +00001766 return false;
1767}
1768
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001769// Find the unscheduled node in ReadySUs with the highest latency.
Andrew Trickfc127d12013-12-07 05:59:44 +00001770unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001771findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
Craig Topperc0196b12014-04-14 00:51:57 +00001772 SUnit *LateSU = nullptr;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001773 unsigned RemLatency = 0;
1774 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001775 I != E; ++I) {
1776 unsigned L = getUnscheduledLatency(*I);
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001777 if (L > RemLatency) {
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001778 RemLatency = L;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001779 LateSU = *I;
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001780 }
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001781 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001782 if (LateSU) {
1783 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1784 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trickd6d5ad32012-12-18 20:52:56 +00001785 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001786 return RemLatency;
1787}
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001788
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001789// Count resources in this zone and the remaining unscheduled
1790// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1791// resource index, or zero if the zone is issue limited.
Andrew Trickfc127d12013-12-07 05:59:44 +00001792unsigned SchedBoundary::
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001793getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov64c391d2013-07-19 08:55:18 +00001794 OtherCritIdx = 0;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001795 if (!SchedModel->hasInstrSchedModel())
1796 return 0;
1797
1798 unsigned OtherCritCount = Rem->RemIssueCount
1799 + (RetiredMOps * SchedModel->getMicroOpFactor());
1800 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1801 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001802 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1803 PIdx != PEnd; ++PIdx) {
1804 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1805 if (OtherCount > OtherCritCount) {
1806 OtherCritCount = OtherCount;
1807 OtherCritIdx = PIdx;
1808 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001809 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001810 if (OtherCritIdx) {
1811 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1812 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
Andrew Trickfc127d12013-12-07 05:59:44 +00001813 << " " << SchedModel->getResourceName(OtherCritIdx) << "\n");
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001814 }
1815 return OtherCritCount;
1816}
1817
Andrew Trickfc127d12013-12-07 05:59:44 +00001818void SchedBoundary::releaseNode(SUnit *SU, unsigned ReadyCycle) {
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001819 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1820
1821#ifndef NDEBUG
Andrew Trick491e34a2014-06-12 22:36:28 +00001822 // ReadyCycle was been bumped up to the CurrCycle when this node was
1823 // scheduled, but CurrCycle may have been eagerly advanced immediately after
1824 // scheduling, so may now be greater than ReadyCycle.
1825 if (ReadyCycle > CurrCycle)
1826 MaxObservedStall = std::max(ReadyCycle - CurrCycle, MaxObservedStall);
Andrew Trick7f1ebbe2014-06-07 01:48:43 +00001827#endif
1828
Andrew Trick61f1a272012-05-24 22:11:09 +00001829 if (ReadyCycle < MinReadyCycle)
1830 MinReadyCycle = ReadyCycle;
1831
1832 // Check for interlocks first. For the purpose of other heuristics, an
1833 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001834 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1835 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00001836 Pending.push(SU);
1837 else
1838 Available.push(SU);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001839
1840 // Record this node as an immediate dependent of the scheduled node.
1841 NextSUs.insert(SU);
Andrew Trick61f1a272012-05-24 22:11:09 +00001842}
1843
Andrew Trickfc127d12013-12-07 05:59:44 +00001844void SchedBoundary::releaseTopNode(SUnit *SU) {
1845 if (SU->isScheduled)
1846 return;
1847
Andrew Trickfc127d12013-12-07 05:59:44 +00001848 releaseNode(SU, SU->TopReadyCycle);
1849}
1850
1851void SchedBoundary::releaseBottomNode(SUnit *SU) {
1852 if (SU->isScheduled)
1853 return;
1854
Andrew Trickfc127d12013-12-07 05:59:44 +00001855 releaseNode(SU, SU->BotReadyCycle);
1856}
1857
Andrew Trick61f1a272012-05-24 22:11:09 +00001858/// Move the boundary of scheduled code by one cycle.
Andrew Trickfc127d12013-12-07 05:59:44 +00001859void SchedBoundary::bumpCycle(unsigned NextCycle) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001860 if (SchedModel->getMicroOpBufferSize() == 0) {
1861 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1862 if (MinReadyCycle > NextCycle)
1863 NextCycle = MinReadyCycle;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001864 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001865 // Update the current micro-ops, which will issue in the next cycle.
1866 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1867 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1868
1869 // Decrement DependentLatency based on the next cycle.
Andrew Trickf5b8ef22013-06-15 04:49:44 +00001870 if ((NextCycle - CurrCycle) > DependentLatency)
1871 DependentLatency = 0;
1872 else
1873 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick61f1a272012-05-24 22:11:09 +00001874
1875 if (!HazardRec->isEnabled()) {
Andrew Trick45446062012-06-05 21:11:27 +00001876 // Bypass HazardRec virtual calls.
Andrew Trick61f1a272012-05-24 22:11:09 +00001877 CurrCycle = NextCycle;
1878 }
1879 else {
Andrew Trick45446062012-06-05 21:11:27 +00001880 // Bypass getHazardType calls in case of long latency.
Andrew Trick61f1a272012-05-24 22:11:09 +00001881 for (; CurrCycle != NextCycle; ++CurrCycle) {
1882 if (isTop())
1883 HazardRec->AdvanceCycle();
1884 else
1885 HazardRec->RecedeCycle();
1886 }
1887 }
1888 CheckPending = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001889 unsigned LFactor = SchedModel->getLatencyFactor();
1890 IsResourceLimited =
1891 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1892 > (int)LFactor;
Andrew Trick61f1a272012-05-24 22:11:09 +00001893
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001894 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1895}
1896
Andrew Trickfc127d12013-12-07 05:59:44 +00001897void SchedBoundary::incExecutedResources(unsigned PIdx, unsigned Count) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001898 ExecutedResCounts[PIdx] += Count;
1899 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1900 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick61f1a272012-05-24 22:11:09 +00001901}
1902
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001903/// Add the given processor resource to this scheduled zone.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001904///
1905/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1906/// during which this resource is consumed.
1907///
1908/// \return the next cycle at which the instruction may execute without
1909/// oversubscribing resources.
Andrew Trickfc127d12013-12-07 05:59:44 +00001910unsigned SchedBoundary::
Andrew Trick5a22df42013-12-05 17:56:02 +00001911countResource(unsigned PIdx, unsigned Cycles, unsigned NextCycle) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001912 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001913 unsigned Count = Factor * Cycles;
Andrew Trickfc127d12013-12-07 05:59:44 +00001914 DEBUG(dbgs() << " " << SchedModel->getResourceName(PIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001915 << " +" << Cycles << "x" << Factor << "u\n");
1916
1917 // Update Executed resources counts.
1918 incExecutedResources(PIdx, Count);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001919 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1920 Rem->RemainingCounts[PIdx] -= Count;
1921
Andrew Trickb13ef172013-07-19 00:20:07 +00001922 // Check if this resource exceeds the current critical resource. If so, it
1923 // becomes the critical resource.
1924 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001925 ZoneCritResIdx = PIdx;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001926 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfc127d12013-12-07 05:59:44 +00001927 << SchedModel->getResourceName(PIdx) << ": "
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001928 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001929 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001930 // For reserved resources, record the highest cycle using the resource.
1931 unsigned NextAvailable = getNextResourceCycle(PIdx, Cycles);
1932 if (NextAvailable > CurrCycle) {
1933 DEBUG(dbgs() << " Resource conflict: "
1934 << SchedModel->getProcResource(PIdx)->Name << " reserved until @"
1935 << NextAvailable << "\n");
1936 }
1937 return NextAvailable;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00001938}
1939
Andrew Trick45446062012-06-05 21:11:27 +00001940/// Move the boundary of scheduled code by one SUnit.
Andrew Trickfc127d12013-12-07 05:59:44 +00001941void SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trick45446062012-06-05 21:11:27 +00001942 // Update the reservation table.
1943 if (HazardRec->isEnabled()) {
1944 if (!isTop() && SU->isCall) {
1945 // Calls are scheduled with their preceding instructions. For bottom-up
1946 // scheduling, clear the pipeline state before emitting.
1947 HazardRec->Reset();
1948 }
1949 HazardRec->EmitInstruction(SU);
1950 }
Andrew Trick5a22df42013-12-05 17:56:02 +00001951 // checkHazard should prevent scheduling multiple instructions per cycle that
1952 // exceed the issue width.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001953 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1954 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
Daniel Jasper0d92abd2013-12-06 08:58:22 +00001955 assert(
1956 (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) &&
Andrew Trickf7760a22013-12-06 17:19:20 +00001957 "Cannot schedule this instruction's MicroOps in the current cycle.");
Andrew Trick5a22df42013-12-05 17:56:02 +00001958
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001959 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1960 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1961
Andrew Trick5a22df42013-12-05 17:56:02 +00001962 unsigned NextCycle = CurrCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001963 switch (SchedModel->getMicroOpBufferSize()) {
1964 case 0:
1965 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1966 break;
1967 case 1:
1968 if (ReadyCycle > NextCycle) {
1969 NextCycle = ReadyCycle;
1970 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1971 }
1972 break;
1973 default:
1974 // We don't currently model the OOO reorder buffer, so consider all
Andrew Trick880e5732013-12-05 17:55:58 +00001975 // scheduled MOps to be "retired". We do loosely model in-order resource
1976 // latency. If this instruction uses an in-order resource, account for any
1977 // likely stall cycles.
1978 if (SU->isUnbuffered && ReadyCycle > NextCycle)
1979 NextCycle = ReadyCycle;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00001980 break;
1981 }
1982 RetiredMOps += IncMOps;
1983
1984 // Update resource counts and critical resource.
1985 if (SchedModel->hasInstrSchedModel()) {
1986 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1987 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1988 Rem->RemIssueCount -= DecRemIssue;
1989 if (ZoneCritResIdx) {
1990 // Scale scheduled micro-ops for comparing with the critical resource.
1991 unsigned ScaledMOps =
1992 RetiredMOps * SchedModel->getMicroOpFactor();
1993
1994 // If scaled micro-ops are now more than the previous critical resource by
1995 // a full cycle, then micro-ops issue becomes critical.
1996 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1997 >= (int)SchedModel->getLatencyFactor()) {
1998 ZoneCritResIdx = 0;
1999 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2000 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2001 }
2002 }
2003 for (TargetSchedModel::ProcResIter
2004 PI = SchedModel->getWriteProcResBegin(SC),
2005 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2006 unsigned RCycle =
Andrew Trick5a22df42013-12-05 17:56:02 +00002007 countResource(PI->ProcResourceIdx, PI->Cycles, NextCycle);
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002008 if (RCycle > NextCycle)
2009 NextCycle = RCycle;
2010 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002011 if (SU->hasReservedResource) {
2012 // For reserved resources, record the highest cycle using the resource.
2013 // For top-down scheduling, this is the cycle in which we schedule this
2014 // instruction plus the number of cycles the operations reserves the
2015 // resource. For bottom-up is it simply the instruction's cycle.
2016 for (TargetSchedModel::ProcResIter
2017 PI = SchedModel->getWriteProcResBegin(SC),
2018 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2019 unsigned PIdx = PI->ProcResourceIdx;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002020 if (SchedModel->getProcResource(PIdx)->BufferSize == 0) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002021 if (isTop()) {
2022 ReservedCycles[PIdx] =
2023 std::max(getNextResourceCycle(PIdx, 0), NextCycle + PI->Cycles);
2024 }
2025 else
2026 ReservedCycles[PIdx] = NextCycle;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002027 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002028 }
2029 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002030 }
2031 // Update ExpectedLatency and DependentLatency.
2032 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2033 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2034 if (SU->getDepth() > TopLatency) {
2035 TopLatency = SU->getDepth();
2036 DEBUG(dbgs() << " " << Available.getName()
2037 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2038 }
2039 if (SU->getHeight() > BotLatency) {
2040 BotLatency = SU->getHeight();
2041 DEBUG(dbgs() << " " << Available.getName()
2042 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2043 }
2044 // If we stall for any reason, bump the cycle.
2045 if (NextCycle > CurrCycle) {
2046 bumpCycle(NextCycle);
2047 }
2048 else {
2049 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
Alp Tokercb402912014-01-24 17:20:08 +00002050 // resource limited. If a stall occurred, bumpCycle does this.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002051 unsigned LFactor = SchedModel->getLatencyFactor();
2052 IsResourceLimited =
2053 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2054 > (int)LFactor;
2055 }
Andrew Trick5a22df42013-12-05 17:56:02 +00002056 // Update CurrMOps after calling bumpCycle to handle stalls, since bumpCycle
2057 // resets CurrMOps. Loop to handle instructions with more MOps than issue in
2058 // one cycle. Since we commonly reach the max MOps here, opportunistically
2059 // bump the cycle to avoid uselessly checking everything in the readyQ.
2060 CurrMOps += IncMOps;
2061 while (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trick5a22df42013-12-05 17:56:02 +00002062 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2063 << " at cycle " << CurrCycle << '\n');
Andrew Trickd14d7c22013-12-28 21:56:57 +00002064 bumpCycle(++NextCycle);
Andrew Trick5a22df42013-12-05 17:56:02 +00002065 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002066 DEBUG(dumpScheduledState());
Andrew Trick45446062012-06-05 21:11:27 +00002067}
2068
Andrew Trick61f1a272012-05-24 22:11:09 +00002069/// Release pending ready nodes in to the available queue. This makes them
2070/// visible to heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002071void SchedBoundary::releasePending() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002072 // If the available queue is empty, it is safe to reset MinReadyCycle.
2073 if (Available.empty())
2074 MinReadyCycle = UINT_MAX;
2075
2076 // Check to see if any of the pending instructions are ready to issue. If
2077 // so, add them to the available queue.
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002078 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick61f1a272012-05-24 22:11:09 +00002079 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2080 SUnit *SU = *(Pending.begin()+i);
Andrew Trick45446062012-06-05 21:11:27 +00002081 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick61f1a272012-05-24 22:11:09 +00002082
2083 if (ReadyCycle < MinReadyCycle)
2084 MinReadyCycle = ReadyCycle;
2085
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002086 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick61f1a272012-05-24 22:11:09 +00002087 continue;
2088
Andrew Trick8c9e6722012-06-29 03:23:24 +00002089 if (checkHazard(SU))
Andrew Trick61f1a272012-05-24 22:11:09 +00002090 continue;
2091
2092 Available.push(SU);
2093 Pending.remove(Pending.begin()+i);
2094 --i; --e;
2095 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002096 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick61f1a272012-05-24 22:11:09 +00002097 CheckPending = false;
2098}
2099
2100/// Remove SU from the ready set for this boundary.
Andrew Trickfc127d12013-12-07 05:59:44 +00002101void SchedBoundary::removeReady(SUnit *SU) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002102 if (Available.isInQueue(SU))
2103 Available.remove(Available.find(SU));
2104 else {
2105 assert(Pending.isInQueue(SU) && "bad ready count");
2106 Pending.remove(Pending.find(SU));
2107 }
2108}
2109
2110/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002111/// defer any nodes that now hit a hazard, and advance the cycle until at least
2112/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trickfc127d12013-12-07 05:59:44 +00002113SUnit *SchedBoundary::pickOnlyChoice() {
Andrew Trick61f1a272012-05-24 22:11:09 +00002114 if (CheckPending)
2115 releasePending();
2116
Andrew Tricke2ff5752013-06-15 04:49:49 +00002117 if (CurrMOps > 0) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002118 // Defer any ready instrs that now have a hazard.
2119 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2120 if (checkHazard(*I)) {
2121 Pending.push(*I);
2122 I = Available.remove(I);
2123 continue;
2124 }
2125 ++I;
2126 }
2127 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002128 for (unsigned i = 0; Available.empty(); ++i) {
Chad Rosieraba845e2014-07-02 16:46:08 +00002129// FIXME: Re-enable assert once PR20057 is resolved.
2130// assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedStall) &&
2131// "permanent hazard");
2132 (void)i;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002133 bumpCycle(CurrCycle + 1);
Andrew Trick61f1a272012-05-24 22:11:09 +00002134 releasePending();
2135 }
2136 if (Available.size() == 1)
2137 return *Available.begin();
Craig Topperc0196b12014-04-14 00:51:57 +00002138 return nullptr;
Andrew Trick61f1a272012-05-24 22:11:09 +00002139}
2140
Andrew Trick8e8415f2013-06-15 05:46:47 +00002141#ifndef NDEBUG
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002142// This is useful information to dump after bumpNode.
2143// Note that the Queue contents are more useful before pickNodeFromQueue.
Andrew Trickfc127d12013-12-07 05:59:44 +00002144void SchedBoundary::dumpScheduledState() {
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002145 unsigned ResFactor;
2146 unsigned ResCount;
2147 if (ZoneCritResIdx) {
2148 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2149 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002150 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002151 else {
2152 ResFactor = SchedModel->getMicroOpFactor();
2153 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002154 }
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002155 unsigned LFactor = SchedModel->getLatencyFactor();
2156 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2157 << " Retired: " << RetiredMOps;
2158 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2159 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
Andrew Trickfc127d12013-12-07 05:59:44 +00002160 << ResCount / ResFactor << " "
2161 << SchedModel->getResourceName(ZoneCritResIdx)
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002162 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2163 << (IsResourceLimited ? " - Resource" : " - Latency")
2164 << " limited.\n";
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002165}
Andrew Trick8e8415f2013-06-15 05:46:47 +00002166#endif
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002167
Andrew Trickfc127d12013-12-07 05:59:44 +00002168//===----------------------------------------------------------------------===//
Andrew Trickd14d7c22013-12-28 21:56:57 +00002169// GenericScheduler - Generic implementation of MachineSchedStrategy.
Andrew Trickfc127d12013-12-07 05:59:44 +00002170//===----------------------------------------------------------------------===//
2171
Andrew Trickd14d7c22013-12-28 21:56:57 +00002172void GenericSchedulerBase::SchedCandidate::
2173initResourceDelta(const ScheduleDAGMI *DAG,
2174 const TargetSchedModel *SchedModel) {
2175 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2176 return;
2177
2178 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2179 for (TargetSchedModel::ProcResIter
2180 PI = SchedModel->getWriteProcResBegin(SC),
2181 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2182 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2183 ResDelta.CritResources += PI->Cycles;
2184 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2185 ResDelta.DemandedResources += PI->Cycles;
2186 }
2187}
2188
2189/// Set the CandPolicy given a scheduling zone given the current resources and
2190/// latencies inside and outside the zone.
2191void GenericSchedulerBase::setPolicy(CandPolicy &Policy,
2192 bool IsPostRA,
2193 SchedBoundary &CurrZone,
2194 SchedBoundary *OtherZone) {
Eric Christopher572e03a2015-06-19 01:53:21 +00002195 // Apply preemptive heuristics based on the total latency and resources
Andrew Trickd14d7c22013-12-28 21:56:57 +00002196 // inside and outside this zone. Potential stalls should be considered before
2197 // following this policy.
2198
2199 // Compute remaining latency. We need this both to determine whether the
2200 // overall schedule has become latency-limited and whether the instructions
2201 // outside this zone are resource or latency limited.
2202 //
2203 // The "dependent" latency is updated incrementally during scheduling as the
2204 // max height/depth of scheduled nodes minus the cycles since it was
2205 // scheduled:
2206 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
2207 //
2208 // The "independent" latency is the max ready queue depth:
2209 // ILat = max N.depth for N in Available|Pending
2210 //
2211 // RemainingLatency is the greater of independent and dependent latency.
2212 unsigned RemLatency = CurrZone.getDependentLatency();
2213 RemLatency = std::max(RemLatency,
2214 CurrZone.findMaxLatency(CurrZone.Available.elements()));
2215 RemLatency = std::max(RemLatency,
2216 CurrZone.findMaxLatency(CurrZone.Pending.elements()));
2217
2218 // Compute the critical resource outside the zone.
Andrew Trick7afe4812013-12-28 22:25:57 +00002219 unsigned OtherCritIdx = 0;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002220 unsigned OtherCount =
2221 OtherZone ? OtherZone->getOtherResourceCount(OtherCritIdx) : 0;
2222
2223 bool OtherResLimited = false;
2224 if (SchedModel->hasInstrSchedModel()) {
2225 unsigned LFactor = SchedModel->getLatencyFactor();
2226 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
2227 }
2228 // Schedule aggressively for latency in PostRA mode. We don't check for
2229 // acyclic latency during PostRA, and highly out-of-order processors will
2230 // skip PostRA scheduling.
2231 if (!OtherResLimited) {
2232 if (IsPostRA || (RemLatency + CurrZone.getCurrCycle() > Rem.CriticalPath)) {
2233 Policy.ReduceLatency |= true;
2234 DEBUG(dbgs() << " " << CurrZone.Available.getName()
2235 << " RemainingLatency " << RemLatency << " + "
2236 << CurrZone.getCurrCycle() << "c > CritPath "
2237 << Rem.CriticalPath << "\n");
2238 }
2239 }
2240 // If the same resource is limiting inside and outside the zone, do nothing.
2241 if (CurrZone.getZoneCritResIdx() == OtherCritIdx)
2242 return;
2243
2244 DEBUG(
2245 if (CurrZone.isResourceLimited()) {
2246 dbgs() << " " << CurrZone.Available.getName() << " ResourceLimited: "
2247 << SchedModel->getResourceName(CurrZone.getZoneCritResIdx())
2248 << "\n";
2249 }
2250 if (OtherResLimited)
2251 dbgs() << " RemainingLimit: "
2252 << SchedModel->getResourceName(OtherCritIdx) << "\n";
2253 if (!CurrZone.isResourceLimited() && !OtherResLimited)
2254 dbgs() << " Latency limited both directions.\n");
2255
2256 if (CurrZone.isResourceLimited() && !Policy.ReduceResIdx)
2257 Policy.ReduceResIdx = CurrZone.getZoneCritResIdx();
2258
2259 if (OtherResLimited)
2260 Policy.DemandResIdx = OtherCritIdx;
2261}
2262
2263#ifndef NDEBUG
2264const char *GenericSchedulerBase::getReasonStr(
2265 GenericSchedulerBase::CandReason Reason) {
2266 switch (Reason) {
2267 case NoCand: return "NOCAND ";
2268 case PhysRegCopy: return "PREG-COPY";
2269 case RegExcess: return "REG-EXCESS";
2270 case RegCritical: return "REG-CRIT ";
2271 case Stall: return "STALL ";
2272 case Cluster: return "CLUSTER ";
2273 case Weak: return "WEAK ";
2274 case RegMax: return "REG-MAX ";
2275 case ResourceReduce: return "RES-REDUCE";
2276 case ResourceDemand: return "RES-DEMAND";
2277 case TopDepthReduce: return "TOP-DEPTH ";
2278 case TopPathReduce: return "TOP-PATH ";
2279 case BotHeightReduce:return "BOT-HEIGHT";
2280 case BotPathReduce: return "BOT-PATH ";
2281 case NextDefUse: return "DEF-USE ";
2282 case NodeOrder: return "ORDER ";
2283 };
2284 llvm_unreachable("Unknown reason!");
2285}
2286
2287void GenericSchedulerBase::traceCandidate(const SchedCandidate &Cand) {
2288 PressureChange P;
2289 unsigned ResIdx = 0;
2290 unsigned Latency = 0;
2291 switch (Cand.Reason) {
2292 default:
2293 break;
2294 case RegExcess:
2295 P = Cand.RPDelta.Excess;
2296 break;
2297 case RegCritical:
2298 P = Cand.RPDelta.CriticalMax;
2299 break;
2300 case RegMax:
2301 P = Cand.RPDelta.CurrentMax;
2302 break;
2303 case ResourceReduce:
2304 ResIdx = Cand.Policy.ReduceResIdx;
2305 break;
2306 case ResourceDemand:
2307 ResIdx = Cand.Policy.DemandResIdx;
2308 break;
2309 case TopDepthReduce:
2310 Latency = Cand.SU->getDepth();
2311 break;
2312 case TopPathReduce:
2313 Latency = Cand.SU->getHeight();
2314 break;
2315 case BotHeightReduce:
2316 Latency = Cand.SU->getHeight();
2317 break;
2318 case BotPathReduce:
2319 Latency = Cand.SU->getDepth();
2320 break;
2321 }
James Y Knighte72b0db2015-09-18 18:52:20 +00002322 dbgs() << " Cand SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002323 if (P.isValid())
2324 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2325 << ":" << P.getUnitInc() << " ";
2326 else
2327 dbgs() << " ";
2328 if (ResIdx)
2329 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
2330 else
2331 dbgs() << " ";
2332 if (Latency)
2333 dbgs() << " " << Latency << " cycles ";
2334 else
2335 dbgs() << " ";
2336 dbgs() << '\n';
2337}
2338#endif
2339
2340/// Return true if this heuristic determines order.
2341static bool tryLess(int TryVal, int CandVal,
2342 GenericSchedulerBase::SchedCandidate &TryCand,
2343 GenericSchedulerBase::SchedCandidate &Cand,
2344 GenericSchedulerBase::CandReason Reason) {
2345 if (TryVal < CandVal) {
2346 TryCand.Reason = Reason;
2347 return true;
2348 }
2349 if (TryVal > CandVal) {
2350 if (Cand.Reason > Reason)
2351 Cand.Reason = Reason;
2352 return true;
2353 }
2354 Cand.setRepeat(Reason);
2355 return false;
2356}
2357
2358static bool tryGreater(int TryVal, int CandVal,
2359 GenericSchedulerBase::SchedCandidate &TryCand,
2360 GenericSchedulerBase::SchedCandidate &Cand,
2361 GenericSchedulerBase::CandReason Reason) {
2362 if (TryVal > CandVal) {
2363 TryCand.Reason = Reason;
2364 return true;
2365 }
2366 if (TryVal < CandVal) {
2367 if (Cand.Reason > Reason)
2368 Cand.Reason = Reason;
2369 return true;
2370 }
2371 Cand.setRepeat(Reason);
2372 return false;
2373}
2374
2375static bool tryLatency(GenericSchedulerBase::SchedCandidate &TryCand,
2376 GenericSchedulerBase::SchedCandidate &Cand,
2377 SchedBoundary &Zone) {
2378 if (Zone.isTop()) {
2379 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2380 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2381 TryCand, Cand, GenericSchedulerBase::TopDepthReduce))
2382 return true;
2383 }
2384 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2385 TryCand, Cand, GenericSchedulerBase::TopPathReduce))
2386 return true;
2387 }
2388 else {
2389 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2390 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2391 TryCand, Cand, GenericSchedulerBase::BotHeightReduce))
2392 return true;
2393 }
2394 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2395 TryCand, Cand, GenericSchedulerBase::BotPathReduce))
2396 return true;
2397 }
2398 return false;
2399}
2400
2401static void tracePick(const GenericSchedulerBase::SchedCandidate &Cand,
2402 bool IsTop) {
2403 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
2404 << GenericSchedulerBase::getReasonStr(Cand.Reason) << '\n');
2405}
2406
Andrew Trickfc127d12013-12-07 05:59:44 +00002407void GenericScheduler::initialize(ScheduleDAGMI *dag) {
Andrew Trickd7f890e2013-12-28 21:56:47 +00002408 assert(dag->hasVRegLiveness() &&
2409 "(PreRA)GenericScheduler needs vreg liveness");
2410 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Trickfc127d12013-12-07 05:59:44 +00002411 SchedModel = DAG->getSchedModel();
2412 TRI = DAG->TRI;
2413
2414 Rem.init(DAG, SchedModel);
2415 Top.init(DAG, SchedModel, &Rem);
2416 Bot.init(DAG, SchedModel, &Rem);
2417
2418 // Initialize resource counts.
2419
2420 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
2421 // are disabled, then these HazardRecs will be disabled.
2422 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trickfc127d12013-12-07 05:59:44 +00002423 if (!Top.HazardRec) {
2424 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002425 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002426 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002427 }
2428 if (!Bot.HazardRec) {
2429 Bot.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002430 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002431 Itin, DAG);
Andrew Trickfc127d12013-12-07 05:59:44 +00002432 }
2433}
2434
2435/// Initialize the per-region scheduling policy.
2436void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
2437 MachineBasicBlock::iterator End,
2438 unsigned NumRegionInstrs) {
Eric Christopher99556d72014-10-14 06:56:25 +00002439 const MachineFunction &MF = *Begin->getParent()->getParent();
2440 const TargetLowering *TLI = MF.getSubtarget().getTargetLowering();
Andrew Trickfc127d12013-12-07 05:59:44 +00002441
2442 // Avoid setting up the register pressure tracker for small regions to save
2443 // compile time. As a rough heuristic, only track pressure when the number of
2444 // schedulable instructions exceeds half the integer register file.
Andrew Trick350ff2c2014-01-21 21:27:37 +00002445 RegionPolicy.ShouldTrackPressure = true;
Andrew Trick46753512014-01-22 03:38:55 +00002446 for (unsigned VT = MVT::i32; VT > (unsigned)MVT::i1; --VT) {
2447 MVT::SimpleValueType LegalIntVT = (MVT::SimpleValueType)VT;
2448 if (TLI->isTypeLegal(LegalIntVT)) {
Andrew Trick350ff2c2014-01-21 21:27:37 +00002449 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
Andrew Trick46753512014-01-22 03:38:55 +00002450 TLI->getRegClassFor(LegalIntVT));
Andrew Trick350ff2c2014-01-21 21:27:37 +00002451 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
2452 }
2453 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002454
2455 // For generic targets, we default to bottom-up, because it's simpler and more
2456 // compile-time optimizations have been implemented in that direction.
2457 RegionPolicy.OnlyBottomUp = true;
2458
2459 // Allow the subtarget to override default policy.
Eric Christopher99556d72014-10-14 06:56:25 +00002460 MF.getSubtarget().overrideSchedPolicy(RegionPolicy, Begin, End,
2461 NumRegionInstrs);
Andrew Trickfc127d12013-12-07 05:59:44 +00002462
2463 // After subtarget overrides, apply command line options.
2464 if (!EnableRegPressure)
2465 RegionPolicy.ShouldTrackPressure = false;
2466
2467 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
2468 // e.g. -misched-bottomup=false allows scheduling in both directions.
2469 assert((!ForceTopDown || !ForceBottomUp) &&
2470 "-misched-topdown incompatible with -misched-bottomup");
2471 if (ForceBottomUp.getNumOccurrences() > 0) {
2472 RegionPolicy.OnlyBottomUp = ForceBottomUp;
2473 if (RegionPolicy.OnlyBottomUp)
2474 RegionPolicy.OnlyTopDown = false;
2475 }
2476 if (ForceTopDown.getNumOccurrences() > 0) {
2477 RegionPolicy.OnlyTopDown = ForceTopDown;
2478 if (RegionPolicy.OnlyTopDown)
2479 RegionPolicy.OnlyBottomUp = false;
2480 }
2481}
2482
James Y Knighte72b0db2015-09-18 18:52:20 +00002483void GenericScheduler::dumpPolicy() {
2484 dbgs() << "GenericScheduler RegionPolicy: "
2485 << " ShouldTrackPressure=" << RegionPolicy.ShouldTrackPressure
2486 << " OnlyTopDown=" << RegionPolicy.OnlyTopDown
2487 << " OnlyBottomUp=" << RegionPolicy.OnlyBottomUp
2488 << "\n";
2489}
2490
Andrew Trickfc127d12013-12-07 05:59:44 +00002491/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
2492/// critical path by more cycles than it takes to drain the instruction buffer.
2493/// We estimate an upper bounds on in-flight instructions as:
2494///
2495/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
2496/// InFlightIterations = AcyclicPath / CyclesPerIteration
2497/// InFlightResources = InFlightIterations * LoopResources
2498///
2499/// TODO: Check execution resources in addition to IssueCount.
2500void GenericScheduler::checkAcyclicLatency() {
2501 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
2502 return;
2503
2504 // Scaled number of cycles per loop iteration.
2505 unsigned IterCount =
2506 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
2507 Rem.RemIssueCount);
2508 // Scaled acyclic critical path.
2509 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
2510 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
2511 unsigned InFlightCount =
2512 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
2513 unsigned BufferLimit =
2514 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
2515
2516 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
2517
2518 DEBUG(dbgs() << "IssueCycles="
2519 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
2520 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
2521 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
2522 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
2523 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
2524 if (Rem.IsAcyclicLatencyLimited)
2525 dbgs() << " ACYCLIC LATENCY LIMIT\n");
2526}
2527
2528void GenericScheduler::registerRoots() {
2529 Rem.CriticalPath = DAG->ExitSU.getDepth();
2530
2531 // Some roots may not feed into ExitSU. Check all of them in case.
2532 for (std::vector<SUnit*>::const_iterator
2533 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
2534 if ((*I)->getDepth() > Rem.CriticalPath)
2535 Rem.CriticalPath = (*I)->getDepth();
2536 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002537 DEBUG(dbgs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << '\n');
2538 if (DumpCriticalPathLength) {
2539 errs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << " \n";
2540 }
Andrew Trickfc127d12013-12-07 05:59:44 +00002541
2542 if (EnableCyclicPath) {
2543 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
2544 checkAcyclicLatency();
2545 }
2546}
2547
Andrew Trick1a831342013-08-30 03:49:48 +00002548static bool tryPressure(const PressureChange &TryP,
2549 const PressureChange &CandP,
Andrew Trickd14d7c22013-12-28 21:56:57 +00002550 GenericSchedulerBase::SchedCandidate &TryCand,
2551 GenericSchedulerBase::SchedCandidate &Cand,
2552 GenericSchedulerBase::CandReason Reason) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002553 int TryRank = TryP.getPSetOrMax();
2554 int CandRank = CandP.getPSetOrMax();
2555 // If both candidates affect the same set, go with the smallest increase.
2556 if (TryRank == CandRank) {
2557 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2558 Reason);
Andrew Trick401b6952013-07-25 07:26:35 +00002559 }
Andrew Trickb1a45b62013-08-30 04:27:29 +00002560 // If one candidate decreases and the other increases, go with it.
2561 // Invalid candidates have UnitInc==0.
Hal Finkel7a87f8a2014-10-10 17:06:20 +00002562 if (tryGreater(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2563 Reason)) {
Andrew Trickb1a45b62013-08-30 04:27:29 +00002564 return true;
2565 }
Andrew Trick401b6952013-07-25 07:26:35 +00002566 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick1a831342013-08-30 03:49:48 +00002567 if (TryP.getUnitInc() < 0)
Andrew Trick401b6952013-07-25 07:26:35 +00002568 std::swap(TryRank, CandRank);
2569 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2570}
2571
Andrew Tricka7714a02012-11-12 19:40:10 +00002572static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2573 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2574}
2575
Andrew Tricke833e1c2013-04-13 06:07:40 +00002576/// Minimize physical register live ranges. Regalloc wants them adjacent to
2577/// their physreg def/use.
2578///
2579/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2580/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2581/// with the operation that produces or consumes the physreg. We'll do this when
2582/// regalloc has support for parallel copies.
2583static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2584 const MachineInstr *MI = SU->getInstr();
2585 if (!MI->isCopy())
2586 return 0;
2587
2588 unsigned ScheduledOper = isTop ? 1 : 0;
2589 unsigned UnscheduledOper = isTop ? 0 : 1;
2590 // If we have already scheduled the physreg produce/consumer, immediately
2591 // schedule the copy.
2592 if (TargetRegisterInfo::isPhysicalRegister(
2593 MI->getOperand(ScheduledOper).getReg()))
2594 return 1;
2595 // If the physreg is at the boundary, defer it. Otherwise schedule it
2596 // immediately to free the dependent. We can hoist the copy later.
2597 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2598 if (TargetRegisterInfo::isPhysicalRegister(
2599 MI->getOperand(UnscheduledOper).getReg()))
2600 return AtBoundary ? -1 : 1;
2601 return 0;
2602}
2603
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002604/// Apply a set of heursitics to a new candidate. Heuristics are currently
2605/// hierarchical. This may be more efficient than a graduated cost model because
2606/// we don't need to evaluate all aspects of the model for each node in the
2607/// queue. But it's really done to make the heuristics easier to debug and
2608/// statistically analyze.
2609///
2610/// \param Cand provides the policy and current best candidate.
2611/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2612/// \param Zone describes the scheduled zone that we are extending.
2613/// \param RPTracker describes reg pressure within the scheduled zone.
2614/// \param TempTracker is a scratch pressure tracker to reuse in queries.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002615void GenericScheduler::tryCandidate(SchedCandidate &Cand,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002616 SchedCandidate &TryCand,
2617 SchedBoundary &Zone,
2618 const RegPressureTracker &RPTracker,
2619 RegPressureTracker &TempTracker) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002620
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002621 if (DAG->isTrackingPressure()) {
Andrew Trick310190e2013-09-04 21:00:02 +00002622 // Always initialize TryCand's RPDelta.
2623 if (Zone.isTop()) {
2624 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick1a831342013-08-30 03:49:48 +00002625 TryCand.SU->getInstr(),
Andrew Trick1a831342013-08-30 03:49:48 +00002626 TryCand.RPDelta,
2627 DAG->getRegionCriticalPSets(),
2628 DAG->getRegPressure().MaxSetPressure);
2629 }
2630 else {
Andrew Trick310190e2013-09-04 21:00:02 +00002631 if (VerifyScheduling) {
2632 TempTracker.getMaxUpwardPressureDelta(
2633 TryCand.SU->getInstr(),
2634 &DAG->getPressureDiff(TryCand.SU),
2635 TryCand.RPDelta,
2636 DAG->getRegionCriticalPSets(),
2637 DAG->getRegPressure().MaxSetPressure);
2638 }
2639 else {
2640 RPTracker.getUpwardPressureDelta(
2641 TryCand.SU->getInstr(),
2642 DAG->getPressureDiff(TryCand.SU),
2643 TryCand.RPDelta,
2644 DAG->getRegionCriticalPSets(),
2645 DAG->getRegPressure().MaxSetPressure);
2646 }
Andrew Trick1a831342013-08-30 03:49:48 +00002647 }
2648 }
Andrew Trickc573cd92013-09-06 17:32:44 +00002649 DEBUG(if (TryCand.RPDelta.Excess.isValid())
James Y Knighte72b0db2015-09-18 18:52:20 +00002650 dbgs() << " Try SU(" << TryCand.SU->NodeNum << ") "
Andrew Trickc573cd92013-09-06 17:32:44 +00002651 << TRI->getRegPressureSetName(TryCand.RPDelta.Excess.getPSet())
2652 << ":" << TryCand.RPDelta.Excess.getUnitInc() << "\n");
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002653
2654 // Initialize the candidate if needed.
2655 if (!Cand.isValid()) {
2656 TryCand.Reason = NodeOrder;
2657 return;
2658 }
Andrew Tricke833e1c2013-04-13 06:07:40 +00002659
2660 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2661 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2662 TryCand, Cand, PhysRegCopy))
2663 return;
2664
Andrew Tricke02d5da2015-05-17 23:40:27 +00002665 // Avoid exceeding the target's limit.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002666 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2667 Cand.RPDelta.Excess,
2668 TryCand, Cand, RegExcess))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002669 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002670
2671 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002672 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2673 Cand.RPDelta.CriticalMax,
2674 TryCand, Cand, RegCritical))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002675 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002676
Andrew Trickddffae92013-09-06 17:32:36 +00002677 // For loops that are acyclic path limited, aggressively schedule for latency.
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002678 // This can result in very long dependence chains scheduled in sequence, so
2679 // once every cycle (when CurrMOps == 0), switch to normal heuristics.
Andrew Trickfc127d12013-12-07 05:59:44 +00002680 if (Rem.IsAcyclicLatencyLimited && !Zone.getCurrMOps()
Andrew Tricke1f7bf22013-09-09 22:28:08 +00002681 && tryLatency(TryCand, Cand, Zone))
Andrew Trickddffae92013-09-06 17:32:36 +00002682 return;
2683
Andrew Trick880e5732013-12-05 17:55:58 +00002684 // Prioritize instructions that read unbuffered resources by stall cycles.
2685 if (tryLess(Zone.getLatencyStallCycles(TryCand.SU),
2686 Zone.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
2687 return;
2688
Andrew Tricka7714a02012-11-12 19:40:10 +00002689 // Keep clustered nodes together to encourage downstream peephole
2690 // optimizations which may reduce resource requirements.
2691 //
2692 // This is a best effort to set things up for a post-RA pass. Optimizations
2693 // like generating loads of multiple registers should ideally be done within
2694 // the scheduler pass by combining the loads during DAG postprocessing.
2695 const SUnit *NextClusterSU =
2696 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2697 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2698 TryCand, Cand, Cluster))
2699 return;
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002700
2701 // Weak edges are for clustering and other constraints.
Andrew Tricka7714a02012-11-12 19:40:10 +00002702 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2703 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002704 TryCand, Cand, Weak)) {
Andrew Tricka7714a02012-11-12 19:40:10 +00002705 return;
2706 }
Andrew Trick71f08a32013-06-17 21:45:13 +00002707 // Avoid increasing the max pressure of the entire region.
Andrew Trick66c3dfb2013-09-04 21:00:11 +00002708 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2709 Cand.RPDelta.CurrentMax,
2710 TryCand, Cand, RegMax))
Andrew Trick71f08a32013-06-17 21:45:13 +00002711 return;
2712
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002713 // Avoid critical resource consumption and balance the schedule.
2714 TryCand.initResourceDelta(DAG, SchedModel);
2715 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2716 TryCand, Cand, ResourceReduce))
2717 return;
2718 if (tryGreater(TryCand.ResDelta.DemandedResources,
2719 Cand.ResDelta.DemandedResources,
2720 TryCand, Cand, ResourceDemand))
2721 return;
2722
2723 // Avoid serializing long latency dependence chains.
Andrew Trickc01b0042013-08-23 17:48:43 +00002724 // For acyclic path limited loops, latency was already checked above.
2725 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2726 && tryLatency(TryCand, Cand, Zone)) {
2727 return;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002728 }
2729
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002730 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002731 // local pressure avoidance strategy that also makes the machine code
2732 // readable.
Andrew Trickfc127d12013-12-07 05:59:44 +00002733 if (tryGreater(Zone.isNextSU(TryCand.SU), Zone.isNextSU(Cand.SU),
Andrew Tricka7714a02012-11-12 19:40:10 +00002734 TryCand, Cand, NextDefUse))
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002735 return;
Andrew Tricka7714a02012-11-12 19:40:10 +00002736
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002737 // Fall through to original instruction order.
2738 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2739 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2740 TryCand.Reason = NodeOrder;
2741 }
2742}
Andrew Trick419eae22012-05-10 21:06:19 +00002743
Andrew Trickc573cd92013-09-06 17:32:44 +00002744/// Pick the best candidate from the queue.
Andrew Trick7ee9de52012-05-10 21:06:16 +00002745///
2746/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2747/// DAG building. To adjust for the current scheduling location we need to
2748/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002749void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
Andrew Trickbb1247b2013-12-05 17:55:47 +00002750 const RegPressureTracker &RPTracker,
2751 SchedCandidate &Cand) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002752 ReadyQueue &Q = Zone.Available;
2753
Andrew Tricka8ad5f72012-05-24 22:11:12 +00002754 DEBUG(Q.dump());
Andrew Trick22025772012-05-17 18:35:10 +00002755
Andrew Trick7ee9de52012-05-10 21:06:16 +00002756 // getMaxPressureDelta temporarily modifies the tracker.
2757 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2758
Andrew Trickdd375dd2012-05-24 22:11:03 +00002759 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002760
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002761 SchedCandidate TryCand(Cand.Policy);
2762 TryCand.SU = *I;
2763 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2764 if (TryCand.Reason != NoCand) {
2765 // Initialize resource delta if needed in case future heuristics query it.
2766 if (TryCand.ResDelta == SchedResourceDelta())
2767 TryCand.initResourceDelta(DAG, SchedModel);
2768 Cand.setBest(TryCand);
Andrew Trick419d4912013-04-05 00:31:29 +00002769 DEBUG(traceCandidate(Cand));
Andrew Trick22025772012-05-17 18:35:10 +00002770 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002771 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002772}
2773
Andrew Trick22025772012-05-17 18:35:10 +00002774/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002775SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick22025772012-05-17 18:35:10 +00002776 // Schedule as far as possible in the direction of no choice. This is most
2777 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick61f1a272012-05-24 22:11:09 +00002778 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002779 IsTopNode = false;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002780 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002781 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002782 }
Andrew Trick61f1a272012-05-24 22:11:09 +00002783 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick22025772012-05-17 18:35:10 +00002784 IsTopNode = true;
Andrew Trickf78e7fa2013-06-15 05:39:19 +00002785 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick61f1a272012-05-24 22:11:09 +00002786 return SU;
Andrew Trick22025772012-05-17 18:35:10 +00002787 }
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002788 CandPolicy NoPolicy;
2789 SchedCandidate BotCand(NoPolicy);
2790 SchedCandidate TopCand(NoPolicy);
Andrew Trickfc127d12013-12-07 05:59:44 +00002791 // Set the bottom-up policy based on the state of the current bottom zone and
2792 // the instructions outside the zone, including the top zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002793 setPolicy(BotCand.Policy, /*IsPostRA=*/false, Bot, &Top);
Andrew Trickfc127d12013-12-07 05:59:44 +00002794 // Set the top-down policy based on the state of the current top zone and
2795 // the instructions outside the zone, including the bottom zone.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002796 setPolicy(TopCand.Policy, /*IsPostRA=*/false, Top, &Bot);
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002797
Andrew Trick22025772012-05-17 18:35:10 +00002798 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002799 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2800 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002801
2802 // If either Q has a single candidate that provides the least increase in
2803 // Excess pressure, we can immediately schedule from that Q.
2804 //
2805 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2806 // affects picking from either Q. If scheduling in one direction must
2807 // increase pressure for one of the excess PSets, then schedule in that
2808 // direction first to provide more freedom in the other direction.
Andrew Trickd40d0f22013-06-17 21:45:05 +00002809 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2810 || (BotCand.Reason == RegCritical
2811 && !BotCand.isRepeat(RegCritical)))
2812 {
Andrew Trick22025772012-05-17 18:35:10 +00002813 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002814 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002815 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002816 }
2817 // Check if the top Q has a better candidate.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002818 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2819 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick22025772012-05-17 18:35:10 +00002820
Andrew Trickd40d0f22013-06-17 21:45:05 +00002821 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002822 if (TopCand.Reason < BotCand.Reason) {
2823 IsTopNode = true;
2824 tracePick(TopCand, IsTopNode);
2825 return TopCand.SU;
2826 }
Andrew Trickd40d0f22013-06-17 21:45:05 +00002827 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick22025772012-05-17 18:35:10 +00002828 IsTopNode = false;
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002829 tracePick(BotCand, IsTopNode);
Andrew Trick61f1a272012-05-24 22:11:09 +00002830 return BotCand.SU;
Andrew Trick22025772012-05-17 18:35:10 +00002831}
2832
2833/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002834SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
Andrew Trick7ee9de52012-05-10 21:06:16 +00002835 if (DAG->top() == DAG->bottom()) {
Andrew Trick61f1a272012-05-24 22:11:09 +00002836 assert(Top.Available.empty() && Top.Pending.empty() &&
2837 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00002838 return nullptr;
Andrew Trick7ee9de52012-05-10 21:06:16 +00002839 }
Andrew Trick7ee9de52012-05-10 21:06:16 +00002840 SUnit *SU;
Andrew Trick984d98b2012-10-08 18:53:53 +00002841 do {
Andrew Trick75e411c2013-09-06 17:32:34 +00002842 if (RegionPolicy.OnlyTopDown) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002843 SU = Top.pickOnlyChoice();
2844 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002845 CandPolicy NoPolicy;
2846 SchedCandidate TopCand(NoPolicy);
2847 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002848 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002849 tracePick(TopCand, true);
Andrew Trick984d98b2012-10-08 18:53:53 +00002850 SU = TopCand.SU;
2851 }
2852 IsTopNode = true;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002853 }
Andrew Trick75e411c2013-09-06 17:32:34 +00002854 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick984d98b2012-10-08 18:53:53 +00002855 SU = Bot.pickOnlyChoice();
2856 if (!SU) {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002857 CandPolicy NoPolicy;
2858 SchedCandidate BotCand(NoPolicy);
2859 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick1ab16d92013-09-04 21:00:13 +00002860 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickef54c592013-09-04 21:00:16 +00002861 tracePick(BotCand, false);
Andrew Trick984d98b2012-10-08 18:53:53 +00002862 SU = BotCand.SU;
2863 }
2864 IsTopNode = false;
Andrew Tricka306a8a2012-05-24 23:11:17 +00002865 }
Andrew Trick984d98b2012-10-08 18:53:53 +00002866 else {
Andrew Trick3ca33ac2012-11-07 07:05:09 +00002867 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick984d98b2012-10-08 18:53:53 +00002868 }
2869 } while (SU->isScheduled);
2870
Andrew Trick61f1a272012-05-24 22:11:09 +00002871 if (SU->isTopReady())
2872 Top.removeReady(SU);
2873 if (SU->isBottomReady())
2874 Bot.removeReady(SU);
Andrew Trick4e7f6a72012-05-25 02:02:39 +00002875
Andrew Trick1f0bb692013-04-13 06:07:49 +00002876 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7ee9de52012-05-10 21:06:16 +00002877 return SU;
2878}
2879
Andrew Trick665d3ec2013-09-19 23:10:59 +00002880void GenericScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
Andrew Tricke833e1c2013-04-13 06:07:40 +00002881
2882 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2883 if (!isTop)
2884 ++InsertPos;
2885 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2886
2887 // Find already scheduled copies with a single physreg dependence and move
2888 // them just above the scheduled instruction.
2889 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2890 I != E; ++I) {
2891 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2892 continue;
2893 SUnit *DepSU = I->getSUnit();
2894 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2895 continue;
2896 MachineInstr *Copy = DepSU->getInstr();
2897 if (!Copy->isCopy())
2898 continue;
2899 DEBUG(dbgs() << " Rescheduling physreg copy ";
2900 I->getSUnit()->dump(DAG));
2901 DAG->moveInstruction(Copy, InsertPos);
2902 }
2903}
2904
Andrew Trick61f1a272012-05-24 22:11:09 +00002905/// Update the scheduler's state after scheduling a node. This is the same node
Andrew Trickd14d7c22013-12-28 21:56:57 +00002906/// that was just returned by pickNode(). However, ScheduleDAGMILive needs to
2907/// update it's state based on the current cycle before MachineSchedStrategy
2908/// does.
Andrew Tricke833e1c2013-04-13 06:07:40 +00002909///
2910/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2911/// them here. See comments in biasPhysRegCopy.
Andrew Trick665d3ec2013-09-19 23:10:59 +00002912void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trick45446062012-06-05 21:11:27 +00002913 if (IsTopNode) {
Andrew Trickfc127d12013-12-07 05:59:44 +00002914 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002915 Top.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002916 if (SU->hasPhysRegUses)
2917 reschedulePhysRegCopies(SU, true);
Andrew Trick61f1a272012-05-24 22:11:09 +00002918 }
Andrew Trick45446062012-06-05 21:11:27 +00002919 else {
Andrew Trickfc127d12013-12-07 05:59:44 +00002920 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.getCurrCycle());
Andrew Trickce27bb92012-06-29 03:23:22 +00002921 Bot.bumpNode(SU);
Andrew Tricke833e1c2013-04-13 06:07:40 +00002922 if (SU->hasPhysRegDefs)
2923 reschedulePhysRegCopies(SU, false);
Andrew Trick61f1a272012-05-24 22:11:09 +00002924 }
2925}
2926
Andrew Trick8823dec2012-03-14 04:00:41 +00002927/// Create the standard converging machine scheduler. This will be used as the
2928/// default scheduler if the target does not set a default.
Andrew Trickd14d7c22013-12-28 21:56:57 +00002929static ScheduleDAGInstrs *createGenericSchedLive(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00002930 ScheduleDAGMILive *DAG = new ScheduleDAGMILive(C, make_unique<GenericScheduler>(C));
Andrew Tricka7714a02012-11-12 19:40:10 +00002931 // Register DAG post-processors.
Andrew Trick85a1d4c2013-04-24 15:54:43 +00002932 //
2933 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2934 // data and pass it to later mutations. Have a single mutation that gathers
2935 // the interesting nodes in one pass.
David Blaikie422b93d2014-04-21 20:32:32 +00002936 DAG->addMutation(make_unique<CopyConstrain>(DAG->TII, DAG->TRI));
Andrew Tricka6e87772013-09-04 21:00:08 +00002937 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
David Blaikie422b93d2014-04-21 20:32:32 +00002938 DAG->addMutation(make_unique<LoadClusterMutation>(DAG->TII, DAG->TRI));
Andrew Trick263280242012-11-12 19:52:20 +00002939 if (EnableMacroFusion)
Matthias Braun2bd6dd82015-07-20 22:34:44 +00002940 DAG->addMutation(make_unique<MacroFusion>(*DAG->TII, *DAG->TRI));
Andrew Tricka7714a02012-11-12 19:40:10 +00002941 return DAG;
Andrew Tricke1c034f2012-01-17 06:55:03 +00002942}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002943
Andrew Tricke1c034f2012-01-17 06:55:03 +00002944static MachineSchedRegistry
Andrew Trick665d3ec2013-09-19 23:10:59 +00002945GenericSchedRegistry("converge", "Standard converging scheduler.",
Andrew Trickd14d7c22013-12-28 21:56:57 +00002946 createGenericSchedLive);
2947
2948//===----------------------------------------------------------------------===//
2949// PostGenericScheduler - Generic PostRA implementation of MachineSchedStrategy.
2950//===----------------------------------------------------------------------===//
2951
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002952void PostGenericScheduler::initialize(ScheduleDAGMI *Dag) {
2953 DAG = Dag;
2954 SchedModel = DAG->getSchedModel();
2955 TRI = DAG->TRI;
Andrew Trickd14d7c22013-12-28 21:56:57 +00002956
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002957 Rem.init(DAG, SchedModel);
2958 Top.init(DAG, SchedModel, &Rem);
2959 BotRoots.clear();
Andrew Trickd14d7c22013-12-28 21:56:57 +00002960
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002961 // Initialize the HazardRecognizers. If itineraries don't exist, are empty,
2962 // or are disabled, then these HazardRecs will be disabled.
2963 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002964 if (!Top.HazardRec) {
2965 Top.HazardRec =
Eric Christopher99556d72014-10-14 06:56:25 +00002966 DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
Eric Christopherd9134482014-08-04 21:25:23 +00002967 Itin, DAG);
Andrew Trickd14d7c22013-12-28 21:56:57 +00002968 }
Andrew Trick3ccf71d2014-06-04 07:06:18 +00002969}
Andrew Trickd14d7c22013-12-28 21:56:57 +00002970
Andrew Trickd14d7c22013-12-28 21:56:57 +00002971
2972void PostGenericScheduler::registerRoots() {
2973 Rem.CriticalPath = DAG->ExitSU.getDepth();
2974
2975 // Some roots may not feed into ExitSU. Check all of them in case.
2976 for (SmallVectorImpl<SUnit*>::const_iterator
2977 I = BotRoots.begin(), E = BotRoots.end(); I != E; ++I) {
2978 if ((*I)->getDepth() > Rem.CriticalPath)
2979 Rem.CriticalPath = (*I)->getDepth();
2980 }
Gerolf Hoflehnerb5220dc2014-08-07 21:49:44 +00002981 DEBUG(dbgs() << "Critical Path: (PGS-RR) " << Rem.CriticalPath << '\n');
2982 if (DumpCriticalPathLength) {
2983 errs() << "Critical Path(PGS-RR ): " << Rem.CriticalPath << " \n";
2984 }
Andrew Trickd14d7c22013-12-28 21:56:57 +00002985}
2986
2987/// Apply a set of heursitics to a new candidate for PostRA scheduling.
2988///
2989/// \param Cand provides the policy and current best candidate.
2990/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2991void PostGenericScheduler::tryCandidate(SchedCandidate &Cand,
2992 SchedCandidate &TryCand) {
2993
2994 // Initialize the candidate if needed.
2995 if (!Cand.isValid()) {
2996 TryCand.Reason = NodeOrder;
2997 return;
2998 }
2999
3000 // Prioritize instructions that read unbuffered resources by stall cycles.
3001 if (tryLess(Top.getLatencyStallCycles(TryCand.SU),
3002 Top.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
3003 return;
3004
3005 // Avoid critical resource consumption and balance the schedule.
3006 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
3007 TryCand, Cand, ResourceReduce))
3008 return;
3009 if (tryGreater(TryCand.ResDelta.DemandedResources,
3010 Cand.ResDelta.DemandedResources,
3011 TryCand, Cand, ResourceDemand))
3012 return;
3013
3014 // Avoid serializing long latency dependence chains.
3015 if (Cand.Policy.ReduceLatency && tryLatency(TryCand, Cand, Top)) {
3016 return;
3017 }
3018
3019 // Fall through to original instruction order.
3020 if (TryCand.SU->NodeNum < Cand.SU->NodeNum)
3021 TryCand.Reason = NodeOrder;
3022}
3023
3024void PostGenericScheduler::pickNodeFromQueue(SchedCandidate &Cand) {
3025 ReadyQueue &Q = Top.Available;
3026
3027 DEBUG(Q.dump());
3028
3029 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
3030 SchedCandidate TryCand(Cand.Policy);
3031 TryCand.SU = *I;
3032 TryCand.initResourceDelta(DAG, SchedModel);
3033 tryCandidate(Cand, TryCand);
3034 if (TryCand.Reason != NoCand) {
3035 Cand.setBest(TryCand);
3036 DEBUG(traceCandidate(Cand));
3037 }
3038 }
3039}
3040
3041/// Pick the next node to schedule.
3042SUnit *PostGenericScheduler::pickNode(bool &IsTopNode) {
3043 if (DAG->top() == DAG->bottom()) {
3044 assert(Top.Available.empty() && Top.Pending.empty() && "ReadyQ garbage");
Craig Topperc0196b12014-04-14 00:51:57 +00003045 return nullptr;
Andrew Trickd14d7c22013-12-28 21:56:57 +00003046 }
3047 SUnit *SU;
3048 do {
3049 SU = Top.pickOnlyChoice();
3050 if (!SU) {
3051 CandPolicy NoPolicy;
3052 SchedCandidate TopCand(NoPolicy);
3053 // Set the top-down policy based on the state of the current top zone and
3054 // the instructions outside the zone, including the bottom zone.
Craig Topperc0196b12014-04-14 00:51:57 +00003055 setPolicy(TopCand.Policy, /*IsPostRA=*/true, Top, nullptr);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003056 pickNodeFromQueue(TopCand);
3057 assert(TopCand.Reason != NoCand && "failed to find a candidate");
3058 tracePick(TopCand, true);
3059 SU = TopCand.SU;
3060 }
3061 } while (SU->isScheduled);
3062
3063 IsTopNode = true;
3064 Top.removeReady(SU);
3065
3066 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
3067 return SU;
3068}
3069
3070/// Called after ScheduleDAGMI has scheduled an instruction and updated
3071/// scheduled/remaining flags in the DAG nodes.
3072void PostGenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3073 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3074 Top.bumpNode(SU);
3075}
3076
3077/// Create a generic scheduler with no vreg liveness or DAG mutation passes.
3078static ScheduleDAGInstrs *createGenericSchedPostRA(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003079 return new ScheduleDAGMI(C, make_unique<PostGenericScheduler>(C), /*IsPostRA=*/true);
Andrew Trickd14d7c22013-12-28 21:56:57 +00003080}
Andrew Tricke1c034f2012-01-17 06:55:03 +00003081
3082//===----------------------------------------------------------------------===//
Andrew Trick90f711d2012-10-15 18:02:27 +00003083// ILP Scheduler. Currently for experimental analysis of heuristics.
3084//===----------------------------------------------------------------------===//
3085
3086namespace {
3087/// \brief Order nodes by the ILP metric.
3088struct ILPOrder {
Andrew Trick44f750a2013-01-25 04:01:04 +00003089 const SchedDFSResult *DFSResult;
3090 const BitVector *ScheduledTrees;
Andrew Trick90f711d2012-10-15 18:02:27 +00003091 bool MaximizeILP;
3092
Craig Topperc0196b12014-04-14 00:51:57 +00003093 ILPOrder(bool MaxILP)
3094 : DFSResult(nullptr), ScheduledTrees(nullptr), MaximizeILP(MaxILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003095
3096 /// \brief Apply a less-than relation on node priority.
Andrew Trick48d392e2012-11-28 05:13:28 +00003097 ///
3098 /// (Return true if A comes after B in the Q.)
Andrew Trick90f711d2012-10-15 18:02:27 +00003099 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick48d392e2012-11-28 05:13:28 +00003100 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
3101 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
3102 if (SchedTreeA != SchedTreeB) {
3103 // Unscheduled trees have lower priority.
3104 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
3105 return ScheduledTrees->test(SchedTreeB);
3106
3107 // Trees with shallower connections have have lower priority.
3108 if (DFSResult->getSubtreeLevel(SchedTreeA)
3109 != DFSResult->getSubtreeLevel(SchedTreeB)) {
3110 return DFSResult->getSubtreeLevel(SchedTreeA)
3111 < DFSResult->getSubtreeLevel(SchedTreeB);
3112 }
3113 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003114 if (MaximizeILP)
Andrew Trick48d392e2012-11-28 05:13:28 +00003115 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003116 else
Andrew Trick48d392e2012-11-28 05:13:28 +00003117 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick90f711d2012-10-15 18:02:27 +00003118 }
3119};
3120
3121/// \brief Schedule based on the ILP metric.
3122class ILPScheduler : public MachineSchedStrategy {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003123 ScheduleDAGMILive *DAG;
Andrew Trick90f711d2012-10-15 18:02:27 +00003124 ILPOrder Cmp;
3125
3126 std::vector<SUnit*> ReadyQ;
3127public:
Craig Topperc0196b12014-04-14 00:51:57 +00003128 ILPScheduler(bool MaximizeILP): DAG(nullptr), Cmp(MaximizeILP) {}
Andrew Trick90f711d2012-10-15 18:02:27 +00003129
Craig Topper4584cd52014-03-07 09:26:03 +00003130 void initialize(ScheduleDAGMI *dag) override {
Andrew Trickd7f890e2013-12-28 21:56:47 +00003131 assert(dag->hasVRegLiveness() && "ILPScheduler needs vreg liveness");
3132 DAG = static_cast<ScheduleDAGMILive*>(dag);
Andrew Tricke2c3f5c2013-01-25 06:33:57 +00003133 DAG->computeDFSResult();
Andrew Trick44f750a2013-01-25 04:01:04 +00003134 Cmp.DFSResult = DAG->getDFSResult();
3135 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick90f711d2012-10-15 18:02:27 +00003136 ReadyQ.clear();
Andrew Trick90f711d2012-10-15 18:02:27 +00003137 }
3138
Craig Topper4584cd52014-03-07 09:26:03 +00003139 void registerRoots() override {
Benjamin Krameraa598b32012-11-29 14:36:26 +00003140 // Restore the heap in ReadyQ with the updated DFS results.
3141 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003142 }
3143
3144 /// Implement MachineSchedStrategy interface.
3145 /// -----------------------------------------
3146
Andrew Trick48d392e2012-11-28 05:13:28 +00003147 /// Callback to select the highest priority node from the ready Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003148 SUnit *pickNode(bool &IsTopNode) override {
Craig Topperc0196b12014-04-14 00:51:57 +00003149 if (ReadyQ.empty()) return nullptr;
Matt Arsenault4ab769f2013-03-21 00:57:21 +00003150 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick90f711d2012-10-15 18:02:27 +00003151 SUnit *SU = ReadyQ.back();
3152 ReadyQ.pop_back();
3153 IsTopNode = false;
Andrew Trick1f0bb692013-04-13 06:07:49 +00003154 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick44f750a2013-01-25 04:01:04 +00003155 << " ILP: " << DAG->getDFSResult()->getILP(SU)
3156 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
3157 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trick1f0bb692013-04-13 06:07:49 +00003158 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
3159 << "Scheduling " << *SU->getInstr());
Andrew Trick90f711d2012-10-15 18:02:27 +00003160 return SU;
3161 }
3162
Andrew Trick44f750a2013-01-25 04:01:04 +00003163 /// \brief Scheduler callback to notify that a new subtree is scheduled.
Craig Topper4584cd52014-03-07 09:26:03 +00003164 void scheduleTree(unsigned SubtreeID) override {
Andrew Trick44f750a2013-01-25 04:01:04 +00003165 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3166 }
3167
Andrew Trick48d392e2012-11-28 05:13:28 +00003168 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
3169 /// DFSResults, and resort the priority Q.
Craig Topper4584cd52014-03-07 09:26:03 +00003170 void schedNode(SUnit *SU, bool IsTopNode) override {
Andrew Trick48d392e2012-11-28 05:13:28 +00003171 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick48d392e2012-11-28 05:13:28 +00003172 }
Andrew Trick90f711d2012-10-15 18:02:27 +00003173
Craig Topper4584cd52014-03-07 09:26:03 +00003174 void releaseTopNode(SUnit *) override { /*only called for top roots*/ }
Andrew Trick90f711d2012-10-15 18:02:27 +00003175
Craig Topper4584cd52014-03-07 09:26:03 +00003176 void releaseBottomNode(SUnit *SU) override {
Andrew Trick90f711d2012-10-15 18:02:27 +00003177 ReadyQ.push_back(SU);
3178 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3179 }
3180};
3181} // namespace
3182
3183static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003184 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(true));
Andrew Trick90f711d2012-10-15 18:02:27 +00003185}
3186static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +00003187 return new ScheduleDAGMILive(C, make_unique<ILPScheduler>(false));
Andrew Trick90f711d2012-10-15 18:02:27 +00003188}
3189static MachineSchedRegistry ILPMaxRegistry(
3190 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
3191static MachineSchedRegistry ILPMinRegistry(
3192 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
3193
3194//===----------------------------------------------------------------------===//
Andrew Trick63440872012-01-14 02:17:06 +00003195// Machine Instruction Shuffler for Correctness Testing
3196//===----------------------------------------------------------------------===//
3197
Andrew Tricke77e84e2012-01-13 06:30:30 +00003198#ifndef NDEBUG
3199namespace {
Andrew Trick8823dec2012-03-14 04:00:41 +00003200/// Apply a less-than relation on the node order, which corresponds to the
3201/// instruction order prior to scheduling. IsReverse implements greater-than.
3202template<bool IsReverse>
3203struct SUnitOrder {
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003204 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick8823dec2012-03-14 04:00:41 +00003205 if (IsReverse)
3206 return A->NodeNum > B->NodeNum;
3207 else
3208 return A->NodeNum < B->NodeNum;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003209 }
3210};
3211
Andrew Tricke77e84e2012-01-13 06:30:30 +00003212/// Reorder instructions as much as possible.
Andrew Trick8823dec2012-03-14 04:00:41 +00003213class InstructionShuffler : public MachineSchedStrategy {
3214 bool IsAlternating;
3215 bool IsTopDown;
3216
3217 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3218 // gives nodes with a higher number higher priority causing the latest
3219 // instructions to be scheduled first.
3220 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
3221 TopQ;
3222 // When scheduling bottom-up, use greater-than as the queue priority.
3223 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
3224 BottomQ;
Andrew Tricke77e84e2012-01-13 06:30:30 +00003225public:
Andrew Trick8823dec2012-03-14 04:00:41 +00003226 InstructionShuffler(bool alternate, bool topdown)
3227 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Tricke77e84e2012-01-13 06:30:30 +00003228
Craig Topper9d74a5a2014-04-29 07:58:41 +00003229 void initialize(ScheduleDAGMI*) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003230 TopQ.clear();
3231 BottomQ.clear();
3232 }
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003233
Andrew Trick8823dec2012-03-14 04:00:41 +00003234 /// Implement MachineSchedStrategy interface.
3235 /// -----------------------------------------
3236
Craig Topper9d74a5a2014-04-29 07:58:41 +00003237 SUnit *pickNode(bool &IsTopNode) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003238 SUnit *SU;
3239 if (IsTopDown) {
3240 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003241 if (TopQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003242 SU = TopQ.top();
3243 TopQ.pop();
3244 } while (SU->isScheduled);
3245 IsTopNode = true;
3246 }
3247 else {
3248 do {
Craig Topperc0196b12014-04-14 00:51:57 +00003249 if (BottomQ.empty()) return nullptr;
Andrew Trick8823dec2012-03-14 04:00:41 +00003250 SU = BottomQ.top();
3251 BottomQ.pop();
3252 } while (SU->isScheduled);
3253 IsTopNode = false;
3254 }
3255 if (IsAlternating)
3256 IsTopDown = !IsTopDown;
Andrew Trick7ccdc5c2012-01-17 06:55:07 +00003257 return SU;
3258 }
3259
Craig Topper9d74a5a2014-04-29 07:58:41 +00003260 void schedNode(SUnit *SU, bool IsTopNode) override {}
Andrew Trick61f1a272012-05-24 22:11:09 +00003261
Craig Topper9d74a5a2014-04-29 07:58:41 +00003262 void releaseTopNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003263 TopQ.push(SU);
3264 }
Craig Topper9d74a5a2014-04-29 07:58:41 +00003265 void releaseBottomNode(SUnit *SU) override {
Andrew Trick8823dec2012-03-14 04:00:41 +00003266 BottomQ.push(SU);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003267 }
3268};
3269} // namespace
3270
Andrew Trick02a80da2012-03-08 01:41:12 +00003271static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick8823dec2012-03-14 04:00:41 +00003272 bool Alternate = !ForceTopDown && !ForceBottomUp;
3273 bool TopDown = !ForceBottomUp;
Benjamin Kramer05e7a842012-03-14 11:26:37 +00003274 assert((TopDown || !ForceTopDown) &&
Andrew Trick8823dec2012-03-14 04:00:41 +00003275 "-misched-topdown incompatible with -misched-bottomup");
David Blaikie422b93d2014-04-21 20:32:32 +00003276 return new ScheduleDAGMILive(C, make_unique<InstructionShuffler>(Alternate, TopDown));
Andrew Tricke77e84e2012-01-13 06:30:30 +00003277}
Andrew Trick8823dec2012-03-14 04:00:41 +00003278static MachineSchedRegistry ShufflerRegistry(
3279 "shuffle", "Shuffle machine instructions alternating directions",
3280 createInstructionShuffler);
Andrew Tricke77e84e2012-01-13 06:30:30 +00003281#endif // !NDEBUG
Andrew Trickea9fd952013-01-25 07:45:29 +00003282
3283//===----------------------------------------------------------------------===//
Andrew Trickd7f890e2013-12-28 21:56:47 +00003284// GraphWriter support for ScheduleDAGMILive.
Andrew Trickea9fd952013-01-25 07:45:29 +00003285//===----------------------------------------------------------------------===//
3286
3287#ifndef NDEBUG
3288namespace llvm {
3289
3290template<> struct GraphTraits<
3291 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3292
3293template<>
3294struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3295
3296 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3297
3298 static std::string getGraphName(const ScheduleDAG *G) {
3299 return G->MF.getName();
3300 }
3301
3302 static bool renderGraphFromBottomUp() {
3303 return true;
3304 }
3305
3306 static bool isNodeHidden(const SUnit *Node) {
Matthias Braund78ee542015-09-17 21:09:59 +00003307 if (ViewMISchedCutoff == 0)
3308 return false;
3309 return (Node->Preds.size() > ViewMISchedCutoff
3310 || Node->Succs.size() > ViewMISchedCutoff);
Andrew Trickea9fd952013-01-25 07:45:29 +00003311 }
3312
3313 static bool hasNodeAddressLabel(const SUnit *Node,
3314 const ScheduleDAG *Graph) {
3315 return false;
3316 }
3317
3318 /// If you want to override the dot attributes printed for a particular
3319 /// edge, override this method.
3320 static std::string getEdgeAttributes(const SUnit *Node,
3321 SUnitIterator EI,
3322 const ScheduleDAG *Graph) {
3323 if (EI.isArtificialDep())
3324 return "color=cyan,style=dashed";
3325 if (EI.isCtrlDep())
3326 return "color=blue,style=dashed";
3327 return "";
3328 }
3329
3330 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
Alp Tokere69170a2014-06-26 22:52:05 +00003331 std::string Str;
3332 raw_string_ostream SS(Str);
Andrew Trickd7f890e2013-12-28 21:56:47 +00003333 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3334 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003335 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trick7609b7d2013-09-06 17:32:42 +00003336 SS << "SU:" << SU->NodeNum;
3337 if (DFS)
3338 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trickea9fd952013-01-25 07:45:29 +00003339 return SS.str();
3340 }
3341 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3342 return G->getGraphNodeLabel(SU);
3343 }
3344
Andrew Trickd7f890e2013-12-28 21:56:47 +00003345 static std::string getNodeAttributes(const SUnit *N, const ScheduleDAG *G) {
Andrew Trickea9fd952013-01-25 07:45:29 +00003346 std::string Str("shape=Mrecord");
Andrew Trickd7f890e2013-12-28 21:56:47 +00003347 const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3348 const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
Craig Topperc0196b12014-04-14 00:51:57 +00003349 static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
Andrew Trickea9fd952013-01-25 07:45:29 +00003350 if (DFS) {
3351 Str += ",style=filled,fillcolor=\"#";
3352 Str += DOT::getColorString(DFS->getSubtreeID(N));
3353 Str += '"';
3354 }
3355 return Str;
3356 }
3357};
3358} // namespace llvm
3359#endif // NDEBUG
3360
3361/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3362/// rendered using 'dot'.
3363///
3364void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3365#ifndef NDEBUG
3366 ViewGraph(this, Name, false, Title);
3367#else
3368 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3369 << "systems with Graphviz or gv!\n";
3370#endif // NDEBUG
3371}
3372
3373/// Out-of-line implementation with no arguments is handy for gdb.
3374void ScheduleDAGMI::viewGraph() {
3375 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3376}