blob: c30ef652295525348142b26ba6a11cd72e9c7036 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper61b62e52016-08-22 07:38:41 +000026 MAP(C0, 64) \
27 MAP(C1, 65) \
28 MAP(C2, 66) \
29 MAP(C3, 67) \
30 MAP(C4, 68) \
31 MAP(C5, 69) \
32 MAP(C6, 70) \
33 MAP(C7, 71) \
34 MAP(C8, 72) \
35 MAP(C9, 73) \
36 MAP(CA, 74) \
37 MAP(CB, 75) \
38 MAP(CC, 76) \
39 MAP(CD, 77) \
40 MAP(CE, 78) \
41 MAP(CF, 79) \
42 MAP(D0, 80) \
43 MAP(D1, 81) \
44 MAP(D2, 82) \
45 MAP(D3, 83) \
46 MAP(D4, 84) \
47 MAP(D5, 85) \
48 MAP(D6, 86) \
49 MAP(D7, 87) \
50 MAP(D8, 88) \
51 MAP(D9, 89) \
52 MAP(DA, 90) \
53 MAP(DB, 91) \
54 MAP(DC, 92) \
55 MAP(DD, 93) \
56 MAP(DE, 94) \
57 MAP(DF, 95) \
58 MAP(E0, 96) \
59 MAP(E1, 97) \
60 MAP(E2, 98) \
61 MAP(E3, 99) \
62 MAP(E4, 100) \
63 MAP(E5, 101) \
64 MAP(E6, 102) \
65 MAP(E7, 103) \
66 MAP(E8, 104) \
67 MAP(E9, 105) \
68 MAP(EA, 106) \
69 MAP(EB, 107) \
70 MAP(EC, 108) \
71 MAP(ED, 109) \
72 MAP(EE, 110) \
73 MAP(EF, 111) \
74 MAP(F0, 112) \
75 MAP(F1, 113) \
76 MAP(F2, 114) \
77 MAP(F3, 115) \
78 MAP(F4, 116) \
79 MAP(F5, 117) \
80 MAP(F6, 118) \
81 MAP(F7, 119) \
82 MAP(F8, 120) \
83 MAP(F9, 121) \
84 MAP(FA, 122) \
85 MAP(FB, 123) \
86 MAP(FC, 124) \
87 MAP(FD, 125) \
88 MAP(FE, 126) \
89 MAP(FF, 127)
Sean Callanandde9c122010-02-12 23:39:46 +000090
Sean Callanan04cc3072009-12-19 02:59:52 +000091// A clone of X86 since we can't depend on something that is generated.
92namespace X86Local {
93 enum {
Craig Topper61b62e52016-08-22 07:38:41 +000094 Pseudo = 0,
95 RawFrm = 1,
96 AddRegFrm = 2,
97 RawFrmMemOffs = 3,
98 RawFrmSrc = 4,
99 RawFrmDst = 5,
100 RawFrmDstSrc = 6,
101 RawFrmImm8 = 7,
102 RawFrmImm16 = 8,
Craig Topper9b20fec2016-08-22 07:38:45 +0000103 MRMDestMem = 32,
104 MRMSrcMem = 33,
105 MRMSrcMemOp4 = 34,
Craig Topper61b62e52016-08-22 07:38:41 +0000106 MRMXm = 39,
107 MRM0m = 40, MRM1m = 41, MRM2m = 42, MRM3m = 43,
108 MRM4m = 44, MRM5m = 45, MRM6m = 46, MRM7m = 47,
Craig Topper9b20fec2016-08-22 07:38:45 +0000109 MRMDestReg = 48,
110 MRMSrcReg = 49,
111 MRMSrcRegOp4 = 50,
Craig Topper61b62e52016-08-22 07:38:41 +0000112 MRMXr = 55,
113 MRM0r = 56, MRM1r = 57, MRM2r = 58, MRM3r = 59,
114 MRM4r = 60, MRM5r = 61, MRM6r = 62, MRM7r = 63,
Sean Callanandde9c122010-02-12 23:39:46 +0000115#define MAP(from, to) MRM_##from = to,
116 MRM_MAPPING
117#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000118 };
Craig Topperac172e22012-07-30 04:48:12 +0000119
Sean Callanan04cc3072009-12-19 02:59:52 +0000120 enum {
Craig Topper56f0ed812014-02-19 08:25:02 +0000121 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6
Craig Topper10243c82014-01-31 08:47:06 +0000122 };
123
124 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +0000125 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +0000126 };
Craig Topperd402df32014-02-02 07:08:01 +0000127
128 enum {
129 VEX = 1, XOP = 2, EVEX = 3
130 };
Craig Topperfa6298a2014-02-02 09:25:09 +0000131
132 enum {
133 OpSize16 = 1, OpSize32 = 2
134 };
Craig Topperb86338f2014-12-24 06:05:22 +0000135
136 enum {
137 AdSize16 = 1, AdSize32 = 2, AdSize64 = 3
138 };
Sean Callanan04cc3072009-12-19 02:59:52 +0000139}
Sean Callanandde9c122010-02-12 23:39:46 +0000140
Sean Callanan04cc3072009-12-19 02:59:52 +0000141using namespace X86Disassembler;
142
Sean Callanan04cc3072009-12-19 02:59:52 +0000143/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
144/// Useful for switch statements and the like.
145///
146/// @param init - A reference to the BitsInit to be decoded.
147/// @return - The field, with the first bit in the BitsInit as the lowest
148/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000149static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000150 int width = init.getNumBits();
151
152 assert(width <= 8 && "Field is too large for uint8_t!");
153
154 int index;
155 uint8_t mask = 0x01;
156
157 uint8_t ret = 0;
158
159 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000160 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000161 ret |= mask;
162
163 mask <<= 1;
164 }
165
166 return ret;
167}
168
169/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
170/// name of the field.
171///
172/// @param rec - The record from which to extract the value.
173/// @param name - The name of the field in the record.
174/// @return - The field, as translated by byteFromBitsInit().
175static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000176 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000177 return byteFromBitsInit(*bits);
178}
179
180RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
181 const CodeGenInstruction &insn,
182 InstrUID uid) {
183 UID = uid;
184
185 Rec = insn.TheDef;
186 Name = Rec->getName();
187 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000188
Sean Callanan04cc3072009-12-19 02:59:52 +0000189 if (!Rec->isSubClassOf("X86Inst")) {
190 ShouldBeEmitted = false;
191 return;
192 }
Craig Topperac172e22012-07-30 04:48:12 +0000193
Craig Toppere413b622014-02-26 06:01:21 +0000194 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
195 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000196 Opcode = byteFromRec(Rec, "Opcode");
197 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +0000198 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +0000199
Craig Toppere413b622014-02-26 06:01:21 +0000200 OpSize = byteFromRec(Rec, "OpSizeBits");
Craig Topperb86338f2014-12-24 06:05:22 +0000201 AdSize = byteFromRec(Rec, "AdSizeBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000202 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000203 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
204 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000205 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000206 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000207 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
208 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000209 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000210 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000211 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000212 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000213 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +0000214
Sean Callanan04cc3072009-12-19 02:59:52 +0000215 Name = Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +0000216
Chris Lattnerd8adec72010-11-01 04:03:32 +0000217 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000218
Craig Topper3f23c1a2012-09-19 06:37:45 +0000219 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000220
Eli Friedman03180362011-07-16 02:41:28 +0000221 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000222 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000223 Is64Bit = false;
224 // FIXME: Is there some better way to check for In64BitMode?
225 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
226 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000227 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
228 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000229 Is32Bit = true;
230 break;
231 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000232 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000233 Is64Bit = true;
234 break;
235 }
236 }
Eli Friedman03180362011-07-16 02:41:28 +0000237
Craig Topper69e245c2014-02-13 07:07:16 +0000238 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
239 ShouldBeEmitted = false;
240 return;
241 }
242
243 // Special case since there is no attribute class for 64-bit and VEX
244 if (Name == "VMASKMOVDQU64") {
245 ShouldBeEmitted = false;
246 return;
247 }
248
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 ShouldBeEmitted = true;
250}
Craig Topperac172e22012-07-30 04:48:12 +0000251
Sean Callanan04cc3072009-12-19 02:59:52 +0000252void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000253 const CodeGenInstruction &insn,
254 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000255{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000256 // Ignore "asm parser only" instructions.
257 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
258 return;
Craig Topperac172e22012-07-30 04:48:12 +0000259
Sean Callanan04cc3072009-12-19 02:59:52 +0000260 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000261
Craig Topper69e245c2014-02-13 07:07:16 +0000262 if (recogInstr.shouldBeEmitted()) {
263 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000264 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000265 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000266}
267
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000268#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
269 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
270 (HasEVEX_KZ ? n##_KZ : \
271 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000272
Sean Callanan04cc3072009-12-19 02:59:52 +0000273InstructionContext RecognizableInstr::insnContext() const {
274 InstructionContext insnContext;
275
Craig Topperd402df32014-02-02 07:08:01 +0000276 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000277 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000278 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
279 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000280 }
281 // VEX_L & VEX_W
282 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000283 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000284 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000285 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000286 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000287 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000288 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000289 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000290 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000291 else {
292 errs() << "Instruction does not use a prefix: " << Name << "\n";
293 llvm_unreachable("Invalid prefix");
294 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000295 } else if (HasVEX_LPrefix) {
296 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000297 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000298 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000299 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000300 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000301 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000303 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000304 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000305 else {
306 errs() << "Instruction does not use a prefix: " << Name << "\n";
307 llvm_unreachable("Invalid prefix");
308 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000309 }
310 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
311 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000312 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000314 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000316 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000318 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000319 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000320 else {
321 errs() << "Instruction does not use a prefix: " << Name << "\n";
322 llvm_unreachable("Invalid prefix");
323 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000324 } else if (HasEVEX_L2Prefix) {
325 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000326 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000327 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000328 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000329 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000330 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000331 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000332 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000333 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000334 else {
335 errs() << "Instruction does not use a prefix: " << Name << "\n";
336 llvm_unreachable("Invalid prefix");
337 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000338 }
339 else if (HasVEX_WPrefix) {
340 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000341 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000342 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000343 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000344 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000345 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000346 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000347 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000348 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000349 else {
350 errs() << "Instruction does not use a prefix: " << Name << "\n";
351 llvm_unreachable("Invalid prefix");
352 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000353 }
354 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000355 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000356 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000357 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000358 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000359 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000360 insnContext = EVEX_KB(IC_EVEX_XS);
361 else
362 insnContext = EVEX_KB(IC_EVEX);
363 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000364 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000365 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000366 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000367 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000368 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000369 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000370 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000371 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000372 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000373 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000374 else {
375 errs() << "Instruction does not use a prefix: " << Name << "\n";
376 llvm_unreachable("Invalid prefix");
377 }
Craig Topper8e92e852014-02-02 07:46:05 +0000378 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000379 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000380 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000381 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000382 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000383 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000384 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000385 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000386 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000387 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000388 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000389 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000390 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000391 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000392 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000393 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000394 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000395 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000396 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000397 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000398 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000399 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000400 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000401 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000402 else {
403 errs() << "Instruction does not use a prefix: " << Name << "\n";
404 llvm_unreachable("Invalid prefix");
405 }
Craig Topper055845f2015-01-02 07:02:25 +0000406 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000407 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000408 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000409 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
410 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000411 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000412 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000413 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000414 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000415 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
416 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000417 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000418 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000419 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000420 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000421 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000422 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000423 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000424 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000425 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000426 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000427 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000428 insnContext = IC_64BIT_XS;
429 else if (HasREX_WPrefix)
430 insnContext = IC_64BIT_REXW;
431 else
432 insnContext = IC_64BIT;
433 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000434 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000435 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000436 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000437 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000438 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
439 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000440 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000441 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000442 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000443 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000444 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000445 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000446 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000447 insnContext = IC_XS;
448 else
449 insnContext = IC;
450 }
451
452 return insnContext;
453}
Craig Topperac172e22012-07-30 04:48:12 +0000454
Adam Nemet5933c2f2014-07-17 17:04:56 +0000455void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
456 // The scaling factor for AVX512 compressed displacement encoding is an
457 // instruction attribute. Adjust the ModRM encoding type to include the
458 // scale for compressed displacement.
459 if (encoding != ENCODING_RM || CD8_Scale == 0)
460 return;
461 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
462 assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling");
463}
464
Craig Topperf7755df2012-07-12 06:52:41 +0000465void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
466 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000467 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000468 const unsigned *operandMapping,
469 OperandEncoding (*encodingFromString)
470 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000471 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000472 if (optional) {
473 if (physicalOperandIndex >= numPhysicalOperands)
474 return;
475 } else {
476 assert(physicalOperandIndex < numPhysicalOperands);
477 }
Craig Topperac172e22012-07-30 04:48:12 +0000478
Sean Callanan04cc3072009-12-19 02:59:52 +0000479 while (operandMapping[operandIndex] != operandIndex) {
480 Spec->operands[operandIndex].encoding = ENCODING_DUP;
481 Spec->operands[operandIndex].type =
482 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
483 ++operandIndex;
484 }
Craig Topperac172e22012-07-30 04:48:12 +0000485
Sean Callanan04cc3072009-12-19 02:59:52 +0000486 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000487
Adam Nemet5933c2f2014-07-17 17:04:56 +0000488 OperandEncoding encoding = encodingFromString(typeName, OpSize);
489 // Adjust the encoding type for an operand based on the instruction.
490 adjustOperandEncoding(encoding);
491 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000492 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000493 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000494
Sean Callanan04cc3072009-12-19 02:59:52 +0000495 ++operandIndex;
496 ++physicalOperandIndex;
497}
498
Craig Topper83b7e242014-01-02 03:58:45 +0000499void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000500 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000501
Sean Callanan04cc3072009-12-19 02:59:52 +0000502 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000503
Chris Lattnerd8adec72010-11-01 04:03:32 +0000504 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000505
Sean Callanan04cc3072009-12-19 02:59:52 +0000506 unsigned numOperands = OperandList.size();
507 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000508
Sean Callanan04cc3072009-12-19 02:59:52 +0000509 // operandMapping maps from operands in OperandList to their originals.
510 // If operandMapping[i] != i, then the entry is a duplicate.
511 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000512 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000513
Craig Topperf7755df2012-07-12 06:52:41 +0000514 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000515 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000516 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000517 OperandList[operandIndex].Constraints[0];
518 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000519 operandMapping[operandIndex] = operandIndex;
520 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 } else {
522 ++numPhysicalOperands;
523 operandMapping[operandIndex] = operandIndex;
524 }
525 } else {
526 ++numPhysicalOperands;
527 operandMapping[operandIndex] = operandIndex;
528 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000529 }
Craig Topperac172e22012-07-30 04:48:12 +0000530
Sean Callanan04cc3072009-12-19 02:59:52 +0000531#define HANDLE_OPERAND(class) \
532 handleOperand(false, \
533 operandIndex, \
534 physicalOperandIndex, \
535 numPhysicalOperands, \
536 operandMapping, \
537 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000538
Sean Callanan04cc3072009-12-19 02:59:52 +0000539#define HANDLE_OPTIONAL(class) \
540 handleOperand(true, \
541 operandIndex, \
542 physicalOperandIndex, \
543 numPhysicalOperands, \
544 operandMapping, \
545 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000546
Sean Callanan04cc3072009-12-19 02:59:52 +0000547 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000548 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000549 // physicalOperandIndex should always be < numPhysicalOperands
550 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000551
Craig Topper802e2e72016-02-18 04:54:32 +0000552#ifndef NDEBUG
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000553 // Given the set of prefix bits, how many additional operands does the
554 // instruction have?
555 unsigned additionalOperands = 0;
556 if (HasVEX_4V || HasVEX_4VOp3)
557 ++additionalOperands;
558 if (HasEVEX_K)
559 ++additionalOperands;
Craig Topper802e2e72016-02-18 04:54:32 +0000560#endif
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000561
Sean Callanan04cc3072009-12-19 02:59:52 +0000562 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000563 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000564 case X86Local::RawFrmSrc:
565 HANDLE_OPERAND(relocation);
566 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000567 case X86Local::RawFrmDst:
568 HANDLE_OPERAND(relocation);
569 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000570 case X86Local::RawFrmDstSrc:
571 HANDLE_OPERAND(relocation);
572 HANDLE_OPERAND(relocation);
573 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000574 case X86Local::RawFrm:
575 // Operand 1 (optional) is an address or immediate.
Craig Topper8a01c412016-02-18 04:54:29 +0000576 assert(numPhysicalOperands <= 1 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000577 "Unexpected number of operands for RawFrm");
578 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000579 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000580 case X86Local::RawFrmMemOffs:
581 // Operand 1 is an address.
582 HANDLE_OPERAND(relocation);
583 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000584 case X86Local::AddRegFrm:
585 // Operand 1 is added to the opcode.
586 // Operand 2 (optional) is an address.
587 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
588 "Unexpected number of operands for AddRegFrm");
589 HANDLE_OPERAND(opcodeModifier)
590 HANDLE_OPTIONAL(relocation)
591 break;
592 case X86Local::MRMDestReg:
593 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000594 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000595 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000596 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000597 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000598 assert(numPhysicalOperands >= 2 + additionalOperands &&
599 numPhysicalOperands <= 3 + additionalOperands &&
600 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000601
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000603 if (HasEVEX_K)
604 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000605
Craig Topperd402df32014-02-02 07:08:01 +0000606 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000607 // FIXME: In AVX, the register below becomes the one encoded
608 // in ModRMVEX and the one above the one in the VEX.VVVV field
609 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000610
Sean Callanan04cc3072009-12-19 02:59:52 +0000611 HANDLE_OPERAND(roRegister)
612 HANDLE_OPTIONAL(immediate)
613 break;
614 case X86Local::MRMDestMem:
615 // Operand 1 is a memory operand (possibly SIB-extended)
616 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000617 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000618 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000619 assert(numPhysicalOperands >= 2 + additionalOperands &&
620 numPhysicalOperands <= 3 + additionalOperands &&
621 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
622
Sean Callanan04cc3072009-12-19 02:59:52 +0000623 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000624
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000625 if (HasEVEX_K)
626 HANDLE_OPERAND(writemaskRegister)
627
Craig Topperd402df32014-02-02 07:08:01 +0000628 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000629 // FIXME: In AVX, the register below becomes the one encoded
630 // in ModRMVEX and the one above the one in the VEX.VVVV field
631 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000632
Sean Callanan04cc3072009-12-19 02:59:52 +0000633 HANDLE_OPERAND(roRegister)
634 HANDLE_OPTIONAL(immediate)
635 break;
636 case X86Local::MRMSrcReg:
637 // Operand 1 is a register operand in the Reg/Opcode field.
638 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000639 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000640 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000641 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000642
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000643 assert(numPhysicalOperands >= 2 + additionalOperands &&
644 numPhysicalOperands <= 4 + additionalOperands &&
645 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000646
Sean Callananc3fd5232011-03-15 01:23:15 +0000647 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000648
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000649 if (HasEVEX_K)
650 HANDLE_OPERAND(writemaskRegister)
651
Craig Topperd402df32014-02-02 07:08:01 +0000652 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000653 // FIXME: In AVX, the register below becomes the one encoded
654 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000655 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000656
Sean Callananc3fd5232011-03-15 01:23:15 +0000657 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000658
Craig Topperd402df32014-02-02 07:08:01 +0000659 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000660 HANDLE_OPERAND(vvvvRegister)
661
Craig Topper9b20fec2016-08-22 07:38:45 +0000662 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000663 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000664 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000665 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000666 case X86Local::MRMSrcRegOp4:
667 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
668 "Unexpected number of operands for MRMSrcRegOp4Frm");
669 HANDLE_OPERAND(roRegister)
670 HANDLE_OPERAND(vvvvRegister)
671 HANDLE_OPERAND(immediate) // Register in imm[7:4]
672 HANDLE_OPERAND(rmRegister)
673 HANDLE_OPTIONAL(immediate)
674 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000675 case X86Local::MRMSrcMem:
676 // Operand 1 is a register operand in the Reg/Opcode field.
677 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000678 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000679 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000680
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000681 assert(numPhysicalOperands >= 2 + additionalOperands &&
682 numPhysicalOperands <= 4 + additionalOperands &&
683 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000684
Sean Callanan04cc3072009-12-19 02:59:52 +0000685 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000686
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000687 if (HasEVEX_K)
688 HANDLE_OPERAND(writemaskRegister)
689
Craig Topperd402df32014-02-02 07:08:01 +0000690 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000691 // FIXME: In AVX, the register below becomes the one encoded
692 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000693 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000694
Sean Callanan04cc3072009-12-19 02:59:52 +0000695 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000696
Craig Topperd402df32014-02-02 07:08:01 +0000697 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000698 HANDLE_OPERAND(vvvvRegister)
699
Craig Topper9b20fec2016-08-22 07:38:45 +0000700 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000701 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000702 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000703 case X86Local::MRMSrcMemOp4:
704 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
705 "Unexpected number of operands for MRMSrcMemOp4Frm");
706 HANDLE_OPERAND(roRegister)
707 HANDLE_OPERAND(vvvvRegister)
708 HANDLE_OPERAND(immediate) // Register in imm[7:4]
709 HANDLE_OPERAND(memory)
710 HANDLE_OPTIONAL(immediate)
711 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000712 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000713 case X86Local::MRM0r:
714 case X86Local::MRM1r:
715 case X86Local::MRM2r:
716 case X86Local::MRM3r:
717 case X86Local::MRM4r:
718 case X86Local::MRM5r:
719 case X86Local::MRM6r:
720 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000721 // Operand 1 is a register operand in the R/M field.
722 // Operand 2 (optional) is an immediate or relocation.
723 // Operand 3 (optional) is an immediate.
724 assert(numPhysicalOperands >= 0 + additionalOperands &&
725 numPhysicalOperands <= 3 + additionalOperands &&
726 "Unexpected number of operands for MRMnr");
727
Craig Topperd402df32014-02-02 07:08:01 +0000728 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000729 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000730
731 if (HasEVEX_K)
732 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000733 HANDLE_OPTIONAL(rmRegister)
734 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000735 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000736 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000737 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000738 case X86Local::MRM0m:
739 case X86Local::MRM1m:
740 case X86Local::MRM2m:
741 case X86Local::MRM3m:
742 case X86Local::MRM4m:
743 case X86Local::MRM5m:
744 case X86Local::MRM6m:
745 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000746 // Operand 1 is a memory operand (possibly SIB-extended)
747 // Operand 2 (optional) is an immediate or relocation.
748 assert(numPhysicalOperands >= 1 + additionalOperands &&
749 numPhysicalOperands <= 2 + additionalOperands &&
750 "Unexpected number of operands for MRMnm");
751
Craig Topperd402df32014-02-02 07:08:01 +0000752 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000753 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000754 if (HasEVEX_K)
755 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000756 HANDLE_OPERAND(memory)
757 HANDLE_OPTIONAL(relocation)
758 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000759 case X86Local::RawFrmImm8:
760 // operand 1 is a 16-bit immediate
761 // operand 2 is an 8-bit immediate
762 assert(numPhysicalOperands == 2 &&
763 "Unexpected number of operands for X86Local::RawFrmImm8");
764 HANDLE_OPERAND(immediate)
765 HANDLE_OPERAND(immediate)
766 break;
767 case X86Local::RawFrmImm16:
768 // operand 1 is a 16-bit immediate
769 // operand 2 is a 16-bit immediate
770 HANDLE_OPERAND(immediate)
771 HANDLE_OPERAND(immediate)
772 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000773 case X86Local::MRM_F8:
774 if (Opcode == 0xc6) {
775 assert(numPhysicalOperands == 1 &&
776 "Unexpected number of operands for X86Local::MRM_F8");
777 HANDLE_OPERAND(immediate)
778 } else if (Opcode == 0xc7) {
779 assert(numPhysicalOperands == 1 &&
780 "Unexpected number of operands for X86Local::MRM_F8");
781 HANDLE_OPERAND(relocation)
782 }
783 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000784 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
785 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8:
786 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000787 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
788 case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6:
789 case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9:
790 case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC:
791 case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF:
792 case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2:
793 case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5:
794 case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA:
795 case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED:
Asaf Badouh9a5a83a2015-12-24 08:25:00 +0000796 case X86Local::MRM_EE: case X86Local::MRM_EF: case X86Local::MRM_F0:
797 case X86Local::MRM_F1: case X86Local::MRM_F2: case X86Local::MRM_F3:
798 case X86Local::MRM_F4: case X86Local::MRM_F5: case X86Local::MRM_F6:
799 case X86Local::MRM_F7: case X86Local::MRM_F9: case X86Local::MRM_FA:
Craig Topper66156542016-02-16 04:24:58 +0000800 case X86Local::MRM_FB: case X86Local::MRM_FC: case X86Local::MRM_FD:
801 case X86Local::MRM_FE: case X86Local::MRM_FF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000802 // Ignored.
803 break;
804 }
Craig Topperac172e22012-07-30 04:48:12 +0000805
Sean Callanan04cc3072009-12-19 02:59:52 +0000806 #undef HANDLE_OPERAND
807 #undef HANDLE_OPTIONAL
808}
809
810void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
811 // Special cases where the LLVM tables are not complete
812
Sean Callanandde9c122010-02-12 23:39:46 +0000813#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000814 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000815
816 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000817
Craig Topper24064772014-04-15 07:20:03 +0000818 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000819 uint8_t opcodeToSet = 0;
820
Craig Topper10243c82014-01-31 08:47:06 +0000821 switch (OpMap) {
822 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000823 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000824 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000825 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000826 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000827 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000828 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000829 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000830 switch (OpMap) {
831 default: llvm_unreachable("Unexpected map!");
832 case X86Local::OB: opcodeType = ONEBYTE; break;
833 case X86Local::TB: opcodeType = TWOBYTE; break;
834 case X86Local::T8: opcodeType = THREEBYTE_38; break;
835 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000836 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
837 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
838 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
839 }
840
841 switch (Form) {
Craig Topper313226f2016-08-22 07:38:30 +0000842 default: llvm_unreachable("Invalid form!");
843 case X86Local::Pseudo: llvm_unreachable("Pseudo should not be emitted!");
844 case X86Local::RawFrm:
845 case X86Local::AddRegFrm:
846 case X86Local::RawFrmMemOffs:
847 case X86Local::RawFrmSrc:
848 case X86Local::RawFrmDst:
849 case X86Local::RawFrmDstSrc:
850 case X86Local::RawFrmImm8:
851 case X86Local::RawFrmImm16:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000852 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000853 break;
Craig Topper1867c6a2016-08-22 07:38:36 +0000854 case X86Local::MRMDestReg:
855 case X86Local::MRMSrcReg:
Craig Topper9b20fec2016-08-22 07:38:45 +0000856 case X86Local::MRMSrcRegOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000857 case X86Local::MRMXr:
858 filter = new ModFilter(true);
859 break;
860 case X86Local::MRMDestMem:
861 case X86Local::MRMSrcMem:
Craig Topper9b20fec2016-08-22 07:38:45 +0000862 case X86Local::MRMSrcMemOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000863 case X86Local::MRMXm:
864 filter = new ModFilter(false);
Craig Toppera0869dc2014-02-10 06:55:41 +0000865 break;
866 case X86Local::MRM0r: case X86Local::MRM1r:
867 case X86Local::MRM2r: case X86Local::MRM3r:
868 case X86Local::MRM4r: case X86Local::MRM5r:
869 case X86Local::MRM6r: case X86Local::MRM7r:
870 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
871 break;
872 case X86Local::MRM0m: case X86Local::MRM1m:
873 case X86Local::MRM2m: case X86Local::MRM3m:
874 case X86Local::MRM4m: case X86Local::MRM5m:
875 case X86Local::MRM6m: case X86Local::MRM7m:
876 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
877 break;
878 MRM_MAPPING
Craig Toppera3776de2015-02-15 04:16:44 +0000879 filter = new ExactFilter(0xC0 + Form - X86Local::MRM_C0); \
880 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000881 } // switch (Form)
882
Craig Topper9e3e38a2013-10-03 05:17:48 +0000883 opcodeToSet = Opcode;
884 break;
Craig Topper10243c82014-01-31 08:47:06 +0000885 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000886
Craig Topper055845f2015-01-02 07:02:25 +0000887 unsigned AddressSize = 0;
888 switch (AdSize) {
889 case X86Local::AdSize16: AddressSize = 16; break;
890 case X86Local::AdSize32: AddressSize = 32; break;
891 case X86Local::AdSize64: AddressSize = 64; break;
892 }
893
Sean Callanan04cc3072009-12-19 02:59:52 +0000894 assert(opcodeType != (OpcodeType)-1 &&
895 "Opcode type not set");
896 assert(filter && "Filter not set");
897
898 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000899 assert(((opcodeToSet & 7) == 0) &&
900 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000901
Craig Topper623b0d62014-01-01 14:22:37 +0000902 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000903
Craig Topper623b0d62014-01-01 14:22:37 +0000904 for (currentOpcode = opcodeToSet;
905 currentOpcode < opcodeToSet + 8;
906 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000907 tables.setTableFields(opcodeType,
908 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000909 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000910 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000911 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000912 } else {
913 tables.setTableFields(opcodeType,
914 insnContext(),
915 opcodeToSet,
916 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000917 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000918 }
Craig Topperac172e22012-07-30 04:48:12 +0000919
Sean Callanan04cc3072009-12-19 02:59:52 +0000920 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000921
Sean Callanandde9c122010-02-12 23:39:46 +0000922#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000923}
924
925#define TYPE(str, type) if (s == str) return type;
926OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000927 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000928 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000929 if(hasREX_WPrefix) {
930 // For instructions with a REX_W prefix, a declared 32-bit register encoding
931 // is special.
932 TYPE("GR32", TYPE_R32)
933 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000934 if(OpSize == X86Local::OpSize16) {
935 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000936 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000937 TYPE("GR16", TYPE_Rv)
938 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000939 } else if(OpSize == X86Local::OpSize32) {
940 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000941 // immediate encoding is special.
942 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000943 }
944 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000945 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000946 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000947 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000948 TYPE("i32mem", TYPE_Mv)
949 TYPE("i32imm", TYPE_IMMv)
950 TYPE("i32i8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000951 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000952 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000953 TYPE("i64mem", TYPE_Mv)
954 TYPE("i64i32imm", TYPE_IMM64)
955 TYPE("i64i8imm", TYPE_IMM64)
956 TYPE("GR64", TYPE_R64)
957 TYPE("i8mem", TYPE_M8)
958 TYPE("i8imm", TYPE_IMM8)
Craig Topper620b50c2015-01-21 08:15:54 +0000959 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000960 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000961 TYPE("GR8", TYPE_R8)
962 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000963 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000964 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000965 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000966 TYPE("f512mem", TYPE_M512)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000967 TYPE("FR128", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000968 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000969 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000970 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000971 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000972 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000973 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000974 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000975 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000976 TYPE("RST", TYPE_ST)
977 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000978 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000979 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000980 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000981 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000982 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000983 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000984 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000985 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000986 TYPE("AVX512ICC", TYPE_AVX512ICC)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000987 TYPE("AVX512RC", TYPE_IMM32)
Craig Topper63944542015-01-06 08:59:30 +0000988 TYPE("brtarget32", TYPE_RELv)
989 TYPE("brtarget16", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000990 TYPE("brtarget8", TYPE_REL8)
991 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000992 TYPE("lea64_32mem", TYPE_LEA)
993 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000994 TYPE("VR64", TYPE_MM64)
995 TYPE("i64imm", TYPE_IMMv)
Craig Topper7c102522015-01-08 07:41:30 +0000996 TYPE("anymem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +0000997 TYPE("opaque32mem", TYPE_M1616)
998 TYPE("opaque48mem", TYPE_M1632)
999 TYPE("opaque80mem", TYPE_M1664)
1000 TYPE("opaque512mem", TYPE_M512)
1001 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1002 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001003 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001004 TYPE("srcidx8", TYPE_SRCIDX8)
1005 TYPE("srcidx16", TYPE_SRCIDX16)
1006 TYPE("srcidx32", TYPE_SRCIDX32)
1007 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001008 TYPE("dstidx8", TYPE_DSTIDX8)
1009 TYPE("dstidx16", TYPE_DSTIDX16)
1010 TYPE("dstidx32", TYPE_DSTIDX32)
1011 TYPE("dstidx64", TYPE_DSTIDX64)
Craig Topper055845f2015-01-02 07:02:25 +00001012 TYPE("offset16_8", TYPE_MOFFS8)
1013 TYPE("offset16_16", TYPE_MOFFS16)
1014 TYPE("offset16_32", TYPE_MOFFS32)
1015 TYPE("offset32_8", TYPE_MOFFS8)
1016 TYPE("offset32_16", TYPE_MOFFS16)
1017 TYPE("offset32_32", TYPE_MOFFS32)
Craig Topperae8e1b32015-01-03 00:00:20 +00001018 TYPE("offset32_64", TYPE_MOFFS64)
Craig Topper055845f2015-01-02 07:02:25 +00001019 TYPE("offset64_8", TYPE_MOFFS8)
1020 TYPE("offset64_16", TYPE_MOFFS16)
1021 TYPE("offset64_32", TYPE_MOFFS32)
1022 TYPE("offset64_64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001023 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001024 TYPE("VR256X", TYPE_XMM256)
1025 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001026 TYPE("VK1", TYPE_VK1)
1027 TYPE("VK1WM", TYPE_VK1)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001028 TYPE("VK2", TYPE_VK2)
1029 TYPE("VK2WM", TYPE_VK2)
1030 TYPE("VK4", TYPE_VK4)
1031 TYPE("VK4WM", TYPE_VK4)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001032 TYPE("VK8", TYPE_VK8)
1033 TYPE("VK8WM", TYPE_VK8)
1034 TYPE("VK16", TYPE_VK16)
1035 TYPE("VK16WM", TYPE_VK16)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001036 TYPE("VK32", TYPE_VK32)
1037 TYPE("VK32WM", TYPE_VK32)
1038 TYPE("VK64", TYPE_VK64)
1039 TYPE("VK64WM", TYPE_VK64)
Craig Topper23eb4682011-10-06 06:44:41 +00001040 TYPE("GR32_NOAX", TYPE_Rv)
Craig Topper01deb5f2012-07-18 04:11:12 +00001041 TYPE("vx64mem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001042 TYPE("vx128mem", TYPE_M128)
1043 TYPE("vx256mem", TYPE_M256)
1044 TYPE("vy128mem", TYPE_M128)
1045 TYPE("vy256mem", TYPE_M256)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001046 TYPE("vx64xmem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001047 TYPE("vx128xmem", TYPE_M128)
1048 TYPE("vx256xmem", TYPE_M256)
1049 TYPE("vy128xmem", TYPE_M128)
1050 TYPE("vy256xmem", TYPE_M256)
1051 TYPE("vy512mem", TYPE_M512)
1052 TYPE("vz512mem", TYPE_M512)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001053 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +00001054 errs() << "Unhandled type string " << s << "\n";
1055 llvm_unreachable("Unhandled type string");
1056}
1057#undef TYPE
1058
1059#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001060OperandEncoding
1061RecognizableInstr::immediateEncodingFromString(const std::string &s,
1062 uint8_t OpSize) {
1063 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001064 // For instructions without an OpSize prefix, a declared 16-bit register or
1065 // immediate encoding is special.
1066 ENCODING("i16imm", ENCODING_IW)
1067 }
1068 ENCODING("i32i8imm", ENCODING_IB)
1069 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +00001070 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001071 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +00001072 ENCODING("AVX512ICC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001073 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001074 ENCODING("i16imm", ENCODING_Iv)
1075 ENCODING("i16i8imm", ENCODING_IB)
1076 ENCODING("i32imm", ENCODING_Iv)
1077 ENCODING("i64i32imm", ENCODING_ID)
1078 ENCODING("i64i8imm", ENCODING_IB)
1079 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001080 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001081 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001082 // This is not a typo. Instructions like BLENDVPD put
1083 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001084 ENCODING("FR32", ENCODING_IB)
1085 ENCODING("FR64", ENCODING_IB)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001086 ENCODING("FR128", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001087 ENCODING("VR128", ENCODING_IB)
1088 ENCODING("VR256", ENCODING_IB)
1089 ENCODING("FR32X", ENCODING_IB)
1090 ENCODING("FR64X", ENCODING_IB)
1091 ENCODING("VR128X", ENCODING_IB)
1092 ENCODING("VR256X", ENCODING_IB)
1093 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001094 errs() << "Unhandled immediate encoding " << s << "\n";
1095 llvm_unreachable("Unhandled immediate encoding");
1096}
1097
Craig Topperfa6298a2014-02-02 09:25:09 +00001098OperandEncoding
1099RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1100 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001101 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001102 ENCODING("GR16", ENCODING_RM)
1103 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001104 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001105 ENCODING("GR64", ENCODING_RM)
1106 ENCODING("GR8", ENCODING_RM)
1107 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001108 ENCODING("VR128X", ENCODING_RM)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001109 ENCODING("FR128", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001110 ENCODING("FR64", ENCODING_RM)
1111 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001112 ENCODING("FR64X", ENCODING_RM)
1113 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001114 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001115 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001116 ENCODING("VR256X", ENCODING_RM)
1117 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001118 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001119 ENCODING("VK2", ENCODING_RM)
1120 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001121 ENCODING("VK8", ENCODING_RM)
1122 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001123 ENCODING("VK32", ENCODING_RM)
1124 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001125 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001126 errs() << "Unhandled R/M register encoding " << s << "\n";
1127 llvm_unreachable("Unhandled R/M register encoding");
1128}
1129
Craig Topperfa6298a2014-02-02 09:25:09 +00001130OperandEncoding
1131RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1132 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001133 ENCODING("GR16", ENCODING_REG)
1134 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001135 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001136 ENCODING("GR64", ENCODING_REG)
1137 ENCODING("GR8", ENCODING_REG)
1138 ENCODING("VR128", ENCODING_REG)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001139 ENCODING("FR128", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001140 ENCODING("FR64", ENCODING_REG)
1141 ENCODING("FR32", ENCODING_REG)
1142 ENCODING("VR64", ENCODING_REG)
1143 ENCODING("SEGMENT_REG", ENCODING_REG)
1144 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001145 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001146 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001147 ENCODING("VR256X", ENCODING_REG)
1148 ENCODING("VR128X", ENCODING_REG)
1149 ENCODING("FR64X", ENCODING_REG)
1150 ENCODING("FR32X", ENCODING_REG)
1151 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001152 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001153 ENCODING("VK2", ENCODING_REG)
1154 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001155 ENCODING("VK8", ENCODING_REG)
1156 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001157 ENCODING("VK32", ENCODING_REG)
1158 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001159 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001160 ENCODING("VK2WM", ENCODING_REG)
1161 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001162 ENCODING("VK8WM", ENCODING_REG)
1163 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001164 ENCODING("VK32WM", ENCODING_REG)
1165 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001166 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001167 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1168 llvm_unreachable("Unhandled reg/opcode register encoding");
1169}
1170
Craig Topperfa6298a2014-02-02 09:25:09 +00001171OperandEncoding
1172RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1173 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001174 ENCODING("GR32", ENCODING_VVVV)
1175 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001176 ENCODING("FR32", ENCODING_VVVV)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001177 ENCODING("FR128", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001178 ENCODING("FR64", ENCODING_VVVV)
1179 ENCODING("VR128", ENCODING_VVVV)
1180 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001181 ENCODING("FR32X", ENCODING_VVVV)
1182 ENCODING("FR64X", ENCODING_VVVV)
1183 ENCODING("VR128X", ENCODING_VVVV)
1184 ENCODING("VR256X", ENCODING_VVVV)
1185 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001186 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001187 ENCODING("VK2", ENCODING_VVVV)
1188 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001189 ENCODING("VK8", ENCODING_VVVV)
1190 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001191 ENCODING("VK32", ENCODING_VVVV)
1192 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001193 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1194 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1195}
1196
Craig Topperfa6298a2014-02-02 09:25:09 +00001197OperandEncoding
1198RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1199 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001200 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001201 ENCODING("VK2WM", ENCODING_WRITEMASK)
1202 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001203 ENCODING("VK8WM", ENCODING_WRITEMASK)
1204 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001205 ENCODING("VK32WM", ENCODING_WRITEMASK)
1206 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001207 errs() << "Unhandled mask register encoding " << s << "\n";
1208 llvm_unreachable("Unhandled mask register encoding");
1209}
1210
Craig Topperfa6298a2014-02-02 09:25:09 +00001211OperandEncoding
1212RecognizableInstr::memoryEncodingFromString(const std::string &s,
1213 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001214 ENCODING("i16mem", ENCODING_RM)
1215 ENCODING("i32mem", ENCODING_RM)
1216 ENCODING("i64mem", ENCODING_RM)
1217 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001218 ENCODING("ssmem", ENCODING_RM)
1219 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001220 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001221 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001222 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001223 ENCODING("f64mem", ENCODING_RM)
1224 ENCODING("f32mem", ENCODING_RM)
1225 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001226 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001227 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001228 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001229 ENCODING("lea64_32mem", ENCODING_RM)
1230 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001231 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 ENCODING("opaque32mem", ENCODING_RM)
1233 ENCODING("opaque48mem", ENCODING_RM)
1234 ENCODING("opaque80mem", ENCODING_RM)
1235 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001236 ENCODING("vx64mem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001237 ENCODING("vx128mem", ENCODING_RM)
1238 ENCODING("vx256mem", ENCODING_RM)
1239 ENCODING("vy128mem", ENCODING_RM)
1240 ENCODING("vy256mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001241 ENCODING("vx64xmem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001242 ENCODING("vx128xmem", ENCODING_RM)
1243 ENCODING("vx256xmem", ENCODING_RM)
1244 ENCODING("vy128xmem", ENCODING_RM)
1245 ENCODING("vy256xmem", ENCODING_RM)
1246 ENCODING("vy512mem", ENCODING_RM)
1247 ENCODING("vz512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001248 errs() << "Unhandled memory encoding " << s << "\n";
1249 llvm_unreachable("Unhandled memory encoding");
1250}
1251
Craig Topperfa6298a2014-02-02 09:25:09 +00001252OperandEncoding
1253RecognizableInstr::relocationEncodingFromString(const std::string &s,
1254 uint8_t OpSize) {
1255 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 // For instructions without an OpSize prefix, a declared 16-bit register or
1257 // immediate encoding is special.
1258 ENCODING("i16imm", ENCODING_IW)
1259 }
1260 ENCODING("i16imm", ENCODING_Iv)
1261 ENCODING("i16i8imm", ENCODING_IB)
1262 ENCODING("i32imm", ENCODING_Iv)
1263 ENCODING("i32i8imm", ENCODING_IB)
1264 ENCODING("i64i32imm", ENCODING_ID)
1265 ENCODING("i64i8imm", ENCODING_IB)
1266 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001267 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001268 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001269 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001270 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001271 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001272 ENCODING("brtarget32", ENCODING_Iv)
1273 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001274 ENCODING("brtarget8", ENCODING_IB)
1275 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001276 ENCODING("offset16_8", ENCODING_Ia)
1277 ENCODING("offset16_16", ENCODING_Ia)
1278 ENCODING("offset16_32", ENCODING_Ia)
1279 ENCODING("offset32_8", ENCODING_Ia)
1280 ENCODING("offset32_16", ENCODING_Ia)
1281 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001282 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001283 ENCODING("offset64_8", ENCODING_Ia)
1284 ENCODING("offset64_16", ENCODING_Ia)
1285 ENCODING("offset64_32", ENCODING_Ia)
1286 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001287 ENCODING("srcidx8", ENCODING_SI)
1288 ENCODING("srcidx16", ENCODING_SI)
1289 ENCODING("srcidx32", ENCODING_SI)
1290 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001291 ENCODING("dstidx8", ENCODING_DI)
1292 ENCODING("dstidx16", ENCODING_DI)
1293 ENCODING("dstidx32", ENCODING_DI)
1294 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001295 errs() << "Unhandled relocation encoding " << s << "\n";
1296 llvm_unreachable("Unhandled relocation encoding");
1297}
1298
Craig Topperfa6298a2014-02-02 09:25:09 +00001299OperandEncoding
1300RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1301 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001302 ENCODING("GR32", ENCODING_Rv)
1303 ENCODING("GR64", ENCODING_RO)
1304 ENCODING("GR16", ENCODING_Rv)
1305 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001306 ENCODING("GR32_NOAX", ENCODING_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001307 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1308 llvm_unreachable("Unhandled opcode modifier encoding");
1309}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001310#undef ENCODING