blob: d7d49e039c3c15b2fb91a9aeee83b9b520ca3939 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
38WebAssemblyTargetLowering::WebAssemblyTargetLowering(
39 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000040 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000041 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
42
JF Bastien71d29ac2015-08-12 17:53:29 +000043 // Booleans always contain 0 or 1.
44 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000045 // WebAssembly does not produce floating-point exceptions on normal floating
46 // point operations.
47 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000048 // We don't know the microarchitecture here, so just reduce register pressure.
49 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000050 // Tell ISel that we have a stack pointer.
51 setStackPointerRegisterToSaveRestore(
52 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
53 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000054 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
55 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
56 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
57 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000058 if (Subtarget->hasSIMD128()) {
59 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
60 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
61 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
62 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
63 }
JF Bastienb9073fb2015-07-22 21:28:15 +000064 // Compute derived properties from the register classes.
65 computeRegisterProperties(Subtarget->getRegisterInfo());
66
JF Bastienaf111db2015-08-24 22:16:48 +000067 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000068 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000069 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000070 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
71 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000072
Dan Gohman35bfb242015-12-04 23:22:35 +000073 // Take the default expansion for va_arg, va_copy, and va_end. There is no
74 // default action for va_start, so we do that custom.
75 setOperationAction(ISD::VASTART, MVT::Other, Custom);
76 setOperationAction(ISD::VAARG, MVT::Other, Expand);
77 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
78 setOperationAction(ISD::VAEND, MVT::Other, Expand);
79
JF Bastienda06bce2015-08-11 21:02:46 +000080 for (auto T : {MVT::f32, MVT::f64}) {
81 // Don't expand the floating-point types to constant pools.
82 setOperationAction(ISD::ConstantFP, T, Legal);
83 // Expand floating-point comparisons.
84 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
85 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
86 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000087 // Expand floating-point library function operators.
Craig Topperf6d4dc52017-05-30 15:27:55 +000088 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM,
89 ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +000090 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +000091 // Note supported floating-point library function operators that otherwise
92 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +000093 for (auto Op :
94 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +000095 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +000096 // Support minnan and maxnan, which otherwise default to expand.
97 setOperationAction(ISD::FMINNAN, T, Legal);
98 setOperationAction(ISD::FMAXNAN, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +000099 // WebAssembly currently has no builtin f16 support.
100 setOperationAction(ISD::FP16_TO_FP, T, Expand);
101 setOperationAction(ISD::FP_TO_FP16, T, Expand);
102 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
103 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000104 }
Dan Gohman32907a62015-08-20 22:57:13 +0000105
106 for (auto T : {MVT::i32, MVT::i64}) {
107 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000108 for (auto Op :
Dan Gohman665d7e32016-03-22 18:01:49 +0000109 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
Dan Gohman7a6b9822015-11-29 22:32:02 +0000110 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
111 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
Craig Topper33772c52016-04-28 03:34:31 +0000112 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000113 setOperationAction(Op, T, Expand);
114 }
115 }
116
117 // As a special case, these operators use the type to mean the type to
118 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000120 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000121 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
122 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
123 }
Dan Gohman32907a62015-08-20 22:57:13 +0000124
125 // Dynamic stack allocation: use the default expansion.
126 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
127 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000128 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000129
Derek Schuff9769deb2015-12-11 23:49:46 +0000130 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000131 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000132
Dan Gohman950a13c2015-09-16 16:51:30 +0000133 // Expand these forms; we pattern-match the forms that we can handle in isel.
134 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
135 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
136 setOperationAction(Op, T, Expand);
137
138 // We have custom switch handling.
139 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
140
JF Bastien73ff6af2015-08-31 22:24:11 +0000141 // WebAssembly doesn't have:
142 // - Floating-point extending loads.
143 // - Floating-point truncating stores.
144 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000145 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000146 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
147 for (auto T : MVT::integer_valuetypes())
148 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
149 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000150
151 // Trap lowers to wasm unreachable
152 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000153
154 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000155}
Dan Gohman10e730a2015-06-29 23:51:55 +0000156
Dan Gohman7b634842015-08-24 18:44:37 +0000157FastISel *WebAssemblyTargetLowering::createFastISel(
158 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
159 return WebAssembly::createFastISel(FuncInfo, LibInfo);
160}
161
JF Bastienaf111db2015-08-24 22:16:48 +0000162bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000163 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000164 // All offsets can be folded.
165 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000166}
167
Dan Gohman7a6b9822015-11-29 22:32:02 +0000168MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000169 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000170 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Derek Schuff3f063292016-02-11 20:57:09 +0000171 if (BitWidth > 1 && BitWidth < 8) BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000172
173 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000174 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
175 // the count to be an i32.
176 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000177 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000178 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000179 }
180
Dan Gohmana8483752015-12-10 00:26:26 +0000181 MVT Result = MVT::getIntegerVT(BitWidth);
182 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
183 "Unable to represent scalar shift amount type");
184 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000185}
186
Dan Gohmancdd48b82017-11-28 01:13:40 +0000187// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
188// undefined result on invalid/overflow, to the WebAssembly opcode, which
189// traps on invalid/overflow.
190static MachineBasicBlock *
191LowerFPToInt(
192 MachineInstr &MI,
193 DebugLoc DL,
194 MachineBasicBlock *BB,
195 const TargetInstrInfo &TII,
196 bool IsUnsigned,
197 bool Int64,
198 bool Float64,
199 unsigned LoweredOpcode
200) {
201 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
202
203 unsigned OutReg = MI.getOperand(0).getReg();
204 unsigned InReg = MI.getOperand(1).getReg();
205
206 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
207 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
208 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000209 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000210 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000211 unsigned Eqz = WebAssembly::EQZ_I32;
212 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000213 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
214 int64_t Substitute = IsUnsigned ? 0 : Limit;
215 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000216 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000217 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
218
219 const BasicBlock *LLVM_BB = BB->getBasicBlock();
220 MachineFunction *F = BB->getParent();
221 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
222 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
223 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
224
225 MachineFunction::iterator It = ++BB->getIterator();
226 F->insert(It, FalseMBB);
227 F->insert(It, TrueMBB);
228 F->insert(It, DoneMBB);
229
230 // Transfer the remainder of BB and its successor edges to DoneMBB.
231 DoneMBB->splice(DoneMBB->begin(), BB,
232 std::next(MachineBasicBlock::iterator(MI)),
233 BB->end());
234 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
235
236 BB->addSuccessor(TrueMBB);
237 BB->addSuccessor(FalseMBB);
238 TrueMBB->addSuccessor(DoneMBB);
239 FalseMBB->addSuccessor(DoneMBB);
240
Dan Gohman580c1022017-11-29 20:20:11 +0000241 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000242 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
243 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000244 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
245 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
246 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
247 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000248
249 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000250 // For signed numbers, we can do a single comparison to determine whether
251 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000252 if (IsUnsigned) {
253 Tmp0 = InReg;
254 } else {
255 BuildMI(BB, DL, TII.get(Abs), Tmp0)
256 .addReg(InReg);
257 }
258 BuildMI(BB, DL, TII.get(FConst), Tmp1)
259 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Dan Gohman580c1022017-11-29 20:20:11 +0000260 BuildMI(BB, DL, TII.get(LT), CmpReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000261 .addReg(Tmp0)
262 .addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000263
264 // For unsigned numbers, we have to do a separate comparison with zero.
265 if (IsUnsigned) {
266 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
267 unsigned SecondCmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
268 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
269 BuildMI(BB, DL, TII.get(FConst), Tmp1)
270 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
271 BuildMI(BB, DL, TII.get(GE), SecondCmpReg)
272 .addReg(Tmp0)
273 .addReg(Tmp1);
274 BuildMI(BB, DL, TII.get(And), AndReg)
275 .addReg(CmpReg)
276 .addReg(SecondCmpReg);
277 CmpReg = AndReg;
278 }
279
280 BuildMI(BB, DL, TII.get(Eqz), EqzReg)
281 .addReg(CmpReg);
282
283 // Create the CFG diamond to select between doing the conversion or using
284 // the substitute value.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000285 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF))
286 .addMBB(TrueMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000287 .addReg(EqzReg);
288 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg)
289 .addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000290 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR))
291 .addMBB(DoneMBB);
Dan Gohman580c1022017-11-29 20:20:11 +0000292 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg)
293 .addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000294 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000295 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000296 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000297 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000298 .addMBB(TrueMBB);
299
300 return DoneMBB;
301}
302
303MachineBasicBlock *
304WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
305 MachineInstr &MI,
306 MachineBasicBlock *BB
307) const {
308 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
309 DebugLoc DL = MI.getDebugLoc();
310
311 switch (MI.getOpcode()) {
312 default: llvm_unreachable("Unexpected instr type to insert");
313 case WebAssembly::FP_TO_SINT_I32_F32:
314 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
315 WebAssembly::I32_TRUNC_S_F32);
316 case WebAssembly::FP_TO_UINT_I32_F32:
317 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
318 WebAssembly::I32_TRUNC_U_F32);
319 case WebAssembly::FP_TO_SINT_I64_F32:
320 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
321 WebAssembly::I64_TRUNC_S_F32);
322 case WebAssembly::FP_TO_UINT_I64_F32:
323 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
324 WebAssembly::I64_TRUNC_U_F32);
325 case WebAssembly::FP_TO_SINT_I32_F64:
326 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
327 WebAssembly::I32_TRUNC_S_F64);
328 case WebAssembly::FP_TO_UINT_I32_F64:
329 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
330 WebAssembly::I32_TRUNC_U_F64);
331 case WebAssembly::FP_TO_SINT_I64_F64:
332 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
333 WebAssembly::I64_TRUNC_S_F64);
334 case WebAssembly::FP_TO_UINT_I64_F64:
335 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
336 WebAssembly::I64_TRUNC_U_F64);
337 llvm_unreachable("Unexpected instruction to emit with custom inserter");
338 }
339}
340
Derek Schuff3f063292016-02-11 20:57:09 +0000341const char *WebAssemblyTargetLowering::getTargetNodeName(
342 unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000343 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Derek Schuff3f063292016-02-11 20:57:09 +0000344 case WebAssemblyISD::FIRST_NUMBER:
345 break;
346#define HANDLE_NODETYPE(NODE) \
347 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000348 return "WebAssemblyISD::" #NODE;
349#include "WebAssemblyISD.def"
350#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000351 }
352 return nullptr;
353}
354
Dan Gohmanf19ed562015-11-13 01:42:29 +0000355std::pair<unsigned, const TargetRegisterClass *>
356WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
357 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
358 // First, see if this is a constraint that directly corresponds to a
359 // WebAssembly register class.
360 if (Constraint.size() == 1) {
361 switch (Constraint[0]) {
Derek Schuff3f063292016-02-11 20:57:09 +0000362 case 'r':
363 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
Derek Schuff39bf39f2016-08-02 23:16:09 +0000364 if (Subtarget->hasSIMD128() && VT.isVector()) {
365 if (VT.getSizeInBits() == 128)
366 return std::make_pair(0U, &WebAssembly::V128RegClass);
367 }
Derek Schuff3f063292016-02-11 20:57:09 +0000368 if (VT.isInteger() && !VT.isVector()) {
369 if (VT.getSizeInBits() <= 32)
370 return std::make_pair(0U, &WebAssembly::I32RegClass);
371 if (VT.getSizeInBits() <= 64)
372 return std::make_pair(0U, &WebAssembly::I64RegClass);
373 }
374 break;
375 default:
376 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000377 }
378 }
379
380 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
381}
382
Dan Gohman3192ddf2015-11-19 23:04:59 +0000383bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
384 // Assume ctz is a relatively cheap operation.
385 return true;
386}
387
388bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
389 // Assume clz is a relatively cheap operation.
390 return true;
391}
392
Dan Gohman4b9d7912015-12-15 22:01:29 +0000393bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
394 const AddrMode &AM,
395 Type *Ty,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000396 unsigned AS,
397 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000398 // WebAssembly offsets are added as unsigned without wrapping. The
399 // isLegalAddressingMode gives us no way to determine if wrapping could be
400 // happening, so we approximate this by accepting only non-negative offsets.
Derek Schuff3f063292016-02-11 20:57:09 +0000401 if (AM.BaseOffs < 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000402
403 // WebAssembly has no scale register operands.
Derek Schuff3f063292016-02-11 20:57:09 +0000404 if (AM.Scale != 0) return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000405
406 // Everything else is legal.
407 return true;
408}
409
Dan Gohmanbb372242016-01-26 03:39:31 +0000410bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000411 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000412 // WebAssembly supports unaligned accesses, though it should be declared
413 // with the p2align attribute on loads and stores which do so, and there
414 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000415 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000416 // of constants, etc.), WebAssembly implementations will either want the
417 // unaligned access or they'll split anyway.
Derek Schuff3f063292016-02-11 20:57:09 +0000418 if (Fast) *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000419 return true;
420}
421
Reid Klecknerb5180542017-03-21 16:57:19 +0000422bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
423 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000424 // The current thinking is that wasm engines will perform this optimization,
425 // so we can save on code size.
426 return true;
427}
428
Dan Gohman10e730a2015-06-29 23:51:55 +0000429//===----------------------------------------------------------------------===//
430// WebAssembly Lowering private implementation.
431//===----------------------------------------------------------------------===//
432
433//===----------------------------------------------------------------------===//
434// Lowering Code
435//===----------------------------------------------------------------------===//
436
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000437static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000438 MachineFunction &MF = DAG.getMachineFunction();
439 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000440 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000441}
442
Dan Gohman85dbdda2015-12-04 17:16:07 +0000443// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000444static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000445 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000446 // conventions. We don't yet have a way to annotate calls with properties like
447 // "cold", and we don't have any call-clobbered registers, so these are mostly
448 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000449 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000450 CallConv == CallingConv::Cold ||
451 CallConv == CallingConv::PreserveMost ||
452 CallConv == CallingConv::PreserveAll ||
453 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000454}
455
Derek Schuff3f063292016-02-11 20:57:09 +0000456SDValue WebAssemblyTargetLowering::LowerCall(
457 CallLoweringInfo &CLI, SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000458 SelectionDAG &DAG = CLI.DAG;
459 SDLoc DL = CLI.DL;
460 SDValue Chain = CLI.Chain;
461 SDValue Callee = CLI.Callee;
462 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000463 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000464
465 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000466 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000467 fail(DL, DAG,
468 "WebAssembly doesn't support language-specific or target-specific "
469 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000470 if (CLI.IsPatchPoint)
471 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
472
Dan Gohman9cc692b2015-10-02 20:54:23 +0000473 // WebAssembly doesn't currently support explicit tail calls. If they are
474 // required, fail. Otherwise, just disable them.
475 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
476 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000477 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000478 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
479 CLI.IsTailCall = false;
480
JF Bastiend8a9d662015-08-24 21:59:51 +0000481 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000482 if (Ins.size() > 1)
483 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
484
Dan Gohman2d822e72015-12-04 17:12:52 +0000485 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000486 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
487 for (unsigned i = 0; i < Outs.size(); ++i) {
488 const ISD::OutputArg &Out = Outs[i];
489 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000490 if (Out.Flags.isNest())
491 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000492 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000493 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000494 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000495 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000496 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000497 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000498 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000499 auto &MFI = MF.getFrameInfo();
500 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
501 Out.Flags.getByValAlign(),
502 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000503 SDValue SizeNode =
504 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000505 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000506 Chain = DAG.getMemcpy(
507 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000508 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000509 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
510 OutVal = FINode;
511 }
Dan Gohman2d822e72015-12-04 17:12:52 +0000512 }
513
JF Bastiend8a9d662015-08-24 21:59:51 +0000514 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000515 unsigned NumFixedArgs = CLI.NumFixedArgs;
Derek Schuff992d83f2016-02-10 20:14:15 +0000516
517 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000518
JF Bastiend8a9d662015-08-24 21:59:51 +0000519 // Analyze operands of the call, assigning locations to each operand.
520 SmallVector<CCValAssign, 16> ArgLocs;
521 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000522
Dan Gohman35bfb242015-12-04 23:22:35 +0000523 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000524 // Outgoing non-fixed arguments are placed in a buffer. First
525 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000526 for (SDValue Arg :
527 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
528 EVT VT = Arg.getValueType();
529 assert(VT != MVT::iPTR && "Legalized args should be concrete");
530 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000531 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
532 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000533 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
534 Offset, VT.getSimpleVT(),
535 CCValAssign::Full));
536 }
537 }
538
539 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
540
Derek Schuff27501e22016-02-10 19:51:04 +0000541 SDValue FINode;
542 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000543 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000544 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000545 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
546 Layout.getStackAlignment(),
547 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000548 unsigned ValNo = 0;
549 SmallVector<SDValue, 8> Chains;
550 for (SDValue Arg :
551 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
552 assert(ArgLocs[ValNo].getValNo() == ValNo &&
553 "ArgLocs should remain in order and only hold varargs args");
554 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000555 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000556 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000557 DAG.getConstant(Offset, DL, PtrVT));
Derek Schuff27501e22016-02-10 19:51:04 +0000558 Chains.push_back(DAG.getStore(
559 Chain, DL, Arg, Add,
Derek Schuff1a946e42016-07-15 19:35:43 +0000560 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000561 }
562 if (!Chains.empty())
563 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000564 } else if (IsVarArg) {
565 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000566 }
567
568 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000569 SmallVector<SDValue, 16> Ops;
570 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000571 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000572
573 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
574 // isn't reliable.
575 Ops.append(OutVals.begin(),
576 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000577 // Add a pointer to the vararg buffer.
578 if (IsVarArg) Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000579
Derek Schuff27501e22016-02-10 19:51:04 +0000580 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000581 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000582 assert(!In.Flags.isByVal() && "byval is not valid for return values");
583 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000584 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000585 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000586 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000587 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000588 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000589 fail(DL, DAG,
590 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000591 // Ignore In.getOrigAlign() because all our arguments are passed in
592 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000593 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000594 }
Derek Schuff27501e22016-02-10 19:51:04 +0000595 InTys.push_back(MVT::Other);
596 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000597 SDValue Res =
598 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000599 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000600 if (Ins.empty()) {
601 Chain = Res;
602 } else {
603 InVals.push_back(Res);
604 Chain = Res.getValue(1);
605 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000606
JF Bastiend8a9d662015-08-24 21:59:51 +0000607 return Chain;
608}
609
JF Bastienb9073fb2015-07-22 21:28:15 +0000610bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000611 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
612 const SmallVectorImpl<ISD::OutputArg> &Outs,
613 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000614 // WebAssembly can't currently handle returning tuples.
615 return Outs.size() <= 1;
616}
617
618SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000619 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000620 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000621 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000622 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000623 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000624 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000625 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
626
JF Bastien600aee92015-07-31 17:53:38 +0000627 SmallVector<SDValue, 4> RetOps(1, Chain);
628 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000629 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000630
Dan Gohman754cd112015-11-11 01:33:02 +0000631 // Record the number and types of the return values.
632 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000633 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
634 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000635 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000636 if (Out.Flags.isInAlloca())
637 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000638 if (Out.Flags.isInConsecutiveRegs())
639 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
640 if (Out.Flags.isInConsecutiveRegsLast())
641 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000642 }
643
JF Bastienb9073fb2015-07-22 21:28:15 +0000644 return Chain;
645}
646
647SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000648 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000649 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
650 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000651 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000652 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000653
Dan Gohman2726b882016-10-06 22:29:32 +0000654 MachineFunction &MF = DAG.getMachineFunction();
655 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
656
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000657 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
658 // of the incoming values before they're represented by virtual registers.
659 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
660
JF Bastien600aee92015-07-31 17:53:38 +0000661 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000662 if (In.Flags.isInAlloca())
663 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
664 if (In.Flags.isNest())
665 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000666 if (In.Flags.isInConsecutiveRegs())
667 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
668 if (In.Flags.isInConsecutiveRegsLast())
669 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000670 // Ignore In.getOrigAlign() because all our arguments are passed in
671 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000672 InVals.push_back(
673 In.Used
674 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000675 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000676 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000677
678 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000679 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000680 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000681
Derek Schuff27501e22016-02-10 19:51:04 +0000682 // Varargs are copied into a buffer allocated by the caller, and a pointer to
683 // the buffer is passed as an argument.
684 if (IsVarArg) {
685 MVT PtrVT = getPointerTy(MF.getDataLayout());
686 unsigned VarargVreg =
687 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
688 MFI->setVarargBufferVreg(VarargVreg);
689 Chain = DAG.getCopyToReg(
690 Chain, DL, VarargVreg,
691 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
692 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
693 MFI->addParam(PtrVT);
694 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000695
Dan Gohman2726b882016-10-06 22:29:32 +0000696 // Record the number and types of results.
697 SmallVector<MVT, 4> Params;
698 SmallVector<MVT, 4> Results;
David Blaikie21109242017-12-15 23:52:06 +0000699 ComputeSignatureVTs(MF.getFunction(), DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000700 for (MVT VT : Results)
701 MFI->addResult(VT);
702
JF Bastienb9073fb2015-07-22 21:28:15 +0000703 return Chain;
704}
705
Dan Gohman10e730a2015-06-29 23:51:55 +0000706//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000707// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000708//===----------------------------------------------------------------------===//
709
JF Bastienaf111db2015-08-24 22:16:48 +0000710SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
711 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000712 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000713 switch (Op.getOpcode()) {
Derek Schuff3f063292016-02-11 20:57:09 +0000714 default:
715 llvm_unreachable("unimplemented operation lowering");
716 return SDValue();
717 case ISD::FrameIndex:
718 return LowerFrameIndex(Op, DAG);
719 case ISD::GlobalAddress:
720 return LowerGlobalAddress(Op, DAG);
721 case ISD::ExternalSymbol:
722 return LowerExternalSymbol(Op, DAG);
723 case ISD::JumpTable:
724 return LowerJumpTable(Op, DAG);
725 case ISD::BR_JT:
726 return LowerBR_JT(Op, DAG);
727 case ISD::VASTART:
728 return LowerVASTART(Op, DAG);
Derek Schuff51699a82016-02-12 22:56:03 +0000729 case ISD::BlockAddress:
730 case ISD::BRIND:
731 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
732 return SDValue();
733 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
734 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
735 return SDValue();
Dan Gohman94c65662016-02-16 23:48:04 +0000736 case ISD::FRAMEADDR:
737 return LowerFRAMEADDR(Op, DAG);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000738 case ISD::CopyToReg:
739 return LowerCopyToReg(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000740 }
741}
742
Derek Schuffaadc89c2016-02-16 18:18:36 +0000743SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
744 SelectionDAG &DAG) const {
745 SDValue Src = Op.getOperand(2);
746 if (isa<FrameIndexSDNode>(Src.getNode())) {
747 // CopyToReg nodes don't support FrameIndex operands. Other targets select
748 // the FI to some LEA-like instruction, but since we don't have that, we
749 // need to insert some kind of instruction that can take an FI operand and
750 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
751 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000752 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000753 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000754 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000755 EVT VT = Src.getValueType();
756 SDValue Copy(
Dan Gohman4fc4e422016-10-24 19:49:43 +0000757 DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
758 : WebAssembly::COPY_I64,
Derek Schuffaadc89c2016-02-16 18:18:36 +0000759 DL, VT, Src),
760 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000761 return Op.getNode()->getNumValues() == 1
762 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
763 : DAG.getCopyToReg(Chain, DL, Reg, Copy, Op.getNumOperands() == 4
764 ? Op.getOperand(3)
765 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000766 }
767 return SDValue();
768}
769
Derek Schuff9769deb2015-12-11 23:49:46 +0000770SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
771 SelectionDAG &DAG) const {
772 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
773 return DAG.getTargetFrameIndex(FI, Op.getValueType());
774}
775
Dan Gohman94c65662016-02-16 23:48:04 +0000776SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
777 SelectionDAG &DAG) const {
778 // Non-zero depths are not supported by WebAssembly currently. Use the
779 // legalizer's default expansion, which is to return 0 (what this function is
780 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000781 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000782 return SDValue();
783
Matthias Braun941a7052016-07-28 18:40:00 +0000784 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000785 EVT VT = Op.getValueType();
786 unsigned FP =
787 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
788 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
789}
790
JF Bastienaf111db2015-08-24 22:16:48 +0000791SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
792 SelectionDAG &DAG) const {
793 SDLoc DL(Op);
794 const auto *GA = cast<GlobalAddressSDNode>(Op);
795 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000796 assert(GA->getTargetFlags() == 0 &&
797 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000798 if (GA->getAddressSpace() != 0)
799 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000800 return DAG.getNode(
801 WebAssemblyISD::Wrapper, DL, VT,
802 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000803}
804
Derek Schuff3f063292016-02-11 20:57:09 +0000805SDValue WebAssemblyTargetLowering::LowerExternalSymbol(
806 SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000807 SDLoc DL(Op);
808 const auto *ES = cast<ExternalSymbolSDNode>(Op);
809 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000810 assert(ES->getTargetFlags() == 0 &&
811 "Unexpected target flags on generic ExternalSymbolSDNode");
812 // Set the TargetFlags to 0x1 which indicates that this is a "function"
813 // symbol rather than a data symbol. We do this unconditionally even though
814 // we don't know anything about the symbol other than its name, because all
815 // external symbols used in target-independent SelectionDAG code are for
816 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000817 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000818 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
819 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000820}
821
Dan Gohman950a13c2015-09-16 16:51:30 +0000822SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
823 SelectionDAG &DAG) const {
824 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000825 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000826 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000827 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
828 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
829 JT->getTargetFlags());
830}
831
832SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
833 SelectionDAG &DAG) const {
834 SDLoc DL(Op);
835 SDValue Chain = Op.getOperand(0);
836 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
837 SDValue Index = Op.getOperand(2);
838 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
839
840 SmallVector<SDValue, 8> Ops;
841 Ops.push_back(Chain);
842 Ops.push_back(Index);
843
844 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
845 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
846
Dan Gohman14026062016-03-08 03:18:12 +0000847 // Add an operand for each case.
848 for (auto MBB : MBBs) Ops.push_back(DAG.getBasicBlock(MBB));
849
Dan Gohman950a13c2015-09-16 16:51:30 +0000850 // TODO: For now, we just pick something arbitrary for a default case for now.
851 // We really want to sniff out the guard and put in the real default case (and
852 // delete the guard).
853 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
854
Dan Gohman14026062016-03-08 03:18:12 +0000855 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000856}
857
Dan Gohman35bfb242015-12-04 23:22:35 +0000858SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
859 SelectionDAG &DAG) const {
860 SDLoc DL(Op);
861 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
862
Derek Schuff27501e22016-02-10 19:51:04 +0000863 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000864 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000865
866 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
867 MFI->getVarargBufferVreg(), PtrVT);
868 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000869 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000870}
871
Dan Gohman10e730a2015-06-29 23:51:55 +0000872//===----------------------------------------------------------------------===//
873// WebAssembly Optimization Hooks
874//===----------------------------------------------------------------------===//