Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the IRTranslator class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
| 14 | |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/SmallVector.h" |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineFunction.h" |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 20 | #include "llvm/IR/Constant.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 21 | #include "llvm/IR/Function.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 22 | #include "llvm/IR/IntrinsicInst.h" |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 23 | #include "llvm/IR/Type.h" |
| 24 | #include "llvm/IR/Value.h" |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetIntrinsicInfo.h" |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetLowering.h" |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 27 | |
| 28 | #define DEBUG_TYPE "irtranslator" |
| 29 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | char IRTranslator::ID = 0; |
Quentin Colombet | 39293d3 | 2016-03-08 01:38:55 +0000 | [diff] [blame] | 33 | INITIALIZE_PASS(IRTranslator, "irtranslator", "IRTranslator LLVM IR -> MI", |
Tim Northover | 884b47e | 2016-07-26 03:29:18 +0000 | [diff] [blame] | 34 | false, false) |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 35 | |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 36 | IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) { |
Quentin Colombet | 39293d3 | 2016-03-08 01:38:55 +0000 | [diff] [blame] | 37 | initializeIRTranslatorPass(*PassRegistry::getPassRegistry()); |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 38 | } |
| 39 | |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 40 | unsigned IRTranslator::getOrCreateVReg(const Value &Val) { |
| 41 | unsigned &ValReg = ValToVReg[&Val]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 42 | // Check if this is the first time we see Val. |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 43 | if (!ValReg) { |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 44 | // Fill ValRegsSequence with the sequence of registers |
| 45 | // we need to concat together to produce the value. |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 46 | assert(Val.getType()->isSized() && |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 47 | "Don't know how to create an empty vreg"); |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 48 | assert(!Val.getType()->isAggregateType() && "Not yet implemented"); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 49 | unsigned Size = DL->getTypeSizeInBits(Val.getType()); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 50 | unsigned VReg = MRI->createGenericVirtualRegister(Size); |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 51 | ValReg = VReg; |
Quentin Colombet | 4f0ec8d | 2016-02-11 17:52:28 +0000 | [diff] [blame] | 52 | assert(!isa<Constant>(Val) && "Not yet implemented"); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 53 | } |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 54 | return ValReg; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 55 | } |
| 56 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 57 | unsigned IRTranslator::getMemOpAlignment(const Instruction &I) { |
| 58 | unsigned Alignment = 0; |
| 59 | Type *ValTy = nullptr; |
| 60 | if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) { |
| 61 | Alignment = SI->getAlignment(); |
| 62 | ValTy = SI->getValueOperand()->getType(); |
| 63 | } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) { |
| 64 | Alignment = LI->getAlignment(); |
| 65 | ValTy = LI->getType(); |
| 66 | } else |
| 67 | llvm_unreachable("unhandled memory instruction"); |
| 68 | |
| 69 | return Alignment ? Alignment : DL->getABITypeAlignment(ValTy); |
| 70 | } |
| 71 | |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 72 | MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) { |
| 73 | MachineBasicBlock *&MBB = BBToMBB[&BB]; |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 74 | if (!MBB) { |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 75 | MachineFunction &MF = MIRBuilder.getMF(); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 76 | MBB = MF.CreateMachineBasicBlock(); |
| 77 | MF.push_back(MBB); |
| 78 | } |
| 79 | return *MBB; |
| 80 | } |
| 81 | |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 82 | bool IRTranslator::translateBinaryOp(unsigned Opcode, |
| 83 | const BinaryOperator &Inst) { |
| 84 | // FIXME: handle signed/unsigned wrapping flags. |
| 85 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 86 | // Get or create a virtual register for each value. |
| 87 | // Unless the value is a Constant => loadimm cst? |
| 88 | // or inline constant each time? |
| 89 | // Creation of a virtual register needs to have a size. |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 90 | unsigned Op0 = getOrCreateVReg(*Inst.getOperand(0)); |
| 91 | unsigned Op1 = getOrCreateVReg(*Inst.getOperand(1)); |
| 92 | unsigned Res = getOrCreateVReg(Inst); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 93 | MIRBuilder.buildInstr(Opcode, LLT{*Inst.getType()}) |
| 94 | .addDef(Res) |
| 95 | .addUse(Op0) |
| 96 | .addUse(Op1); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 97 | return true; |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 100 | bool IRTranslator::translateReturn(const ReturnInst &RI) { |
| 101 | const Value *Ret = RI.getReturnValue(); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 102 | // The target may mess up with the insertion point, but |
| 103 | // this is not important as a return is the last instruction |
| 104 | // of the block anyway. |
Tom Stellard | b72a65f | 2016-04-14 17:23:33 +0000 | [diff] [blame] | 105 | return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 108 | bool IRTranslator::translateBr(const BranchInst &BrInst) { |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 109 | unsigned Succ = 0; |
| 110 | if (!BrInst.isUnconditional()) { |
| 111 | // We want a G_BRCOND to the true BB followed by an unconditional branch. |
| 112 | unsigned Tst = getOrCreateVReg(*BrInst.getCondition()); |
| 113 | const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++)); |
| 114 | MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt); |
| 115 | MIRBuilder.buildBrCond(LLT{*BrInst.getCondition()->getType()}, Tst, TrueBB); |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 116 | } |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 117 | |
| 118 | const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ)); |
| 119 | MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt); |
| 120 | MIRBuilder.buildBr(TgtBB); |
| 121 | |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 122 | // Link successors. |
| 123 | MachineBasicBlock &CurBB = MIRBuilder.getMBB(); |
| 124 | for (const BasicBlock *Succ : BrInst.successors()) |
| 125 | CurBB.addSuccessor(&getOrCreateBB(*Succ)); |
| 126 | return true; |
| 127 | } |
| 128 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 129 | bool IRTranslator::translateLoad(const LoadInst &LI) { |
| 130 | assert(LI.isSimple() && "only simple loads are supported at the moment"); |
| 131 | |
| 132 | MachineFunction &MF = MIRBuilder.getMF(); |
| 133 | unsigned Res = getOrCreateVReg(LI); |
| 134 | unsigned Addr = getOrCreateVReg(*LI.getPointerOperand()); |
| 135 | LLT VTy{*LI.getType()}, PTy{*LI.getPointerOperand()->getType()}; |
| 136 | |
| 137 | MIRBuilder.buildLoad( |
| 138 | VTy, PTy, Res, Addr, |
| 139 | *MF.getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()), |
| 140 | MachineMemOperand::MOLoad, |
| 141 | VTy.getSizeInBits() / 8, getMemOpAlignment(LI))); |
| 142 | return true; |
| 143 | } |
| 144 | |
| 145 | bool IRTranslator::translateStore(const StoreInst &SI) { |
| 146 | assert(SI.isSimple() && "only simple loads are supported at the moment"); |
| 147 | |
| 148 | MachineFunction &MF = MIRBuilder.getMF(); |
| 149 | unsigned Val = getOrCreateVReg(*SI.getValueOperand()); |
| 150 | unsigned Addr = getOrCreateVReg(*SI.getPointerOperand()); |
| 151 | LLT VTy{*SI.getValueOperand()->getType()}, |
| 152 | PTy{*SI.getPointerOperand()->getType()}; |
| 153 | |
| 154 | MIRBuilder.buildStore( |
| 155 | VTy, PTy, Val, Addr, |
| 156 | *MF.getMachineMemOperand(MachinePointerInfo(SI.getPointerOperand()), |
| 157 | MachineMemOperand::MOStore, |
| 158 | VTy.getSizeInBits() / 8, getMemOpAlignment(SI))); |
| 159 | return true; |
| 160 | } |
| 161 | |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 162 | bool IRTranslator::translateBitCast(const CastInst &CI) { |
| 163 | if (LLT{*CI.getDestTy()} == LLT{*CI.getSrcTy()}) { |
Tim Northover | 756eca3 | 2016-07-26 16:45:30 +0000 | [diff] [blame] | 164 | MIRBuilder.buildCopy(getOrCreateVReg(CI), |
| 165 | getOrCreateVReg(*CI.getOperand(0))); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 166 | return true; |
| 167 | } |
| 168 | return translateCast(TargetOpcode::G_BITCAST, CI); |
| 169 | } |
| 170 | |
| 171 | bool IRTranslator::translateCast(unsigned Opcode, const CastInst &CI) { |
| 172 | unsigned Op = getOrCreateVReg(*CI.getOperand(0)); |
| 173 | unsigned Res = getOrCreateVReg(CI); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 174 | MIRBuilder.buildInstr(Opcode, {LLT{*CI.getDestTy()}, LLT{*CI.getSrcTy()}}) |
| 175 | .addDef(Res) |
| 176 | .addUse(Op); |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 177 | return true; |
| 178 | } |
| 179 | |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 180 | bool IRTranslator::translateCall(const CallInst &CI) { |
| 181 | auto TII = MIRBuilder.getMF().getTarget().getIntrinsicInfo(); |
| 182 | const Function &F = *CI.getCalledFunction(); |
| 183 | Intrinsic::ID ID = F.getIntrinsicID(); |
| 184 | if (TII && ID == Intrinsic::not_intrinsic) |
| 185 | ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(&F)); |
| 186 | |
| 187 | assert(ID != Intrinsic::not_intrinsic && "FIXME: support real calls"); |
| 188 | |
| 189 | // Need types (starting with return) & args. |
| 190 | SmallVector<LLT, 4> Tys; |
| 191 | Tys.emplace_back(*CI.getType()); |
| 192 | for (auto &Arg : CI.arg_operands()) |
| 193 | Tys.emplace_back(*Arg->getType()); |
| 194 | |
| 195 | unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI); |
| 196 | MachineInstrBuilder MIB = |
| 197 | MIRBuilder.buildIntrinsic(Tys, ID, Res, !CI.doesNotAccessMemory()); |
| 198 | |
| 199 | for (auto &Arg : CI.arg_operands()) { |
| 200 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) |
| 201 | MIB.addImm(CI->getSExtValue()); |
| 202 | else |
| 203 | MIB.addUse(getOrCreateVReg(*Arg)); |
| 204 | } |
| 205 | return true; |
| 206 | } |
| 207 | |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 208 | bool IRTranslator::translateStaticAlloca(const AllocaInst &AI) { |
| 209 | assert(AI.isStaticAlloca() && "only handle static allocas now"); |
| 210 | MachineFunction &MF = MIRBuilder.getMF(); |
| 211 | unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType()); |
| 212 | unsigned Size = |
| 213 | ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue(); |
| 214 | |
Tim Northover | 8d2f52e | 2016-07-27 17:47:54 +0000 | [diff] [blame] | 215 | // Always allocate at least one byte. |
| 216 | Size = std::max(Size, 1u); |
| 217 | |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 218 | unsigned Alignment = AI.getAlignment(); |
| 219 | if (!Alignment) |
| 220 | Alignment = DL->getABITypeAlignment(AI.getAllocatedType()); |
| 221 | |
| 222 | unsigned Res = getOrCreateVReg(AI); |
Matthias Braun | 9332039 | 2016-07-28 20:13:42 +0000 | [diff] [blame] | 223 | int FI = MF.getFrameInfo().CreateStackObject(Size, Alignment, false, &AI); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 224 | MIRBuilder.buildFrameIndex(LLT::pointer(0), Res, FI); |
| 225 | return true; |
| 226 | } |
| 227 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 228 | bool IRTranslator::translate(const Instruction &Inst) { |
Quentin Colombet | a7fae16 | 2016-02-11 17:53:23 +0000 | [diff] [blame] | 229 | MIRBuilder.setDebugLoc(Inst.getDebugLoc()); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 230 | switch(Inst.getOpcode()) { |
Quentin Colombet | 19df8a1 | 2016-07-21 17:26:41 +0000 | [diff] [blame] | 231 | // Arithmetic operations. |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 232 | case Instruction::Add: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 233 | return translateBinaryOp(TargetOpcode::G_ADD, cast<BinaryOperator>(Inst)); |
Quentin Colombet | 2b59eab | 2016-07-21 17:26:50 +0000 | [diff] [blame] | 234 | case Instruction::Sub: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 235 | return translateBinaryOp(TargetOpcode::G_SUB, cast<BinaryOperator>(Inst)); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 236 | |
Quentin Colombet | 19df8a1 | 2016-07-21 17:26:41 +0000 | [diff] [blame] | 237 | // Bitwise operations. |
Quentin Colombet | 7bcc921 | 2016-07-21 15:50:42 +0000 | [diff] [blame] | 238 | case Instruction::And: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 239 | return translateBinaryOp(TargetOpcode::G_AND, cast<BinaryOperator>(Inst)); |
Quentin Colombet | f2a1909 | 2016-06-10 20:50:35 +0000 | [diff] [blame] | 240 | case Instruction::Or: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 241 | return translateBinaryOp(TargetOpcode::G_OR, cast<BinaryOperator>(Inst)); |
Ahmed Bougacha | 784e342 | 2016-07-29 16:56:20 +0000 | [diff] [blame] | 242 | case Instruction::Xor: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 243 | return translateBinaryOp(TargetOpcode::G_XOR, cast<BinaryOperator>(Inst)); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 244 | |
Quentin Colombet | 19df8a1 | 2016-07-21 17:26:41 +0000 | [diff] [blame] | 245 | // Branch operations. |
Quentin Colombet | dd4b137 | 2016-03-11 17:28:03 +0000 | [diff] [blame] | 246 | case Instruction::Br: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 247 | return translateBr(cast<BranchInst>(Inst)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 248 | case Instruction::Ret: |
Tim Northover | 0d56e05 | 2016-07-29 18:11:21 +0000 | [diff] [blame] | 249 | return translateReturn(cast<ReturnInst>(Inst)); |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 250 | |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 251 | // Calls |
| 252 | case Instruction::Call: |
| 253 | return translateCall(cast<CallInst>(Inst)); |
| 254 | |
Tim Northover | 7c9eba9 | 2016-07-25 21:01:29 +0000 | [diff] [blame] | 255 | // Casts |
| 256 | case Instruction::BitCast: |
| 257 | return translateBitCast(cast<CastInst>(Inst)); |
| 258 | case Instruction::IntToPtr: |
| 259 | return translateCast(TargetOpcode::G_INTTOPTR, cast<CastInst>(Inst)); |
| 260 | case Instruction::PtrToInt: |
| 261 | return translateCast(TargetOpcode::G_PTRTOINT, cast<CastInst>(Inst)); |
| 262 | |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 263 | // Memory ops. |
| 264 | case Instruction::Load: |
| 265 | return translateLoad(cast<LoadInst>(Inst)); |
| 266 | case Instruction::Store: |
| 267 | return translateStore(cast<StoreInst>(Inst)); |
| 268 | |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 269 | case Instruction::Alloca: |
| 270 | return translateStaticAlloca(cast<AllocaInst>(Inst)); |
| 271 | |
Tim Northover | 5fc93b7 | 2016-07-29 22:41:55 +0000 | [diff] [blame^] | 272 | case Instruction::Unreachable: |
| 273 | return true; |
| 274 | |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 275 | default: |
| 276 | llvm_unreachable("Opcode not supported"); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 277 | } |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | |
| 281 | void IRTranslator::finalize() { |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 282 | // Release the memory used by the different maps we |
| 283 | // needed during the translation. |
Quentin Colombet | ccd7725 | 2016-02-11 21:48:32 +0000 | [diff] [blame] | 284 | ValToVReg.clear(); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 285 | Constants.clear(); |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 286 | } |
| 287 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 288 | bool IRTranslator::runOnMachineFunction(MachineFunction &MF) { |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 289 | const Function &F = *MF.getFunction(); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 290 | if (F.empty()) |
| 291 | return false; |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 292 | CLI = MF.getSubtarget().getCallLowering(); |
Quentin Colombet | 000b580 | 2016-03-11 17:27:51 +0000 | [diff] [blame] | 293 | MIRBuilder.setMF(MF); |
Quentin Colombet | 17c494b | 2016-02-11 17:51:31 +0000 | [diff] [blame] | 294 | MRI = &MF.getRegInfo(); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 295 | DL = &F.getParent()->getDataLayout(); |
| 296 | |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 297 | // Setup the arguments. |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 298 | MachineBasicBlock &MBB = getOrCreateBB(F.front()); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 299 | MIRBuilder.setMBB(MBB); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 300 | SmallVector<unsigned, 8> VRegArgs; |
| 301 | for (const Argument &Arg: F.args()) |
Quentin Colombet | e225e25 | 2016-03-11 17:27:54 +0000 | [diff] [blame] | 302 | VRegArgs.push_back(getOrCreateVReg(Arg)); |
Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 303 | bool Succeeded = |
Tom Stellard | b72a65f | 2016-04-14 17:23:33 +0000 | [diff] [blame] | 304 | CLI->lowerFormalArguments(MIRBuilder, F.getArgumentList(), VRegArgs); |
Quentin Colombet | fd9d0a0 | 2016-02-11 19:59:41 +0000 | [diff] [blame] | 305 | if (!Succeeded) |
| 306 | report_fatal_error("Unable to lower arguments"); |
| 307 | |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 308 | for (const BasicBlock &BB: F) { |
Quentin Colombet | 53237a9 | 2016-03-11 17:27:43 +0000 | [diff] [blame] | 309 | MachineBasicBlock &MBB = getOrCreateBB(BB); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 310 | // Set the insertion point of all the following translations to |
| 311 | // the end of this basic block. |
| 312 | MIRBuilder.setMBB(MBB); |
Quentin Colombet | 2ecff3b | 2016-02-10 22:59:27 +0000 | [diff] [blame] | 313 | for (const Instruction &Inst: BB) { |
| 314 | bool Succeeded = translate(Inst); |
| 315 | if (!Succeeded) { |
| 316 | DEBUG(dbgs() << "Cannot translate: " << Inst << '\n'); |
| 317 | report_fatal_error("Unable to translate instruction"); |
| 318 | } |
| 319 | } |
| 320 | } |
Tim Northover | 72eebfa | 2016-07-12 22:23:42 +0000 | [diff] [blame] | 321 | |
| 322 | // Now that the MachineFrameInfo has been configured, no further changes to |
| 323 | // the reserved registers are possible. |
| 324 | MRI->freezeReservedRegs(MF); |
| 325 | |
Quentin Colombet | 105cf2b | 2016-01-20 20:58:56 +0000 | [diff] [blame] | 326 | return false; |
| 327 | } |