blob: 7277a81f2e5f55fec9342102f1f3f5a136152845 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Changpeng Fang09058702018-01-30 16:42:40 +0000201
202 if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
203 Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
Matt Arsenault0084adc2018-04-30 19:08:16 +0000204 if (Res)
205 break;
206 }
207
208 // Some GFX9 subtargets repurposed the v_mad_mix_f32, v_mad_mixlo_f16 and
209 // v_mad_mixhi_f16 for FMA variants. Try to decode using this special
210 // table first so we print the correct name.
211 if (STI.getFeatureBits()[AMDGPU::FeatureFmaMixInsts]) {
212 Res = tryDecodeInst(DecoderTableGFX9_DL64, MI, QW, Address);
213 if (Res)
214 break;
Changpeng Fang09058702018-01-30 16:42:40 +0000215 }
Sam Kolton1048fb12016-03-31 14:15:04 +0000216 }
217
218 // Reinitialize Bytes as DPP64 could have eaten too much
219 Bytes = Bytes_.slice(0, MaxInstBytesNum);
220
221 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000222 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000223 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000224 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
225 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000226
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000227 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
228 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000229
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000230 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
231 if (Res) break;
232
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000233 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000234 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000235 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
236 if (Res) break;
237
238 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000239 if (Res) break;
240
241 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000242 } while (false);
243
Matt Arsenault678e1112017-04-10 17:58:06 +0000244 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
245 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
246 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
247 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000248 insertNamedMCOperand(MI, MCOperand::createImm(0),
249 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000250 }
251
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000252 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
253 Res = convertMIMGInst(MI);
254 }
255
Sam Kolton549c89d2017-06-21 08:53:38 +0000256 if (Res && IsSDWA)
257 Res = convertSDWAInst(MI);
258
Tim Corringham7116e892018-03-26 17:06:33 +0000259 // if the opcode was not recognized we'll assume a Size of 4 bytes
260 // (unless there are fewer bytes left)
261 Size = Res ? (MaxInstBytesNum - Bytes.size())
262 : std::min((size_t)4, Bytes_.size());
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000263 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000264}
265
Sam Kolton549c89d2017-06-21 08:53:38 +0000266DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
267 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
268 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
269 // VOPC - insert clamp
270 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
271 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
272 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
273 if (SDst != -1) {
274 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000275 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000276 AMDGPU::OpName::sdst);
277 } else {
278 // VOP1/2 - insert omod if present in instruction
279 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
280 }
281 }
282 return MCDisassembler::Success;
283}
284
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000285// Note that MIMG format provides no information about VADDR size.
286// Consequently, decoded instructions always show address
287// as if it has 1 dword, which could be not really so.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000288DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000289
290 if (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::Gather4) {
291 return MCDisassembler::Success;
292 }
293
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000294 int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
295 AMDGPU::OpName::vdst);
296
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000297 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
298 AMDGPU::OpName::vdata);
299
300 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
301 AMDGPU::OpName::dmask);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000302
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000303 int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
304 AMDGPU::OpName::tfe);
305
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000306 assert(VDataIdx != -1);
307 assert(DMaskIdx != -1);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000308 assert(TFEIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000309
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000310 bool IsAtomic = (VDstIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000311
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000312 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
313 if (DMask == 0)
314 return MCDisassembler::Success;
315
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000316 unsigned DstSize = countPopulation(DMask);
317 if (DstSize == 1)
318 return MCDisassembler::Success;
319
320 bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16;
321 if (D16 && AMDGPU::hasPackedD16(STI)) {
322 DstSize = (DstSize + 1) / 2;
323 }
324
325 // FIXME: Add tfe support
326 if (MI.getOperand(TFEIdx).getImm())
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000327 return MCDisassembler::Success;
328
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000329 int NewOpcode = -1;
330
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000331 if (IsAtomic) {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000332 if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000333 NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000334 }
335 if (NewOpcode == -1) return MCDisassembler::Success;
336 } else {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000337 NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000338 assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
339 }
340
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000341 auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
342
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000343 // Get first subregister of VData
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000344 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000345 unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
346 Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
347
348 // Widen the register to the correct number of enabled channels.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000349 auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
350 &MRI.getRegClass(RCID));
351 if (NewVdata == AMDGPU::NoRegister) {
352 // It's possible to encode this such that the low register + enabled
353 // components exceeds the register count.
354 return MCDisassembler::Success;
355 }
356
357 MI.setOpcode(NewOpcode);
358 // vaddr will be always appear as a single VGPR. This will look different than
359 // how it is usually emitted because the number of register components is not
360 // in the instruction encoding.
361 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000362
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000363 if (IsAtomic) {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000364 // Atomic operations have an additional operand (a copy of data)
365 MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
366 }
367
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000368 return MCDisassembler::Success;
369}
370
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000371const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
372 return getContext().getRegisterInfo()->
373 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000374}
375
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000376inline
377MCOperand AMDGPUDisassembler::errOperand(unsigned V,
378 const Twine& ErrMsg) const {
379 *CommentStream << "Error: " + ErrMsg;
380
381 // ToDo: add support for error operands to MCInst.h
382 // return MCOperand::createError(V);
383 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000384}
385
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000386inline
387MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000388 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000389}
390
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000391inline
392MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
393 unsigned Val) const {
394 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
395 if (Val >= RegCl.getNumRegs())
396 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
397 ": unknown register " + Twine(Val));
398 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000399}
400
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000401inline
402MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
403 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000404 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000405 // Valery: here we accepting as much as we can, let assembler sort it out
406 int shift = 0;
407 switch (SRegClassID) {
408 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000409 case AMDGPU::TTMP_32RegClassID:
410 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000411 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000412 case AMDGPU::TTMP_64RegClassID:
413 shift = 1;
414 break;
415 case AMDGPU::SGPR_128RegClassID:
416 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000417 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
418 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000419 case AMDGPU::SGPR_256RegClassID:
420 case AMDGPU::TTMP_256RegClassID:
421 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000422 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000423 case AMDGPU::SGPR_512RegClassID:
424 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000425 shift = 2;
426 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000427 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
428 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000429 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000430 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000431 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000432
433 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000434 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
435 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000436 }
437
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000438 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000439}
440
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000441MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000442 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000443}
444
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000445MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000446 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000447}
448
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000449MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
450 return decodeSrcOp(OPW128, Val);
451}
452
Matt Arsenault4bd72362016-12-10 00:39:12 +0000453MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
454 return decodeSrcOp(OPW16, Val);
455}
456
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000457MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
458 return decodeSrcOp(OPWV216, Val);
459}
460
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000461MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000462 // Some instructions have operand restrictions beyond what the encoding
463 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
464 // high bit.
465 Val &= 255;
466
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000467 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
468}
469
470MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
471 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
472}
473
474MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
475 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
476}
477
478MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
479 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
480}
481
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000482MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
483 // table-gen generated disassembler doesn't care about operand types
484 // leaving only registry class so SSrc_32 operand turns into SReg_32
485 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000486 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000487}
488
Matt Arsenault640c44b2016-11-29 19:39:53 +0000489MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
490 unsigned Val) const {
491 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000492 return decodeOperand_SReg_32(Val);
493}
494
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000495MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
496 unsigned Val) const {
497 // SReg_32_XM0 is SReg_32 without EXEC_HI
498 return decodeOperand_SReg_32(Val);
499}
500
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000501MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000502 return decodeSrcOp(OPW64, Val);
503}
504
505MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000506 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000507}
508
509MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000510 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000511}
512
513MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000514 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000515}
516
517MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000518 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000519}
520
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000521MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000522 // For now all literal constants are supposed to be unsigned integer
523 // ToDo: deal with signed/unsigned 64-bit integer constants
524 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000525 if (!HasLiteral) {
526 if (Bytes.size() < 4) {
527 return errOperand(0, "cannot read literal, inst bytes left " +
528 Twine(Bytes.size()));
529 }
530 HasLiteral = true;
531 Literal = eatBytes<uint32_t>(Bytes);
532 }
533 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000534}
535
536MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000537 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000538
Artem Tamazov212a2512016-05-24 12:05:16 +0000539 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
540 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
541 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
542 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
543 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000544}
545
Matt Arsenault4bd72362016-12-10 00:39:12 +0000546static int64_t getInlineImmVal32(unsigned Imm) {
547 switch (Imm) {
548 case 240:
549 return FloatToBits(0.5f);
550 case 241:
551 return FloatToBits(-0.5f);
552 case 242:
553 return FloatToBits(1.0f);
554 case 243:
555 return FloatToBits(-1.0f);
556 case 244:
557 return FloatToBits(2.0f);
558 case 245:
559 return FloatToBits(-2.0f);
560 case 246:
561 return FloatToBits(4.0f);
562 case 247:
563 return FloatToBits(-4.0f);
564 case 248: // 1 / (2 * PI)
565 return 0x3e22f983;
566 default:
567 llvm_unreachable("invalid fp inline imm");
568 }
569}
570
571static int64_t getInlineImmVal64(unsigned Imm) {
572 switch (Imm) {
573 case 240:
574 return DoubleToBits(0.5);
575 case 241:
576 return DoubleToBits(-0.5);
577 case 242:
578 return DoubleToBits(1.0);
579 case 243:
580 return DoubleToBits(-1.0);
581 case 244:
582 return DoubleToBits(2.0);
583 case 245:
584 return DoubleToBits(-2.0);
585 case 246:
586 return DoubleToBits(4.0);
587 case 247:
588 return DoubleToBits(-4.0);
589 case 248: // 1 / (2 * PI)
590 return 0x3fc45f306dc9c882;
591 default:
592 llvm_unreachable("invalid fp inline imm");
593 }
594}
595
596static int64_t getInlineImmVal16(unsigned Imm) {
597 switch (Imm) {
598 case 240:
599 return 0x3800;
600 case 241:
601 return 0xB800;
602 case 242:
603 return 0x3C00;
604 case 243:
605 return 0xBC00;
606 case 244:
607 return 0x4000;
608 case 245:
609 return 0xC000;
610 case 246:
611 return 0x4400;
612 case 247:
613 return 0xC400;
614 case 248: // 1 / (2 * PI)
615 return 0x3118;
616 default:
617 llvm_unreachable("invalid fp inline imm");
618 }
619}
620
621MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000622 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
623 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000624
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000625 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000626 switch (Width) {
627 case OPW32:
628 return MCOperand::createImm(getInlineImmVal32(Imm));
629 case OPW64:
630 return MCOperand::createImm(getInlineImmVal64(Imm));
631 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000632 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000633 return MCOperand::createImm(getInlineImmVal16(Imm));
634 default:
635 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000636 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000637}
638
Artem Tamazov212a2512016-05-24 12:05:16 +0000639unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000640 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000641
Artem Tamazov212a2512016-05-24 12:05:16 +0000642 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
643 switch (Width) {
644 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000645 case OPW32:
646 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000647 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000648 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000649 case OPW64: return VReg_64RegClassID;
650 case OPW128: return VReg_128RegClassID;
651 }
652}
653
654unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
655 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000656
Artem Tamazov212a2512016-05-24 12:05:16 +0000657 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
658 switch (Width) {
659 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000660 case OPW32:
661 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000662 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000663 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000664 case OPW64: return SGPR_64RegClassID;
665 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000666 case OPW256: return SGPR_256RegClassID;
667 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000668 }
669}
670
671unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
672 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000673
Artem Tamazov212a2512016-05-24 12:05:16 +0000674 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
675 switch (Width) {
676 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000677 case OPW32:
678 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000679 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000680 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000681 case OPW64: return TTMP_64RegClassID;
682 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000683 case OPW256: return TTMP_256RegClassID;
684 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000685 }
686}
687
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000688int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
689 using namespace AMDGPU::EncValues;
690
691 unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
692 unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
693
694 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
695}
696
Artem Tamazov212a2512016-05-24 12:05:16 +0000697MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
698 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000699
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000700 assert(Val < 512); // enum9
701
Artem Tamazov212a2512016-05-24 12:05:16 +0000702 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
703 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
704 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000705 if (Val <= SGPR_MAX) {
706 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000707 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
708 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000709
710 int TTmpIdx = getTTmpIdx(Val);
711 if (TTmpIdx >= 0) {
712 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000713 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000714
Artem Tamazov212a2512016-05-24 12:05:16 +0000715 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000716 return decodeIntImmed(Val);
717
Artem Tamazov212a2512016-05-24 12:05:16 +0000718 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000719 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000720
Artem Tamazov212a2512016-05-24 12:05:16 +0000721 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000722 return decodeLiteralConstant();
723
Matt Arsenault4bd72362016-12-10 00:39:12 +0000724 switch (Width) {
725 case OPW32:
726 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000727 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000728 return decodeSpecialReg32(Val);
729 case OPW64:
730 return decodeSpecialReg64(Val);
731 default:
732 llvm_unreachable("unexpected immediate type");
733 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000734}
735
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000736MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
737 using namespace AMDGPU::EncValues;
738
739 assert(Val < 128);
740 assert(Width == OPW256 || Width == OPW512);
741
742 if (Val <= SGPR_MAX) {
743 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
744 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
745 }
746
747 int TTmpIdx = getTTmpIdx(Val);
748 if (TTmpIdx >= 0) {
749 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
750 }
751
752 llvm_unreachable("unknown dst register");
753}
754
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000755MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
756 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000757
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000758 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000759 case 102: return createRegOperand(FLAT_SCR_LO);
760 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000761 case 104: return createRegOperand(XNACK_MASK_LO);
762 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000763 case 106: return createRegOperand(VCC_LO);
764 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000765 case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
766 case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
767 case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
768 case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000769 case 124: return createRegOperand(M0);
770 case 126: return createRegOperand(EXEC_LO);
771 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000772 case 235: return createRegOperand(SRC_SHARED_BASE);
773 case 236: return createRegOperand(SRC_SHARED_LIMIT);
774 case 237: return createRegOperand(SRC_PRIVATE_BASE);
775 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
776 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000777 // ToDo: no support for vccz register
778 case 251: break;
779 // ToDo: no support for execz register
780 case 252: break;
781 case 253: return createRegOperand(SCC);
782 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000783 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000784 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000785}
786
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000787MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
788 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000789
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000790 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000791 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000792 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000793 case 106: return createRegOperand(VCC);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000794 case 108: assert(!isGFX9()); return createRegOperand(TBA);
795 case 110: assert(!isGFX9()); return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000796 case 126: return createRegOperand(EXEC);
797 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000798 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000799 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000800}
801
Sam Kolton549c89d2017-06-21 08:53:38 +0000802MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000803 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000804 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000805 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000806
Sam Kolton549c89d2017-06-21 08:53:38 +0000807 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000808 // XXX: static_cast<int> is needed to avoid stupid warning:
809 // compare with unsigned is always true
810 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000811 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
812 return createRegOperand(getVgprClassId(Width),
813 Val - SDWA9EncValues::SRC_VGPR_MIN);
814 }
815 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
816 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
817 return createSRegOperand(getSgprClassId(Width),
818 Val - SDWA9EncValues::SRC_SGPR_MIN);
819 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000820 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
821 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
822 return createSRegOperand(getTtmpClassId(Width),
823 Val - SDWA9EncValues::SRC_TTMP_MIN);
824 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000825
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000826 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
827
828 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
829 return decodeIntImmed(SVal);
830
831 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
832 return decodeFPImmed(Width, SVal);
833
834 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +0000835 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
836 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000837 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000838 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000839}
840
Sam Kolton549c89d2017-06-21 08:53:38 +0000841MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
842 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000843}
844
Sam Kolton549c89d2017-06-21 08:53:38 +0000845MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
846 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000847}
848
Sam Kolton549c89d2017-06-21 08:53:38 +0000849MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000850 using namespace AMDGPU::SDWA;
851
Sam Kolton549c89d2017-06-21 08:53:38 +0000852 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
853 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000854 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
855 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000856
857 int TTmpIdx = getTTmpIdx(Val);
858 if (TTmpIdx >= 0) {
859 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
860 } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
Sam Kolton363f47a2017-05-26 15:52:00 +0000861 return decodeSpecialReg64(Val);
862 } else {
863 return createSRegOperand(getSgprClassId(OPW64), Val);
864 }
865 } else {
866 return createRegOperand(AMDGPU::VCC);
867 }
868}
869
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000870bool AMDGPUDisassembler::isVI() const {
871 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
872}
873
874bool AMDGPUDisassembler::isGFX9() const {
875 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
876}
877
Sam Kolton3381d7a2016-10-06 13:46:08 +0000878//===----------------------------------------------------------------------===//
879// AMDGPUSymbolizer
880//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000881
Sam Kolton3381d7a2016-10-06 13:46:08 +0000882// Try to find symbol name for specified label
883bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
884 raw_ostream &/*cStream*/, int64_t Value,
885 uint64_t /*Address*/, bool IsBranch,
886 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000887 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
888 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000889
890 if (!IsBranch) {
891 return false;
892 }
893
894 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
Nicolai Haehnleb1c3b222018-04-10 15:46:43 +0000895 if (!Symbols)
896 return false;
897
Sam Kolton3381d7a2016-10-06 13:46:08 +0000898 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
899 [Value](const SymbolInfoTy& Val) {
900 return std::get<0>(Val) == static_cast<uint64_t>(Value)
901 && std::get<2>(Val) == ELF::STT_NOTYPE;
902 });
903 if (Result != Symbols->end()) {
904 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
905 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
906 Inst.addOperand(MCOperand::createExpr(Add));
907 return true;
908 }
909 return false;
910}
911
Matt Arsenault92b355b2016-11-15 19:34:37 +0000912void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
913 int64_t Value,
914 uint64_t Address) {
915 llvm_unreachable("unimplemented");
916}
917
Sam Kolton3381d7a2016-10-06 13:46:08 +0000918//===----------------------------------------------------------------------===//
919// Initialization
920//===----------------------------------------------------------------------===//
921
922static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
923 LLVMOpInfoCallback /*GetOpInfo*/,
924 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000925 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000926 MCContext *Ctx,
927 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
928 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
929}
930
Tom Stellarde1818af2016-02-18 03:42:32 +0000931static MCDisassembler *createAMDGPUDisassembler(const Target &T,
932 const MCSubtargetInfo &STI,
933 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000934 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +0000935}
936
937extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000938 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
939 createAMDGPUDisassembler);
940 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
941 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000942}