blob: 3eaf4c5dea0f57ea82e4ea074aa944572e9b2b9f [file] [log] [blame]
Evan Cheng7fae11b2011-12-14 02:11:42 +00001//===-- lib/CodeGen/MachineInstrBundle.cpp --------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "llvm/ADT/SmallSet.h"
12#include "llvm/ADT/SmallVector.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/Passes.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000016#include "llvm/Target/TargetInstrInfo.h"
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000019#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng7fae11b2011-12-14 02:11:42 +000020using namespace llvm;
21
22namespace {
23 class UnpackMachineBundles : public MachineFunctionPass {
24 public:
25 static char ID; // Pass identification
Akira Hatanaka4a616192015-06-08 18:50:43 +000026 UnpackMachineBundles(std::function<bool(const Function &)> Ftor = nullptr)
27 : MachineFunctionPass(ID), PredicateFtor(Ftor) {
Evan Cheng7fae11b2011-12-14 02:11:42 +000028 initializeUnpackMachineBundlesPass(*PassRegistry::getPassRegistry());
29 }
30
Craig Topper4584cd52014-03-07 09:26:03 +000031 bool runOnMachineFunction(MachineFunction &MF) override;
Akira Hatanaka4a616192015-06-08 18:50:43 +000032
33 private:
34 std::function<bool(const Function &)> PredicateFtor;
Evan Cheng7fae11b2011-12-14 02:11:42 +000035 };
36} // end anonymous namespace
37
38char UnpackMachineBundles::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000039char &llvm::UnpackMachineBundlesID = UnpackMachineBundles::ID;
Evan Chengc2679b22012-01-19 07:47:03 +000040INITIALIZE_PASS(UnpackMachineBundles, "unpack-mi-bundles",
Evan Cheng7fae11b2011-12-14 02:11:42 +000041 "Unpack machine instruction bundles", false, false)
42
Evan Cheng7fae11b2011-12-14 02:11:42 +000043bool UnpackMachineBundles::runOnMachineFunction(MachineFunction &MF) {
Akira Hatanaka4a616192015-06-08 18:50:43 +000044 if (PredicateFtor && !PredicateFtor(*MF.getFunction()))
45 return false;
46
Evan Cheng7fae11b2011-12-14 02:11:42 +000047 bool Changed = false;
48 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
49 MachineBasicBlock *MBB = &*I;
50
51 for (MachineBasicBlock::instr_iterator MII = MBB->instr_begin(),
52 MIE = MBB->instr_end(); MII != MIE; ) {
53 MachineInstr *MI = &*MII;
54
55 // Remove BUNDLE instruction and the InsideBundle flags from bundled
56 // instructions.
57 if (MI->isBundle()) {
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +000058 while (++MII != MIE && MII->isBundledWithPred()) {
59 MII->unbundleFromPred();
Evan Cheng7fae11b2011-12-14 02:11:42 +000060 for (unsigned i = 0, e = MII->getNumOperands(); i != e; ++i) {
61 MachineOperand &MO = MII->getOperand(i);
62 if (MO.isReg() && MO.isInternalRead())
63 MO.setIsInternalRead(false);
64 }
65 }
66 MI->eraseFromParent();
67
68 Changed = true;
69 continue;
70 }
71
72 ++MII;
73 }
74 }
75
76 return Changed;
77}
78
Akira Hatanaka4a616192015-06-08 18:50:43 +000079FunctionPass *
80llvm::createUnpackMachineBundles(std::function<bool(const Function &)> Ftor) {
81 return new UnpackMachineBundles(Ftor);
82}
Evan Chengc2679b22012-01-19 07:47:03 +000083
84namespace {
85 class FinalizeMachineBundles : public MachineFunctionPass {
86 public:
87 static char ID; // Pass identification
88 FinalizeMachineBundles() : MachineFunctionPass(ID) {
89 initializeFinalizeMachineBundlesPass(*PassRegistry::getPassRegistry());
90 }
91
Craig Topper4584cd52014-03-07 09:26:03 +000092 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Chengc2679b22012-01-19 07:47:03 +000093 };
94} // end anonymous namespace
95
96char FinalizeMachineBundles::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000097char &llvm::FinalizeMachineBundlesID = FinalizeMachineBundles::ID;
Evan Chengc2679b22012-01-19 07:47:03 +000098INITIALIZE_PASS(FinalizeMachineBundles, "finalize-mi-bundles",
99 "Finalize machine instruction bundles", false, false)
100
Evan Chengc2679b22012-01-19 07:47:03 +0000101bool FinalizeMachineBundles::runOnMachineFunction(MachineFunction &MF) {
102 return llvm::finalizeBundles(MF);
103}
104
105
Evan Cheng1eb2bb22012-01-19 00:06:10 +0000106/// finalizeBundle - Finalize a machine instruction bundle which includes
Evan Cheng28794672012-01-19 00:46:06 +0000107/// a sequence of instructions starting from FirstMI to LastMI (exclusive).
Evan Cheng7fae11b2011-12-14 02:11:42 +0000108/// This routine adds a BUNDLE instruction to represent the bundle, it adds
109/// IsInternalRead markers to MachineOperands which are defined inside the
110/// bundle, and it copies externally visible defs and uses to the BUNDLE
111/// instruction.
Evan Cheng1eb2bb22012-01-19 00:06:10 +0000112void llvm::finalizeBundle(MachineBasicBlock &MBB,
Evan Cheng7fae11b2011-12-14 02:11:42 +0000113 MachineBasicBlock::instr_iterator FirstMI,
114 MachineBasicBlock::instr_iterator LastMI) {
Evan Cheng28794672012-01-19 00:46:06 +0000115 assert(FirstMI != LastMI && "Empty bundle?");
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +0000116 MIBundleBuilder Bundle(MBB, FirstMI, LastMI);
Evan Cheng28794672012-01-19 00:46:06 +0000117
Eric Christopher20c98932014-10-14 06:26:55 +0000118 MachineFunction &MF = *MBB.getParent();
119 const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
120 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000121
Eric Christopher20c98932014-10-14 06:26:55 +0000122 MachineInstrBuilder MIB =
123 BuildMI(MF, FirstMI->getDebugLoc(), TII->get(TargetOpcode::BUNDLE));
Jakob Stoklund Olesen7bb2f972012-12-13 23:23:46 +0000124 Bundle.prepend(MIB);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000125
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000126 SmallVector<unsigned, 32> LocalDefs;
127 SmallSet<unsigned, 32> LocalDefSet;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000128 SmallSet<unsigned, 8> DeadDefSet;
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000129 SmallSet<unsigned, 16> KilledDefSet;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000130 SmallVector<unsigned, 8> ExternUses;
131 SmallSet<unsigned, 8> ExternUseSet;
132 SmallSet<unsigned, 8> KilledUseSet;
133 SmallSet<unsigned, 8> UndefUseSet;
134 SmallVector<MachineOperand*, 4> Defs;
Evan Cheng28794672012-01-19 00:46:06 +0000135 for (; FirstMI != LastMI; ++FirstMI) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000136 for (unsigned i = 0, e = FirstMI->getNumOperands(); i != e; ++i) {
137 MachineOperand &MO = FirstMI->getOperand(i);
138 if (!MO.isReg())
139 continue;
140 if (MO.isDef()) {
141 Defs.push_back(&MO);
142 continue;
143 }
144
145 unsigned Reg = MO.getReg();
146 if (!Reg)
147 continue;
148 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
149 if (LocalDefSet.count(Reg)) {
150 MO.setIsInternalRead();
151 if (MO.isKill())
152 // Internal def is now killed.
153 KilledDefSet.insert(Reg);
154 } else {
David Blaikie70573dc2014-11-19 07:49:26 +0000155 if (ExternUseSet.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000156 ExternUses.push_back(Reg);
157 if (MO.isUndef())
158 UndefUseSet.insert(Reg);
159 }
160 if (MO.isKill())
161 // External def is now killed.
162 KilledUseSet.insert(Reg);
163 }
164 }
165
166 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
167 MachineOperand &MO = *Defs[i];
168 unsigned Reg = MO.getReg();
169 if (!Reg)
170 continue;
171
David Blaikie70573dc2014-11-19 07:49:26 +0000172 if (LocalDefSet.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000173 LocalDefs.push_back(Reg);
174 if (MO.isDead()) {
175 DeadDefSet.insert(Reg);
176 }
177 } else {
178 // Re-defined inside the bundle, it's no longer killed.
179 KilledDefSet.erase(Reg);
180 if (!MO.isDead())
181 // Previously defined but dead.
182 DeadDefSet.erase(Reg);
183 }
184
185 if (!MO.isDead()) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000186 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
187 unsigned SubReg = *SubRegs;
David Blaikie70573dc2014-11-19 07:49:26 +0000188 if (LocalDefSet.insert(SubReg).second)
Evan Cheng7fae11b2011-12-14 02:11:42 +0000189 LocalDefs.push_back(SubReg);
190 }
191 }
192 }
193
Evan Cheng7fae11b2011-12-14 02:11:42 +0000194 Defs.clear();
Evan Cheng28794672012-01-19 00:46:06 +0000195 }
Evan Cheng7fae11b2011-12-14 02:11:42 +0000196
Michael Ilseman4f0e00a2012-09-17 18:31:15 +0000197 SmallSet<unsigned, 32> Added;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000198 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
199 unsigned Reg = LocalDefs[i];
David Blaikie70573dc2014-11-19 07:49:26 +0000200 if (Added.insert(Reg).second) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000201 // If it's not live beyond end of the bundle, mark it dead.
202 bool isDead = DeadDefSet.count(Reg) || KilledDefSet.count(Reg);
203 MIB.addReg(Reg, getDefRegState(true) | getDeadRegState(isDead) |
204 getImplRegState(true));
205 }
206 }
207
208 for (unsigned i = 0, e = ExternUses.size(); i != e; ++i) {
209 unsigned Reg = ExternUses[i];
210 bool isKill = KilledUseSet.count(Reg);
211 bool isUndef = UndefUseSet.count(Reg);
212 MIB.addReg(Reg, getKillRegState(isKill) | getUndefRegState(isUndef) |
213 getImplRegState(true));
214 }
215}
Evan Cheng28794672012-01-19 00:46:06 +0000216
217/// finalizeBundle - Same functionality as the previous finalizeBundle except
218/// the last instruction in the bundle is not provided as an input. This is
219/// used in cases where bundles are pre-determined by marking instructions
Evan Cheng6ca22722012-01-19 06:13:10 +0000220/// with 'InsideBundle' marker. It returns the MBB instruction iterator that
221/// points to the end of the bundle.
222MachineBasicBlock::instr_iterator
223llvm::finalizeBundle(MachineBasicBlock &MBB,
224 MachineBasicBlock::instr_iterator FirstMI) {
Evan Cheng28794672012-01-19 00:46:06 +0000225 MachineBasicBlock::instr_iterator E = MBB.instr_end();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000226 MachineBasicBlock::instr_iterator LastMI = std::next(FirstMI);
Evan Cheng28794672012-01-19 00:46:06 +0000227 while (LastMI != E && LastMI->isInsideBundle())
228 ++LastMI;
229 finalizeBundle(MBB, FirstMI, LastMI);
Evan Cheng6ca22722012-01-19 06:13:10 +0000230 return LastMI;
Evan Cheng28794672012-01-19 00:46:06 +0000231}
Evan Chengc2679b22012-01-19 07:47:03 +0000232
233/// finalizeBundles - Finalize instruction bundles in the specified
234/// MachineFunction. Return true if any bundles are finalized.
235bool llvm::finalizeBundles(MachineFunction &MF) {
236 bool Changed = false;
237 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
238 MachineBasicBlock &MBB = *I;
Evan Chengc2679b22012-01-19 07:47:03 +0000239 MachineBasicBlock::instr_iterator MII = MBB.instr_begin();
Evan Chengc2679b22012-01-19 07:47:03 +0000240 MachineBasicBlock::instr_iterator MIE = MBB.instr_end();
Evan Cheng217a7042012-03-06 02:00:52 +0000241 if (MII == MIE)
242 continue;
Jakob Stoklund Olesen7f92b7a2013-01-04 22:17:31 +0000243 assert(!MII->isInsideBundle() &&
244 "First instr cannot be inside bundle before finalization!");
245
Evan Chengc2679b22012-01-19 07:47:03 +0000246 for (++MII; MII != MIE; ) {
247 if (!MII->isInsideBundle())
248 ++MII;
249 else {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000250 MII = finalizeBundle(MBB, std::prev(MII));
Evan Chengc2679b22012-01-19 07:47:03 +0000251 Changed = true;
252 }
253 }
254 }
255
256 return Changed;
257}
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000258
259//===----------------------------------------------------------------------===//
260// MachineOperand iterator
261//===----------------------------------------------------------------------===//
262
James Molloy381fab92012-09-12 10:03:31 +0000263MachineOperandIteratorBase::VirtRegInfo
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000264MachineOperandIteratorBase::analyzeVirtReg(unsigned Reg,
265 SmallVectorImpl<std::pair<MachineInstr*, unsigned> > *Ops) {
James Molloy381fab92012-09-12 10:03:31 +0000266 VirtRegInfo RI = { false, false, false };
Jakob Stoklund Olesen9e8214562012-02-29 01:40:37 +0000267 for(; isValid(); ++*this) {
268 MachineOperand &MO = deref();
269 if (!MO.isReg() || MO.getReg() != Reg)
270 continue;
271
272 // Remember each (MI, OpNo) that refers to Reg.
273 if (Ops)
274 Ops->push_back(std::make_pair(MO.getParent(), getOperandNo()));
275
276 // Both defs and uses can read virtual registers.
277 if (MO.readsReg()) {
278 RI.Reads = true;
279 if (MO.isDef())
280 RI.Tied = true;
281 }
282
283 // Only defs can write.
284 if (MO.isDef())
285 RI.Writes = true;
286 else if (!RI.Tied && MO.getParent()->isRegTiedToDefOperand(getOperandNo()))
287 RI.Tied = true;
288 }
289 return RI;
290}
James Molloy381fab92012-09-12 10:03:31 +0000291
292MachineOperandIteratorBase::PhysRegInfo
293MachineOperandIteratorBase::analyzePhysReg(unsigned Reg,
294 const TargetRegisterInfo *TRI) {
295 bool AllDefsDead = true;
Matthias Braun60d69e22015-12-11 19:42:09 +0000296 PhysRegInfo PRI = {false, false, false, false, false, false, false};
James Molloy381fab92012-09-12 10:03:31 +0000297
298 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
299 "analyzePhysReg not given a physical register!");
300 for (; isValid(); ++*this) {
301 MachineOperand &MO = deref();
302
Matthias Braun60d69e22015-12-11 19:42:09 +0000303 if (MO.isRegMask() && MO.clobbersPhysReg(Reg)) {
304 PRI.Clobbered = true;
305 continue;
306 }
James Molloy381fab92012-09-12 10:03:31 +0000307
308 if (!MO.isReg())
309 continue;
310
311 unsigned MOReg = MO.getReg();
312 if (!MOReg || !TargetRegisterInfo::isPhysicalRegister(MOReg))
313 continue;
314
Matthias Braun60d69e22015-12-11 19:42:09 +0000315 if (!TRI->regsOverlap(MOReg, Reg))
James Molloy381fab92012-09-12 10:03:31 +0000316 continue;
317
Matthias Braun60d69e22015-12-11 19:42:09 +0000318 bool Covered = TRI->isSuperRegisterEq(MOReg, Reg);
319 if (MO.readsReg()) {
320 PRI.Read = true;
321 if (Covered) {
322 PRI.FullyRead = true;
323 if (MO.isKill())
324 PRI.Killed = true;
325 }
326 } else if (MO.isDef()) {
327 PRI.Defined = true;
328 if (Covered)
329 PRI.FullyDefined = true;
James Molloy381fab92012-09-12 10:03:31 +0000330 if (!MO.isDead())
331 AllDefsDead = false;
332 }
James Molloy381fab92012-09-12 10:03:31 +0000333 }
334
Matthias Braun60d69e22015-12-11 19:42:09 +0000335 if (AllDefsDead && PRI.FullyDefined)
336 PRI.DeadDef = true;
James Molloy381fab92012-09-12 10:03:31 +0000337
338 return PRI;
339}