blob: 654b6255000a7b9d48829afbc1b5e2754f9991f0 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000014#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/PassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000018using namespace llvm;
19
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000020extern "C" void LLVMInitializeSparcTarget() {
21 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000022 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
23 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000024}
25
Rafael Espindola60f48e52013-12-11 01:07:43 +000026static std::string computeDataLayout(const SparcSubtarget &ST) {
27 // Sparc is big endian.
28 std::string Ret = "E";
29
30 // V9 has 64 bit pointers, others have 32bit pointers.
31 if (ST.is64Bit())
32 Ret += "-p:64:64:64";
33 else
34 Ret += "-p:32:32:32";
35
36 // Alignments for 64 bit integers and doubles.
37 Ret += "-i64:64:64-f64:64:64";
38
39 // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
40 // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
41 if (ST.is64Bit())
42 Ret += "-f128:128:128-n32:64";
43 else
44 Ret += "-f128:64:64-n32";
45
46 return Ret;
47}
48
Chris Lattner158e1f52006-02-05 05:50:24 +000049/// SparcTargetMachine ctor - Create an ILP32 architecture model
50///
Andrew Trickccb67362012-02-03 05:12:41 +000051SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng2129f592011-07-19 06:37:02 +000052 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000053 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000054 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000055 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000056 bool is64bit)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000057 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Chengfe6e4052011-06-30 01:53:36 +000058 Subtarget(TT, CPU, FS, is64bit),
Rafael Espindola60f48e52013-12-11 01:07:43 +000059 DL(computeDataLayout(Subtarget)),
Jakob Stoklund Olesen34a8f132012-05-04 02:16:39 +000060 InstrInfo(Subtarget),
61 TLInfo(*this), TSInfo(*this),
Chandler Carruth664e3542013-01-07 01:37:14 +000062 FrameLowering(Subtarget) {
Rafael Espindola227144c2013-05-13 01:16:13 +000063 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000064}
65
Andrew Trickccb67362012-02-03 05:12:41 +000066namespace {
67/// Sparc Code Generator Pass Configuration Options.
68class SparcPassConfig : public TargetPassConfig {
69public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000070 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
71 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000072
73 SparcTargetMachine &getSparcTargetMachine() const {
74 return getTM<SparcTargetMachine>();
75 }
76
77 virtual bool addInstSelector();
78 virtual bool addPreEmitPass();
79};
80} // namespace
81
Andrew Trickf8ea1082012-02-04 02:56:59 +000082TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
83 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000084}
85
86bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000087 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +000088 return false;
89}
90
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +000091bool SparcTargetMachine::addCodeEmitter(PassManagerBase &PM,
92 JITCodeEmitter &JCE) {
93 // Machine code emitter pass for Sparc.
94 PM.add(createSparcJITCodeEmitterPass(*this, JCE));
95 return false;
96}
97
Chris Lattner12e97302006-09-04 04:14:57 +000098/// addPreEmitPass - This pass may be implemented by targets that want to run
99/// passes immediately before machine code is emitted. This should return
100/// true if -print-machineinstrs should print out the code after the passes.
Andrew Trickccb67362012-02-03 05:12:41 +0000101bool SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000102 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +0000103 return true;
104}
Chris Lattner8228b112010-02-04 06:34:01 +0000105
David Blaikiea379b1812011-12-20 02:50:00 +0000106void SparcV8TargetMachine::anchor() { }
107
Chris Lattner8228b112010-02-04 06:34:01 +0000108SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000109 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000110 StringRef FS,
111 const TargetOptions &Options,
112 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000113 CodeModel::Model CM,
114 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000115 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner8228b112010-02-04 06:34:01 +0000116}
117
David Blaikiea379b1812011-12-20 02:50:00 +0000118void SparcV9TargetMachine::anchor() { }
119
Andrew Trickccb67362012-02-03 05:12:41 +0000120SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +0000121 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000122 StringRef FS,
123 const TargetOptions &Options,
124 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000125 CodeModel::Model CM,
126 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000127 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner8228b112010-02-04 06:34:01 +0000128}