blob: 1c5618288e75b3ae99ef40babf626134bd9c87ab [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86Disassembler.cpp - Disassembler for x86 and x86_64 -------------===//
Daniel Dunbar900f2ce2009-11-25 06:53:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Sean Callanan04cc3072009-12-19 02:59:52 +00009//
10// This file is part of the X86 Disassembler.
11// It contains code to translate the data produced by the decoder into
12// MCInsts.
13// Documentation for the disassembler can be found in X86Disassembler.h.
14//
15//===----------------------------------------------------------------------===//
16
17#include "X86Disassembler.h"
18#include "X86DisassemblerDecoder.h"
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000019#include "llvm/MC/MCContext.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/MC/MCDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCExpr.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000022#include "llvm/MC/MCInst.h"
Benjamin Kramer478e8de2012-02-11 14:50:54 +000023#include "llvm/MC/MCInstrInfo.h"
James Molloy4c493e82011-09-07 17:24:38 +000024#include "llvm/MC/MCSubtargetInfo.h"
Sean Callanan010b3732010-04-02 21:23:51 +000025#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000027#include "llvm/Support/raw_ostream.h"
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000028
Chandler Carruthd174b722014-04-22 02:03:14 +000029using namespace llvm;
30using namespace llvm::X86Disassembler;
31
32#define DEBUG_TYPE "x86-disassembler"
33
Evan Chengd9997ac2011-06-27 18:32:37 +000034#define GET_REGINFO_ENUM
35#include "X86GenRegisterInfo.inc"
Kevin Enderby5b03f722011-09-02 20:01:23 +000036#define GET_INSTRINFO_ENUM
37#include "X86GenInstrInfo.inc"
David Woodhouse7dd21822014-01-20 12:02:31 +000038#define GET_SUBTARGETINFO_ENUM
39#include "X86GenSubtargetInfo.inc"
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000040
Richard Smith89ee75d2014-04-20 21:07:34 +000041void llvm::X86Disassembler::Debug(const char *file, unsigned line,
42 const char *s) {
Sean Callanan010b3732010-04-02 21:23:51 +000043 dbgs() << file << ":" << line << ": " << s;
44}
45
Richard Smith89ee75d2014-04-20 21:07:34 +000046const char *llvm::X86Disassembler::GetInstrName(unsigned Opcode,
47 const void *mii) {
Benjamin Kramer478e8de2012-02-11 14:50:54 +000048 const MCInstrInfo *MII = static_cast<const MCInstrInfo *>(mii);
49 return MII->getName(Opcode);
50}
51
Richard Smith89ee75d2014-04-20 21:07:34 +000052#define debug(s) DEBUG(Debug(__FILE__, __LINE__, s));
Sean Callanan010b3732010-04-02 21:23:51 +000053
Michael Liao5bf95782014-12-04 05:20:33 +000054namespace llvm {
55
Sean Callanan04cc3072009-12-19 02:59:52 +000056// Fill-ins to make the compiler happy. These constants are never actually
57// assigned; they are just filler to make an automatically-generated switch
58// statement work.
59namespace X86 {
60 enum {
61 BX_SI = 500,
62 BX_DI = 501,
63 BP_SI = 502,
64 BP_DI = 503,
65 sib = 504,
66 sib64 = 505
67 };
68}
69
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000070extern Target TheX86_32Target, TheX86_64Target;
71
Sean Callanan04cc3072009-12-19 02:59:52 +000072}
73
Sean Callanan010b3732010-04-02 21:23:51 +000074static bool translateInstruction(MCInst &target,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000075 InternalInstruction &source,
76 const MCDisassembler *Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +000077
Lang Hames0563ca12014-04-13 04:09:16 +000078X86GenericDisassembler::X86GenericDisassembler(
79 const MCSubtargetInfo &STI,
Lang Hamesa1bc0f52014-04-15 04:40:56 +000080 MCContext &Ctx,
Lang Hames0563ca12014-04-13 04:09:16 +000081 std::unique_ptr<const MCInstrInfo> MII)
Lang Hamesa1bc0f52014-04-15 04:40:56 +000082 : MCDisassembler(STI, Ctx), MII(std::move(MII)) {
David Woodhouse7dd21822014-01-20 12:02:31 +000083 switch (STI.getFeatureBits() &
84 (X86::Mode16Bit | X86::Mode32Bit | X86::Mode64Bit)) {
85 case X86::Mode16Bit:
86 fMode = MODE_16BIT;
87 break;
88 case X86::Mode32Bit:
89 fMode = MODE_32BIT;
90 break;
91 case X86::Mode64Bit:
92 fMode = MODE_64BIT;
93 break;
94 default:
95 llvm_unreachable("Invalid CPU mode");
96 }
97}
Sean Callanan04cc3072009-12-19 02:59:52 +000098
Rafael Espindola7fc5b872014-11-12 02:04:27 +000099struct Region {
100 ArrayRef<uint8_t> Bytes;
101 uint64_t Base;
102 Region(ArrayRef<uint8_t> Bytes, uint64_t Base) : Bytes(Bytes), Base(Base) {}
103};
104
105/// A callback function that wraps the readByte method from Region.
Sean Callanan04cc3072009-12-19 02:59:52 +0000106///
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000107/// @param Arg - The generic callback parameter. In this case, this should
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000108/// be a pointer to a Region.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000109/// @param Byte - A pointer to the byte to be read.
110/// @param Address - The address to be read.
111static int regionReader(const void *Arg, uint8_t *Byte, uint64_t Address) {
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000112 auto *R = static_cast<const Region *>(Arg);
113 ArrayRef<uint8_t> Bytes = R->Bytes;
114 unsigned Index = Address - R->Base;
115 if (Bytes.size() <= Index)
116 return -1;
117 *Byte = Bytes[Index];
118 return 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000119}
120
121/// logger - a callback function that wraps the operator<< method from
122/// raw_ostream.
123///
124/// @param arg - The generic callback parameter. This should be a pointe
125/// to a raw_ostream.
126/// @param log - A string to be logged. logger() adds a newline.
127static void logger(void* arg, const char* log) {
128 if (!arg)
129 return;
Michael Liao5bf95782014-12-04 05:20:33 +0000130
Sean Callanan04cc3072009-12-19 02:59:52 +0000131 raw_ostream &vStream = *(static_cast<raw_ostream*>(arg));
132 vStream << log << "\n";
Michael Liao5bf95782014-12-04 05:20:33 +0000133}
134
Sean Callanan04cc3072009-12-19 02:59:52 +0000135//
136// Public interface for the disassembler
137//
138
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000139MCDisassembler::DecodeStatus X86GenericDisassembler::getInstruction(
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000140 MCInst &Instr, uint64_t &Size, ArrayRef<uint8_t> Bytes, uint64_t Address,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000141 raw_ostream &VStream, raw_ostream &CStream) const {
142 CommentStream = &CStream;
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000143
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000144 InternalInstruction InternalInstr;
Benjamin Kramere5e189f2011-09-21 21:47:35 +0000145
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000146 dlog_t LoggerFn = logger;
147 if (&VStream == &nulls())
148 LoggerFn = nullptr; // Disable logging completely if it's going to nulls().
Sean Callanan04cc3072009-12-19 02:59:52 +0000149
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000150 Region R(Bytes, Address);
151
152 int Ret = decodeInstruction(&InternalInstr, regionReader, (const void *)&R,
153 LoggerFn, (void *)&VStream,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000154 (const void *)MII.get(), Address, fMode);
155
156 if (Ret) {
157 Size = InternalInstr.readerCursor - Address;
Owen Andersona4043c42011-08-17 17:44:15 +0000158 return Fail;
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000159 } else {
160 Size = InternalInstr.length;
161 return (!translateInstruction(Instr, InternalInstr, this)) ? Success : Fail;
Sean Callanan04cc3072009-12-19 02:59:52 +0000162 }
163}
164
165//
166// Private code that translates from struct InternalInstructions to MCInsts.
167//
168
169/// translateRegister - Translates an internal register to the appropriate LLVM
170/// register, and appends it as an operand to an MCInst.
171///
172/// @param mcInst - The MCInst to append to.
173/// @param reg - The Reg to append.
174static void translateRegister(MCInst &mcInst, Reg reg) {
175#define ENTRY(x) X86::x,
176 uint8_t llvmRegnums[] = {
177 ALL_REGS
178 0
179 };
180#undef ENTRY
181
182 uint8_t llvmRegnum = llvmRegnums[reg];
183 mcInst.addOperand(MCOperand::CreateReg(llvmRegnum));
184}
185
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000186/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
Michael Liao5bf95782014-12-04 05:20:33 +0000187/// immediate Value in the MCInst.
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000188///
189/// @param Value - The immediate Value, has had any PC adjustment made by
190/// the caller.
191/// @param isBranch - If the instruction is a branch instruction
192/// @param Address - The starting address of the instruction
193/// @param Offset - The byte offset to this immediate in the instruction
194/// @param Width - The byte width of this immediate in the instruction
195///
196/// If the getOpInfo() function was set when setupForSymbolicDisassembly() was
197/// called then that function is called to get any symbolic information for the
198/// immediate in the instruction using the Address, Offset and Width. If that
Michael Liao5bf95782014-12-04 05:20:33 +0000199/// returns non-zero then the symbolic information it returns is used to create
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000200/// an MCExpr and that is added as an operand to the MCInst. If getOpInfo()
201/// returns zero and isBranch is true then a symbol look up for immediate Value
202/// is done and if a symbol is found an MCExpr is created with that, else
203/// an MCExpr with the immediate Value is created. This function returns true
204/// if it adds an operand to the MCInst and false otherwise.
205static bool tryAddingSymbolicOperand(int64_t Value, bool isBranch,
206 uint64_t Address, uint64_t Offset,
Michael Liao5bf95782014-12-04 05:20:33 +0000207 uint64_t Width, MCInst &MI,
208 const MCDisassembler *Dis) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000209 return Dis->tryAddingSymbolicOperand(MI, Value, Address, isBranch,
210 Offset, Width);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000211}
212
Kevin Enderbyb119c082012-02-29 22:58:34 +0000213/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
214/// referenced by a load instruction with the base register that is the rip.
215/// These can often be addresses in a literal pool. The Address of the
216/// instruction and its immediate Value are used to determine the address
217/// being referenced in the literal pool entry. The SymbolLookUp call back will
Michael Liao5bf95782014-12-04 05:20:33 +0000218/// return a pointer to a literal 'C' string if the referenced address is an
Kevin Enderbyb119c082012-02-29 22:58:34 +0000219/// address into a section with 'C' string literals.
220static void tryAddingPcLoadReferenceComment(uint64_t Address, uint64_t Value,
221 const void *Decoder) {
222 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000223 Dis->tryAddingPcLoadReferenceComment(Value, Address);
Kevin Enderbyb119c082012-02-29 22:58:34 +0000224}
225
Craig Topper35da3d12014-01-16 07:36:58 +0000226static const uint8_t segmentRegnums[SEG_OVERRIDE_max] = {
227 0, // SEG_OVERRIDE_NONE
228 X86::CS,
229 X86::SS,
230 X86::DS,
231 X86::ES,
232 X86::FS,
233 X86::GS
234};
235
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000236/// translateSrcIndex - Appends a source index operand to an MCInst.
237///
238/// @param mcInst - The MCInst to append to.
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000239/// @param insn - The internal instruction.
240static bool translateSrcIndex(MCInst &mcInst, InternalInstruction &insn) {
241 unsigned baseRegNo;
242
243 if (insn.mode == MODE_64BIT)
244 baseRegNo = insn.prefixPresent[0x67] ? X86::ESI : X86::RSI;
245 else if (insn.mode == MODE_32BIT)
246 baseRegNo = insn.prefixPresent[0x67] ? X86::SI : X86::ESI;
David Woodhousefee418c2014-01-22 15:31:29 +0000247 else {
248 assert(insn.mode == MODE_16BIT);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000249 baseRegNo = insn.prefixPresent[0x67] ? X86::ESI : X86::SI;
David Woodhousefee418c2014-01-22 15:31:29 +0000250 }
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000251 MCOperand baseReg = MCOperand::CreateReg(baseRegNo);
252 mcInst.addOperand(baseReg);
253
254 MCOperand segmentReg;
255 segmentReg = MCOperand::CreateReg(segmentRegnums[insn.segmentOverride]);
256 mcInst.addOperand(segmentReg);
257 return false;
258}
259
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000260/// translateDstIndex - Appends a destination index operand to an MCInst.
261///
262/// @param mcInst - The MCInst to append to.
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000263/// @param insn - The internal instruction.
264
265static bool translateDstIndex(MCInst &mcInst, InternalInstruction &insn) {
266 unsigned baseRegNo;
267
268 if (insn.mode == MODE_64BIT)
269 baseRegNo = insn.prefixPresent[0x67] ? X86::EDI : X86::RDI;
270 else if (insn.mode == MODE_32BIT)
271 baseRegNo = insn.prefixPresent[0x67] ? X86::DI : X86::EDI;
David Woodhousefee418c2014-01-22 15:31:29 +0000272 else {
273 assert(insn.mode == MODE_16BIT);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000274 baseRegNo = insn.prefixPresent[0x67] ? X86::EDI : X86::DI;
David Woodhousefee418c2014-01-22 15:31:29 +0000275 }
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000276 MCOperand baseReg = MCOperand::CreateReg(baseRegNo);
277 mcInst.addOperand(baseReg);
278 return false;
279}
280
Sean Callanan04cc3072009-12-19 02:59:52 +0000281/// translateImmediate - Appends an immediate operand to an MCInst.
282///
283/// @param mcInst - The MCInst to append to.
284/// @param immediate - The immediate value to append.
Sean Callanan4cd930f2010-05-05 22:47:27 +0000285/// @param operand - The operand, as stored in the descriptor table.
286/// @param insn - The internal instruction.
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000287static void translateImmediate(MCInst &mcInst, uint64_t immediate,
288 const OperandSpecifier &operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000289 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000290 const MCDisassembler *Dis) {
Sean Callanan4cd930f2010-05-05 22:47:27 +0000291 // Sign-extend the immediate if necessary.
292
Craig Topper6dedbae2012-03-04 02:16:41 +0000293 OperandType type = (OperandType)operand.type;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000294
Kevin Enderbyec4bd312012-04-18 23:12:11 +0000295 bool isBranch = false;
296 uint64_t pcrel = 0;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000297 if (type == TYPE_RELv) {
Kevin Enderbyec4bd312012-04-18 23:12:11 +0000298 isBranch = true;
299 pcrel = insn.startLocation +
Kevin Enderby216ac312012-07-24 21:40:01 +0000300 insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000301 switch (insn.displacementSize) {
302 default:
303 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000304 case 1:
Craig Topper18854172013-08-25 22:23:38 +0000305 if(immediate & 0x80)
306 immediate |= ~(0xffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000307 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000308 case 2:
Craig Topper18854172013-08-25 22:23:38 +0000309 if(immediate & 0x8000)
310 immediate |= ~(0xffffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000311 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000312 case 4:
Craig Topper18854172013-08-25 22:23:38 +0000313 if(immediate & 0x80000000)
314 immediate |= ~(0xffffffffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000315 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000316 case 8:
Sean Callanan4cd930f2010-05-05 22:47:27 +0000317 break;
318 }
319 }
Kevin Enderby5b03f722011-09-02 20:01:23 +0000320 // By default sign-extend all X86 immediates based on their encoding.
321 else if (type == TYPE_IMM8 || type == TYPE_IMM16 || type == TYPE_IMM32 ||
Elena Demikhovsky8ac0bf92014-04-23 07:21:04 +0000322 type == TYPE_IMM64 || type == TYPE_IMMv) {
Kevin Enderby5b03f722011-09-02 20:01:23 +0000323 uint32_t Opcode = mcInst.getOpcode();
324 switch (operand.encoding) {
325 default:
326 break;
327 case ENCODING_IB:
328 // Special case those X86 instructions that use the imm8 as a set of
329 // bits, bit count, etc. and are not sign-extend.
330 if (Opcode != X86::BLENDPSrri && Opcode != X86::BLENDPDrri &&
Bill Wendlingea6397f2012-07-19 00:11:40 +0000331 Opcode != X86::PBLENDWrri && Opcode != X86::MPSADBWrri &&
332 Opcode != X86::DPPSrri && Opcode != X86::DPPDrri &&
333 Opcode != X86::INSERTPSrr && Opcode != X86::VBLENDPSYrri &&
334 Opcode != X86::VBLENDPSYrmi && Opcode != X86::VBLENDPDYrri &&
335 Opcode != X86::VBLENDPDYrmi && Opcode != X86::VPBLENDWrri &&
336 Opcode != X86::VMPSADBWrri && Opcode != X86::VDPPSYrri &&
337 Opcode != X86::VDPPSYrmi && Opcode != X86::VDPPDrri &&
338 Opcode != X86::VINSERTPSrr)
Craig Topper18854172013-08-25 22:23:38 +0000339 if(immediate & 0x80)
340 immediate |= ~(0xffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000341 break;
342 case ENCODING_IW:
Craig Topper18854172013-08-25 22:23:38 +0000343 if(immediate & 0x8000)
344 immediate |= ~(0xffffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000345 break;
346 case ENCODING_ID:
Craig Topper18854172013-08-25 22:23:38 +0000347 if(immediate & 0x80000000)
348 immediate |= ~(0xffffffffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000349 break;
350 case ENCODING_IO:
Kevin Enderby5b03f722011-09-02 20:01:23 +0000351 break;
352 }
Craig Topperee9eef22014-12-26 06:36:28 +0000353 } else if (type == TYPE_IMM3) {
354 // Check for immediates that printSSECC can't handle.
355 if (immediate >= 8) {
356 unsigned NewOpc;
357 switch (mcInst.getOpcode()) {
358 default: llvm_unreachable("unexpected opcode");
359 case X86::CMPPDrmi: NewOpc = X86::CMPPDrmi_alt; break;
360 case X86::CMPPDrri: NewOpc = X86::CMPPDrri_alt; break;
361 case X86::CMPPSrmi: NewOpc = X86::CMPPSrmi_alt; break;
362 case X86::CMPPSrri: NewOpc = X86::CMPPSrri_alt; break;
363 case X86::CMPSDrm: NewOpc = X86::CMPSDrm_alt; break;
364 case X86::CMPSDrr: NewOpc = X86::CMPSDrr_alt; break;
365 case X86::CMPSSrm: NewOpc = X86::CMPSSrm_alt; break;
366 case X86::CMPSSrr: NewOpc = X86::CMPSSrr_alt; break;
367 }
368 // Switch opcode to the one that doesn't get special printing.
369 mcInst.setOpcode(NewOpc);
370 }
371 } else if (type == TYPE_IMM5) {
372 // Check for immediates that printAVXCC can't handle.
373 if (immediate >= 32) {
374 unsigned NewOpc;
375 switch (mcInst.getOpcode()) {
376 default: llvm_unreachable("unexpected opcode");
377 case X86::VCMPPDrmi: NewOpc = X86::VCMPPDrmi_alt; break;
378 case X86::VCMPPDrri: NewOpc = X86::VCMPPDrri_alt; break;
379 case X86::VCMPPSrmi: NewOpc = X86::VCMPPSrmi_alt; break;
380 case X86::VCMPPSrri: NewOpc = X86::VCMPPSrri_alt; break;
381 case X86::VCMPSDrm: NewOpc = X86::VCMPSDrm_alt; break;
382 case X86::VCMPSDrr: NewOpc = X86::VCMPSDrr_alt; break;
383 case X86::VCMPSSrm: NewOpc = X86::VCMPSSrm_alt; break;
384 case X86::VCMPSSrr: NewOpc = X86::VCMPSSrr_alt; break;
385 case X86::VCMPPDYrmi: NewOpc = X86::VCMPPDYrmi_alt; break;
386 case X86::VCMPPDYrri: NewOpc = X86::VCMPPDYrri_alt; break;
387 case X86::VCMPPSYrmi: NewOpc = X86::VCMPPSYrmi_alt; break;
388 case X86::VCMPPSYrri: NewOpc = X86::VCMPPSYrri_alt; break;
389 case X86::VCMPPDZrmi: NewOpc = X86::VCMPPDZrmi_alt; break;
390 case X86::VCMPPDZrri: NewOpc = X86::VCMPPDZrri_alt; break;
391 case X86::VCMPPSZrmi: NewOpc = X86::VCMPPSZrmi_alt; break;
392 case X86::VCMPPSZrri: NewOpc = X86::VCMPPSZrri_alt; break;
393 case X86::VCMPSDZrm: NewOpc = X86::VCMPSDZrmi_alt; break;
394 case X86::VCMPSDZrr: NewOpc = X86::VCMPSDZrri_alt; break;
395 case X86::VCMPSSZrm: NewOpc = X86::VCMPSSZrmi_alt; break;
396 case X86::VCMPSSZrr: NewOpc = X86::VCMPSSZrri_alt; break;
397 }
398 // Switch opcode to the one that doesn't get special printing.
399 mcInst.setOpcode(NewOpc);
400 }
Kevin Enderby5b03f722011-09-02 20:01:23 +0000401 }
Sean Callanan4cd930f2010-05-05 22:47:27 +0000402
403 switch (type) {
Craig Topperc30fdbc2012-08-31 15:40:30 +0000404 case TYPE_XMM32:
405 case TYPE_XMM64:
Craig Topper96e00e52011-09-14 05:55:28 +0000406 case TYPE_XMM128:
407 mcInst.addOperand(MCOperand::CreateReg(X86::XMM0 + (immediate >> 4)));
408 return;
409 case TYPE_XMM256:
410 mcInst.addOperand(MCOperand::CreateReg(X86::YMM0 + (immediate >> 4)));
411 return;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000412 case TYPE_XMM512:
413 mcInst.addOperand(MCOperand::CreateReg(X86::ZMM0 + (immediate >> 4)));
414 return;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000415 case TYPE_REL8:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000416 isBranch = true;
417 pcrel = insn.startLocation + insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000418 if(immediate & 0x80)
419 immediate |= ~(0xffull);
420 break;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000421 case TYPE_REL32:
422 case TYPE_REL64:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000423 isBranch = true;
424 pcrel = insn.startLocation + insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000425 if(immediate & 0x80000000)
426 immediate |= ~(0xffffffffull);
427 break;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000428 default:
429 // operand is 64 bits wide. Do nothing.
430 break;
431 }
Craig Topper092e2fe2013-08-24 19:50:11 +0000432
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000433 if(!tryAddingSymbolicOperand(immediate + pcrel, isBranch, insn.startLocation,
434 insn.immediateOffset, insn.immediateSize,
435 mcInst, Dis))
436 mcInst.addOperand(MCOperand::CreateImm(immediate));
Craig Topper35da3d12014-01-16 07:36:58 +0000437
438 if (type == TYPE_MOFFS8 || type == TYPE_MOFFS16 ||
439 type == TYPE_MOFFS32 || type == TYPE_MOFFS64) {
440 MCOperand segmentReg;
441 segmentReg = MCOperand::CreateReg(segmentRegnums[insn.segmentOverride]);
442 mcInst.addOperand(segmentReg);
443 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000444}
445
446/// translateRMRegister - Translates a register stored in the R/M field of the
447/// ModR/M byte to its LLVM equivalent and appends it to an MCInst.
448/// @param mcInst - The MCInst to append to.
449/// @param insn - The internal instruction to extract the R/M field
450/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000451/// @return - 0 on success; -1 otherwise
452static bool translateRMRegister(MCInst &mcInst,
Sean Callanan04cc3072009-12-19 02:59:52 +0000453 InternalInstruction &insn) {
Sean Callanan010b3732010-04-02 21:23:51 +0000454 if (insn.eaBase == EA_BASE_sib || insn.eaBase == EA_BASE_sib64) {
455 debug("A R/M register operand may not have a SIB byte");
456 return true;
457 }
Michael Liao5bf95782014-12-04 05:20:33 +0000458
Sean Callanan04cc3072009-12-19 02:59:52 +0000459 switch (insn.eaBase) {
Sean Callanan010b3732010-04-02 21:23:51 +0000460 default:
461 debug("Unexpected EA base register");
462 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000463 case EA_BASE_NONE:
Sean Callanan010b3732010-04-02 21:23:51 +0000464 debug("EA_BASE_NONE for ModR/M base");
465 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000466#define ENTRY(x) case EA_BASE_##x:
467 ALL_EA_BASES
468#undef ENTRY
Sean Callanan010b3732010-04-02 21:23:51 +0000469 debug("A R/M register operand may not have a base; "
470 "the operand must be a register.");
471 return true;
472#define ENTRY(x) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000473 case EA_REG_##x: \
474 mcInst.addOperand(MCOperand::CreateReg(X86::x)); break;
475 ALL_REGS
476#undef ENTRY
Sean Callanan04cc3072009-12-19 02:59:52 +0000477 }
Michael Liao5bf95782014-12-04 05:20:33 +0000478
Sean Callanan010b3732010-04-02 21:23:51 +0000479 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000480}
481
482/// translateRMMemory - Translates a memory operand stored in the Mod and R/M
483/// fields of an internal instruction (and possibly its SIB byte) to a memory
484/// operand in LLVM's format, and appends it to an MCInst.
485///
486/// @param mcInst - The MCInst to append to.
487/// @param insn - The instruction to extract Mod, R/M, and SIB fields
488/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000489/// @return - 0 on success; nonzero otherwise
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000490static bool translateRMMemory(MCInst &mcInst, InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000491 const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000492 // Addresses in an MCInst are represented as five operands:
Michael Liao5bf95782014-12-04 05:20:33 +0000493 // 1. basereg (register) The R/M base, or (if there is a SIB) the
Sean Callanan04cc3072009-12-19 02:59:52 +0000494 // SIB base
Michael Liao5bf95782014-12-04 05:20:33 +0000495 // 2. scaleamount (immediate) 1, or (if there is a SIB) the specified
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 // scale amount
497 // 3. indexreg (register) x86_registerNONE, or (if there is a SIB)
Michael Liao5bf95782014-12-04 05:20:33 +0000498 // the index (which is multiplied by the
Sean Callanan04cc3072009-12-19 02:59:52 +0000499 // scale amount)
500 // 4. displacement (immediate) 0, or the displacement if there is one
501 // 5. segmentreg (register) x86_registerNONE for now, but could be set
502 // if we have segment overrides
Michael Liao5bf95782014-12-04 05:20:33 +0000503
Sean Callanan04cc3072009-12-19 02:59:52 +0000504 MCOperand baseReg;
505 MCOperand scaleAmount;
506 MCOperand indexReg;
507 MCOperand displacement;
508 MCOperand segmentReg;
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000509 uint64_t pcrel = 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000510
Sean Callanan04cc3072009-12-19 02:59:52 +0000511 if (insn.eaBase == EA_BASE_sib || insn.eaBase == EA_BASE_sib64) {
512 if (insn.sibBase != SIB_BASE_NONE) {
513 switch (insn.sibBase) {
514 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000515 debug("Unexpected sibBase");
516 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000517#define ENTRY(x) \
Sean Callanan36eab802009-12-22 21:12:55 +0000518 case SIB_BASE_##x: \
Sean Callanan04cc3072009-12-19 02:59:52 +0000519 baseReg = MCOperand::CreateReg(X86::x); break;
520 ALL_SIB_BASES
521#undef ENTRY
522 }
523 } else {
524 baseReg = MCOperand::CreateReg(0);
525 }
Manman Rena0982042012-06-26 19:47:59 +0000526
527 // Check whether we are handling VSIB addressing mode for GATHER.
528 // If sibIndex was set to SIB_INDEX_NONE, index offset is 4 and
529 // we should use SIB_INDEX_XMM4|YMM4 for VSIB.
530 // I don't see a way to get the correct IndexReg in readSIB:
531 // We can tell whether it is VSIB or SIB after instruction ID is decoded,
532 // but instruction ID may not be decoded yet when calling readSIB.
533 uint32_t Opcode = mcInst.getOpcode();
Manman Ren98a5bf22012-06-29 00:54:20 +0000534 bool IndexIs128 = (Opcode == X86::VGATHERDPDrm ||
535 Opcode == X86::VGATHERDPDYrm ||
536 Opcode == X86::VGATHERQPDrm ||
537 Opcode == X86::VGATHERDPSrm ||
538 Opcode == X86::VGATHERQPSrm ||
539 Opcode == X86::VPGATHERDQrm ||
540 Opcode == X86::VPGATHERDQYrm ||
541 Opcode == X86::VPGATHERQQrm ||
542 Opcode == X86::VPGATHERDDrm ||
543 Opcode == X86::VPGATHERQDrm);
544 bool IndexIs256 = (Opcode == X86::VGATHERQPDYrm ||
545 Opcode == X86::VGATHERDPSYrm ||
546 Opcode == X86::VGATHERQPSYrm ||
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000547 Opcode == X86::VGATHERDPDZrm ||
548 Opcode == X86::VPGATHERDQZrm ||
Manman Ren98a5bf22012-06-29 00:54:20 +0000549 Opcode == X86::VPGATHERQQYrm ||
550 Opcode == X86::VPGATHERDDYrm ||
551 Opcode == X86::VPGATHERQDYrm);
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000552 bool IndexIs512 = (Opcode == X86::VGATHERQPDZrm ||
553 Opcode == X86::VGATHERDPSZrm ||
554 Opcode == X86::VGATHERQPSZrm ||
555 Opcode == X86::VPGATHERQQZrm ||
556 Opcode == X86::VPGATHERDDZrm ||
557 Opcode == X86::VPGATHERQDZrm);
558 if (IndexIs128 || IndexIs256 || IndexIs512) {
Manman Rena0982042012-06-26 19:47:59 +0000559 unsigned IndexOffset = insn.sibIndex -
560 (insn.addressSize == 8 ? SIB_INDEX_RAX:SIB_INDEX_EAX);
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000561 SIBIndex IndexBase = IndexIs512 ? SIB_INDEX_ZMM0 :
562 IndexIs256 ? SIB_INDEX_YMM0 : SIB_INDEX_XMM0;
Michael Liao5bf95782014-12-04 05:20:33 +0000563 insn.sibIndex = (SIBIndex)(IndexBase +
Manman Rena0982042012-06-26 19:47:59 +0000564 (insn.sibIndex == SIB_INDEX_NONE ? 4 : IndexOffset));
565 }
566
Sean Callanan04cc3072009-12-19 02:59:52 +0000567 if (insn.sibIndex != SIB_INDEX_NONE) {
568 switch (insn.sibIndex) {
569 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000570 debug("Unexpected sibIndex");
571 return true;
Sean Callanan36eab802009-12-22 21:12:55 +0000572#define ENTRY(x) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 case SIB_INDEX_##x: \
574 indexReg = MCOperand::CreateReg(X86::x); break;
575 EA_BASES_32BIT
576 EA_BASES_64BIT
Manman Rena0982042012-06-26 19:47:59 +0000577 REGS_XMM
578 REGS_YMM
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000579 REGS_ZMM
Sean Callanan04cc3072009-12-19 02:59:52 +0000580#undef ENTRY
581 }
582 } else {
583 indexReg = MCOperand::CreateReg(0);
584 }
Michael Liao5bf95782014-12-04 05:20:33 +0000585
Sean Callanan04cc3072009-12-19 02:59:52 +0000586 scaleAmount = MCOperand::CreateImm(insn.sibScale);
587 } else {
588 switch (insn.eaBase) {
589 case EA_BASE_NONE:
Sean Callanan010b3732010-04-02 21:23:51 +0000590 if (insn.eaDisplacement == EA_DISP_NONE) {
591 debug("EA_BASE_NONE and EA_DISP_NONE for ModR/M base");
592 return true;
593 }
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000594 if (insn.mode == MODE_64BIT){
595 pcrel = insn.startLocation +
596 insn.displacementOffset + insn.displacementSize;
Kevin Enderbyb119c082012-02-29 22:58:34 +0000597 tryAddingPcLoadReferenceComment(insn.startLocation +
598 insn.displacementOffset,
599 insn.displacement + pcrel, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000600 baseReg = MCOperand::CreateReg(X86::RIP); // Section 2.2.1.6
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000601 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 else
603 baseReg = MCOperand::CreateReg(0);
Michael Liao5bf95782014-12-04 05:20:33 +0000604
Sean Callanan04cc3072009-12-19 02:59:52 +0000605 indexReg = MCOperand::CreateReg(0);
606 break;
607 case EA_BASE_BX_SI:
608 baseReg = MCOperand::CreateReg(X86::BX);
609 indexReg = MCOperand::CreateReg(X86::SI);
610 break;
611 case EA_BASE_BX_DI:
612 baseReg = MCOperand::CreateReg(X86::BX);
613 indexReg = MCOperand::CreateReg(X86::DI);
614 break;
615 case EA_BASE_BP_SI:
616 baseReg = MCOperand::CreateReg(X86::BP);
617 indexReg = MCOperand::CreateReg(X86::SI);
618 break;
619 case EA_BASE_BP_DI:
620 baseReg = MCOperand::CreateReg(X86::BP);
621 indexReg = MCOperand::CreateReg(X86::DI);
622 break;
623 default:
624 indexReg = MCOperand::CreateReg(0);
625 switch (insn.eaBase) {
626 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000627 debug("Unexpected eaBase");
628 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 // Here, we will use the fill-ins defined above. However,
630 // BX_SI, BX_DI, BP_SI, and BP_DI are all handled above and
631 // sib and sib64 were handled in the top-level if, so they're only
632 // placeholders to keep the compiler happy.
633#define ENTRY(x) \
634 case EA_BASE_##x: \
Michael Liao5bf95782014-12-04 05:20:33 +0000635 baseReg = MCOperand::CreateReg(X86::x); break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000636 ALL_EA_BASES
637#undef ENTRY
638#define ENTRY(x) case EA_REG_##x:
639 ALL_REGS
640#undef ENTRY
Sean Callanan010b3732010-04-02 21:23:51 +0000641 debug("A R/M memory operand may not be a register; "
642 "the base field must be a base.");
643 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000644 }
645 }
Michael Liao5bf95782014-12-04 05:20:33 +0000646
Sean Callanan36eab802009-12-22 21:12:55 +0000647 scaleAmount = MCOperand::CreateImm(1);
Sean Callanan04cc3072009-12-19 02:59:52 +0000648 }
Michael Liao5bf95782014-12-04 05:20:33 +0000649
Sean Callanan04cc3072009-12-19 02:59:52 +0000650 displacement = MCOperand::CreateImm(insn.displacement);
Craig Topper35da3d12014-01-16 07:36:58 +0000651
Sean Callanan04cc3072009-12-19 02:59:52 +0000652 segmentReg = MCOperand::CreateReg(segmentRegnums[insn.segmentOverride]);
Michael Liao5bf95782014-12-04 05:20:33 +0000653
Sean Callanan04cc3072009-12-19 02:59:52 +0000654 mcInst.addOperand(baseReg);
655 mcInst.addOperand(scaleAmount);
656 mcInst.addOperand(indexReg);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000657 if(!tryAddingSymbolicOperand(insn.displacement + pcrel, false,
658 insn.startLocation, insn.displacementOffset,
659 insn.displacementSize, mcInst, Dis))
660 mcInst.addOperand(displacement);
Chris Lattner55595fb2010-07-13 04:23:55 +0000661 mcInst.addOperand(segmentReg);
Sean Callanan010b3732010-04-02 21:23:51 +0000662 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000663}
664
665/// translateRM - Translates an operand stored in the R/M (and possibly SIB)
666/// byte of an instruction to LLVM form, and appends it to an MCInst.
667///
668/// @param mcInst - The MCInst to append to.
669/// @param operand - The operand, as stored in the descriptor table.
670/// @param insn - The instruction to extract Mod, R/M, and SIB fields
671/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000672/// @return - 0 on success; nonzero otherwise
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000673static bool translateRM(MCInst &mcInst, const OperandSpecifier &operand,
Michael Liao5bf95782014-12-04 05:20:33 +0000674 InternalInstruction &insn, const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000675 switch (operand.type) {
676 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000677 debug("Unexpected type for a R/M operand");
678 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000679 case TYPE_R8:
680 case TYPE_R16:
681 case TYPE_R32:
682 case TYPE_R64:
683 case TYPE_Rv:
Sean Callanan04cc3072009-12-19 02:59:52 +0000684 case TYPE_MM64:
685 case TYPE_XMM:
686 case TYPE_XMM32:
687 case TYPE_XMM64:
688 case TYPE_XMM128:
Sean Callananc3fd5232011-03-15 01:23:15 +0000689 case TYPE_XMM256:
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000690 case TYPE_XMM512:
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000691 case TYPE_VK1:
692 case TYPE_VK8:
693 case TYPE_VK16:
Sean Callanan04cc3072009-12-19 02:59:52 +0000694 case TYPE_DEBUGREG:
Sean Callanane7e1cf92010-05-06 20:59:00 +0000695 case TYPE_CONTROLREG:
Sean Callanan010b3732010-04-02 21:23:51 +0000696 return translateRMRegister(mcInst, insn);
Sean Callanan04cc3072009-12-19 02:59:52 +0000697 case TYPE_M:
698 case TYPE_M8:
699 case TYPE_M16:
700 case TYPE_M32:
701 case TYPE_M64:
702 case TYPE_M128:
Sean Callananc3fd5232011-03-15 01:23:15 +0000703 case TYPE_M256:
Sean Callanan04cc3072009-12-19 02:59:52 +0000704 case TYPE_M512:
705 case TYPE_Mv:
706 case TYPE_M32FP:
707 case TYPE_M64FP:
708 case TYPE_M80FP:
Sean Callanan04cc3072009-12-19 02:59:52 +0000709 case TYPE_M1616:
710 case TYPE_M1632:
711 case TYPE_M1664:
Sean Callanan36eab802009-12-22 21:12:55 +0000712 case TYPE_LEA:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000713 return translateRMMemory(mcInst, insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000714 }
715}
Michael Liao5bf95782014-12-04 05:20:33 +0000716
Sean Callanan04cc3072009-12-19 02:59:52 +0000717/// translateFPRegister - Translates a stack position on the FPU stack to its
718/// LLVM form, and appends it to an MCInst.
719///
720/// @param mcInst - The MCInst to append to.
721/// @param stackPos - The stack position to translate.
Craig Topper91551182014-01-01 15:29:32 +0000722static void translateFPRegister(MCInst &mcInst,
723 uint8_t stackPos) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000724 mcInst.addOperand(MCOperand::CreateReg(X86::ST0 + stackPos));
725}
726
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000727/// translateMaskRegister - Translates a 3-bit mask register number to
728/// LLVM form, and appends it to an MCInst.
729///
730/// @param mcInst - The MCInst to append to.
731/// @param maskRegNum - Number of mask register from 0 to 7.
732/// @return - false on success; true otherwise.
733static bool translateMaskRegister(MCInst &mcInst,
734 uint8_t maskRegNum) {
735 if (maskRegNum >= 8) {
736 debug("Invalid mask register number");
737 return true;
738 }
739
740 mcInst.addOperand(MCOperand::CreateReg(X86::K0 + maskRegNum));
741 return false;
742}
743
Michael Liao5bf95782014-12-04 05:20:33 +0000744/// translateOperand - Translates an operand stored in an internal instruction
Sean Callanan04cc3072009-12-19 02:59:52 +0000745/// to LLVM's format and appends it to an MCInst.
746///
747/// @param mcInst - The MCInst to append to.
748/// @param operand - The operand, as stored in the descriptor table.
749/// @param insn - The internal instruction.
Sean Callanan010b3732010-04-02 21:23:51 +0000750/// @return - false on success; true otherwise.
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000751static bool translateOperand(MCInst &mcInst, const OperandSpecifier &operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000752 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000753 const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000754 switch (operand.encoding) {
755 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000756 debug("Unhandled operand encoding during translation");
757 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000758 case ENCODING_REG:
759 translateRegister(mcInst, insn.reg);
Sean Callanan010b3732010-04-02 21:23:51 +0000760 return false;
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000761 case ENCODING_WRITEMASK:
762 return translateMaskRegister(mcInst, insn.writemask);
Adam Nemet5933c2f2014-07-17 17:04:56 +0000763 CASE_ENCODING_RM:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000764 return translateRM(mcInst, operand, insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000765 case ENCODING_CB:
766 case ENCODING_CW:
767 case ENCODING_CD:
768 case ENCODING_CP:
769 case ENCODING_CO:
770 case ENCODING_CT:
Sean Callanan010b3732010-04-02 21:23:51 +0000771 debug("Translation of code offsets isn't supported.");
772 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000773 case ENCODING_IB:
774 case ENCODING_IW:
775 case ENCODING_ID:
776 case ENCODING_IO:
777 case ENCODING_Iv:
778 case ENCODING_Ia:
Sean Callanan4cd930f2010-05-05 22:47:27 +0000779 translateImmediate(mcInst,
780 insn.immediates[insn.numImmediatesTranslated++],
781 operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000782 insn,
783 Dis);
Sean Callanan010b3732010-04-02 21:23:51 +0000784 return false;
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000785 case ENCODING_SI:
786 return translateSrcIndex(mcInst, insn);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000787 case ENCODING_DI:
788 return translateDstIndex(mcInst, insn);
Sean Callanan04cc3072009-12-19 02:59:52 +0000789 case ENCODING_RB:
790 case ENCODING_RW:
791 case ENCODING_RD:
792 case ENCODING_RO:
Craig Topper91551182014-01-01 15:29:32 +0000793 case ENCODING_Rv:
Sean Callanan04cc3072009-12-19 02:59:52 +0000794 translateRegister(mcInst, insn.opcodeRegister);
Sean Callanan010b3732010-04-02 21:23:51 +0000795 return false;
Craig Topper623b0d62014-01-01 14:22:37 +0000796 case ENCODING_FP:
Craig Topper91551182014-01-01 15:29:32 +0000797 translateFPRegister(mcInst, insn.modRM & 7);
Sean Callanan010b3732010-04-02 21:23:51 +0000798 return false;
Sean Callananc3fd5232011-03-15 01:23:15 +0000799 case ENCODING_VVVV:
800 translateRegister(mcInst, insn.vvvv);
801 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000802 case ENCODING_DUP:
Craig Topperb8aec082012-08-01 07:39:18 +0000803 return translateOperand(mcInst, insn.operands[operand.type - TYPE_DUP0],
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000804 insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000805 }
806}
Michael Liao5bf95782014-12-04 05:20:33 +0000807
Sean Callanan04cc3072009-12-19 02:59:52 +0000808/// translateInstruction - Translates an internal instruction and all its
809/// operands to an MCInst.
810///
811/// @param mcInst - The MCInst to populate with the instruction's data.
812/// @param insn - The internal instruction.
Sean Callanan010b3732010-04-02 21:23:51 +0000813/// @return - false on success; true otherwise.
814static bool translateInstruction(MCInst &mcInst,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000815 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000816 const MCDisassembler *Dis) {
Sean Callanan010b3732010-04-02 21:23:51 +0000817 if (!insn.spec) {
818 debug("Instruction has no specification");
819 return true;
820 }
Michael Liao5bf95782014-12-04 05:20:33 +0000821
Sean Callanan04cc3072009-12-19 02:59:52 +0000822 mcInst.setOpcode(insn.instructionID);
Kevin Enderby35fd7922013-06-20 22:32:18 +0000823 // If when reading the prefix bytes we determined the overlapping 0xf2 or 0xf3
824 // prefix bytes should be disassembled as xrelease and xacquire then set the
825 // opcode to those instead of the rep and repne opcodes.
826 if (insn.xAcquireRelease) {
827 if(mcInst.getOpcode() == X86::REP_PREFIX)
828 mcInst.setOpcode(X86::XRELEASE_PREFIX);
829 else if(mcInst.getOpcode() == X86::REPNE_PREFIX)
830 mcInst.setOpcode(X86::XACQUIRE_PREFIX);
831 }
Michael Liao5bf95782014-12-04 05:20:33 +0000832
Sean Callanan04cc3072009-12-19 02:59:52 +0000833 insn.numImmediatesTranslated = 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000834
Patrik Hagglund31998382014-04-28 12:12:27 +0000835 for (const auto &Op : insn.operands) {
836 if (Op.encoding != ENCODING_NONE) {
837 if (translateOperand(mcInst, Op, insn, Dis)) {
Sean Callanan010b3732010-04-02 21:23:51 +0000838 return true;
839 }
840 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000841 }
Michael Liao5bf95782014-12-04 05:20:33 +0000842
Sean Callanan010b3732010-04-02 21:23:51 +0000843 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000844}
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000845
David Woodhouse7dd21822014-01-20 12:02:31 +0000846static MCDisassembler *createX86Disassembler(const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000847 const MCSubtargetInfo &STI,
848 MCContext &Ctx) {
Lang Hames0563ca12014-04-13 04:09:16 +0000849 std::unique_ptr<const MCInstrInfo> MII(T.createMCInstrInfo());
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000850 return new X86Disassembler::X86GenericDisassembler(STI, Ctx, std::move(MII));
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000851}
852
Michael Liao5bf95782014-12-04 05:20:33 +0000853extern "C" void LLVMInitializeX86Disassembler() {
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000854 // Register the disassembler.
Michael Liao5bf95782014-12-04 05:20:33 +0000855 TargetRegistry::RegisterMCDisassembler(TheX86_32Target,
David Woodhouse7dd21822014-01-20 12:02:31 +0000856 createX86Disassembler);
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000857 TargetRegistry::RegisterMCDisassembler(TheX86_64Target,
David Woodhouse7dd21822014-01-20 12:02:31 +0000858 createX86Disassembler);
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000859}