blob: c2ea6163e9045becbc42063bcae7f870398187ea [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000012#include "llvm/MC/MCTargetAsmParser.h"
13#include "llvm/MC/MCStreamer.h"
14#include "llvm/MC/MCExpr.h"
15#include "llvm/MC/MCInst.h"
Hal Finkel0096dbd2013-09-12 14:40:06 +000016#include "llvm/MC/MCInstrInfo.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000017#include "llvm/MC/MCRegisterInfo.h"
18#include "llvm/MC/MCSubtargetInfo.h"
19#include "llvm/MC/MCParser/MCAsmLexer.h"
20#include "llvm/MC/MCParser/MCAsmParser.h"
21#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000022#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/SmallVector.h"
25#include "llvm/ADT/StringSwitch.h"
26#include "llvm/ADT/Twine.h"
27#include "llvm/Support/SourceMgr.h"
28#include "llvm/Support/TargetRegistry.h"
29#include "llvm/Support/raw_ostream.h"
30
31using namespace llvm;
32
33namespace {
34
35static unsigned RRegs[32] = {
36 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
37 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
38 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
39 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
40 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
41 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
42 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
43 PPC::R28, PPC::R29, PPC::R30, PPC::R31
44};
45static unsigned RRegsNoR0[32] = {
46 PPC::ZERO,
47 PPC::R1, PPC::R2, PPC::R3,
48 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
49 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
50 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
51 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
52 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
53 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
54 PPC::R28, PPC::R29, PPC::R30, PPC::R31
55};
56static unsigned XRegs[32] = {
57 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
58 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
59 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
60 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
61 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
62 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
63 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
64 PPC::X28, PPC::X29, PPC::X30, PPC::X31
65};
66static unsigned XRegsNoX0[32] = {
67 PPC::ZERO8,
68 PPC::X1, PPC::X2, PPC::X3,
69 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
70 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
71 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
72 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
73 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
74 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
75 PPC::X28, PPC::X29, PPC::X30, PPC::X31
76};
77static unsigned FRegs[32] = {
78 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
79 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
80 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
81 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
82 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
83 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
84 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
85 PPC::F28, PPC::F29, PPC::F30, PPC::F31
86};
87static unsigned VRegs[32] = {
88 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
89 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
90 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
91 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
92 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
93 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
94 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
95 PPC::V28, PPC::V29, PPC::V30, PPC::V31
96};
97static unsigned CRBITRegs[32] = {
98 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
99 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
100 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
101 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
102 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
103 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
104 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
105 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
106};
107static unsigned CRRegs[8] = {
108 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
109 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
110};
111
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000112// Evaluate an expression containing condition register
113// or condition register field symbols. Returns positive
114// value on success, or -1 on error.
115static int64_t
116EvaluateCRExpr(const MCExpr *E) {
117 switch (E->getKind()) {
118 case MCExpr::Target:
119 return -1;
120
121 case MCExpr::Constant: {
122 int64_t Res = cast<MCConstantExpr>(E)->getValue();
123 return Res < 0 ? -1 : Res;
124 }
125
126 case MCExpr::SymbolRef: {
127 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
128 StringRef Name = SRE->getSymbol().getName();
129
130 if (Name == "lt") return 0;
131 if (Name == "gt") return 1;
132 if (Name == "eq") return 2;
133 if (Name == "so") return 3;
134 if (Name == "un") return 3;
135
136 if (Name == "cr0") return 0;
137 if (Name == "cr1") return 1;
138 if (Name == "cr2") return 2;
139 if (Name == "cr3") return 3;
140 if (Name == "cr4") return 4;
141 if (Name == "cr5") return 5;
142 if (Name == "cr6") return 6;
143 if (Name == "cr7") return 7;
144
145 return -1;
146 }
147
148 case MCExpr::Unary:
149 return -1;
150
151 case MCExpr::Binary: {
152 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
153 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
154 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
155 int64_t Res;
156
157 if (LHSVal < 0 || RHSVal < 0)
158 return -1;
159
160 switch (BE->getOpcode()) {
161 default: return -1;
162 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
163 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
164 }
165
166 return Res < 0 ? -1 : Res;
167 }
168 }
169
170 llvm_unreachable("Invalid expression kind!");
171}
172
Ulrich Weigand640192d2013-05-03 19:49:39 +0000173struct PPCOperand;
174
175class PPCAsmParser : public MCTargetAsmParser {
176 MCSubtargetInfo &STI;
177 MCAsmParser &Parser;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000178 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000179 bool IsPPC64;
180
181 MCAsmParser &getParser() const { return Parser; }
182 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
183
184 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
185 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
186
187 bool isPPC64() const { return IsPPC64; }
188
189 bool MatchRegisterName(const AsmToken &Tok,
190 unsigned &RegNo, int64_t &IntVal);
191
192 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
193
Ulrich Weigand96e65782013-06-20 16:23:52 +0000194 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
195 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000196 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000197 bool ParseExpression(const MCExpr *&EVal);
198
Ulrich Weigand640192d2013-05-03 19:49:39 +0000199 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
200
201 bool ParseDirectiveWord(unsigned Size, SMLoc L);
202 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000203 bool ParseDirectiveMachine(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000204
205 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
206 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
207 MCStreamer &Out, unsigned &ErrorInfo,
208 bool MatchingInlineAsm);
209
Ulrich Weigandd8394902013-05-03 19:50:27 +0000210 void ProcessInstruction(MCInst &Inst,
211 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
212
Ulrich Weigand640192d2013-05-03 19:49:39 +0000213 /// @name Auto-generated Match Functions
214 /// {
215
216#define GET_ASSEMBLER_HEADER
217#include "PPCGenAsmMatcher.inc"
218
219 /// }
220
221
222public:
Joey Gouly0e76fa72013-09-12 10:28:05 +0000223 PPCAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000224 const MCInstrInfo &_MII)
225 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(_MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000226 // Check for 64-bit vs. 32-bit pointer mode.
227 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000228 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
229 TheTriple.getArch() == Triple::ppc64le);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000230 // Initialize the set of available features.
231 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
232 }
233
234 virtual bool ParseInstruction(ParseInstructionInfo &Info,
235 StringRef Name, SMLoc NameLoc,
236 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
237
238 virtual bool ParseDirective(AsmToken DirectiveID);
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000239
240 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000241
242 virtual const MCExpr *applyModifierToExpr(const MCExpr *E,
243 MCSymbolRefExpr::VariantKind,
244 MCContext &Ctx);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000245};
246
247/// PPCOperand - Instances of this class represent a parsed PowerPC machine
248/// instruction.
249struct PPCOperand : public MCParsedAsmOperand {
250 enum KindTy {
251 Token,
252 Immediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000253 Expression,
254 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000255 } Kind;
256
257 SMLoc StartLoc, EndLoc;
258 bool IsPPC64;
259
260 struct TokOp {
261 const char *Data;
262 unsigned Length;
263 };
264
265 struct ImmOp {
266 int64_t Val;
267 };
268
269 struct ExprOp {
270 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000271 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000272 };
273
Ulrich Weigand5b427592013-07-05 12:22:36 +0000274 struct TLSRegOp {
275 const MCSymbolRefExpr *Sym;
276 };
277
Ulrich Weigand640192d2013-05-03 19:49:39 +0000278 union {
279 struct TokOp Tok;
280 struct ImmOp Imm;
281 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000282 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000283 };
284
285 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
286public:
287 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
288 Kind = o.Kind;
289 StartLoc = o.StartLoc;
290 EndLoc = o.EndLoc;
291 IsPPC64 = o.IsPPC64;
292 switch (Kind) {
293 case Token:
294 Tok = o.Tok;
295 break;
296 case Immediate:
297 Imm = o.Imm;
298 break;
299 case Expression:
300 Expr = o.Expr;
301 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000302 case TLSRegister:
303 TLSReg = o.TLSReg;
304 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000305 }
306 }
307
308 /// getStartLoc - Get the location of the first token of this operand.
309 SMLoc getStartLoc() const { return StartLoc; }
310
311 /// getEndLoc - Get the location of the last token of this operand.
312 SMLoc getEndLoc() const { return EndLoc; }
313
314 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
315 bool isPPC64() const { return IsPPC64; }
316
317 int64_t getImm() const {
318 assert(Kind == Immediate && "Invalid access!");
319 return Imm.Val;
320 }
321
322 const MCExpr *getExpr() const {
323 assert(Kind == Expression && "Invalid access!");
324 return Expr.Val;
325 }
326
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000327 int64_t getExprCRVal() const {
328 assert(Kind == Expression && "Invalid access!");
329 return Expr.CRVal;
330 }
331
Ulrich Weigand5b427592013-07-05 12:22:36 +0000332 const MCExpr *getTLSReg() const {
333 assert(Kind == TLSRegister && "Invalid access!");
334 return TLSReg.Sym;
335 }
336
Ulrich Weigand640192d2013-05-03 19:49:39 +0000337 unsigned getReg() const {
338 assert(isRegNumber() && "Invalid access!");
339 return (unsigned) Imm.Val;
340 }
341
342 unsigned getCCReg() const {
343 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000344 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
345 }
346
347 unsigned getCRBit() const {
348 assert(isCRBitNumber() && "Invalid access!");
349 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000350 }
351
352 unsigned getCRBitMask() const {
353 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000354 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000355 }
356
357 bool isToken() const { return Kind == Token; }
358 bool isImm() const { return Kind == Immediate || Kind == Expression; }
359 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
360 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
361 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
362 bool isU16Imm() const { return Kind == Expression ||
363 (Kind == Immediate && isUInt<16>(getImm())); }
364 bool isS16Imm() const { return Kind == Expression ||
365 (Kind == Immediate && isInt<16>(getImm())); }
366 bool isS16ImmX4() const { return Kind == Expression ||
367 (Kind == Immediate && isInt<16>(getImm()) &&
368 (getImm() & 3) == 0); }
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000369 bool isS17Imm() const { return Kind == Expression ||
370 (Kind == Immediate && isInt<17>(getImm())); }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000371 bool isTLSReg() const { return Kind == TLSRegister; }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000372 bool isDirectBr() const { return Kind == Expression ||
373 (Kind == Immediate && isInt<26>(getImm()) &&
374 (getImm() & 3) == 0); }
375 bool isCondBr() const { return Kind == Expression ||
376 (Kind == Immediate && isInt<16>(getImm()) &&
377 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000378 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000379 bool isCCRegNumber() const { return (Kind == Expression
380 && isUInt<3>(getExprCRVal())) ||
381 (Kind == Immediate
382 && isUInt<3>(getImm())); }
383 bool isCRBitNumber() const { return (Kind == Expression
384 && isUInt<5>(getExprCRVal())) ||
385 (Kind == Immediate
386 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000387 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
388 isPowerOf2_32(getImm()); }
389 bool isMem() const { return false; }
390 bool isReg() const { return false; }
391
392 void addRegOperands(MCInst &Inst, unsigned N) const {
393 llvm_unreachable("addRegOperands");
394 }
395
396 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
397 assert(N == 1 && "Invalid number of operands!");
398 Inst.addOperand(MCOperand::CreateReg(RRegs[getReg()]));
399 }
400
401 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
402 assert(N == 1 && "Invalid number of operands!");
403 Inst.addOperand(MCOperand::CreateReg(RRegsNoR0[getReg()]));
404 }
405
406 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
407 assert(N == 1 && "Invalid number of operands!");
408 Inst.addOperand(MCOperand::CreateReg(XRegs[getReg()]));
409 }
410
411 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
412 assert(N == 1 && "Invalid number of operands!");
413 Inst.addOperand(MCOperand::CreateReg(XRegsNoX0[getReg()]));
414 }
415
416 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
417 if (isPPC64())
418 addRegG8RCOperands(Inst, N);
419 else
420 addRegGPRCOperands(Inst, N);
421 }
422
423 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
424 if (isPPC64())
425 addRegG8RCNoX0Operands(Inst, N);
426 else
427 addRegGPRCNoR0Operands(Inst, N);
428 }
429
430 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
431 assert(N == 1 && "Invalid number of operands!");
432 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
433 }
434
435 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
436 assert(N == 1 && "Invalid number of operands!");
437 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
438 }
439
440 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
441 assert(N == 1 && "Invalid number of operands!");
442 Inst.addOperand(MCOperand::CreateReg(VRegs[getReg()]));
443 }
444
445 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
446 assert(N == 1 && "Invalid number of operands!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000447 Inst.addOperand(MCOperand::CreateReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000448 }
449
450 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
451 assert(N == 1 && "Invalid number of operands!");
452 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCCReg()]));
453 }
454
455 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
456 assert(N == 1 && "Invalid number of operands!");
457 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCRBitMask()]));
458 }
459
460 void addImmOperands(MCInst &Inst, unsigned N) const {
461 assert(N == 1 && "Invalid number of operands!");
462 if (Kind == Immediate)
463 Inst.addOperand(MCOperand::CreateImm(getImm()));
464 else
465 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
466 }
467
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000468 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
469 assert(N == 1 && "Invalid number of operands!");
470 if (Kind == Immediate)
471 Inst.addOperand(MCOperand::CreateImm(getImm() / 4));
472 else
473 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
474 }
475
Ulrich Weigand5b427592013-07-05 12:22:36 +0000476 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
477 assert(N == 1 && "Invalid number of operands!");
478 Inst.addOperand(MCOperand::CreateExpr(getTLSReg()));
479 }
480
Ulrich Weigand640192d2013-05-03 19:49:39 +0000481 StringRef getToken() const {
482 assert(Kind == Token && "Invalid access!");
483 return StringRef(Tok.Data, Tok.Length);
484 }
485
486 virtual void print(raw_ostream &OS) const;
487
488 static PPCOperand *CreateToken(StringRef Str, SMLoc S, bool IsPPC64) {
489 PPCOperand *Op = new PPCOperand(Token);
490 Op->Tok.Data = Str.data();
491 Op->Tok.Length = Str.size();
492 Op->StartLoc = S;
493 Op->EndLoc = S;
494 Op->IsPPC64 = IsPPC64;
495 return Op;
496 }
497
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000498 static PPCOperand *CreateTokenWithStringCopy(StringRef Str, SMLoc S,
499 bool IsPPC64) {
500 // Allocate extra memory for the string and copy it.
501 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
502 PPCOperand *Op = new (Mem) PPCOperand(Token);
503 Op->Tok.Data = (const char *)(Op + 1);
504 Op->Tok.Length = Str.size();
505 std::memcpy((char *)(Op + 1), Str.data(), Str.size());
506 Op->StartLoc = S;
507 Op->EndLoc = S;
508 Op->IsPPC64 = IsPPC64;
509 return Op;
510 }
511
Ulrich Weigand640192d2013-05-03 19:49:39 +0000512 static PPCOperand *CreateImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
513 PPCOperand *Op = new PPCOperand(Immediate);
514 Op->Imm.Val = Val;
515 Op->StartLoc = S;
516 Op->EndLoc = E;
517 Op->IsPPC64 = IsPPC64;
518 return Op;
519 }
520
521 static PPCOperand *CreateExpr(const MCExpr *Val,
522 SMLoc S, SMLoc E, bool IsPPC64) {
523 PPCOperand *Op = new PPCOperand(Expression);
524 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000525 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000526 Op->StartLoc = S;
527 Op->EndLoc = E;
528 Op->IsPPC64 = IsPPC64;
529 return Op;
530 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000531
532 static PPCOperand *CreateTLSReg(const MCSymbolRefExpr *Sym,
533 SMLoc S, SMLoc E, bool IsPPC64) {
534 PPCOperand *Op = new PPCOperand(TLSRegister);
535 Op->TLSReg.Sym = Sym;
536 Op->StartLoc = S;
537 Op->EndLoc = E;
538 Op->IsPPC64 = IsPPC64;
539 return Op;
540 }
541
542 static PPCOperand *CreateFromMCExpr(const MCExpr *Val,
543 SMLoc S, SMLoc E, bool IsPPC64) {
544 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
545 return CreateImm(CE->getValue(), S, E, IsPPC64);
546
547 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
548 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
549 return CreateTLSReg(SRE, S, E, IsPPC64);
550
551 return CreateExpr(Val, S, E, IsPPC64);
552 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000553};
554
555} // end anonymous namespace.
556
557void PPCOperand::print(raw_ostream &OS) const {
558 switch (Kind) {
559 case Token:
560 OS << "'" << getToken() << "'";
561 break;
562 case Immediate:
563 OS << getImm();
564 break;
565 case Expression:
566 getExpr()->print(OS);
567 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000568 case TLSRegister:
569 getTLSReg()->print(OS);
570 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000571 }
572}
573
574
Ulrich Weigandd8394902013-05-03 19:50:27 +0000575void PPCAsmParser::
576ProcessInstruction(MCInst &Inst,
577 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000578 int Opcode = Inst.getOpcode();
579 switch (Opcode) {
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000580 case PPC::LAx: {
581 MCInst TmpInst;
582 TmpInst.setOpcode(PPC::LA);
583 TmpInst.addOperand(Inst.getOperand(0));
584 TmpInst.addOperand(Inst.getOperand(2));
585 TmpInst.addOperand(Inst.getOperand(1));
586 Inst = TmpInst;
587 break;
588 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000589 case PPC::SUBI: {
590 MCInst TmpInst;
591 int64_t N = Inst.getOperand(2).getImm();
592 TmpInst.setOpcode(PPC::ADDI);
593 TmpInst.addOperand(Inst.getOperand(0));
594 TmpInst.addOperand(Inst.getOperand(1));
595 TmpInst.addOperand(MCOperand::CreateImm(-N));
596 Inst = TmpInst;
597 break;
598 }
599 case PPC::SUBIS: {
600 MCInst TmpInst;
601 int64_t N = Inst.getOperand(2).getImm();
602 TmpInst.setOpcode(PPC::ADDIS);
603 TmpInst.addOperand(Inst.getOperand(0));
604 TmpInst.addOperand(Inst.getOperand(1));
605 TmpInst.addOperand(MCOperand::CreateImm(-N));
606 Inst = TmpInst;
607 break;
608 }
609 case PPC::SUBIC: {
610 MCInst TmpInst;
611 int64_t N = Inst.getOperand(2).getImm();
612 TmpInst.setOpcode(PPC::ADDIC);
613 TmpInst.addOperand(Inst.getOperand(0));
614 TmpInst.addOperand(Inst.getOperand(1));
615 TmpInst.addOperand(MCOperand::CreateImm(-N));
616 Inst = TmpInst;
617 break;
618 }
619 case PPC::SUBICo: {
620 MCInst TmpInst;
621 int64_t N = Inst.getOperand(2).getImm();
622 TmpInst.setOpcode(PPC::ADDICo);
623 TmpInst.addOperand(Inst.getOperand(0));
624 TmpInst.addOperand(Inst.getOperand(1));
625 TmpInst.addOperand(MCOperand::CreateImm(-N));
626 Inst = TmpInst;
627 break;
628 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000629 case PPC::EXTLWI:
630 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000631 MCInst TmpInst;
632 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000633 int64_t B = Inst.getOperand(3).getImm();
634 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
635 TmpInst.addOperand(Inst.getOperand(0));
636 TmpInst.addOperand(Inst.getOperand(1));
637 TmpInst.addOperand(MCOperand::CreateImm(B));
638 TmpInst.addOperand(MCOperand::CreateImm(0));
639 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
640 Inst = TmpInst;
641 break;
642 }
643 case PPC::EXTRWI:
644 case PPC::EXTRWIo: {
645 MCInst TmpInst;
646 int64_t N = Inst.getOperand(2).getImm();
647 int64_t B = Inst.getOperand(3).getImm();
648 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
649 TmpInst.addOperand(Inst.getOperand(0));
650 TmpInst.addOperand(Inst.getOperand(1));
651 TmpInst.addOperand(MCOperand::CreateImm(B + N));
652 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
653 TmpInst.addOperand(MCOperand::CreateImm(31));
654 Inst = TmpInst;
655 break;
656 }
657 case PPC::INSLWI:
658 case PPC::INSLWIo: {
659 MCInst TmpInst;
660 int64_t N = Inst.getOperand(2).getImm();
661 int64_t B = Inst.getOperand(3).getImm();
662 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
663 TmpInst.addOperand(Inst.getOperand(0));
664 TmpInst.addOperand(Inst.getOperand(0));
665 TmpInst.addOperand(Inst.getOperand(1));
666 TmpInst.addOperand(MCOperand::CreateImm(32 - B));
667 TmpInst.addOperand(MCOperand::CreateImm(B));
668 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
669 Inst = TmpInst;
670 break;
671 }
672 case PPC::INSRWI:
673 case PPC::INSRWIo: {
674 MCInst TmpInst;
675 int64_t N = Inst.getOperand(2).getImm();
676 int64_t B = Inst.getOperand(3).getImm();
677 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
678 TmpInst.addOperand(Inst.getOperand(0));
679 TmpInst.addOperand(Inst.getOperand(0));
680 TmpInst.addOperand(Inst.getOperand(1));
681 TmpInst.addOperand(MCOperand::CreateImm(32 - (B + N)));
682 TmpInst.addOperand(MCOperand::CreateImm(B));
683 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
684 Inst = TmpInst;
685 break;
686 }
687 case PPC::ROTRWI:
688 case PPC::ROTRWIo: {
689 MCInst TmpInst;
690 int64_t N = Inst.getOperand(2).getImm();
691 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
692 TmpInst.addOperand(Inst.getOperand(0));
693 TmpInst.addOperand(Inst.getOperand(1));
694 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
695 TmpInst.addOperand(MCOperand::CreateImm(0));
696 TmpInst.addOperand(MCOperand::CreateImm(31));
697 Inst = TmpInst;
698 break;
699 }
700 case PPC::SLWI:
701 case PPC::SLWIo: {
702 MCInst TmpInst;
703 int64_t N = Inst.getOperand(2).getImm();
704 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000705 TmpInst.addOperand(Inst.getOperand(0));
706 TmpInst.addOperand(Inst.getOperand(1));
707 TmpInst.addOperand(MCOperand::CreateImm(N));
708 TmpInst.addOperand(MCOperand::CreateImm(0));
709 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
710 Inst = TmpInst;
711 break;
712 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000713 case PPC::SRWI:
714 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000715 MCInst TmpInst;
716 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000717 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000718 TmpInst.addOperand(Inst.getOperand(0));
719 TmpInst.addOperand(Inst.getOperand(1));
720 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
721 TmpInst.addOperand(MCOperand::CreateImm(N));
722 TmpInst.addOperand(MCOperand::CreateImm(31));
723 Inst = TmpInst;
724 break;
725 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000726 case PPC::CLRRWI:
727 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000728 MCInst TmpInst;
729 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000730 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
731 TmpInst.addOperand(Inst.getOperand(0));
732 TmpInst.addOperand(Inst.getOperand(1));
733 TmpInst.addOperand(MCOperand::CreateImm(0));
734 TmpInst.addOperand(MCOperand::CreateImm(0));
735 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
736 Inst = TmpInst;
737 break;
738 }
739 case PPC::CLRLSLWI:
740 case PPC::CLRLSLWIo: {
741 MCInst TmpInst;
742 int64_t B = Inst.getOperand(2).getImm();
743 int64_t N = Inst.getOperand(3).getImm();
744 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
745 TmpInst.addOperand(Inst.getOperand(0));
746 TmpInst.addOperand(Inst.getOperand(1));
747 TmpInst.addOperand(MCOperand::CreateImm(N));
748 TmpInst.addOperand(MCOperand::CreateImm(B - N));
749 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
750 Inst = TmpInst;
751 break;
752 }
753 case PPC::EXTLDI:
754 case PPC::EXTLDIo: {
755 MCInst TmpInst;
756 int64_t N = Inst.getOperand(2).getImm();
757 int64_t B = Inst.getOperand(3).getImm();
758 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
759 TmpInst.addOperand(Inst.getOperand(0));
760 TmpInst.addOperand(Inst.getOperand(1));
761 TmpInst.addOperand(MCOperand::CreateImm(B));
762 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
763 Inst = TmpInst;
764 break;
765 }
766 case PPC::EXTRDI:
767 case PPC::EXTRDIo: {
768 MCInst TmpInst;
769 int64_t N = Inst.getOperand(2).getImm();
770 int64_t B = Inst.getOperand(3).getImm();
771 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
772 TmpInst.addOperand(Inst.getOperand(0));
773 TmpInst.addOperand(Inst.getOperand(1));
774 TmpInst.addOperand(MCOperand::CreateImm(B + N));
775 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
776 Inst = TmpInst;
777 break;
778 }
779 case PPC::INSRDI:
780 case PPC::INSRDIo: {
781 MCInst TmpInst;
782 int64_t N = Inst.getOperand(2).getImm();
783 int64_t B = Inst.getOperand(3).getImm();
784 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
785 TmpInst.addOperand(Inst.getOperand(0));
786 TmpInst.addOperand(Inst.getOperand(0));
787 TmpInst.addOperand(Inst.getOperand(1));
788 TmpInst.addOperand(MCOperand::CreateImm(64 - (B + N)));
789 TmpInst.addOperand(MCOperand::CreateImm(B));
790 Inst = TmpInst;
791 break;
792 }
793 case PPC::ROTRDI:
794 case PPC::ROTRDIo: {
795 MCInst TmpInst;
796 int64_t N = Inst.getOperand(2).getImm();
797 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
798 TmpInst.addOperand(Inst.getOperand(0));
799 TmpInst.addOperand(Inst.getOperand(1));
800 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
801 TmpInst.addOperand(MCOperand::CreateImm(0));
802 Inst = TmpInst;
803 break;
804 }
805 case PPC::SLDI:
806 case PPC::SLDIo: {
807 MCInst TmpInst;
808 int64_t N = Inst.getOperand(2).getImm();
809 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000810 TmpInst.addOperand(Inst.getOperand(0));
811 TmpInst.addOperand(Inst.getOperand(1));
812 TmpInst.addOperand(MCOperand::CreateImm(N));
813 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
814 Inst = TmpInst;
815 break;
816 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000817 case PPC::SRDI:
818 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000819 MCInst TmpInst;
820 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000821 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000822 TmpInst.addOperand(Inst.getOperand(0));
823 TmpInst.addOperand(Inst.getOperand(1));
824 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
825 TmpInst.addOperand(MCOperand::CreateImm(N));
826 Inst = TmpInst;
827 break;
828 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000829 case PPC::CLRRDI:
830 case PPC::CLRRDIo: {
831 MCInst TmpInst;
832 int64_t N = Inst.getOperand(2).getImm();
833 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
834 TmpInst.addOperand(Inst.getOperand(0));
835 TmpInst.addOperand(Inst.getOperand(1));
836 TmpInst.addOperand(MCOperand::CreateImm(0));
837 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
838 Inst = TmpInst;
839 break;
840 }
841 case PPC::CLRLSLDI:
842 case PPC::CLRLSLDIo: {
843 MCInst TmpInst;
844 int64_t B = Inst.getOperand(2).getImm();
845 int64_t N = Inst.getOperand(3).getImm();
846 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
847 TmpInst.addOperand(Inst.getOperand(0));
848 TmpInst.addOperand(Inst.getOperand(1));
849 TmpInst.addOperand(MCOperand::CreateImm(N));
850 TmpInst.addOperand(MCOperand::CreateImm(B - N));
851 Inst = TmpInst;
852 break;
853 }
Ulrich Weigandd8394902013-05-03 19:50:27 +0000854 }
855}
856
Ulrich Weigand640192d2013-05-03 19:49:39 +0000857bool PPCAsmParser::
858MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
859 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
860 MCStreamer &Out, unsigned &ErrorInfo,
861 bool MatchingInlineAsm) {
862 MCInst Inst;
863
864 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
865 default: break;
866 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +0000867 // Post-process instructions (typically extended mnemonics)
868 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000869 Inst.setLoc(IDLoc);
870 Out.EmitInstruction(Inst);
871 return false;
872 case Match_MissingFeature:
873 return Error(IDLoc, "instruction use requires an option to be enabled");
874 case Match_MnemonicFail:
875 return Error(IDLoc, "unrecognized instruction mnemonic");
876 case Match_InvalidOperand: {
877 SMLoc ErrorLoc = IDLoc;
878 if (ErrorInfo != ~0U) {
879 if (ErrorInfo >= Operands.size())
880 return Error(IDLoc, "too few operands for instruction");
881
882 ErrorLoc = ((PPCOperand*)Operands[ErrorInfo])->getStartLoc();
883 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
884 }
885
886 return Error(ErrorLoc, "invalid operand for instruction");
887 }
888 }
889
890 llvm_unreachable("Implement any new match types added!");
891}
892
893bool PPCAsmParser::
894MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
895 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +0000896 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000897
Ulrich Weigand509c2402013-05-06 11:16:57 +0000898 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000899 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
900 IntVal = 8;
901 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000902 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000903 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
904 IntVal = 9;
905 return false;
Hal Finkel52727c62013-07-02 03:39:34 +0000906 } else if (Name.equals_lower("vrsave")) {
907 RegNo = PPC::VRSAVE;
908 IntVal = 256;
909 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000910 } else if (Name.substr(0, 1).equals_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000911 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
912 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
913 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000914 } else if (Name.substr(0, 1).equals_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000915 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
916 RegNo = FRegs[IntVal];
917 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000918 } else if (Name.substr(0, 1).equals_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000919 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
920 RegNo = VRegs[IntVal];
921 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +0000922 } else if (Name.substr(0, 2).equals_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +0000923 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
924 RegNo = CRRegs[IntVal];
925 return false;
926 }
927 }
928
929 return true;
930}
931
932bool PPCAsmParser::
933ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
934 const AsmToken &Tok = Parser.getTok();
935 StartLoc = Tok.getLoc();
936 EndLoc = Tok.getEndLoc();
937 RegNo = 0;
938 int64_t IntVal;
939
940 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
941 Parser.Lex(); // Eat identifier token.
942 return false;
943 }
944
945 return Error(StartLoc, "invalid register name");
946}
947
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +0000948/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +0000949/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +0000950/// symbol variants. If all symbols with modifier use the same
951/// variant, return the corresponding PPCMCExpr::VariantKind,
952/// and a modified expression using the default symbol variant.
953/// Otherwise, return NULL.
954const MCExpr *PPCAsmParser::
955ExtractModifierFromExpr(const MCExpr *E,
956 PPCMCExpr::VariantKind &Variant) {
957 MCContext &Context = getParser().getContext();
958 Variant = PPCMCExpr::VK_PPC_None;
959
960 switch (E->getKind()) {
961 case MCExpr::Target:
962 case MCExpr::Constant:
963 return 0;
964
965 case MCExpr::SymbolRef: {
966 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
967
968 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +0000969 case MCSymbolRefExpr::VK_PPC_LO:
970 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000971 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +0000972 case MCSymbolRefExpr::VK_PPC_HI:
973 Variant = PPCMCExpr::VK_PPC_HI;
974 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +0000975 case MCSymbolRefExpr::VK_PPC_HA:
976 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000977 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +0000978 case MCSymbolRefExpr::VK_PPC_HIGHER:
979 Variant = PPCMCExpr::VK_PPC_HIGHER;
980 break;
981 case MCSymbolRefExpr::VK_PPC_HIGHERA:
982 Variant = PPCMCExpr::VK_PPC_HIGHERA;
983 break;
984 case MCSymbolRefExpr::VK_PPC_HIGHEST:
985 Variant = PPCMCExpr::VK_PPC_HIGHEST;
986 break;
987 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
988 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
989 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +0000990 default:
991 return 0;
992 }
993
994 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
995 }
996
997 case MCExpr::Unary: {
998 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
999 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1000 if (!Sub)
1001 return 0;
1002 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1003 }
1004
1005 case MCExpr::Binary: {
1006 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1007 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1008 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1009 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1010
1011 if (!LHS && !RHS)
1012 return 0;
1013
1014 if (!LHS) LHS = BE->getLHS();
1015 if (!RHS) RHS = BE->getRHS();
1016
1017 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1018 Variant = RHSVariant;
1019 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1020 Variant = LHSVariant;
1021 else if (LHSVariant == RHSVariant)
1022 Variant = LHSVariant;
1023 else
1024 return 0;
1025
1026 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1027 }
1028 }
1029
1030 llvm_unreachable("Invalid expression kind!");
1031}
1032
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001033/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1034/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1035/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1036/// FIXME: This is a hack.
1037const MCExpr *PPCAsmParser::
1038FixupVariantKind(const MCExpr *E) {
1039 MCContext &Context = getParser().getContext();
1040
1041 switch (E->getKind()) {
1042 case MCExpr::Target:
1043 case MCExpr::Constant:
1044 return E;
1045
1046 case MCExpr::SymbolRef: {
1047 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1048 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1049
1050 switch (SRE->getKind()) {
1051 case MCSymbolRefExpr::VK_TLSGD:
1052 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1053 break;
1054 case MCSymbolRefExpr::VK_TLSLD:
1055 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1056 break;
1057 default:
1058 return E;
1059 }
1060 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1061 }
1062
1063 case MCExpr::Unary: {
1064 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1065 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1066 if (Sub == UE->getSubExpr())
1067 return E;
1068 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1069 }
1070
1071 case MCExpr::Binary: {
1072 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1073 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1074 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1075 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1076 return E;
1077 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1078 }
1079 }
1080
1081 llvm_unreachable("Invalid expression kind!");
1082}
1083
Ulrich Weigand96e65782013-06-20 16:23:52 +00001084/// Parse an expression. This differs from the default "parseExpression"
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001085/// in that it handles complex \code @l/@ha \endcode modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001086bool PPCAsmParser::
1087ParseExpression(const MCExpr *&EVal) {
1088 if (getParser().parseExpression(EVal))
1089 return true;
1090
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001091 EVal = FixupVariantKind(EVal);
1092
Ulrich Weigand96e65782013-06-20 16:23:52 +00001093 PPCMCExpr::VariantKind Variant;
1094 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1095 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001096 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001097
1098 return false;
1099}
1100
Ulrich Weigand640192d2013-05-03 19:49:39 +00001101bool PPCAsmParser::
1102ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1103 SMLoc S = Parser.getTok().getLoc();
1104 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1105 const MCExpr *EVal;
1106 PPCOperand *Op;
1107
1108 // Attempt to parse the next token as an immediate
1109 switch (getLexer().getKind()) {
1110 // Special handling for register names. These are interpreted
1111 // as immediates corresponding to the register number.
1112 case AsmToken::Percent:
1113 Parser.Lex(); // Eat the '%'.
1114 unsigned RegNo;
1115 int64_t IntVal;
1116 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1117 Parser.Lex(); // Eat the identifier token.
1118 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1119 Operands.push_back(Op);
1120 return false;
1121 }
1122 return Error(S, "invalid register name");
1123
1124 // All other expressions
1125 case AsmToken::LParen:
1126 case AsmToken::Plus:
1127 case AsmToken::Minus:
1128 case AsmToken::Integer:
1129 case AsmToken::Identifier:
1130 case AsmToken::Dot:
1131 case AsmToken::Dollar:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001132 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001133 break;
1134 /* fall through */
1135 default:
1136 return Error(S, "unknown operand");
1137 }
1138
Ulrich Weigand640192d2013-05-03 19:49:39 +00001139 // Push the parsed operand into the list of operands
Ulrich Weigand5b427592013-07-05 12:22:36 +00001140 Op = PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001141 Operands.push_back(Op);
1142
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001143 // Check whether this is a TLS call expression
1144 bool TLSCall = false;
1145 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1146 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1147
1148 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1149 const MCExpr *TLSSym;
1150
1151 Parser.Lex(); // Eat the '('.
1152 S = Parser.getTok().getLoc();
1153 if (ParseExpression(TLSSym))
1154 return Error(S, "invalid TLS call expression");
1155 if (getLexer().isNot(AsmToken::RParen))
1156 return Error(Parser.getTok().getLoc(), "missing ')'");
1157 E = Parser.getTok().getLoc();
1158 Parser.Lex(); // Eat the ')'.
1159
Ulrich Weigand5b427592013-07-05 12:22:36 +00001160 Op = PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64());
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001161 Operands.push_back(Op);
1162 }
1163
1164 // Otherwise, check for D-form memory operands
1165 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001166 Parser.Lex(); // Eat the '('.
1167 S = Parser.getTok().getLoc();
1168
1169 int64_t IntVal;
1170 switch (getLexer().getKind()) {
1171 case AsmToken::Percent:
1172 Parser.Lex(); // Eat the '%'.
1173 unsigned RegNo;
1174 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1175 return Error(S, "invalid register name");
1176 Parser.Lex(); // Eat the identifier token.
1177 break;
1178
1179 case AsmToken::Integer:
1180 if (getParser().parseAbsoluteExpression(IntVal) ||
1181 IntVal < 0 || IntVal > 31)
1182 return Error(S, "invalid register number");
1183 break;
1184
1185 default:
1186 return Error(S, "invalid memory operand");
1187 }
1188
1189 if (getLexer().isNot(AsmToken::RParen))
1190 return Error(Parser.getTok().getLoc(), "missing ')'");
1191 E = Parser.getTok().getLoc();
1192 Parser.Lex(); // Eat the ')'.
1193
1194 Op = PPCOperand::CreateImm(IntVal, S, E, isPPC64());
1195 Operands.push_back(Op);
1196 }
1197
1198 return false;
1199}
1200
1201/// Parse an instruction mnemonic followed by its operands.
1202bool PPCAsmParser::
1203ParseInstruction(ParseInstructionInfo &Info, StringRef Name, SMLoc NameLoc,
1204 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1205 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001206 // If the next character is a '+' or '-', we need to add it to the
1207 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001208 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001209 if (getLexer().is(AsmToken::Plus)) {
1210 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001211 NewOpcode = Name;
1212 NewOpcode += '+';
1213 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001214 }
1215 if (getLexer().is(AsmToken::Minus)) {
1216 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001217 NewOpcode = Name;
1218 NewOpcode += '-';
1219 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001220 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001221 // If the instruction ends in a '.', we need to create a separate
1222 // token for it, to match what TableGen is doing.
1223 size_t Dot = Name.find('.');
1224 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001225 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1226 Operands.push_back(
1227 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1228 else
1229 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001230 if (Dot != StringRef::npos) {
1231 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1232 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001233 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1234 Operands.push_back(
1235 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1236 else
1237 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001238 }
1239
1240 // If there are no more operands then finish
1241 if (getLexer().is(AsmToken::EndOfStatement))
1242 return false;
1243
1244 // Parse the first operand
1245 if (ParseOperand(Operands))
1246 return true;
1247
1248 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1249 getLexer().is(AsmToken::Comma)) {
1250 // Consume the comma token
1251 getLexer().Lex();
1252
1253 // Parse the next operand
1254 if (ParseOperand(Operands))
1255 return true;
1256 }
1257
1258 return false;
1259}
1260
1261/// ParseDirective parses the PPC specific directives
1262bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1263 StringRef IDVal = DirectiveID.getIdentifier();
1264 if (IDVal == ".word")
Ulrich Weigand78a5a112013-07-09 07:59:25 +00001265 return ParseDirectiveWord(2, DirectiveID.getLoc());
1266 if (IDVal == ".llong")
1267 return ParseDirectiveWord(8, DirectiveID.getLoc());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001268 if (IDVal == ".tc")
1269 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
Ulrich Weigand55daa772013-07-09 10:00:34 +00001270 if (IDVal == ".machine")
1271 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001272 return true;
1273}
1274
1275/// ParseDirectiveWord
1276/// ::= .word [ expression (, expression)* ]
1277bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1278 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1279 for (;;) {
1280 const MCExpr *Value;
1281 if (getParser().parseExpression(Value))
1282 return true;
1283
1284 getParser().getStreamer().EmitValue(Value, Size);
1285
1286 if (getLexer().is(AsmToken::EndOfStatement))
1287 break;
1288
1289 if (getLexer().isNot(AsmToken::Comma))
1290 return Error(L, "unexpected token in directive");
1291 Parser.Lex();
1292 }
1293 }
1294
1295 Parser.Lex();
1296 return false;
1297}
1298
1299/// ParseDirectiveTC
1300/// ::= .tc [ symbol (, expression)* ]
1301bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
1302 // Skip TC symbol, which is only used with XCOFF.
1303 while (getLexer().isNot(AsmToken::EndOfStatement)
1304 && getLexer().isNot(AsmToken::Comma))
1305 Parser.Lex();
1306 if (getLexer().isNot(AsmToken::Comma))
1307 return Error(L, "unexpected token in directive");
1308 Parser.Lex();
1309
1310 // Align to word size.
1311 getParser().getStreamer().EmitValueToAlignment(Size);
1312
1313 // Emit expressions.
1314 return ParseDirectiveWord(Size, L);
1315}
1316
Ulrich Weigand55daa772013-07-09 10:00:34 +00001317/// ParseDirectiveMachine
1318/// ::= .machine [ cpu | "push" | "pop" ]
1319bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
1320 if (getLexer().isNot(AsmToken::Identifier) &&
1321 getLexer().isNot(AsmToken::String))
1322 return Error(L, "unexpected token in directive");
1323
1324 StringRef CPU = Parser.getTok().getIdentifier();
1325 Parser.Lex();
1326
1327 // FIXME: Right now, the parser always allows any available
1328 // instruction, so the .machine directive is not useful.
1329 // Implement ".machine any" (by doing nothing) for the benefit
1330 // of existing assembler code. Likewise, we can then implement
1331 // ".machine push" and ".machine pop" as no-op.
1332 if (CPU != "any" && CPU != "push" && CPU != "pop")
1333 return Error(L, "unrecognized machine type");
1334
1335 if (getLexer().isNot(AsmToken::EndOfStatement))
1336 return Error(L, "unexpected token in directive");
1337
1338 return false;
1339}
1340
Ulrich Weigand640192d2013-05-03 19:49:39 +00001341/// Force static initialization.
1342extern "C" void LLVMInitializePowerPCAsmParser() {
1343 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1344 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001345 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001346}
1347
1348#define GET_REGISTER_MATCHER
1349#define GET_MATCHER_IMPLEMENTATION
1350#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001351
1352// Define this matcher function after the auto-generated include so we
1353// have the match class enum definitions.
1354unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
1355 unsigned Kind) {
1356 // If the kind is a token for a literal immediate, check if our asm
1357 // operand matches. This is for InstAliases which have a fixed-value
1358 // immediate in the syntax.
1359 int64_t ImmVal;
1360 switch (Kind) {
1361 case MCK_0: ImmVal = 0; break;
1362 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001363 case MCK_2: ImmVal = 2; break;
1364 case MCK_3: ImmVal = 3; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001365 default: return Match_InvalidOperand;
1366 }
1367
1368 PPCOperand *Op = static_cast<PPCOperand*>(AsmOp);
1369 if (Op->isImm() && Op->getImm() == ImmVal)
1370 return Match_Success;
1371
1372 return Match_InvalidOperand;
1373}
1374
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001375const MCExpr *
1376PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1377 MCSymbolRefExpr::VariantKind Variant,
1378 MCContext &Ctx) {
1379 switch (Variant) {
1380 case MCSymbolRefExpr::VK_PPC_LO:
1381 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1382 case MCSymbolRefExpr::VK_PPC_HI:
1383 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1384 case MCSymbolRefExpr::VK_PPC_HA:
1385 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1386 case MCSymbolRefExpr::VK_PPC_HIGHER:
1387 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1388 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1389 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1390 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1391 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1392 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1393 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1394 default:
1395 return 0;
1396 }
1397}