Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===// |
| 2 | // |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 5295e1d | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 7503d46 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 23 | def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 24 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 25 | ]>; |
| 26 | |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 27 | def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 28 | def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, |
| 29 | SDTCisVT<1, i32> ]>; |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 30 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 31 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 32 | ]>; |
| 33 | |
Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 34 | def SDT_PPCvcmp : SDTypeProfile<1, 3, [ |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 35 | SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> |
| 36 | ]>; |
| 37 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 38 | def SDT_PPCcondbr : SDTypeProfile<0, 3, [ |
Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 39 | SDTCisVT<0, i32>, SDTCisVT<2, OtherVT> |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 40 | ]>; |
| 41 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 42 | def SDT_PPClbrx : SDTypeProfile<1, 2, [ |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 43 | SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 44 | ]>; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 45 | def SDT_PPCstbrx : SDTypeProfile<0, 3, [ |
Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 46 | SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT> |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 47 | ]>; |
| 48 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 49 | def SDT_PPClarx : SDTypeProfile<1, 1, [ |
| 50 | SDTCisInt<0>, SDTCisPtrTy<1> |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 51 | ]>; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 52 | def SDT_PPCstcx : SDTypeProfile<0, 2, [ |
| 53 | SDTCisInt<0>, SDTCisPtrTy<1> |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 54 | ]>; |
| 55 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 56 | def SDT_PPCTC_ret : SDTypeProfile<0, 2, [ |
| 57 | SDTCisPtrTy<0>, SDTCisVT<1, i32> |
| 58 | ]>; |
| 59 | |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 60 | |
Chris Lattner | 27f5345 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 61 | //===----------------------------------------------------------------------===// |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 62 | // PowerPC specific DAG Nodes. |
| 63 | // |
| 64 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 65 | def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>; |
| 66 | def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>; |
| 67 | |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 68 | def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>; |
| 69 | def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>; |
| 70 | def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>; |
| 71 | def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>; |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 72 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 73 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 74 | def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>; |
| 75 | def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>; |
Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 76 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, |
| 77 | [SDNPHasChain, SDNPMayStore]>; |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 78 | def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx, |
| 79 | [SDNPHasChain, SDNPMayLoad]>; |
| 80 | def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx, |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 81 | [SDNPHasChain, SDNPMayLoad]>; |
Chris Lattner | cd7f101 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 82 | |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 83 | // Extract FPSCR (not modeled at the DAG level). |
| 84 | def PPCmffs : SDNode<"PPCISD::MFFS", |
| 85 | SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>; |
| 86 | |
| 87 | // Perform FADD in round-to-zero mode. |
| 88 | def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>; |
| 89 | |
Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 90 | |
Chris Lattner | 261009a | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 91 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 92 | // Type constraint for fsel. |
| 93 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 94 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 95 | |
Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 96 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 97 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
Tilmann Scheller | d1aaa32 | 2009-08-15 11:54:46 +0000 | [diff] [blame] | 98 | def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>; |
Nate Begeman | 69caef2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 99 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 100 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 101 | |
Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 102 | def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>; |
| 103 | def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp, |
| 104 | [SDNPMayLoad]>; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 105 | def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>; |
Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 106 | def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>; |
| 107 | def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>; |
| 108 | def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>; |
Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 109 | def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>; |
| 110 | def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>; |
| 111 | def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>; |
| 112 | def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp, |
| 113 | [SDNPHasChain]>; |
| 114 | def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>; |
Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 115 | |
Chris Lattner | a8713b1 | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 116 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | 7e9440a | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 117 | |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 118 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 119 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 120 | def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>; |
| 121 | def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>; |
| 122 | def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>; |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 123 | |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 124 | // These are target-independent nodes, but have target-specific formats. |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 125 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 126 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 127 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 128 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Chris Lattner | f979794 | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 129 | |
Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 130 | def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 131 | def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall, |
| 132 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
| 133 | SDNPVariadic]>; |
| 134 | def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall, |
| 135 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
| 136 | SDNPVariadic]>; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 137 | def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 138 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 139 | def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>, |
Jakob Stoklund Olesen | a954e92 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 140 | [SDNPHasChain, SDNPSideEffect, |
| 141 | SDNPInGlue, SDNPOutGlue]>; |
Tilmann Scheller | 79fef93 | 2009-12-18 13:00:15 +0000 | [diff] [blame] | 142 | def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>, |
Jakob Stoklund Olesen | a954e92 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 143 | [SDNPHasChain, SDNPSideEffect, |
| 144 | SDNPInGlue, SDNPOutGlue]>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 145 | def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 146 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 147 | def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone, |
| 148 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
| 149 | SDNPVariadic]>; |
Chris Lattner | b1e9e37 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 150 | |
Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 151 | def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 152 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Nate Begeman | b11b8e4 | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 153 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 154 | def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 155 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 156 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 157 | def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP", |
| 158 | SDTypeProfile<1, 1, [SDTCisInt<0>, |
| 159 | SDTCisPtrTy<1>]>, |
| 160 | [SDNPHasChain, SDNPSideEffect]>; |
| 161 | def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP", |
| 162 | SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>, |
| 163 | [SDNPHasChain, SDNPSideEffect]>; |
| 164 | |
Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 165 | def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 166 | def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc, |
| 167 | [SDNPHasChain, SDNPSideEffect]>; |
| 168 | |
Chris Lattner | d7495ae | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 169 | def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 170 | def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>; |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 171 | |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 172 | def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, |
Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 173 | [SDNPHasChain, SDNPOptInGlue]>; |
Chris Lattner | 9754d14 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 174 | |
Chris Lattner | 94de7bc | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 175 | def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, |
| 176 | [SDNPHasChain, SDNPMayLoad]>; |
Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 177 | def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, |
| 178 | [SDNPHasChain, SDNPMayStore]>; |
Chris Lattner | a7976d3 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 179 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 180 | // Instructions to set/unset CR bit 6 for SVR4 vararg calls |
| 181 | def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone, |
| 182 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
| 183 | def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone, |
| 184 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
| 185 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 186 | // Instructions to support atomic operations |
Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 187 | def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx, |
| 188 | [SDNPHasChain, SDNPMayLoad]>; |
| 189 | def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx, |
| 190 | [SDNPHasChain, SDNPMayStore]>; |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 191 | |
Bill Schmidt | 2791778 | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 192 | // Instructions to support medium and large code model |
Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 193 | def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>; |
| 194 | def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>; |
| 195 | def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>; |
| 196 | |
| 197 | |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 198 | // Instructions to support dynamic alloca. |
| 199 | def SDTDynOp : SDTypeProfile<1, 2, []>; |
| 200 | def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; |
| 201 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 202 | //===----------------------------------------------------------------------===// |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 203 | // PowerPC specific transformation functions and pattern fragments. |
| 204 | // |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 205 | |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 206 | def SHL32 : SDNodeXForm<imm, [{ |
| 207 | // Transformation function: 31 - imm |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 208 | return getI32Imm(31 - N->getZExtValue()); |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 209 | }]>; |
| 210 | |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 211 | def SRL32 : SDNodeXForm<imm, [{ |
| 212 | // Transformation function: 32 - imm |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 213 | return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0); |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 214 | }]>; |
| 215 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 216 | def LO16 : SDNodeXForm<imm, [{ |
| 217 | // Transformation function: get the low 16 bits. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 218 | return getI32Imm((unsigned short)N->getZExtValue()); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 219 | }]>; |
| 220 | |
| 221 | def HI16 : SDNodeXForm<imm, [{ |
| 222 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 223 | return getI32Imm((unsigned)N->getZExtValue() >> 16); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 224 | }]>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 225 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 226 | def HA16 : SDNodeXForm<imm, [{ |
| 227 | // Transformation function: shift the immediate value down into the low bits. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 228 | signed int Val = N->getZExtValue(); |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 229 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 230 | }]>; |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 231 | def MB : SDNodeXForm<imm, [{ |
| 232 | // Transformation function: get the start bit of a mask |
Duncan Sands | dc84511 | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 233 | unsigned mb = 0, me; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 234 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 235 | return getI32Imm(mb); |
| 236 | }]>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 237 | |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 238 | def ME : SDNodeXForm<imm, [{ |
| 239 | // Transformation function: get the end bit of a mask |
Duncan Sands | dc84511 | 2008-10-16 13:02:33 +0000 | [diff] [blame] | 240 | unsigned mb, me = 0; |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 241 | (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 242 | return getI32Imm(me); |
| 243 | }]>; |
| 244 | def maskimm32 : PatLeaf<(imm), [{ |
| 245 | // maskImm predicate - True if immediate is a run of ones. |
| 246 | unsigned mb, me; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 247 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 248 | return isRunOfOnes((unsigned)N->getZExtValue(), mb, me); |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 249 | else |
| 250 | return false; |
| 251 | }]>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 252 | |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 253 | def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{ |
| 254 | // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit |
| 255 | // sign extended field. Used by instructions like 'addi'. |
| 256 | return (int32_t)Imm == (short)Imm; |
| 257 | }]>; |
| 258 | def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{ |
| 259 | // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit |
| 260 | // sign extended field. Used by instructions like 'addi'. |
| 261 | return (int64_t)Imm == (short)Imm; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 262 | }]>; |
Chris Lattner | 76cb006 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 263 | def immZExt16 : PatLeaf<(imm), [{ |
| 264 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 265 | // field. Used by instructions like 'ori'. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 266 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 267 | }], LO16>; |
| 268 | |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 269 | // imm16Shifted* - These match immediates where the low 16-bits are zero. There |
| 270 | // are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are |
| 271 | // identical in 32-bit mode, but in 64-bit mode, they return true if the |
| 272 | // immediate fits into a sign/zero extended 32-bit immediate (with the low bits |
| 273 | // clear). |
| 274 | def imm16ShiftedZExt : PatLeaf<(imm), [{ |
| 275 | // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the |
| 276 | // immediate are set. Used by instructions like 'xoris'. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 277 | return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0; |
Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 278 | }], HI16>; |
| 279 | |
| 280 | def imm16ShiftedSExt : PatLeaf<(imm), [{ |
| 281 | // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the |
| 282 | // immediate are set. Used by instructions like 'addis'. Identical to |
| 283 | // imm16ShiftedZExt in 32-bit mode. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 284 | if (N->getZExtValue() & 0xFFFF) return false; |
Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 285 | if (N->getValueType(0) == MVT::i32) |
Chris Lattner | d6e160d | 2006-06-20 21:39:30 +0000 | [diff] [blame] | 286 | return true; |
| 287 | // For 64-bit, make sure it is sext right. |
Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 288 | return N->getZExtValue() == (uint64_t)(int)N->getZExtValue(); |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 289 | }], HI16>; |
Chris Lattner | 2d8032b | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 290 | |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 291 | // Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 292 | // restricted memrix (4-aligned) constants are alignment sensitive. If these |
Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 293 | // offsets are hidden behind TOC entries than the values of the lower-order |
| 294 | // bits cannot be checked directly. As a result, we need to also incorporate |
| 295 | // an alignment check into the relevant patterns. |
| 296 | |
| 297 | def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 298 | return cast<LoadSDNode>(N)->getAlignment() >= 4; |
| 299 | }]>; |
| 300 | def aligned4store : PatFrag<(ops node:$val, node:$ptr), |
| 301 | (store node:$val, node:$ptr), [{ |
| 302 | return cast<StoreSDNode>(N)->getAlignment() >= 4; |
| 303 | }]>; |
| 304 | def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ |
| 305 | return cast<LoadSDNode>(N)->getAlignment() >= 4; |
| 306 | }]>; |
| 307 | def aligned4pre_store : PatFrag< |
| 308 | (ops node:$val, node:$base, node:$offset), |
| 309 | (pre_store node:$val, node:$base, node:$offset), [{ |
| 310 | return cast<StoreSDNode>(N)->getAlignment() >= 4; |
| 311 | }]>; |
| 312 | |
| 313 | def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 314 | return cast<LoadSDNode>(N)->getAlignment() < 4; |
| 315 | }]>; |
| 316 | def unaligned4store : PatFrag<(ops node:$val, node:$ptr), |
| 317 | (store node:$val, node:$ptr), [{ |
| 318 | return cast<StoreSDNode>(N)->getAlignment() < 4; |
| 319 | }]>; |
| 320 | def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{ |
| 321 | return cast<LoadSDNode>(N)->getAlignment() < 4; |
| 322 | }]>; |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 323 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 324 | //===----------------------------------------------------------------------===// |
| 325 | // PowerPC Flag Definitions. |
| 326 | |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 327 | class isPPC64 { bit PPC64 = 1; } |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 328 | class isDOT { bit RC = 1; } |
Chris Lattner | c7cb8c7 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 329 | |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 330 | class RegConstraint<string C> { |
| 331 | string Constraints = C; |
| 332 | } |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 333 | class NoEncode<string E> { |
| 334 | string DisableEncoding = E; |
| 335 | } |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 336 | |
| 337 | |
| 338 | //===----------------------------------------------------------------------===// |
| 339 | // PowerPC Operand Definitions. |
Chris Lattner | ec1cc1b | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 340 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 341 | // In the default PowerPC assembler syntax, registers are specified simply |
| 342 | // by number, so they cannot be distinguished from immediate values (without |
| 343 | // looking at the opcode). This means that the default operand matching logic |
| 344 | // for the asm parser does not work, and we need to specify custom matchers. |
| 345 | // Since those can only be specified with RegisterOperand classes and not |
| 346 | // directly on the RegisterClass, all instructions patterns used by the asm |
| 347 | // parser need to use a RegisterOperand (instead of a RegisterClass) for |
| 348 | // all their register operands. |
| 349 | // For this purpose, we define one RegisterOperand for each RegisterClass, |
| 350 | // using the same name as the class, just in lower case. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 351 | |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 352 | def PPCRegGPRCAsmOperand : AsmOperandClass { |
| 353 | let Name = "RegGPRC"; let PredicateMethod = "isRegNumber"; |
| 354 | } |
| 355 | def gprc : RegisterOperand<GPRC> { |
| 356 | let ParserMatchClass = PPCRegGPRCAsmOperand; |
| 357 | } |
| 358 | def PPCRegG8RCAsmOperand : AsmOperandClass { |
| 359 | let Name = "RegG8RC"; let PredicateMethod = "isRegNumber"; |
| 360 | } |
| 361 | def g8rc : RegisterOperand<G8RC> { |
| 362 | let ParserMatchClass = PPCRegG8RCAsmOperand; |
| 363 | } |
| 364 | def PPCRegGPRCNoR0AsmOperand : AsmOperandClass { |
| 365 | let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber"; |
| 366 | } |
| 367 | def gprc_nor0 : RegisterOperand<GPRC_NOR0> { |
| 368 | let ParserMatchClass = PPCRegGPRCNoR0AsmOperand; |
| 369 | } |
| 370 | def PPCRegG8RCNoX0AsmOperand : AsmOperandClass { |
| 371 | let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber"; |
| 372 | } |
| 373 | def g8rc_nox0 : RegisterOperand<G8RC_NOX0> { |
| 374 | let ParserMatchClass = PPCRegG8RCNoX0AsmOperand; |
| 375 | } |
| 376 | def PPCRegF8RCAsmOperand : AsmOperandClass { |
| 377 | let Name = "RegF8RC"; let PredicateMethod = "isRegNumber"; |
| 378 | } |
| 379 | def f8rc : RegisterOperand<F8RC> { |
| 380 | let ParserMatchClass = PPCRegF8RCAsmOperand; |
| 381 | } |
| 382 | def PPCRegF4RCAsmOperand : AsmOperandClass { |
| 383 | let Name = "RegF4RC"; let PredicateMethod = "isRegNumber"; |
| 384 | } |
| 385 | def f4rc : RegisterOperand<F4RC> { |
| 386 | let ParserMatchClass = PPCRegF4RCAsmOperand; |
| 387 | } |
| 388 | def PPCRegVRRCAsmOperand : AsmOperandClass { |
| 389 | let Name = "RegVRRC"; let PredicateMethod = "isRegNumber"; |
| 390 | } |
| 391 | def vrrc : RegisterOperand<VRRC> { |
| 392 | let ParserMatchClass = PPCRegVRRCAsmOperand; |
| 393 | } |
| 394 | def PPCRegCRBITRCAsmOperand : AsmOperandClass { |
Ulrich Weigand | b86cb7d | 2013-07-04 14:24:00 +0000 | [diff] [blame] | 395 | let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 396 | } |
| 397 | def crbitrc : RegisterOperand<CRBITRC> { |
| 398 | let ParserMatchClass = PPCRegCRBITRCAsmOperand; |
| 399 | } |
| 400 | def PPCRegCRRCAsmOperand : AsmOperandClass { |
| 401 | let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber"; |
| 402 | } |
| 403 | def crrc : RegisterOperand<CRRC> { |
| 404 | let ParserMatchClass = PPCRegCRRCAsmOperand; |
| 405 | } |
| 406 | |
| 407 | def PPCS5ImmAsmOperand : AsmOperandClass { |
| 408 | let Name = "S5Imm"; let PredicateMethod = "isS5Imm"; |
| 409 | let RenderMethod = "addImmOperands"; |
| 410 | } |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 411 | def s5imm : Operand<i32> { |
| 412 | let PrintMethod = "printS5ImmOperand"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 413 | let ParserMatchClass = PPCS5ImmAsmOperand; |
| 414 | } |
| 415 | def PPCU5ImmAsmOperand : AsmOperandClass { |
| 416 | let Name = "U5Imm"; let PredicateMethod = "isU5Imm"; |
| 417 | let RenderMethod = "addImmOperands"; |
Chris Lattner | 2771e2c | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 418 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 419 | def u5imm : Operand<i32> { |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 420 | let PrintMethod = "printU5ImmOperand"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 421 | let ParserMatchClass = PPCU5ImmAsmOperand; |
| 422 | } |
| 423 | def PPCU6ImmAsmOperand : AsmOperandClass { |
| 424 | let Name = "U6Imm"; let PredicateMethod = "isU6Imm"; |
| 425 | let RenderMethod = "addImmOperands"; |
Nate Begeman | 3ad3ad4 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 426 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 427 | def u6imm : Operand<i32> { |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 428 | let PrintMethod = "printU6ImmOperand"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 429 | let ParserMatchClass = PPCU6ImmAsmOperand; |
| 430 | } |
| 431 | def PPCS16ImmAsmOperand : AsmOperandClass { |
| 432 | let Name = "S16Imm"; let PredicateMethod = "isS16Imm"; |
| 433 | let RenderMethod = "addImmOperands"; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 434 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 435 | def s16imm : Operand<i32> { |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 436 | let PrintMethod = "printS16ImmOperand"; |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 437 | let EncoderMethod = "getImm16Encoding"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 438 | let ParserMatchClass = PPCS16ImmAsmOperand; |
| 439 | } |
| 440 | def PPCU16ImmAsmOperand : AsmOperandClass { |
| 441 | let Name = "U16Imm"; let PredicateMethod = "isU16Imm"; |
| 442 | let RenderMethod = "addImmOperands"; |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 443 | } |
Chris Lattner | f006d15 | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 444 | def u16imm : Operand<i32> { |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 445 | let PrintMethod = "printU16ImmOperand"; |
Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 446 | let EncoderMethod = "getImm16Encoding"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 447 | let ParserMatchClass = PPCU16ImmAsmOperand; |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 448 | } |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 449 | def PPCS17ImmAsmOperand : AsmOperandClass { |
| 450 | let Name = "S17Imm"; let PredicateMethod = "isS17Imm"; |
| 451 | let RenderMethod = "addImmOperands"; |
| 452 | } |
| 453 | def s17imm : Operand<i32> { |
| 454 | // This operand type is used for addis/lis to allow the assembler parser |
| 455 | // to accept immediates in the range -65536..65535 for compatibility with |
| 456 | // the GNU assembler. The operand is treated as 16-bit otherwise. |
| 457 | let PrintMethod = "printS16ImmOperand"; |
| 458 | let EncoderMethod = "getImm16Encoding"; |
| 459 | let ParserMatchClass = PPCS17ImmAsmOperand; |
| 460 | } |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 461 | def PPCDirectBrAsmOperand : AsmOperandClass { |
| 462 | let Name = "DirectBr"; let PredicateMethod = "isDirectBr"; |
| 463 | let RenderMethod = "addBranchTargetOperands"; |
| 464 | } |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 465 | def directbrtarget : Operand<OtherVT> { |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 466 | let PrintMethod = "printBranchOperand"; |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 467 | let EncoderMethod = "getDirectBrEncoding"; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 468 | let ParserMatchClass = PPCDirectBrAsmOperand; |
| 469 | } |
| 470 | def absdirectbrtarget : Operand<OtherVT> { |
| 471 | let PrintMethod = "printAbsBranchOperand"; |
| 472 | let EncoderMethod = "getAbsDirectBrEncoding"; |
| 473 | let ParserMatchClass = PPCDirectBrAsmOperand; |
| 474 | } |
| 475 | def PPCCondBrAsmOperand : AsmOperandClass { |
| 476 | let Name = "CondBr"; let PredicateMethod = "isCondBr"; |
| 477 | let RenderMethod = "addBranchTargetOperands"; |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 478 | } |
| 479 | def condbrtarget : Operand<OtherVT> { |
Chris Lattner | cfedba7 | 2010-11-16 01:45:05 +0000 | [diff] [blame] | 480 | let PrintMethod = "printBranchOperand"; |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 481 | let EncoderMethod = "getCondBrEncoding"; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 482 | let ParserMatchClass = PPCCondBrAsmOperand; |
| 483 | } |
| 484 | def abscondbrtarget : Operand<OtherVT> { |
| 485 | let PrintMethod = "printAbsBranchOperand"; |
| 486 | let EncoderMethod = "getAbsCondBrEncoding"; |
| 487 | let ParserMatchClass = PPCCondBrAsmOperand; |
Nate Begeman | 6173878 | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 488 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 489 | def calltarget : Operand<iPTR> { |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 490 | let PrintMethod = "printBranchOperand"; |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 491 | let EncoderMethod = "getDirectBrEncoding"; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 492 | let ParserMatchClass = PPCDirectBrAsmOperand; |
Chris Lattner | bd9efdb | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 493 | } |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 494 | def abscalltarget : Operand<iPTR> { |
| 495 | let PrintMethod = "printAbsBranchOperand"; |
| 496 | let EncoderMethod = "getAbsDirectBrEncoding"; |
| 497 | let ParserMatchClass = PPCDirectBrAsmOperand; |
Nate Begeman | a171f6b | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 498 | } |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 499 | def PPCCRBitMaskOperand : AsmOperandClass { |
| 500 | let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask"; |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 501 | } |
Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 502 | def crbitm: Operand<i8> { |
| 503 | let PrintMethod = "printcrbitm"; |
Chris Lattner | d6a07cc | 2010-11-15 05:19:25 +0000 | [diff] [blame] | 504 | let EncoderMethod = "get_crbitm_encoding"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 505 | let ParserMatchClass = PPCCRBitMaskOperand; |
Nate Begeman | 8465fe8 | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 506 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 507 | // Address operands |
Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 508 | // A version of ptr_rc which excludes R0 (or X0 in 64-bit mode). |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 509 | def PPCRegGxRCNoR0Operand : AsmOperandClass { |
| 510 | let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber"; |
| 511 | } |
| 512 | def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> { |
| 513 | let ParserMatchClass = PPCRegGxRCNoR0Operand; |
| 514 | } |
| 515 | // A version of ptr_rc usable with the asm parser. |
| 516 | def PPCRegGxRCOperand : AsmOperandClass { |
| 517 | let Name = "RegGxRC"; let PredicateMethod = "isRegNumber"; |
| 518 | } |
| 519 | def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> { |
| 520 | let ParserMatchClass = PPCRegGxRCOperand; |
| 521 | } |
Hal Finkel | 638a9fa | 2013-03-19 18:51:05 +0000 | [diff] [blame] | 522 | |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 523 | def PPCDispRIOperand : AsmOperandClass { |
| 524 | let Name = "DispRI"; let PredicateMethod = "isS16Imm"; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 525 | let RenderMethod = "addImmOperands"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 526 | } |
| 527 | def dispRI : Operand<iPTR> { |
| 528 | let ParserMatchClass = PPCDispRIOperand; |
| 529 | } |
| 530 | def PPCDispRIXOperand : AsmOperandClass { |
| 531 | let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4"; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 532 | let RenderMethod = "addImmOperands"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 533 | } |
| 534 | def dispRIX : Operand<iPTR> { |
| 535 | let ParserMatchClass = PPCDispRIXOperand; |
| 536 | } |
Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 537 | |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 538 | def memri : Operand<iPTR> { |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 539 | let PrintMethod = "printMemRegImm"; |
Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 540 | let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg); |
Chris Lattner | efacb9e | 2010-11-15 08:22:03 +0000 | [diff] [blame] | 541 | let EncoderMethod = "getMemRIEncoding"; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 542 | } |
Chris Lattner | a5190ae | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 543 | def memrr : Operand<iPTR> { |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 544 | let PrintMethod = "printMemRegReg"; |
Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 545 | let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 546 | } |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 547 | def memrix : Operand<iPTR> { // memri where the imm is 4-aligned. |
| 548 | let PrintMethod = "printMemRegImm"; |
Ulrich Weigand | 4a08388 | 2013-03-26 10:55:45 +0000 | [diff] [blame] | 549 | let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg); |
Chris Lattner | 8f4444d | 2010-11-15 08:02:41 +0000 | [diff] [blame] | 550 | let EncoderMethod = "getMemRIXEncoding"; |
Chris Lattner | 4a66d69 | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 551 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 552 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 553 | // A single-register address. This is used with the SjLj |
| 554 | // pseudo-instructions. |
| 555 | def memr : Operand<iPTR> { |
| 556 | let MIOperandInfo = (ops ptr_rc:$ptrreg); |
| 557 | } |
| 558 | |
Ulrich Weigand | 63aa852 | 2013-03-26 10:53:27 +0000 | [diff] [blame] | 559 | // PowerPC Predicate operand. |
| 560 | def pred : Operand<OtherVT> { |
Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 561 | let PrintMethod = "printPredicateOperand"; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 562 | let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg); |
Chris Lattner | 6be7260 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 563 | } |
Chris Lattner | c8a68d0 | 2006-11-03 23:53:25 +0000 | [diff] [blame] | 564 | |
Chris Lattner | 268d358 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 565 | // Define PowerPC specific addressing mode. |
Evan Cheng | 577ef76 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 566 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>; |
| 567 | def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>; |
| 568 | def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; |
Ulrich Weigand | 9d980cb | 2013-05-16 17:58:02 +0000 | [diff] [blame] | 569 | def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std" |
Chris Lattner | 8a79685 | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 570 | |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 571 | // The address in a single register. This is used with the SjLj |
| 572 | // pseudo-instructions. |
| 573 | def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>; |
| 574 | |
Chris Lattner | 6f5840c | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 575 | /// This is just the offset part of iaddr, used for preinc. |
| 576 | def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 577 | |
Evan Cheng | 3db275d | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 578 | //===----------------------------------------------------------------------===// |
| 579 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | ec271b1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 580 | def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">; |
| 581 | def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">; |
Hal Finkel | 6fa5697 | 2011-10-17 04:03:49 +0000 | [diff] [blame] | 582 | def IsBookE : Predicate<"PPCSubTarget.isBookE()">; |
Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 583 | |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 584 | //===----------------------------------------------------------------------===// |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 585 | // PowerPC Multiclass Definitions. |
| 586 | |
| 587 | multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 588 | string asmbase, string asmstr, InstrItinClass itin, |
| 589 | list<dag> pattern> { |
| 590 | let BaseName = asmbase in { |
| 591 | def NAME : XForm_6<opcode, xo, OOL, IOL, |
| 592 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 593 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 594 | let Defs = [CR0] in |
| 595 | def o : XForm_6<opcode, xo, OOL, IOL, |
| 596 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 597 | []>, isDOT, RecFormRel; |
| 598 | } |
| 599 | } |
| 600 | |
| 601 | multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 602 | string asmbase, string asmstr, InstrItinClass itin, |
| 603 | list<dag> pattern> { |
| 604 | let BaseName = asmbase in { |
| 605 | let Defs = [CARRY] in |
| 606 | def NAME : XForm_6<opcode, xo, OOL, IOL, |
| 607 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 608 | pattern>, RecFormRel; |
| 609 | let Defs = [CARRY, CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 610 | def o : XForm_6<opcode, xo, OOL, IOL, |
| 611 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 612 | []>, isDOT, RecFormRel; |
| 613 | } |
| 614 | } |
| 615 | |
| 616 | multiclass XForm_10r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 617 | string asmbase, string asmstr, InstrItinClass itin, |
| 618 | list<dag> pattern> { |
| 619 | let BaseName = asmbase in { |
| 620 | def NAME : XForm_10<opcode, xo, OOL, IOL, |
| 621 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 622 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 623 | let Defs = [CR0] in |
| 624 | def o : XForm_10<opcode, xo, OOL, IOL, |
| 625 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 626 | []>, isDOT, RecFormRel; |
| 627 | } |
| 628 | } |
| 629 | |
| 630 | multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 631 | string asmbase, string asmstr, InstrItinClass itin, |
| 632 | list<dag> pattern> { |
| 633 | let BaseName = asmbase in { |
| 634 | let Defs = [CARRY] in |
| 635 | def NAME : XForm_10<opcode, xo, OOL, IOL, |
| 636 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 637 | pattern>, RecFormRel; |
| 638 | let Defs = [CARRY, CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 639 | def o : XForm_10<opcode, xo, OOL, IOL, |
| 640 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 641 | []>, isDOT, RecFormRel; |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 646 | string asmbase, string asmstr, InstrItinClass itin, |
| 647 | list<dag> pattern> { |
| 648 | let BaseName = asmbase in { |
| 649 | def NAME : XForm_11<opcode, xo, OOL, IOL, |
| 650 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 651 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 652 | let Defs = [CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 653 | def o : XForm_11<opcode, xo, OOL, IOL, |
| 654 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 655 | []>, isDOT, RecFormRel; |
| 656 | } |
| 657 | } |
| 658 | |
| 659 | multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, |
| 660 | string asmbase, string asmstr, InstrItinClass itin, |
| 661 | list<dag> pattern> { |
| 662 | let BaseName = asmbase in { |
| 663 | def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, |
| 664 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 665 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 666 | let Defs = [CR0] in |
| 667 | def o : XOForm_1<opcode, xo, oe, OOL, IOL, |
| 668 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 669 | []>, isDOT, RecFormRel; |
| 670 | } |
| 671 | } |
| 672 | |
| 673 | multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, |
| 674 | string asmbase, string asmstr, InstrItinClass itin, |
| 675 | list<dag> pattern> { |
| 676 | let BaseName = asmbase in { |
| 677 | let Defs = [CARRY] in |
| 678 | def NAME : XOForm_1<opcode, xo, oe, OOL, IOL, |
| 679 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 680 | pattern>, RecFormRel; |
| 681 | let Defs = [CARRY, CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 682 | def o : XOForm_1<opcode, xo, oe, OOL, IOL, |
| 683 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 684 | []>, isDOT, RecFormRel; |
| 685 | } |
| 686 | } |
| 687 | |
| 688 | multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, |
| 689 | string asmbase, string asmstr, InstrItinClass itin, |
| 690 | list<dag> pattern> { |
| 691 | let BaseName = asmbase in { |
| 692 | def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, |
| 693 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 694 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 695 | let Defs = [CR0] in |
| 696 | def o : XOForm_3<opcode, xo, oe, OOL, IOL, |
| 697 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 698 | []>, isDOT, RecFormRel; |
| 699 | } |
| 700 | } |
| 701 | |
| 702 | multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, |
| 703 | string asmbase, string asmstr, InstrItinClass itin, |
| 704 | list<dag> pattern> { |
| 705 | let BaseName = asmbase in { |
| 706 | let Defs = [CARRY] in |
| 707 | def NAME : XOForm_3<opcode, xo, oe, OOL, IOL, |
| 708 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 709 | pattern>, RecFormRel; |
| 710 | let Defs = [CARRY, CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 711 | def o : XOForm_3<opcode, xo, oe, OOL, IOL, |
| 712 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 713 | []>, isDOT, RecFormRel; |
| 714 | } |
| 715 | } |
| 716 | |
| 717 | multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL, |
| 718 | string asmbase, string asmstr, InstrItinClass itin, |
| 719 | list<dag> pattern> { |
| 720 | let BaseName = asmbase in { |
| 721 | def NAME : MForm_2<opcode, OOL, IOL, |
| 722 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 723 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 724 | let Defs = [CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 725 | def o : MForm_2<opcode, OOL, IOL, |
| 726 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 727 | []>, isDOT, RecFormRel; |
| 728 | } |
| 729 | } |
| 730 | |
| 731 | multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL, |
| 732 | string asmbase, string asmstr, InstrItinClass itin, |
| 733 | list<dag> pattern> { |
| 734 | let BaseName = asmbase in { |
| 735 | def NAME : MDForm_1<opcode, xo, OOL, IOL, |
| 736 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 737 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 738 | let Defs = [CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 739 | def o : MDForm_1<opcode, xo, OOL, IOL, |
| 740 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 741 | []>, isDOT, RecFormRel; |
| 742 | } |
| 743 | } |
| 744 | |
Ulrich Weigand | fa451ba | 2013-04-26 15:39:12 +0000 | [diff] [blame] | 745 | multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL, |
| 746 | string asmbase, string asmstr, InstrItinClass itin, |
| 747 | list<dag> pattern> { |
| 748 | let BaseName = asmbase in { |
| 749 | def NAME : MDSForm_1<opcode, xo, OOL, IOL, |
| 750 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 751 | pattern>, RecFormRel; |
| 752 | let Defs = [CR0] in |
| 753 | def o : MDSForm_1<opcode, xo, OOL, IOL, |
| 754 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 755 | []>, isDOT, RecFormRel; |
| 756 | } |
| 757 | } |
| 758 | |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 759 | multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, |
| 760 | string asmbase, string asmstr, InstrItinClass itin, |
| 761 | list<dag> pattern> { |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 762 | let BaseName = asmbase in { |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 763 | let Defs = [CARRY] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 764 | def NAME : XSForm_1<opcode, xo, OOL, IOL, |
| 765 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 766 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 767 | let Defs = [CARRY, CR0] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 768 | def o : XSForm_1<opcode, xo, OOL, IOL, |
| 769 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 770 | []>, isDOT, RecFormRel; |
| 771 | } |
| 772 | } |
| 773 | |
| 774 | multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 775 | string asmbase, string asmstr, InstrItinClass itin, |
| 776 | list<dag> pattern> { |
| 777 | let BaseName = asmbase in { |
| 778 | def NAME : XForm_26<opcode, xo, OOL, IOL, |
| 779 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 780 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 781 | let Defs = [CR1] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 782 | def o : XForm_26<opcode, xo, OOL, IOL, |
| 783 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 784 | []>, isDOT, RecFormRel; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 785 | } |
| 786 | } |
| 787 | |
Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 788 | multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, |
| 789 | string asmbase, string asmstr, InstrItinClass itin, |
| 790 | list<dag> pattern> { |
| 791 | let BaseName = asmbase in { |
| 792 | def NAME : XForm_28<opcode, xo, OOL, IOL, |
| 793 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 794 | pattern>, RecFormRel; |
| 795 | let Defs = [CR1] in |
| 796 | def o : XForm_28<opcode, xo, OOL, IOL, |
| 797 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
| 798 | []>, isDOT, RecFormRel; |
| 799 | } |
| 800 | } |
| 801 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 802 | multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, |
| 803 | string asmbase, string asmstr, InstrItinClass itin, |
| 804 | list<dag> pattern> { |
| 805 | let BaseName = asmbase in { |
| 806 | def NAME : AForm_1<opcode, xo, OOL, IOL, |
| 807 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 808 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 809 | let Defs = [CR1] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 810 | def o : AForm_1<opcode, xo, OOL, IOL, |
| 811 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 812 | []>, isDOT, RecFormRel; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 813 | } |
| 814 | } |
| 815 | |
| 816 | multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, |
| 817 | string asmbase, string asmstr, InstrItinClass itin, |
| 818 | list<dag> pattern> { |
| 819 | let BaseName = asmbase in { |
| 820 | def NAME : AForm_2<opcode, xo, OOL, IOL, |
| 821 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 822 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 823 | let Defs = [CR1] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 824 | def o : AForm_2<opcode, xo, OOL, IOL, |
| 825 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 826 | []>, isDOT, RecFormRel; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 827 | } |
| 828 | } |
| 829 | |
| 830 | multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, |
| 831 | string asmbase, string asmstr, InstrItinClass itin, |
| 832 | list<dag> pattern> { |
| 833 | let BaseName = asmbase in { |
| 834 | def NAME : AForm_3<opcode, xo, OOL, IOL, |
| 835 | !strconcat(asmbase, !strconcat(" ", asmstr)), itin, |
| 836 | pattern>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 837 | let Defs = [CR1] in |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 838 | def o : AForm_3<opcode, xo, OOL, IOL, |
| 839 | !strconcat(asmbase, !strconcat(". ", asmstr)), itin, |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 840 | []>, isDOT, RecFormRel; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 841 | } |
| 842 | } |
| 843 | |
| 844 | //===----------------------------------------------------------------------===// |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 845 | // PowerPC Instruction Definitions. |
| 846 | |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 847 | // Pseudo-instructions: |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 848 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 849 | let hasCtrlDep = 1 in { |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 850 | let Defs = [R1], Uses = [R1] in { |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 851 | def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt", |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 852 | [(callseq_start timm:$amt)]>; |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 853 | def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2", |
Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 854 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 855 | } |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 856 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 857 | def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS), |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 858 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 859 | } |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 860 | |
Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 861 | let Defs = [R1], Uses = [R1] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 862 | def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 863 | [(set i32:$result, |
| 864 | (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>; |
Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 865 | |
Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 866 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after |
| 867 | // instruction selection into a branch sequence. |
| 868 | let usesCustomInserter = 1, // Expanded after instruction selection. |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 869 | PPC970_Single = 1 in { |
Hal Finkel | 3fa362a | 2013-03-27 05:57:58 +0000 | [diff] [blame] | 870 | // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes |
| 871 | // because either operand might become the first operand in an isel, and |
| 872 | // that operand cannot be r0. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 873 | def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond, |
| 874 | gprc_nor0:$T, gprc_nor0:$F, |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 875 | i32imm:$BROPC), "#SELECT_CC_I4", |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 876 | []>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 877 | def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond, |
| 878 | g8rc_nox0:$T, g8rc_nox0:$F, |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 879 | i32imm:$BROPC), "#SELECT_CC_I8", |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 880 | []>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 881 | def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F, |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 882 | i32imm:$BROPC), "#SELECT_CC_F4", |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 883 | []>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 884 | def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F, |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 885 | i32imm:$BROPC), "#SELECT_CC_F8", |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 886 | []>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 887 | def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F, |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 888 | i32imm:$BROPC), "#SELECT_CC_VRRC", |
Chris Lattner | 67f8cc5 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 889 | []>; |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 890 | } |
| 891 | |
Bill Wendling | 632ea65 | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 892 | // SPILL_CR - Indicate that we're dumping the CR register, so we'll need to |
| 893 | // scavenge a register for it. |
Hal Finkel | abbc252 | 2011-12-07 06:33:57 +0000 | [diff] [blame] | 894 | let mayStore = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 895 | def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F), |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 896 | "#SPILL_CR", []>; |
Bill Wendling | 632ea65 | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 897 | |
Hal Finkel | bde7f8f | 2011-12-06 20:55:36 +0000 | [diff] [blame] | 898 | // RESTORE_CR - Indicate that we're restoring the CR register (previously |
| 899 | // spilled), so we'll need to scavenge a register for it. |
Hal Finkel | abbc252 | 2011-12-07 06:33:57 +0000 | [diff] [blame] | 900 | let mayLoad = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 901 | def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F), |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 902 | "#RESTORE_CR", []>; |
Hal Finkel | bde7f8f | 2011-12-06 20:55:36 +0000 | [diff] [blame] | 903 | |
Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 904 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { |
Ulrich Weigand | 63aa852 | 2013-03-26 10:53:27 +0000 | [diff] [blame] | 905 | let isReturn = 1, Uses = [LR, RM] in |
| 906 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB, |
| 907 | [(retflag)]>; |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 908 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in { |
Owen Anderson | 933b5b7 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 909 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>; |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 910 | |
Ulrich Weigand | d0585d8 | 2013-04-17 17:19:05 +0000 | [diff] [blame] | 911 | let isCodeGenOnly = 1 in |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 912 | def BCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 913 | "b${cond:cc}ctr${cond:pm} ${cond:reg}", BrB, []>; |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 914 | } |
Chris Lattner | 0ec8fa0 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 915 | } |
| 916 | |
Chris Lattner | 915fd0d | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 917 | let Defs = [LR] in |
Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 918 | def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 919 | PPC970_Unit_BRU; |
Misha Brukman | e05203f | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 920 | |
Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 921 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { |
Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 922 | let isBarrier = 1 in { |
Chris Lattner | 0e3461e | 2010-11-15 06:09:35 +0000 | [diff] [blame] | 923 | def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst), |
Chris Lattner | d9d18af | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 924 | "b $dst", BrB, |
| 925 | [(br bb:$dst)]>; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 926 | def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst), |
| 927 | "ba $dst", BrB, []>; |
Chris Lattner | cf56917 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 928 | } |
Chris Lattner | 40565d7 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 929 | |
Chris Lattner | be9377a | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 930 | // BCC represents an arbitrary conditional branch on a predicate. |
| 931 | // FIXME: should be able to write a pattern for PPCcondbranch, but can't use |
Will Schmidt | 314c6c4 | 2012-10-05 15:16:11 +0000 | [diff] [blame] | 932 | // a two-value operand where a dag node expects two operands. :( |
Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 933 | let isCodeGenOnly = 1 in { |
Will Schmidt | 314c6c4 | 2012-10-05 15:16:11 +0000 | [diff] [blame] | 934 | def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 935 | "b${cond:cc}${cond:pm} ${cond:reg}, $dst" |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 936 | /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 937 | def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 938 | "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 939 | |
Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 940 | let isReturn = 1, Uses = [LR, RM] in |
| 941 | def BCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 942 | "b${cond:cc}lr${cond:pm} ${cond:reg}", BrB, []>; |
| 943 | } |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 944 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 945 | let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in { |
| 946 | def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins), |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 947 | "bdzlr", BrB, []>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 948 | def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins), |
Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 949 | "bdnzlr", BrB, []>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 950 | def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins), |
| 951 | "bdzlr+", BrB, []>; |
| 952 | def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins), |
| 953 | "bdnzlr+", BrB, []>; |
| 954 | def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins), |
| 955 | "bdzlr-", BrB, []>; |
| 956 | def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins), |
| 957 | "bdnzlr-", BrB, []>; |
Hal Finkel | b5aa7e5 | 2013-04-08 16:24:03 +0000 | [diff] [blame] | 958 | } |
Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 959 | |
| 960 | let Defs = [CTR], Uses = [CTR] in { |
Ulrich Weigand | 0117718 | 2012-11-13 19:15:52 +0000 | [diff] [blame] | 961 | def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), |
| 962 | "bdz $dst">; |
| 963 | def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), |
| 964 | "bdnz $dst">; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 965 | def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 966 | "bdza $dst">; |
| 967 | def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 968 | "bdnza $dst">; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 969 | def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst), |
| 970 | "bdz+ $dst">; |
| 971 | def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst), |
| 972 | "bdnz+ $dst">; |
| 973 | def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 974 | "bdza+ $dst">; |
| 975 | def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 976 | "bdnza+ $dst">; |
| 977 | def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst), |
| 978 | "bdz- $dst">; |
| 979 | def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst), |
| 980 | "bdnz- $dst">; |
| 981 | def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 982 | "bdza- $dst">; |
| 983 | def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst), |
| 984 | "bdnza- $dst">; |
Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 985 | } |
Misha Brukman | 767fa11 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 988 | // The unconditional BCL used by the SjLj setjmp code. |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 989 | let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 990 | let Defs = [LR], Uses = [RM] in { |
Hal Finkel | e5680b3 | 2013-04-04 22:55:54 +0000 | [diff] [blame] | 991 | def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst), |
| 992 | "bcl 20, 31, $dst">; |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 993 | } |
| 994 | } |
| 995 | |
Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 996 | let isCall = 1, PPC970_Unit = 7, Defs = [LR] in { |
Misha Brukman | 0648a90 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 997 | // Convenient aliases for call instructions |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 998 | let Uses = [RM] in { |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 999 | def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func), |
| 1000 | "bl $func", BrB, []>; // See Pat patterns below. |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1001 | def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func), |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 1002 | "bla $func", BrB, [(PPCcall (i32 imm:$func))]>; |
Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 1003 | |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1004 | let isCodeGenOnly = 1 in { |
| 1005 | def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1006 | "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1007 | def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1008 | "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1009 | } |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1010 | } |
| 1011 | let Uses = [CTR, RM] in { |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 1012 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), |
| 1013 | "bctrl", BrB, [(PPCbctrl)]>, |
| 1014 | Requires<[In32BitMode]>; |
Ulrich Weigand | d0585d8 | 2013-04-17 17:19:05 +0000 | [diff] [blame] | 1015 | |
| 1016 | let isCodeGenOnly = 1 in |
Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 1017 | def BCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1018 | "b${cond:cc}ctrl${cond:pm} ${cond:reg}", BrB, []>; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1019 | } |
Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 1020 | let Uses = [LR, RM] in { |
| 1021 | def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins), |
| 1022 | "blrl", BrB, []>; |
| 1023 | |
| 1024 | let isCodeGenOnly = 1 in |
| 1025 | def BCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond), |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1026 | "b${cond:cc}lrl${cond:pm} ${cond:reg}", BrB, []>; |
Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 1027 | } |
Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1028 | let Defs = [CTR], Uses = [CTR, RM] in { |
| 1029 | def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1030 | "bdzl $dst">; |
| 1031 | def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1032 | "bdnzl $dst">; |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1033 | def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1034 | "bdzla $dst">; |
| 1035 | def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1036 | "bdnzla $dst">; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1037 | def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1038 | "bdzl+ $dst">; |
| 1039 | def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1040 | "bdnzl+ $dst">; |
| 1041 | def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1042 | "bdzla+ $dst">; |
| 1043 | def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1044 | "bdnzla+ $dst">; |
| 1045 | def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1046 | "bdzl- $dst">; |
| 1047 | def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst), |
| 1048 | "bdnzl- $dst">; |
| 1049 | def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1050 | "bdzla- $dst">; |
| 1051 | def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst), |
| 1052 | "bdnzla- $dst">; |
Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1053 | } |
| 1054 | let Defs = [CTR], Uses = [CTR, LR, RM] in { |
| 1055 | def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins), |
| 1056 | "bdzlrl", BrB, []>; |
| 1057 | def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins), |
| 1058 | "bdnzlrl", BrB, []>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 1059 | def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins), |
| 1060 | "bdzlrl+", BrB, []>; |
| 1061 | def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins), |
| 1062 | "bdnzlrl+", BrB, []>; |
| 1063 | def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins), |
| 1064 | "bdzlrl-", BrB, []>; |
| 1065 | def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins), |
| 1066 | "bdnzlrl-", BrB, []>; |
Ulrich Weigand | 5b9d591 | 2013-06-24 11:02:38 +0000 | [diff] [blame] | 1067 | } |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1070 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1071 | def TCRETURNdi :Pseudo< (outs), |
Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 1072 | (ins calltarget:$dst, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1073 | "#TC_RETURNd $dst $offset", |
| 1074 | []>; |
| 1075 | |
| 1076 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1077 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1078 | def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1079 | "#TC_RETURNa $func $offset", |
| 1080 | [(PPCtc_return (i32 imm:$func), imm:$offset)]>; |
| 1081 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1082 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in |
Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 1083 | def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1084 | "#TC_RETURNr $dst $offset", |
| 1085 | []>; |
| 1086 | |
| 1087 | |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1088 | let isCodeGenOnly = 1 in { |
| 1089 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1090 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1091 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1092 | def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>, |
| 1093 | Requires<[In32BitMode]>; |
| 1094 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1095 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1096 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1097 | def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst), |
| 1098 | "b $dst", BrB, |
| 1099 | []>; |
| 1100 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1101 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1102 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1103 | def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst), |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1104 | "ba $dst", BrB, |
| 1105 | []>; |
| 1106 | |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1109 | let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { |
Hal Finkel | 40f76d5 | 2013-07-17 05:35:44 +0000 | [diff] [blame] | 1110 | let Defs = [CTR] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1111 | def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf), |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1112 | "#EH_SJLJ_SETJMP32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1113 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1114 | Requires<[In32BitMode]>; |
| 1115 | let isTerminator = 1 in |
| 1116 | def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf), |
| 1117 | "#EH_SJLJ_LONGJMP32", |
| 1118 | [(PPCeh_sjlj_longjmp addr:$buf)]>, |
| 1119 | Requires<[In32BitMode]>; |
| 1120 | } |
| 1121 | |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1122 | let isBranch = 1, isTerminator = 1 in { |
Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 1123 | def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst), |
| 1124 | "#EH_SjLj_Setup\t$dst", []>; |
| 1125 | } |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1126 | |
Bill Schmidt | a87a7e2 | 2013-05-14 19:35:45 +0000 | [diff] [blame] | 1127 | // System call. |
| 1128 | let PPC970_Unit = 7 in { |
| 1129 | def SC : SCForm<17, 1, (outs), (ins i32imm:$lev), |
| 1130 | "sc $lev", BrB, [(PPCsc (i32 imm:$lev))]>; |
| 1131 | } |
| 1132 | |
Chris Lattner | c8587d4 | 2006-06-06 21:29:23 +0000 | [diff] [blame] | 1133 | // DCB* instructions. |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1134 | def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1135 | "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, |
| 1136 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1137 | def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1138 | "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>, |
| 1139 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1140 | def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1141 | "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, |
| 1142 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1143 | def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1144 | "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, |
| 1145 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1146 | def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1147 | "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>, |
| 1148 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1149 | def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1150 | "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>, |
| 1151 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1152 | def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1153 | "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, |
| 1154 | PPC970_DGroup_Single; |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1155 | def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), |
Chris Lattner | d43e8a7 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 1156 | "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, |
| 1157 | PPC970_DGroup_Single; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1158 | |
Hal Finkel | 322e41a | 2012-04-01 20:08:17 +0000 | [diff] [blame] | 1159 | def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)), |
| 1160 | (DCBT xoaddr:$dst)>; |
| 1161 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1162 | // Atomic operations |
Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1163 | let usesCustomInserter = 1 in { |
Jakob Stoklund Olesen | 86e1a65 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 1164 | let Defs = [CR0] in { |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1165 | def ATOMIC_LOAD_ADD_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1166 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1167 | [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1168 | def ATOMIC_LOAD_SUB_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1169 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1170 | [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1171 | def ATOMIC_LOAD_AND_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1172 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1173 | [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1174 | def ATOMIC_LOAD_OR_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1175 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1176 | [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1177 | def ATOMIC_LOAD_XOR_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1178 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1179 | [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1180 | def ATOMIC_LOAD_NAND_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1181 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1182 | [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1183 | def ATOMIC_LOAD_ADD_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1184 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1185 | [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1186 | def ATOMIC_LOAD_SUB_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1187 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1188 | [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1189 | def ATOMIC_LOAD_AND_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1190 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1191 | [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1192 | def ATOMIC_LOAD_OR_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1193 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1194 | [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1195 | def ATOMIC_LOAD_XOR_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1196 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1197 | [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1198 | def ATOMIC_LOAD_NAND_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1199 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1200 | [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1201 | def ATOMIC_LOAD_ADD_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1202 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1203 | [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1204 | def ATOMIC_LOAD_SUB_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1205 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1206 | [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1207 | def ATOMIC_LOAD_AND_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1208 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1209 | [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1210 | def ATOMIC_LOAD_OR_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1211 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1212 | [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1213 | def ATOMIC_LOAD_XOR_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1214 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1215 | [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1216 | def ATOMIC_LOAD_NAND_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1217 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1218 | [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1219 | |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1220 | def ATOMIC_CMP_SWAP_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1221 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1222 | [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1223 | def ATOMIC_CMP_SWAP_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1224 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1225 | [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>; |
Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 1226 | def ATOMIC_CMP_SWAP_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1227 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1228 | [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>; |
Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 1229 | |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1230 | def ATOMIC_SWAP_I8 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1231 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1232 | [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>; |
Dale Johannesen | a32affb | 2008-08-28 17:53:09 +0000 | [diff] [blame] | 1233 | def ATOMIC_SWAP_I16 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1234 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1235 | [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>; |
Dale Johannesen | 765065c | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 1236 | def ATOMIC_SWAP_I32 : Pseudo< |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1237 | (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32", |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1238 | [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>; |
Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 1239 | } |
Evan Cheng | 51096af | 2008-04-19 01:30:48 +0000 | [diff] [blame] | 1240 | } |
| 1241 | |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1242 | // Instructions to support atomic operations |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1243 | def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src), |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1244 | "lwarx $rD, $src", LdStLWARX, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1245 | [(set i32:$rD, (PPClarx xoaddr:$src))]>; |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1246 | |
| 1247 | let Defs = [CR0] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1248 | def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst), |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1249 | "stwcx. $rS, $dst", LdStSTWCX, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1250 | [(PPCstcx i32:$rS, xoaddr:$dst)]>, |
Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 1251 | isDOT; |
| 1252 | |
Dan Gohman | 30e3db2 | 2010-05-14 16:46:02 +0000 | [diff] [blame] | 1253 | let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1254 | def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>; |
Nate Begeman | f69d13b | 2008-08-11 17:36:31 +0000 | [diff] [blame] | 1255 | |
Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 1256 | def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm), |
| 1257 | "twi $to, $rA, $imm", IntTrapW, []>; |
| 1258 | def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB), |
| 1259 | "tw $to, $rA, $rB", IntTrapW, []>; |
| 1260 | def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm), |
| 1261 | "tdi $to, $rA, $imm", IntTrapD, []>; |
| 1262 | def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB), |
| 1263 | "td $to, $rA, $rB", IntTrapD, []>; |
| 1264 | |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1265 | //===----------------------------------------------------------------------===// |
| 1266 | // PPC32 Load Instructions. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1267 | // |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1268 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1269 | // Unindexed (r+i) Loads. |
Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1270 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1271 | def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1272 | "lbz $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1273 | [(set i32:$rD, (zextloadi8 iaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1274 | def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1275 | "lha $rD, $src", LdStLHA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1276 | [(set i32:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | 7579cfb | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1277 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1278 | def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1279 | "lhz $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1280 | [(set i32:$rD, (zextloadi16 iaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1281 | def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1282 | "lwz $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1283 | [(set i32:$rD, (load iaddr:$src))]>; |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1284 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1285 | def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1286 | "lfs $rD, $src", LdStLFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1287 | [(set f32:$rD, (load iaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1288 | def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src), |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1289 | "lfd $rD, $src", LdStLFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1290 | [(set f64:$rD, (load iaddr:$src))]>; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1291 | |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1292 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1293 | // Unindexed (r+i) Loads with Update (preinc). |
Hal Finkel | 6efd45e | 2013-04-07 05:46:58 +0000 | [diff] [blame] | 1294 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1295 | def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1296 | "lbzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1297 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1298 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1299 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1300 | def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1301 | "lhau $rD, $addr", LdStLHAU, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1302 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1303 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1304 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1305 | def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1306 | "lhzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1307 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1308 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1309 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1310 | def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1311 | "lwzu $rD, $addr", LdStLoadUpd, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1312 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1313 | NoEncode<"$ea_result">; |
Chris Lattner | ce64554 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 1314 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1315 | def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1316 | "lfsu $rD, $addr", LdStLFDU, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1317 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1318 | NoEncode<"$ea_result">; |
| 1319 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1320 | def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1321 | "lfdu $rD, $addr", LdStLFDU, |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1322 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 1323 | NoEncode<"$ea_result">; |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1324 | |
| 1325 | |
| 1326 | // Indexed (r+r) Loads with Update (preinc). |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1327 | def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1328 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1329 | "lbzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1330 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1331 | NoEncode<"$ea_result">; |
| 1332 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1333 | def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1334 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1335 | "lhaux $rD, $addr", LdStLHAU, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1336 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1337 | NoEncode<"$ea_result">; |
| 1338 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1339 | def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1340 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1341 | "lhzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1342 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1343 | NoEncode<"$ea_result">; |
| 1344 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1345 | def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1346 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1347 | "lwzux $rD, $addr", LdStLoadUpd, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1348 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1349 | NoEncode<"$ea_result">; |
| 1350 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1351 | def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1352 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1353 | "lfsux $rD, $addr", LdStLFDU, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1354 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1355 | NoEncode<"$ea_result">; |
| 1356 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1357 | def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1358 | (ins memrr:$addr), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1359 | "lfdux $rD, $addr", LdStLFDU, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1360 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, |
Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 1361 | NoEncode<"$ea_result">; |
Nate Begeman | 6e6514c | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 1362 | } |
Dan Gohman | ae3ba45 | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 1363 | } |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1364 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1365 | // Indexed (r+r) Loads. |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1366 | // |
Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 1367 | let canFoldAsLoad = 1, PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1368 | def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1369 | "lbzx $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1370 | [(set i32:$rD, (zextloadi8 xaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1371 | def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src), |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1372 | "lhax $rD, $src", LdStLHA, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1373 | [(set i32:$rD, (sextloadi16 xaddr:$src))]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1374 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1375 | def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1376 | "lhzx $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1377 | [(set i32:$rD, (zextloadi16 xaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1378 | def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1379 | "lwzx $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1380 | [(set i32:$rD, (load xaddr:$src))]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1381 | |
| 1382 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1383 | def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1384 | "lhbrx $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1385 | [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1386 | def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1387 | "lwbrx $rD, $src", LdStLoad, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1388 | [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1389 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1390 | def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1391 | "lfsx $frD, $src", LdStLFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1392 | [(set f32:$frD, (load xaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1393 | def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1394 | "lfdx $frD, $src", LdStLFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1395 | [(set f64:$frD, (load xaddr:$src))]>; |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 1396 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1397 | def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src), |
Hal Finkel | beb296b | 2013-03-31 10:12:51 +0000 | [diff] [blame] | 1398 | "lfiwax $frD, $src", LdStLFD, |
| 1399 | [(set f64:$frD, (PPClfiwax xoaddr:$src))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1400 | def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src), |
Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 1401 | "lfiwzx $frD, $src", LdStLFD, |
| 1402 | [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1405 | // Load Multiple |
| 1406 | def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src), |
| 1407 | "lmw $rD, $src", LdStLMW, []>; |
| 1408 | |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1409 | //===----------------------------------------------------------------------===// |
| 1410 | // PPC32 Store Instructions. |
| 1411 | // |
| 1412 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1413 | // Unindexed (r+i) Stores. |
Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 1414 | let PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1415 | def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1416 | "stb $rS, $src", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1417 | [(truncstorei8 i32:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1418 | def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1419 | "sth $rS, $src", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1420 | [(truncstorei16 i32:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1421 | def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1422 | "stw $rS, $src", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1423 | [(store i32:$rS, iaddr:$src)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1424 | def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1425 | "stfs $rS, $dst", LdStSTFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1426 | [(store f32:$rS, iaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1427 | def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1428 | "stfd $rS, $dst", LdStSTFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1429 | [(store f64:$rS, iaddr:$dst)]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1430 | } |
| 1431 | |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1432 | // Unindexed (r+i) Stores with Update (preinc). |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1433 | let PPC970_Unit = 2, mayStore = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1434 | def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1435 | "stbu $rS, $dst", LdStStoreUpd, []>, |
| 1436 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1437 | def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1438 | "sthu $rS, $dst", LdStStoreUpd, []>, |
| 1439 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1440 | def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1441 | "stwu $rS, $dst", LdStStoreUpd, []>, |
| 1442 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1443 | def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1444 | "stfsu $rS, $dst", LdStSTFDU, []>, |
| 1445 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1446 | def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1447 | "stfdu $rS, $dst", LdStSTFDU, []>, |
| 1448 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1449 | } |
| 1450 | |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1451 | // Patterns to match the pre-inc stores. We can't put the patterns on |
| 1452 | // the instruction definitions directly as ISel wants the address base |
| 1453 | // and offset to be separate operands, not a single complex operand. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1454 | def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1455 | (STBU $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1456 | def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1457 | (STHU $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1458 | def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1459 | (STWU $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1460 | def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1461 | (STFSU $rS, iaddroff:$ptroff, $ptrreg)>; |
| 1462 | def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), |
| 1463 | (STFDU $rS, iaddroff:$ptroff, $ptrreg)>; |
Chris Lattner | 1396961 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 1464 | |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1465 | // Indexed (r+r) Stores. |
Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 1466 | let PPC970_Unit = 2 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1467 | def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1468 | "stbx $rS, $dst", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1469 | [(truncstorei8 i32:$rS, xaddr:$dst)]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1470 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1471 | def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1472 | "sthx $rS, $dst", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1473 | [(truncstorei16 i32:$rS, xaddr:$dst)]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1474 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1475 | def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1476 | "stwx $rS, $dst", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1477 | [(store i32:$rS, xaddr:$dst)]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1478 | PPC970_DGroup_Cracked; |
Hal Finkel | 1cc27e4 | 2012-06-19 02:34:32 +0000 | [diff] [blame] | 1479 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1480 | def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1481 | "sthbrx $rS, $dst", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1482 | [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1483 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1484 | def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst), |
Hal Finkel | 59607e6 | 2012-04-01 04:44:16 +0000 | [diff] [blame] | 1485 | "stwbrx $rS, $dst", LdStStore, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1486 | [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>, |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1487 | PPC970_DGroup_Cracked; |
| 1488 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1489 | def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1490 | "stfiwx $frS, $dst", LdStSTFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1491 | [(PPCstfiwx f64:$frS, xoaddr:$dst)]>; |
Chris Lattner | a348f55 | 2008-01-06 06:44:58 +0000 | [diff] [blame] | 1492 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1493 | def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1494 | "stfsx $frS, $dst", LdStSTFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1495 | [(store f32:$frS, xaddr:$dst)]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1496 | def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst), |
Hal Finkel | 679c73c | 2012-08-28 02:49:14 +0000 | [diff] [blame] | 1497 | "stfdx $frS, $dst", LdStSTFD, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1498 | [(store f64:$frS, xaddr:$dst)]>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1499 | } |
| 1500 | |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1501 | // Indexed (r+r) Stores with Update (preinc). |
| 1502 | let PPC970_Unit = 2, mayStore = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1503 | def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1504 | "stbux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1505 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1506 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1507 | def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1508 | "sthux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1509 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1510 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1511 | def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1512 | "stwux $rS, $dst", LdStStoreUpd, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1513 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1514 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1515 | def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1516 | "stfsux $rS, $dst", LdStSTFDU, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1517 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1518 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1519 | def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst), |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1520 | "stfdux $rS, $dst", LdStSTFDU, []>, |
Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1521 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1522 | PPC970_DGroup_Cracked; |
| 1523 | } |
| 1524 | |
| 1525 | // Patterns to match the pre-inc stores. We can't put the patterns on |
| 1526 | // the instruction definitions directly as ISel wants the address base |
| 1527 | // and offset to be separate operands, not a single complex operand. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1528 | def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1529 | (STBUX $rS, $ptrreg, $ptroff)>; |
| 1530 | def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1531 | (STHUX $rS, $ptrreg, $ptroff)>; |
| 1532 | def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1533 | (STWUX $rS, $ptrreg, $ptroff)>; |
| 1534 | def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1535 | (STFSUX $rS, $ptrreg, $ptroff)>; |
| 1536 | def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff), |
| 1537 | (STFDUX $rS, $ptrreg, $ptroff)>; |
Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1538 | |
Ulrich Weigand | 2542b3b | 2013-07-03 18:29:47 +0000 | [diff] [blame] | 1539 | // Store Multiple |
| 1540 | def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst), |
| 1541 | "stmw $rS, $dst", LdStLMW, []>; |
| 1542 | |
Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 1543 | def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L), |
| 1544 | "sync $L", LdStSync, []>; |
| 1545 | def : Pat<(int_ppc_sync), (SYNC 0)>; |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1546 | |
| 1547 | //===----------------------------------------------------------------------===// |
| 1548 | // PPC32 Arithmetic Instructions. |
| 1549 | // |
Chris Lattner | 6a5a4f8 | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 1550 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1551 | let PPC970_Unit = 1 in { // FXU Operations. |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1552 | def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1553 | "addi $rD, $rA, $imm", IntSimple, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1554 | [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1555 | let BaseName = "addic" in { |
| 1556 | let Defs = [CARRY] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1557 | def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1558 | "addic $rD, $rA, $imm", IntGeneral, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1559 | [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1560 | RecFormRel, PPC970_DGroup_Cracked; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1561 | let Defs = [CARRY, CR0] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1562 | def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1563 | "addic. $rD, $rA, $imm", IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1564 | []>, isDOT, RecFormRel; |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 1565 | } |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 1566 | def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1567 | "addis $rD, $rA, $imm", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1568 | [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>; |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1569 | let isCodeGenOnly = 1 in |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1570 | def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1571 | "la $rD, $sym($rA)", IntGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1572 | [(set i32:$rD, (add i32:$rA, |
Chris Lattner | 4b11fa2 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1573 | (PPClo tglobaladdr:$sym, 0)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1574 | def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1575 | "mulli $rD, $rA, $imm", IntMulLI, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1576 | [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1577 | let Defs = [CARRY] in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1578 | def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1579 | "subfic $rD, $rA, $imm", IntGeneral, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1580 | [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>; |
Bill Wendling | fb706bc | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1581 | |
Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 1582 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { |
Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1583 | def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1584 | "li $rD, $imm", IntSimple, |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 1585 | [(set i32:$rD, imm32SExt16:$imm)]>; |
Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 1586 | def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1587 | "lis $rD, $imm", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1588 | [(set i32:$rD, imm16ShiftedSExt:$imm)]>; |
Bill Wendling | fb706bc | 2007-12-07 21:42:31 +0000 | [diff] [blame] | 1589 | } |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1590 | } |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1591 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1592 | let PPC970_Unit = 1 in { // FXU Operations. |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1593 | let Defs = [CR0] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1594 | def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1595 | "andi. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1596 | [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>, |
Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 1597 | isDOT; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1598 | def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1599 | "andis. $dst, $src1, $src2", IntGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1600 | [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>, |
Nate Begeman | bc3ec1d | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 1601 | isDOT; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1602 | } |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1603 | def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1604 | "ori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1605 | [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1606 | def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1607 | "oris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1608 | [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1609 | def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1610 | "xori $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1611 | [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1612 | def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2), |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1613 | "xoris $dst, $src1, $src2", IntSimple, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1614 | [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>; |
Hal Finkel | 8c33dde | 2012-06-12 19:01:24 +0000 | [diff] [blame] | 1615 | def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple, |
Nate Begeman | ade6f9a | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 1616 | []>; |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1617 | let isCompare = 1, neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1618 | def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1619 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1620 | def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1621 | "cmplwi $dst, $src1, $src2", IntCompare>; |
| 1622 | } |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1623 | } |
Nate Begeman | 4bfceb1 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 1624 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1625 | let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1626 | defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1627 | "nand", "$rA, $rS, $rB", IntSimple, |
| 1628 | [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1629 | defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1630 | "and", "$rA, $rS, $rB", IntSimple, |
| 1631 | [(set i32:$rA, (and i32:$rS, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1632 | defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1633 | "andc", "$rA, $rS, $rB", IntSimple, |
| 1634 | [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1635 | defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1636 | "or", "$rA, $rS, $rB", IntSimple, |
| 1637 | [(set i32:$rA, (or i32:$rS, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1638 | defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1639 | "nor", "$rA, $rS, $rB", IntSimple, |
| 1640 | [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1641 | defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1642 | "orc", "$rA, $rS, $rB", IntSimple, |
| 1643 | [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1644 | defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1645 | "eqv", "$rA, $rS, $rB", IntSimple, |
| 1646 | [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1647 | defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1648 | "xor", "$rA, $rS, $rB", IntSimple, |
| 1649 | [(set i32:$rA, (xor i32:$rS, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1650 | defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1651 | "slw", "$rA, $rS, $rB", IntGeneral, |
| 1652 | [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1653 | defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1654 | "srw", "$rA, $rS, $rB", IntGeneral, |
| 1655 | [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1656 | defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1657 | "sraw", "$rA, $rS, $rB", IntShift, |
| 1658 | [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>; |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 1659 | } |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1660 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1661 | let PPC970_Unit = 1 in { // FXU Operations. |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1662 | let neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1663 | defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1664 | "srawi", "$rA, $rS, $SH", IntShift, |
| 1665 | [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1666 | defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1667 | "cntlzw", "$rA, $rS", IntGeneral, |
| 1668 | [(set i32:$rA, (ctlz i32:$rS))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1669 | defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1670 | "extsb", "$rA, $rS", IntSimple, |
| 1671 | [(set i32:$rA, (sext_inreg i32:$rS, i8))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1672 | defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1673 | "extsh", "$rA, $rS", IntSimple, |
| 1674 | [(set i32:$rA, (sext_inreg i32:$rS, i16))]>; |
| 1675 | } |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1676 | let isCompare = 1, neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1677 | def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1678 | "cmpw $crD, $rA, $rB", IntCompare>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1679 | def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1680 | "cmplw $crD, $rA, $rB", IntCompare>; |
| 1681 | } |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1682 | } |
| 1683 | let PPC970_Unit = 3 in { // FPU Operations. |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1684 | //def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1685 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1686 | let isCompare = 1, neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1687 | def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1688 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1689 | def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB), |
Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 1690 | "fcmpu $crD, $fA, $fB", FPCompare>; |
| 1691 | } |
Chris Lattner | e79a451 | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 1692 | |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1693 | let Uses = [RM] in { |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1694 | let neverHasSideEffects = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1695 | defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1696 | "fctiwz", "$frD, $frB", FPGeneral, |
| 1697 | [(set f64:$frD, (PPCfctiwz f64:$frB))]>; |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 1698 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1699 | defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1700 | "frsp", "$frD, $frB", FPGeneral, |
| 1701 | [(set f32:$frD, (fround f64:$frB))]>; |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 1702 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1703 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1704 | defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1705 | "frin", "$frD, $frB", FPGeneral, |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 1706 | [(set f64:$frD, (frnd f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1707 | defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1708 | "frin", "$frD, $frB", FPGeneral, |
Hal Finkel | 2b7b2f3 | 2013-08-08 04:31:34 +0000 | [diff] [blame] | 1709 | [(set f32:$frD, (frnd f32:$frB))]>; |
Hal Finkel | f8ac57e | 2013-03-29 19:41:55 +0000 | [diff] [blame] | 1710 | } |
| 1711 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1712 | let neverHasSideEffects = 1 in { |
| 1713 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1714 | defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1715 | "frip", "$frD, $frB", FPGeneral, |
| 1716 | [(set f64:$frD, (fceil f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1717 | defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1718 | "frip", "$frD, $frB", FPGeneral, |
| 1719 | [(set f32:$frD, (fceil f32:$frB))]>; |
| 1720 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1721 | defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1722 | "friz", "$frD, $frB", FPGeneral, |
| 1723 | [(set f64:$frD, (ftrunc f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1724 | defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1725 | "friz", "$frD, $frB", FPGeneral, |
| 1726 | [(set f32:$frD, (ftrunc f32:$frB))]>; |
| 1727 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1728 | defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1729 | "frim", "$frD, $frB", FPGeneral, |
| 1730 | [(set f64:$frD, (ffloor f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1731 | defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1732 | "frim", "$frD, $frB", FPGeneral, |
| 1733 | [(set f32:$frD, (ffloor f32:$frB))]>; |
Hal Finkel | c20a08d | 2013-03-29 08:57:48 +0000 | [diff] [blame] | 1734 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1735 | defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1736 | "fsqrt", "$frD, $frB", FPSqrt, |
| 1737 | [(set f64:$frD, (fsqrt f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1738 | defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1739 | "fsqrts", "$frD, $frB", FPSqrt, |
| 1740 | [(set f32:$frD, (fsqrt f32:$frB))]>; |
| 1741 | } |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1742 | } |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1743 | } |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1744 | |
Jakob Stoklund Olesen | 44629eb | 2010-07-16 21:03:52 +0000 | [diff] [blame] | 1745 | /// Note that FMR is defined as pseudo-ops on the PPC970 because they are |
Chris Lattner | f5efddf | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 1746 | /// often coalesced away and we don't want the dispatch group builder to think |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1747 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 1748 | /// sneak into a d-group with a store). |
Hal Finkel | 94072b9 | 2013-04-07 04:56:16 +0000 | [diff] [blame] | 1749 | let neverHasSideEffects = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1750 | defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1751 | "fmr", "$frD, $frB", FPGeneral, |
| 1752 | []>, // (set f32:$frD, f32:$frB) |
| 1753 | PPC970_Unit_Pseudo; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1754 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1755 | let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations. |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1756 | // These are artificially split into two different forms, for 4/8 byte FP. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1757 | defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1758 | "fabs", "$frD, $frB", FPGeneral, |
| 1759 | [(set f32:$frD, (fabs f32:$frB))]>; |
| 1760 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1761 | defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1762 | "fabs", "$frD, $frB", FPGeneral, |
| 1763 | [(set f64:$frD, (fabs f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1764 | defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1765 | "fnabs", "$frD, $frB", FPGeneral, |
| 1766 | [(set f32:$frD, (fneg (fabs f32:$frB)))]>; |
| 1767 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1768 | defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1769 | "fnabs", "$frD, $frB", FPGeneral, |
| 1770 | [(set f64:$frD, (fneg (fabs f64:$frB)))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1771 | defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1772 | "fneg", "$frD, $frB", FPGeneral, |
| 1773 | [(set f32:$frD, (fneg f32:$frB))]>; |
| 1774 | let Interpretation64Bit = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1775 | defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1776 | "fneg", "$frD, $frB", FPGeneral, |
| 1777 | [(set f64:$frD, (fneg f64:$frB))]>; |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 1778 | |
Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 1779 | defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB), |
| 1780 | "fcpsgn", "$frD, $frA, $frB", FPGeneral, |
| 1781 | [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>; |
| 1782 | let Interpretation64Bit = 1 in |
| 1783 | defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB), |
| 1784 | "fcpsgn", "$frD, $frA, $frB", FPGeneral, |
| 1785 | [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>; |
| 1786 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 1787 | // Reciprocal estimates. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1788 | defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1789 | "fre", "$frD, $frB", FPGeneral, |
| 1790 | [(set f64:$frD, (PPCfre f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1791 | defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1792 | "fres", "$frD, $frB", FPGeneral, |
| 1793 | [(set f32:$frD, (PPCfre f32:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1794 | defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1795 | "frsqrte", "$frD, $frB", FPGeneral, |
| 1796 | [(set f64:$frD, (PPCfrsqrte f64:$frB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1797 | defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1798 | "frsqrtes", "$frD, $frB", FPGeneral, |
| 1799 | [(set f32:$frD, (PPCfrsqrte f32:$frB))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1800 | } |
Nate Begeman | 6cdbd22 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 1801 | |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1802 | // XL-Form instructions. condition register logical ops. |
| 1803 | // |
Hal Finkel | 933e8f0 | 2013-04-07 05:16:57 +0000 | [diff] [blame] | 1804 | let neverHasSideEffects = 1 in |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1805 | def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA), |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1806 | "mcrf $BF, $BFA", BrMCR>, |
| 1807 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1808 | |
Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 1809 | def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD), |
| 1810 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1811 | "crand $CRD, $CRA, $CRB", BrCR, []>; |
| 1812 | |
| 1813 | def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD), |
| 1814 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1815 | "crnand $CRD, $CRA, $CRB", BrCR, []>; |
| 1816 | |
| 1817 | def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD), |
| 1818 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1819 | "cror $CRD, $CRA, $CRB", BrCR, []>; |
| 1820 | |
| 1821 | def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD), |
| 1822 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1823 | "crxor $CRD, $CRA, $CRB", BrCR, []>; |
| 1824 | |
| 1825 | def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD), |
| 1826 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1827 | "crnor $CRD, $CRA, $CRB", BrCR, []>; |
| 1828 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1829 | def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD), |
| 1830 | (ins crbitrc:$CRA, crbitrc:$CRB), |
Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 1831 | "creqv $CRD, $CRA, $CRB", BrCR, []>; |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1832 | |
Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 1833 | def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD), |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1834 | (ins crbitrc:$CRA, crbitrc:$CRB), |
Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 1835 | "crandc $CRD, $CRA, $CRB", BrCR, []>; |
| 1836 | |
| 1837 | def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD), |
| 1838 | (ins crbitrc:$CRA, crbitrc:$CRB), |
| 1839 | "crorc $CRD, $CRA, $CRB", BrCR, []>; |
Nicolas Geoffray | b1de7a3 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 1840 | |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1841 | let isCodeGenOnly = 1 in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1842 | def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins), |
Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 1843 | "creqv $dst, $dst, $dst", BrCR, |
| 1844 | []>; |
| 1845 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1846 | def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins), |
Roman Divacky | 71038e7 | 2011-08-30 17:04:16 +0000 | [diff] [blame] | 1847 | "crxor $dst, $dst, $dst", BrCR, |
| 1848 | []>; |
| 1849 | |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 1850 | let Defs = [CR1EQ], CRD = 6 in { |
| 1851 | def CR6SET : XLForm_1_ext<19, 289, (outs), (ins), |
| 1852 | "creqv 6, 6, 6", BrCR, |
| 1853 | [(PPCcr6set)]>; |
| 1854 | |
| 1855 | def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins), |
| 1856 | "crxor 6, 6, 6", BrCR, |
| 1857 | [(PPCcr6unset)]>; |
| 1858 | } |
Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 1859 | } |
Hal Finkel | 5ab3780 | 2012-08-28 02:10:27 +0000 | [diff] [blame] | 1860 | |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1861 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1862 | // |
Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 1863 | |
| 1864 | def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR), |
| 1865 | "mfspr $RT, $SPR", SprMFSPR>; |
| 1866 | def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT), |
| 1867 | "mtspr $SPR, $RT", SprMTSPR>; |
| 1868 | |
Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 1869 | def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR), |
Hal Finkel | 0096dbd | 2013-09-12 14:40:06 +0000 | [diff] [blame] | 1870 | "mftb $RT, $SPR", SprMFTB>, Deprecated<DeprecatedMFTB>; |
Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 1871 | |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1872 | let Uses = [CTR] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1873 | def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins), |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1874 | "mfctr $rT", SprMFSPR>, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1875 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1876 | } |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1877 | let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1878 | def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1879 | "mtctr $rS", SprMTSPR>, |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1880 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1881 | } |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 1882 | let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in { |
| 1883 | let Pattern = [(int_ppc_mtctr i32:$rS)] in |
Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 1884 | def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS), |
| 1885 | "mtctr $rS", SprMTSPR>, |
| 1886 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 1887 | } |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1888 | |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1889 | let Defs = [LR] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1890 | def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS), |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1891 | "mtlr $rS", SprMTSPR>, |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1892 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1893 | } |
| 1894 | let Uses = [LR] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1895 | def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins), |
Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1896 | "mflr $rT", SprMFSPR>, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1897 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 1898 | } |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 1899 | |
Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 1900 | let isCodeGenOnly = 1 in { |
Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 1901 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed |
| 1902 | // like a GPR on the PPC970. As such, copies in and out have the same |
| 1903 | // performance characteristics as an OR instruction. |
| 1904 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS), |
| 1905 | "mtspr 256, $rS", IntGeneral>, |
| 1906 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
| 1907 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins), |
| 1908 | "mfspr $rT, 256", IntGeneral>, |
| 1909 | PPC970_DGroup_First, PPC970_Unit_FXU; |
| 1910 | |
Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 1911 | def MTVRSAVEv : XFXForm_7_ext<31, 467, 256, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1912 | (outs VRSAVERC:$reg), (ins gprc:$rS), |
Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 1913 | "mtspr 256, $rS", IntGeneral>, |
| 1914 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1915 | def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), |
Hal Finkel | a1431df | 2013-03-21 19:03:21 +0000 | [diff] [blame] | 1916 | (ins VRSAVERC:$reg), |
| 1917 | "mfspr $rT, 256", IntGeneral>, |
| 1918 | PPC970_DGroup_First, PPC970_Unit_FXU; |
| 1919 | } |
| 1920 | |
| 1921 | // SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register, |
| 1922 | // so we'll need to scavenge a register for it. |
| 1923 | let mayStore = 1 in |
| 1924 | def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F), |
| 1925 | "#SPILL_VRSAVE", []>; |
| 1926 | |
| 1927 | // RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously |
| 1928 | // spilled), so we'll need to scavenge a register for it. |
| 1929 | let mayLoad = 1 in |
| 1930 | def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F), |
| 1931 | "#RESTORE_VRSAVE", []>; |
| 1932 | |
Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 1933 | let neverHasSideEffects = 1 in { |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 1934 | def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST), |
| 1935 | "mtocrf $FXM, $ST", BrMCRX>, |
| 1936 | PPC970_DGroup_First, PPC970_Unit_CRU; |
| 1937 | |
| 1938 | def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS), |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1939 | "mtcrf $FXM, $rS", BrMCRX>, |
| 1940 | PPC970_MicroCode, PPC970_Unit_CRU; |
Dale Johannesen | d7d6638 | 2010-05-20 17:48:26 +0000 | [diff] [blame] | 1941 | |
Hal Finkel | 7fe6a53 | 2013-09-12 05:24:49 +0000 | [diff] [blame] | 1942 | let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1943 | def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM), |
Hal Finkel | 2c09058 | 2012-06-11 15:43:15 +0000 | [diff] [blame] | 1944 | "mfocrf $rT, $FXM", SprMFCR>, |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1945 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 1946 | |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1947 | def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins), |
Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 1948 | "mfcr $rT", SprMFCR>, |
| 1949 | PPC970_MicroCode, PPC970_Unit_CRU; |
Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 1950 | } // neverHasSideEffects = 1 |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1951 | |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1952 | // Pseudo instruction to perform FADD in round-to-zero mode. |
| 1953 | let usesCustomInserter = 1, Uses = [RM] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1954 | def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "", |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1955 | [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>; |
| 1956 | } |
Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 1957 | |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1958 | // The above pseudo gets expanded to make use of the following instructions |
| 1959 | // to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level. |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1960 | let Uses = [RM], Defs = [RM] in { |
| 1961 | def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM), |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1962 | "mtfsb0 $FM", IntMTFSB0, []>, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1963 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1964 | def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM), |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1965 | "mtfsb1 $FM", IntMTFSB0, []>, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1966 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1967 | def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT), |
Ulrich Weigand | 874fc62 | 2013-03-26 10:56:22 +0000 | [diff] [blame] | 1968 | "mtfsf $FM, $rT", IntMTFSB0, []>, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1969 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
| 1970 | } |
| 1971 | let Uses = [RM] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1972 | def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins), |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1973 | "mffs $rT", IntMFFS, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1974 | [(set f64:$rT, (PPCmffs))]>, |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1975 | PPC970_DGroup_Single, PPC970_Unit_FPU; |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 1976 | } |
| 1977 | |
Dale Johannesen | 666323e | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 1978 | |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1979 | let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations. |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 1980 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 1981 | // |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1982 | defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1983 | "add", "$rT, $rA, $rB", IntSimple, |
| 1984 | [(set i32:$rT, (add i32:$rA, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1985 | defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 1986 | "addc", "$rT, $rA, $rB", IntGeneral, |
| 1987 | [(set i32:$rT, (addc i32:$rA, i32:$rB))]>, |
| 1988 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1989 | defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1990 | "divw", "$rT, $rA, $rB", IntDivW, |
| 1991 | [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>, |
| 1992 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1993 | defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1994 | "divwu", "$rT, $rA, $rB", IntDivW, |
| 1995 | [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>, |
| 1996 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1997 | defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1998 | "mulhw", "$rT, $rA, $rB", IntMulHW, |
| 1999 | [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2000 | defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2001 | "mulhwu", "$rT, $rA, $rB", IntMulHWU, |
| 2002 | [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2003 | defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2004 | "mullw", "$rT, $rA, $rB", IntMulHW, |
| 2005 | [(set i32:$rT, (mul i32:$rA, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2006 | defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2007 | "subf", "$rT, $rA, $rB", IntGeneral, |
| 2008 | [(set i32:$rT, (sub i32:$rB, i32:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2009 | defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2010 | "subfc", "$rT, $rA, $rB", IntGeneral, |
| 2011 | [(set i32:$rT, (subc i32:$rB, i32:$rA))]>, |
| 2012 | PPC970_DGroup_Cracked; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2013 | defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2014 | "neg", "$rT, $rA", IntSimple, |
| 2015 | [(set i32:$rT, (ineg i32:$rA))]>; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2016 | let Uses = [CARRY] in { |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2017 | defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2018 | "adde", "$rT, $rA, $rB", IntGeneral, |
| 2019 | [(set i32:$rT, (adde i32:$rA, i32:$rB))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2020 | defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2021 | "addme", "$rT, $rA", IntGeneral, |
| 2022 | [(set i32:$rT, (adde i32:$rA, -1))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2023 | defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2024 | "addze", "$rT, $rA", IntGeneral, |
| 2025 | [(set i32:$rT, (adde i32:$rA, 0))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2026 | defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2027 | "subfe", "$rT, $rA, $rB", IntGeneral, |
| 2028 | [(set i32:$rT, (sube i32:$rB, i32:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2029 | defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2030 | "subfme", "$rT, $rA", IntGeneral, |
| 2031 | [(set i32:$rT, (sube -1, i32:$rA))]>; |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2032 | defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA), |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2033 | "subfze", "$rT, $rA", IntGeneral, |
| 2034 | [(set i32:$rT, (sube 0, i32:$rA))]>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2035 | } |
Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 2036 | } |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2037 | |
| 2038 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 2039 | // this type. |
| 2040 | // |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2041 | let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations. |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2042 | let Uses = [RM] in { |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2043 | defm FMADD : AForm_1r<63, 29, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2044 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2045 | "fmadd", "$FRT, $FRA, $FRC, $FRB", FPFused, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2046 | [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2047 | defm FMADDS : AForm_1r<59, 29, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2048 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2049 | "fmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2050 | [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2051 | defm FMSUB : AForm_1r<63, 28, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2052 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2053 | "fmsub", "$FRT, $FRA, $FRC, $FRB", FPFused, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2054 | [(set f64:$FRT, |
| 2055 | (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2056 | defm FMSUBS : AForm_1r<59, 28, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2057 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2058 | "fmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2059 | [(set f32:$FRT, |
| 2060 | (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2061 | defm FNMADD : AForm_1r<63, 31, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2062 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2063 | "fnmadd", "$FRT, $FRA, $FRC, $FRB", FPFused, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2064 | [(set f64:$FRT, |
| 2065 | (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2066 | defm FNMADDS : AForm_1r<59, 31, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2067 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2068 | "fnmadds", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2069 | [(set f32:$FRT, |
| 2070 | (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2071 | defm FNMSUB : AForm_1r<63, 30, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2072 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2073 | "fnmsub", "$FRT, $FRA, $FRC, $FRB", FPFused, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2074 | [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC, |
| 2075 | (fneg f64:$FRB))))]>; |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2076 | defm FNMSUBS : AForm_1r<59, 30, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2077 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2078 | "fnmsubs", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 2079 | [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC, |
| 2080 | (fneg f32:$FRB))))]>; |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2081 | } |
Chris Lattner | 3734d20 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 2082 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 2083 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 2084 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 9e98672 | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 2085 | // and 4/8 byte forms for the result and operand type.. |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2086 | let Interpretation64Bit = 1 in |
| 2087 | defm FSELD : AForm_1r<63, 23, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2088 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2089 | "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 2090 | [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>; |
| 2091 | defm FSELS : AForm_1r<63, 23, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2092 | (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2093 | "fsel", "$FRT, $FRA, $FRC, $FRB", FPGeneral, |
| 2094 | [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>; |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2095 | let Uses = [RM] in { |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2096 | defm FADD : AForm_2r<63, 21, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2097 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2098 | "fadd", "$FRT, $FRA, $FRB", FPAddSub, |
| 2099 | [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>; |
| 2100 | defm FADDS : AForm_2r<59, 21, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2101 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2102 | "fadds", "$FRT, $FRA, $FRB", FPGeneral, |
| 2103 | [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>; |
| 2104 | defm FDIV : AForm_2r<63, 18, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2105 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2106 | "fdiv", "$FRT, $FRA, $FRB", FPDivD, |
| 2107 | [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>; |
| 2108 | defm FDIVS : AForm_2r<59, 18, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2109 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2110 | "fdivs", "$FRT, $FRA, $FRB", FPDivS, |
| 2111 | [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>; |
| 2112 | defm FMUL : AForm_3r<63, 25, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2113 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2114 | "fmul", "$FRT, $FRA, $FRC", FPFused, |
| 2115 | [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>; |
| 2116 | defm FMULS : AForm_3r<59, 25, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2117 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2118 | "fmuls", "$FRT, $FRA, $FRC", FPGeneral, |
| 2119 | [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>; |
| 2120 | defm FSUB : AForm_2r<63, 20, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2121 | (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2122 | "fsub", "$FRT, $FRA, $FRB", FPAddSub, |
| 2123 | [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>; |
| 2124 | defm FSUBS : AForm_2r<59, 20, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2125 | (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2126 | "fsubs", "$FRT, $FRA, $FRB", FPGeneral, |
| 2127 | [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>; |
Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 2128 | } |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2129 | } |
Nate Begeman | 143cf94 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 2130 | |
Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 2131 | let neverHasSideEffects = 1 in { |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2132 | let PPC970_Unit = 1 in { // FXU Operations. |
Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 2133 | let isSelect = 1 in |
Ulrich Weigand | 84ee76a | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 2134 | def ISEL : AForm_4<31, 15, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2135 | (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond), |
Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 2136 | "isel $rT, $rA, $rB, $cond", IntGeneral, |
| 2137 | []>; |
| 2138 | } |
| 2139 | |
| 2140 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | a113d74 | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 2141 | // M-Form instructions. rotate and mask instructions. |
| 2142 | // |
Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 2143 | let isCommutable = 1 in { |
Chris Lattner | c37a2f1 | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 2144 | // RLWIMI can be commuted if the rotate amount is zero. |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2145 | defm RLWIMI : MForm_2r<20, (outs gprc:$rA), |
| 2146 | (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2147 | u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", IntRotate, |
| 2148 | []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">, |
| 2149 | NoEncode<"$rSi">; |
Nate Begeman | 29dc5f2 | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 2150 | } |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2151 | let BaseName = "rlwinm" in { |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 2152 | def RLWINM : MForm_2<21, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2153 | (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 74ab996 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 2154 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2155 | []>, RecFormRel; |
Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 2156 | let Defs = [CR0] in |
Chris Lattner | baa9be5 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 2157 | def RLWINMo : MForm_2<21, |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2158 | (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2159 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
| 2160 | []>, isDOT, RecFormRel, PPC970_DGroup_Cracked; |
| 2161 | } |
Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 2162 | defm RLWNM : MForm_2r<23, (outs gprc:$rA), |
| 2163 | (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME), |
Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 2164 | "rlwnm", "$rA, $rS, $rB, $MB, $ME", IntGeneral, |
| 2165 | []>; |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 2166 | } |
Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 2167 | } // neverHasSideEffects = 1 |
Chris Lattner | 382f356 | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 2168 | |
Chris Lattner | 39b4d83f | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 2169 | //===----------------------------------------------------------------------===// |
| 2170 | // PowerPC Instruction Patterns |
| 2171 | // |
| 2172 | |
Chris Lattner | 4435b14 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 2173 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 2174 | def : Pat<(i32 imm:$imm), |
| 2175 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 2176 | |
| 2177 | // Implement the 'not' operation with the NOR instruction. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2178 | def NOT : Pat<(not i32:$in), |
| 2179 | (NOR $in, $in)>; |
Chris Lattner | 8cd7b88 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 2180 | |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2181 | // ADD an arbitrary immediate. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2182 | def : Pat<(add i32:$in, imm:$imm), |
| 2183 | (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2184 | // OR an arbitrary immediate. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2185 | def : Pat<(or i32:$in, imm:$imm), |
| 2186 | (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | d4e9e8b | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 2187 | // XOR an arbitrary immediate. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2188 | def : Pat<(xor i32:$in, imm:$imm), |
| 2189 | (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 5965bd1 | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 2190 | // SUBFIC |
Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 2191 | def : Pat<(sub imm32SExt16:$imm, i32:$in), |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2192 | (SUBFIC $in, imm:$imm)>; |
Chris Lattner | 5b6f4dc | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 2193 | |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 2194 | // SHL/SRL |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2195 | def : Pat<(shl i32:$in, (i32 imm:$imm)), |
| 2196 | (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>; |
| 2197 | def : Pat<(srl i32:$in, (i32 imm:$imm)), |
| 2198 | (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 2199 | |
Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 2200 | // ROTL |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2201 | def : Pat<(rotl i32:$in, i32:$sh), |
| 2202 | (RLWNM $in, $sh, 0, 31)>; |
| 2203 | def : Pat<(rotl i32:$in, (i32 imm:$imm)), |
| 2204 | (RLWINM $in, imm:$imm, 0, 31)>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2205 | |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 2206 | // RLWNM |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2207 | def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm), |
| 2208 | (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; |
Nate Begeman | d31efd1 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 2209 | |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2210 | // Calls |
Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 2211 | def : Pat<(PPCcall (i32 tglobaladdr:$dst)), |
| 2212 | (BL tglobaladdr:$dst)>; |
| 2213 | def : Pat<(PPCcall (i32 texternalsym:$dst)), |
| 2214 | (BL texternalsym:$dst)>; |
Chris Lattner | eb755fc | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 2215 | |
Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2216 | |
| 2217 | def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm), |
| 2218 | (TCRETURNdi tglobaladdr:$dst, imm:$imm)>; |
| 2219 | |
| 2220 | def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm), |
| 2221 | (TCRETURNdi texternalsym:$dst, imm:$imm)>; |
| 2222 | |
| 2223 | def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm), |
| 2224 | (TCRETURNri CTRRC:$dst, imm:$imm)>; |
| 2225 | |
| 2226 | |
| 2227 | |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 2228 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | 090eed0 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 2229 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 2230 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 2231 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 2232 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 2233 | def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; |
| 2234 | def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; |
Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 2235 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>; |
| 2236 | def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2237 | def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in), |
| 2238 | (ADDIS $in, tglobaltlsaddr:$g)>; |
| 2239 | def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in), |
Ulrich Weigand | 35f9fdf | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 2240 | (ADDI $in, tglobaltlsaddr:$g)>; |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2241 | def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)), |
| 2242 | (ADDIS $in, tglobaladdr:$g)>; |
| 2243 | def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)), |
| 2244 | (ADDIS $in, tconstpool:$g)>; |
| 2245 | def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)), |
| 2246 | (ADDIS $in, tjumptable:$g)>; |
| 2247 | def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)), |
| 2248 | (ADDIS $in, tblockaddress:$g)>; |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 2249 | |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 2250 | // Standard shifts. These are represented separately from the real shifts above |
| 2251 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 2252 | // amounts. |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2253 | def : Pat<(sra i32:$rS, i32:$rB), |
| 2254 | (SRAW $rS, $rB)>; |
| 2255 | def : Pat<(srl i32:$rS, i32:$rB), |
| 2256 | (SRW $rS, $rB)>; |
| 2257 | def : Pat<(shl i32:$rS, i32:$rB), |
| 2258 | (SLW $rS, $rB)>; |
Chris Lattner | fea33f7 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 2259 | |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2260 | def : Pat<(zextloadi1 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2261 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2262 | def : Pat<(zextloadi1 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2263 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2264 | def : Pat<(extloadi1 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2265 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2266 | def : Pat<(extloadi1 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2267 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2268 | def : Pat<(extloadi8 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2269 | (LBZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2270 | def : Pat<(extloadi8 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2271 | (LBZX xaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2272 | def : Pat<(extloadi16 iaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2273 | (LHZ iaddr:$src)>; |
Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2274 | def : Pat<(extloadi16 xaddr:$src), |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2275 | (LHZX xaddr:$src)>; |
Jakob Stoklund Olesen | 44629eb | 2010-07-16 21:03:52 +0000 | [diff] [blame] | 2276 | def : Pat<(f64 (extloadf32 iaddr:$src)), |
| 2277 | (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>; |
| 2278 | def : Pat<(f64 (extloadf32 xaddr:$src)), |
| 2279 | (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>; |
| 2280 | |
Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 2281 | def : Pat<(f64 (fextend f32:$src)), |
| 2282 | (COPY_TO_REGCLASS $src, F8RC)>; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 2283 | |
Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 2284 | def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>; |
Eli Friedman | 26a4848 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 2285 | |
Hal Finkel | 2e10331 | 2013-04-03 04:01:11 +0000 | [diff] [blame] | 2286 | // Additional FNMSUB patterns: -a*c + b == -(a*c - b) |
| 2287 | def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B), |
| 2288 | (FNMSUB $A, $C, $B)>; |
| 2289 | def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B), |
| 2290 | (FNMSUB $A, $C, $B)>; |
| 2291 | def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B), |
| 2292 | (FNMSUBS $A, $C, $B)>; |
| 2293 | def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B), |
| 2294 | (FNMSUBS $A, $C, $B)>; |
| 2295 | |
Hal Finkel | dbc78e1 | 2013-08-19 05:01:02 +0000 | [diff] [blame] | 2296 | // FCOPYSIGN's operand types need not agree. |
| 2297 | def : Pat<(fcopysign f64:$frB, f32:$frA), |
| 2298 | (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>; |
| 2299 | def : Pat<(fcopysign f32:$frB, f64:$frA), |
| 2300 | (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>; |
| 2301 | |
Chris Lattner | 2a85fa1 | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 2302 | include "PPCInstrAltivec.td" |
Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 2303 | include "PPCInstr64Bit.td" |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2304 | |
Ulrich Weigand | 300b687 | 2013-05-03 19:51:09 +0000 | [diff] [blame] | 2305 | |
| 2306 | //===----------------------------------------------------------------------===// |
| 2307 | // PowerPC Instructions used for assembler/disassembler only |
| 2308 | // |
| 2309 | |
| 2310 | def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins), |
| 2311 | "isync", SprISYNC, []>; |
| 2312 | |
| 2313 | def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src), |
| 2314 | "icbi $src", LdStICBI, []>; |
| 2315 | |
Ulrich Weigand | 98fcc7b | 2013-07-01 17:06:26 +0000 | [diff] [blame] | 2316 | def EIEIO : XForm_24_eieio<31, 854, (outs), (ins), |
| 2317 | "eieio", LdStLoad, []>; |
| 2318 | |
Ulrich Weigand | 7a9fcdf | 2013-07-01 17:21:23 +0000 | [diff] [blame] | 2319 | def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L), |
| 2320 | "wait $L", LdStLoad, []>; |
| 2321 | |
Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame^] | 2322 | def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L), |
| 2323 | "mtmsr $RS, $L", SprMTMSR>; |
| 2324 | |
| 2325 | def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins), |
| 2326 | "mfmsr $RT", SprMFMSR, []>; |
| 2327 | |
| 2328 | def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L), |
| 2329 | "mtmsrd $RS, $L", SprMTMSRD>; |
| 2330 | |
| 2331 | def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB), |
| 2332 | "slbie $RB", SprSLBIE, []>; |
| 2333 | |
| 2334 | def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB), |
| 2335 | "slbmte $RS, $RB", SprSLBMTE, []>; |
| 2336 | |
| 2337 | def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB), |
| 2338 | "slbmfee $RT, $RB", SprSLBMFEE, []>; |
| 2339 | |
| 2340 | def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", SprSLBIA, []>; |
| 2341 | |
| 2342 | def TLBSYNC : XForm_0<31, 566, (outs), (ins), |
| 2343 | "tlbsync", SprTLBSYNC, []>; |
| 2344 | |
| 2345 | def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB), |
| 2346 | "tlbiel $RB", SprTLBIEL, []>; |
| 2347 | |
| 2348 | def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB), |
| 2349 | "tlbie $RB,$RS", SprTLBIE, []>; |
| 2350 | |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2351 | //===----------------------------------------------------------------------===// |
| 2352 | // PowerPC Assembler Instruction Aliases |
| 2353 | // |
| 2354 | |
| 2355 | // Pseudo-instructions for alternate assembly syntax (never used by codegen). |
| 2356 | // These are aliases that require C++ handling to convert to the target |
| 2357 | // instruction, while InstAliases can be handled directly by tblgen. |
| 2358 | class PPCAsmPseudo<string asm, dag iops> |
| 2359 | : Instruction { |
| 2360 | let Namespace = "PPC"; |
| 2361 | bit PPC64 = 0; // Default value, override with isPPC64 |
| 2362 | |
| 2363 | let OutOperandList = (outs); |
| 2364 | let InOperandList = iops; |
| 2365 | let Pattern = []; |
| 2366 | let AsmString = asm; |
| 2367 | let isAsmParserOnly = 1; |
| 2368 | let isPseudo = 1; |
| 2369 | } |
| 2370 | |
Ulrich Weigand | 4c44032 | 2013-06-10 17:19:43 +0000 | [diff] [blame] | 2371 | def : InstAlias<"sc", (SC 0)>; |
| 2372 | |
Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 2373 | def : InstAlias<"sync", (SYNC 0)>; |
Ulrich Weigand | f7152a8 | 2013-07-01 20:39:50 +0000 | [diff] [blame] | 2374 | def : InstAlias<"msync", (SYNC 0)>; |
Ulrich Weigand | 797f1a3 | 2013-07-01 16:37:52 +0000 | [diff] [blame] | 2375 | def : InstAlias<"lwsync", (SYNC 1)>; |
| 2376 | def : InstAlias<"ptesync", (SYNC 2)>; |
| 2377 | |
Ulrich Weigand | 7a9fcdf | 2013-07-01 17:21:23 +0000 | [diff] [blame] | 2378 | def : InstAlias<"wait", (WAIT 0)>; |
| 2379 | def : InstAlias<"waitrsv", (WAIT 1)>; |
| 2380 | def : InstAlias<"waitimpl", (WAIT 2)>; |
| 2381 | |
Ulrich Weigand | 85c6f7f | 2013-07-01 21:40:54 +0000 | [diff] [blame] | 2382 | def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; |
| 2383 | def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>; |
| 2384 | def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; |
| 2385 | def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>; |
| 2386 | |
Ulrich Weigand | ae9cf58 | 2013-07-03 12:32:41 +0000 | [diff] [blame] | 2387 | def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>; |
| 2388 | def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>; |
| 2389 | |
Ulrich Weigand | e840ee2 | 2013-07-08 15:20:38 +0000 | [diff] [blame] | 2390 | def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>; |
| 2391 | def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>; |
| 2392 | |
Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 2393 | def : InstAlias<"xnop", (XORI R0, R0, 0)>; |
| 2394 | |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2395 | def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; |
Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 2396 | def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; |
| 2397 | |
| 2398 | def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>; |
| 2399 | def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>; |
| 2400 | |
Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 2401 | def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>; |
| 2402 | |
Ulrich Weigand | 6ca7157 | 2013-06-24 18:08:03 +0000 | [diff] [blame] | 2403 | def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2404 | |
Ulrich Weigand | 4069e24 | 2013-06-25 13:16:48 +0000 | [diff] [blame] | 2405 | def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm", |
| 2406 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; |
| 2407 | def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm", |
| 2408 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; |
| 2409 | def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm", |
| 2410 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; |
| 2411 | def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm", |
| 2412 | (ins gprc:$rA, gprc:$rB, s16imm:$imm)>; |
| 2413 | |
| 2414 | def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; |
| 2415 | def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; |
| 2416 | def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>; |
| 2417 | def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>; |
| 2418 | |
Roman Divacky | 62cb635 | 2013-09-12 17:50:54 +0000 | [diff] [blame^] | 2419 | def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>; |
| 2420 | def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>; |
| 2421 | |
| 2422 | def : InstAlias<"mfsprg $RT, 0", (MFSPR gprc:$RT, 272)>; |
| 2423 | def : InstAlias<"mfsprg $RT, 1", (MFSPR gprc:$RT, 273)>; |
| 2424 | def : InstAlias<"mfsprg $RT, 2", (MFSPR gprc:$RT, 274)>; |
| 2425 | def : InstAlias<"mfsprg $RT, 3", (MFSPR gprc:$RT, 275)>; |
| 2426 | |
| 2427 | def : InstAlias<"mfsprg0 $RT", (MFSPR gprc:$RT, 272)>; |
| 2428 | def : InstAlias<"mfsprg1 $RT", (MFSPR gprc:$RT, 273)>; |
| 2429 | def : InstAlias<"mfsprg2 $RT", (MFSPR gprc:$RT, 274)>; |
| 2430 | def : InstAlias<"mfsprg3 $RT", (MFSPR gprc:$RT, 275)>; |
| 2431 | |
| 2432 | def : InstAlias<"mtsprg 0, $RT", (MTSPR 272, gprc:$RT)>; |
| 2433 | def : InstAlias<"mtsprg 1, $RT", (MTSPR 273, gprc:$RT)>; |
| 2434 | def : InstAlias<"mtsprg 2, $RT", (MTSPR 274, gprc:$RT)>; |
| 2435 | def : InstAlias<"mtsprg 3, $RT", (MTSPR 275, gprc:$RT)>; |
| 2436 | |
| 2437 | def : InstAlias<"mtsprg0 $RT", (MTSPR 272, gprc:$RT)>; |
| 2438 | def : InstAlias<"mtsprg1 $RT", (MTSPR 273, gprc:$RT)>; |
| 2439 | def : InstAlias<"mtsprg2 $RT", (MTSPR 274, gprc:$RT)>; |
| 2440 | def : InstAlias<"mtsprg3 $RT", (MTSPR 275, gprc:$RT)>; |
| 2441 | |
| 2442 | def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>; |
| 2443 | |
| 2444 | def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>; |
| 2445 | def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>; |
| 2446 | |
| 2447 | def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>; |
| 2448 | |
| 2449 | def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>; |
| 2450 | def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>; |
| 2451 | |
| 2452 | def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>; |
| 2453 | def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>; |
| 2454 | def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>; |
| 2455 | def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>; |
| 2456 | |
| 2457 | def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>; |
| 2458 | |
Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 2459 | def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b", |
| 2460 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2461 | def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b", |
| 2462 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2463 | def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b", |
| 2464 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2465 | def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b", |
| 2466 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2467 | def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b", |
| 2468 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2469 | def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b", |
| 2470 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2471 | def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b", |
| 2472 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2473 | def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b", |
| 2474 | (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>; |
| 2475 | def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n", |
| 2476 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
| 2477 | def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n", |
| 2478 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2479 | def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n", |
| 2480 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 2481 | def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n", |
| 2482 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2483 | def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n", |
| 2484 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 2485 | def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n", |
| 2486 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
| 2487 | def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n", |
| 2488 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
| 2489 | def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n", |
| 2490 | (ins gprc:$rA, gprc:$rS, u5imm:$n)>; |
| 2491 | def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n", |
| 2492 | (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; |
| 2493 | def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n", |
| 2494 | (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>; |
| 2495 | |
| 2496 | def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; |
| 2497 | def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>; |
| 2498 | def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; |
| 2499 | def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>; |
| 2500 | def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; |
| 2501 | def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>; |
| 2502 | |
| 2503 | def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b", |
| 2504 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2505 | def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b", |
| 2506 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2507 | def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b", |
| 2508 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2509 | def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b", |
| 2510 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2511 | def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b", |
| 2512 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2513 | def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b", |
| 2514 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>; |
| 2515 | def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n", |
| 2516 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
| 2517 | def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n", |
| 2518 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2519 | def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n", |
| 2520 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 2521 | def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n", |
| 2522 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2523 | def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n", |
| 2524 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
Ulrich Weigand | ad873cd | 2013-06-25 13:17:41 +0000 | [diff] [blame] | 2525 | def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n", |
| 2526 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
| 2527 | def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n", |
| 2528 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
| 2529 | def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n", |
| 2530 | (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>; |
| 2531 | def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n", |
| 2532 | (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; |
| 2533 | def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n", |
| 2534 | (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>; |
| 2535 | |
| 2536 | def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; |
| 2537 | def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>; |
| 2538 | def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; |
| 2539 | def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>; |
| 2540 | def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; |
| 2541 | def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2542 | |
Ulrich Weigand | 824b7d8 | 2013-06-24 11:55:21 +0000 | [diff] [blame] | 2543 | // These generic branch instruction forms are used for the assembler parser only. |
| 2544 | // Defs and Uses are conservative, since we don't know the BO value. |
| 2545 | let PPC970_Unit = 7 in { |
| 2546 | let Defs = [CTR], Uses = [CTR, RM] in { |
| 2547 | def gBC : BForm_3<16, 0, 0, (outs), |
| 2548 | (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), |
| 2549 | "bc $bo, $bi, $dst">; |
| 2550 | def gBCA : BForm_3<16, 1, 0, (outs), |
| 2551 | (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), |
| 2552 | "bca $bo, $bi, $dst">; |
| 2553 | } |
| 2554 | let Defs = [LR, CTR], Uses = [CTR, RM] in { |
| 2555 | def gBCL : BForm_3<16, 0, 1, (outs), |
| 2556 | (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst), |
| 2557 | "bcl $bo, $bi, $dst">; |
| 2558 | def gBCLA : BForm_3<16, 1, 1, (outs), |
| 2559 | (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst), |
| 2560 | "bcla $bo, $bi, $dst">; |
| 2561 | } |
| 2562 | let Defs = [CTR], Uses = [CTR, LR, RM] in |
| 2563 | def gBCLR : XLForm_2<19, 16, 0, (outs), |
| 2564 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), |
| 2565 | "bclr $bo, $bi, $bh", BrB, []>; |
| 2566 | let Defs = [LR, CTR], Uses = [CTR, LR, RM] in |
| 2567 | def gBCLRL : XLForm_2<19, 16, 1, (outs), |
| 2568 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), |
| 2569 | "bclrl $bo, $bi, $bh", BrB, []>; |
| 2570 | let Defs = [CTR], Uses = [CTR, LR, RM] in |
| 2571 | def gBCCTR : XLForm_2<19, 528, 0, (outs), |
| 2572 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), |
| 2573 | "bcctr $bo, $bi, $bh", BrB, []>; |
| 2574 | let Defs = [LR, CTR], Uses = [CTR, LR, RM] in |
| 2575 | def gBCCTRL : XLForm_2<19, 528, 1, (outs), |
| 2576 | (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh), |
| 2577 | "bcctrl $bo, $bi, $bh", BrB, []>; |
| 2578 | } |
| 2579 | def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>; |
| 2580 | def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>; |
| 2581 | def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>; |
| 2582 | def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>; |
| 2583 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2584 | multiclass BranchSimpleMnemonic1<string name, string pm, int bo> { |
| 2585 | def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>; |
| 2586 | def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>; |
| 2587 | def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>; |
| 2588 | def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>; |
| 2589 | def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>; |
| 2590 | def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>; |
Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 2591 | } |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2592 | multiclass BranchSimpleMnemonic2<string name, string pm, int bo> |
| 2593 | : BranchSimpleMnemonic1<name, pm, bo> { |
| 2594 | def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>; |
| 2595 | def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>; |
Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 2596 | } |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2597 | defm : BranchSimpleMnemonic2<"t", "", 12>; |
| 2598 | defm : BranchSimpleMnemonic2<"f", "", 4>; |
| 2599 | defm : BranchSimpleMnemonic2<"t", "-", 14>; |
| 2600 | defm : BranchSimpleMnemonic2<"f", "-", 6>; |
| 2601 | defm : BranchSimpleMnemonic2<"t", "+", 15>; |
| 2602 | defm : BranchSimpleMnemonic2<"f", "+", 7>; |
| 2603 | defm : BranchSimpleMnemonic1<"dnzt", "", 8>; |
| 2604 | defm : BranchSimpleMnemonic1<"dnzf", "", 0>; |
| 2605 | defm : BranchSimpleMnemonic1<"dzt", "", 10>; |
| 2606 | defm : BranchSimpleMnemonic1<"dzf", "", 2>; |
Ulrich Weigand | fedd5a7 | 2013-06-24 12:49:20 +0000 | [diff] [blame] | 2607 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2608 | multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> { |
| 2609 | def : InstAlias<"b"#name#pm#" $cc, $dst", |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2610 | (BCC bibo, crrc:$cc, condbrtarget:$dst)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2611 | def : InstAlias<"b"#name#pm#" $dst", |
Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 2612 | (BCC bibo, CR0, condbrtarget:$dst)>; |
| 2613 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2614 | def : InstAlias<"b"#name#"a"#pm#" $cc, $dst", |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 2615 | (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2616 | def : InstAlias<"b"#name#"a"#pm#" $dst", |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 2617 | (BCCA bibo, CR0, abscondbrtarget:$dst)>; |
| 2618 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2619 | def : InstAlias<"b"#name#"lr"#pm#" $cc", |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2620 | (BCLR bibo, crrc:$cc)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2621 | def : InstAlias<"b"#name#"lr"#pm, |
Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 2622 | (BCLR bibo, CR0)>; |
| 2623 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2624 | def : InstAlias<"b"#name#"ctr"#pm#" $cc", |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2625 | (BCCTR bibo, crrc:$cc)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2626 | def : InstAlias<"b"#name#"ctr"#pm, |
Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 2627 | (BCCTR bibo, CR0)>; |
| 2628 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2629 | def : InstAlias<"b"#name#"l"#pm#" $cc, $dst", |
Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 2630 | (BCCL bibo, crrc:$cc, condbrtarget:$dst)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2631 | def : InstAlias<"b"#name#"l"#pm#" $dst", |
Ulrich Weigand | d20e91e | 2013-06-24 11:02:19 +0000 | [diff] [blame] | 2632 | (BCCL bibo, CR0, condbrtarget:$dst)>; |
| 2633 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2634 | def : InstAlias<"b"#name#"la"#pm#" $cc, $dst", |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 2635 | (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2636 | def : InstAlias<"b"#name#"la"#pm#" $dst", |
Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 2637 | (BCCLA bibo, CR0, abscondbrtarget:$dst)>; |
| 2638 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2639 | def : InstAlias<"b"#name#"lrl"#pm#" $cc", |
Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 2640 | (BCLRL bibo, crrc:$cc)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2641 | def : InstAlias<"b"#name#"lrl"#pm, |
Ulrich Weigand | 1847bb8 | 2013-06-24 11:01:55 +0000 | [diff] [blame] | 2642 | (BCLRL bibo, CR0)>; |
| 2643 | |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2644 | def : InstAlias<"b"#name#"ctrl"#pm#" $cc", |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2645 | (BCCTRL bibo, crrc:$cc)>; |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2646 | def : InstAlias<"b"#name#"ctrl"#pm, |
Ulrich Weigand | aa4a2d7 | 2013-06-10 17:19:15 +0000 | [diff] [blame] | 2647 | (BCCTRL bibo, CR0)>; |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2648 | } |
Ulrich Weigand | 86247b6 | 2013-06-24 16:52:04 +0000 | [diff] [blame] | 2649 | multiclass BranchExtendedMnemonic<string name, int bibo> { |
| 2650 | defm : BranchExtendedMnemonicPM<name, "", bibo>; |
| 2651 | defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>; |
| 2652 | defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>; |
| 2653 | } |
Ulrich Weigand | 3974062 | 2013-06-10 17:18:29 +0000 | [diff] [blame] | 2654 | defm : BranchExtendedMnemonic<"lt", 12>; |
| 2655 | defm : BranchExtendedMnemonic<"gt", 44>; |
| 2656 | defm : BranchExtendedMnemonic<"eq", 76>; |
| 2657 | defm : BranchExtendedMnemonic<"un", 108>; |
| 2658 | defm : BranchExtendedMnemonic<"so", 108>; |
| 2659 | defm : BranchExtendedMnemonic<"ge", 4>; |
| 2660 | defm : BranchExtendedMnemonic<"nl", 4>; |
| 2661 | defm : BranchExtendedMnemonic<"le", 36>; |
| 2662 | defm : BranchExtendedMnemonic<"ng", 36>; |
| 2663 | defm : BranchExtendedMnemonic<"ne", 68>; |
| 2664 | defm : BranchExtendedMnemonic<"nu", 100>; |
| 2665 | defm : BranchExtendedMnemonic<"ns", 100>; |
Ulrich Weigand | d839490 | 2013-05-03 19:50:27 +0000 | [diff] [blame] | 2666 | |
Ulrich Weigand | 865a1ef | 2013-06-20 16:15:12 +0000 | [diff] [blame] | 2667 | def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>; |
| 2668 | def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>; |
| 2669 | def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>; |
| 2670 | def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>; |
| 2671 | def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm:$imm)>; |
| 2672 | def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>; |
| 2673 | def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm:$imm)>; |
| 2674 | def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>; |
| 2675 | |
Ulrich Weigand | c0944b5 | 2013-07-08 14:49:37 +0000 | [diff] [blame] | 2676 | def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>; |
| 2677 | def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>; |
| 2678 | def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>; |
| 2679 | def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>; |
| 2680 | def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm:$imm)>; |
| 2681 | def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>; |
| 2682 | def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm:$imm)>; |
| 2683 | def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>; |
| 2684 | |
Ulrich Weigand | 56b0e7b | 2013-07-04 14:40:12 +0000 | [diff] [blame] | 2685 | multiclass TrapExtendedMnemonic<string name, int to> { |
| 2686 | def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>; |
| 2687 | def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>; |
| 2688 | def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>; |
| 2689 | def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>; |
| 2690 | } |
| 2691 | defm : TrapExtendedMnemonic<"lt", 16>; |
| 2692 | defm : TrapExtendedMnemonic<"le", 20>; |
| 2693 | defm : TrapExtendedMnemonic<"eq", 4>; |
| 2694 | defm : TrapExtendedMnemonic<"ge", 12>; |
| 2695 | defm : TrapExtendedMnemonic<"gt", 8>; |
| 2696 | defm : TrapExtendedMnemonic<"nl", 12>; |
| 2697 | defm : TrapExtendedMnemonic<"ne", 24>; |
| 2698 | defm : TrapExtendedMnemonic<"ng", 20>; |
| 2699 | defm : TrapExtendedMnemonic<"llt", 2>; |
| 2700 | defm : TrapExtendedMnemonic<"lle", 6>; |
| 2701 | defm : TrapExtendedMnemonic<"lge", 5>; |
| 2702 | defm : TrapExtendedMnemonic<"lgt", 1>; |
| 2703 | defm : TrapExtendedMnemonic<"lnl", 5>; |
| 2704 | defm : TrapExtendedMnemonic<"lng", 6>; |
| 2705 | defm : TrapExtendedMnemonic<"u", 31>; |
| 2706 | |