blob: f8e32634c74f3837a822a506774192b3cf466df5 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Jim Grosbachd0d13292010-12-01 03:45:07 +000015#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARM.h"
Evan Chenge45d6852011-01-11 21:46:47 +000017#include "ARMConstantPoolValue.h"
Logan Chien8cbb80d2013-10-28 17:51:12 +000018#include "ARMFPUName.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000019#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000021#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000022#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
24#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000025#include "llvm/ADT/SetVector.h"
26#include "llvm/ADT/SmallString.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Constants.h"
31#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000032#include "llvm/IR/DebugInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000033#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Module.h"
35#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000039#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000040#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000041#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000044#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000045#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000046#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +000047#include "llvm/Support/COFF.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000050#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000052#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000053#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chandler Carruth84e68b22014-04-22 02:41:26 +000058#define DEBUG_TYPE "asm-printer"
59
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000060void ARMAsmPrinter::EmitFunctionBodyEnd() {
61 // Make sure to terminate any constant pools that were at the end
62 // of the function.
63 if (!InConstantPool)
64 return;
65 InConstantPool = false;
66 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
67}
Owen Anderson0ca562e2011-10-04 23:26:17 +000068
Jim Grosbach4b63d2a2012-05-18 19:12:01 +000069void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +000070 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +000071 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +000072 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +000073 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +000074
Chris Lattner56db8c32010-01-27 23:58:11 +000075 OutStreamer.EmitLabel(CurrentFnSym);
76}
77
James Molloy6685c082012-01-26 09:25:43 +000078void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Eric Christopherd9134482014-08-04 21:25:23 +000079 uint64_t Size =
80 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +000081 assert(Size && "C++ constructor pointer had zero size!");
82
Bill Wendlingdfb45f42012-02-15 09:14:08 +000083 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +000084 assert(GV && "C++ constructor pointer was not a GlobalValue!");
85
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +000086 const MCExpr *E = MCSymbolRefExpr::Create(GetARMGVSymbol(GV,
87 ARMII::MO_NO_FLAG),
Tim Northoverd6a729b2014-01-06 14:28:05 +000088 (Subtarget->isTargetELF()
89 ? MCSymbolRefExpr::VK_ARM_TARGET1
90 : MCSymbolRefExpr::VK_None),
James Molloy6685c082012-01-26 09:25:43 +000091 OutContext);
Jim Grosbach1a597112014-04-03 23:43:18 +000092
James Molloy6685c082012-01-26 09:25:43 +000093 OutStreamer.EmitValue(E, Size);
94}
95
Jim Grosbach080fdf42010-09-30 01:57:53 +000096/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097/// method to print assembly for each instruction.
98///
99bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000100 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000101 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000102
Saleem Abdulrasool0aca1c32014-04-30 06:14:25 +0000103 SetupMachineFunction(MF);
104
105 if (Subtarget->isTargetCOFF()) {
106 bool Internal = MF.getFunction()->hasInternalLinkage();
107 COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC
108 : COFF::IMAGE_SYM_CLASS_EXTERNAL;
109 int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT;
110
111 OutStreamer.BeginCOFFSymbolDef(CurrentFnSym);
112 OutStreamer.EmitCOFFSymbolStorageClass(Scl);
113 OutStreamer.EmitCOFFSymbolType(Type);
114 OutStreamer.EndCOFFSymbolDef();
115 }
116
117 // Have common code print out the function header with linkage info etc.
118 EmitFunctionHeader();
119
120 // Emit the rest of the function body.
121 EmitFunctionBody();
122
123 // We didn't modify anything.
124 return false;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000125}
126
Evan Chengb23b50d2009-06-29 07:51:04 +0000127void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000128 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000129 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000130 unsigned TF = MO.getTargetFlags();
131
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000132 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000133 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000134 case MachineOperand::MO_Register: {
135 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000136 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000137 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000138 if(ARM::GPRPairRegClass.contains(Reg)) {
139 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000140 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000141 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
142 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000143 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000144 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000145 }
Evan Cheng10043e22007-01-19 07:51:42 +0000146 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000147 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000148 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000149 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000150 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000151 O << ":lower16:";
152 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000153 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000154 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000155 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000156 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000157 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000158 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000159 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000160 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000161 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000162 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000163 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
164 (TF & ARMII::MO_LO16))
165 O << ":lower16:";
166 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
167 (TF & ARMII::MO_HI16))
168 O << ":upper16:";
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +0000169 O << *GetARMGVSymbol(GV, TF);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000170
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000171 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000172 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000173 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000174 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000175 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000176 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000177 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000178 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000179 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000180}
181
Evan Chengb23b50d2009-06-29 07:51:04 +0000182//===--------------------------------------------------------------------===//
183
Chris Lattner68d64aa2010-01-25 19:51:38 +0000184MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000185GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000186 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Chris Lattner68d64aa2010-01-25 19:51:38 +0000187 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000188 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000189 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000190 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000191}
192
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000193
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000194MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Eric Christopherd9134482014-08-04 21:25:23 +0000195 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000196 SmallString<60> Name;
Rafael Espindola58873562014-01-03 19:21:54 +0000197 raw_svector_ostream(Name) << DL->getPrivateGlobalPrefix() << "SJLJEH"
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000198 << getFunctionNumber();
199 return OutContext.GetOrCreateSymbol(Name.str());
200}
201
Evan Chengb23b50d2009-06-29 07:51:04 +0000202bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000203 unsigned AsmVariant, const char *ExtraCode,
204 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000205 // Does this asm operand have a single letter operand modifier?
206 if (ExtraCode && ExtraCode[0]) {
207 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000208
Evan Cheng10043e22007-01-19 07:51:42 +0000209 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000210 default:
211 // See if this is a generic print operand
212 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000213 case 'a': // Print as a memory address.
214 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000215 O << "["
216 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
217 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000218 return false;
219 }
220 // Fallthrough
221 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000222 if (!MI->getOperand(OpNum).isImm())
223 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000224 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000225 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000226 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000227 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000228 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000229 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000230 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000231 if (MI->getOperand(OpNum).isReg()) {
232 unsigned Reg = MI->getOperand(OpNum).getReg();
Eric Christopherfc6de422014-08-05 02:39:49 +0000233 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000234 // Find the 'd' register that has this 's' register as a sub-register,
235 // and determine the lane number.
236 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
237 if (!ARM::DPRRegClass.contains(*SR))
238 continue;
239 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
240 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
241 return false;
242 }
Eric Christopher76178832011-05-24 22:10:34 +0000243 }
Eric Christopher1b724942011-05-24 23:27:13 +0000244 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000245 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000246 if (!MI->getOperand(OpNum).isImm())
247 return true;
248 O << ~(MI->getOperand(OpNum).getImm());
249 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000250 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000251 if (!MI->getOperand(OpNum).isImm())
252 return true;
253 O << (MI->getOperand(OpNum).getImm() & 0xffff);
254 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000255 case 'M': { // A register range suitable for LDM/STM.
256 if (!MI->getOperand(OpNum).isReg())
257 return true;
258 const MachineOperand &MO = MI->getOperand(OpNum);
259 unsigned RegBegin = MO.getReg();
260 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
261 // already got the operands in registers that are operands to the
262 // inline asm statement.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000263 O << "{";
264 if (ARM::GPRPairRegClass.contains(RegBegin)) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000265 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000266 unsigned Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0);
Alp Toker98444342014-04-19 23:56:35 +0000267 O << ARMInstPrinter::getRegisterName(Reg0) << ", ";
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000268 RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1);
269 }
270 O << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000271
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000272 // FIXME: The register allocator not only may not have given us the
273 // registers in sequence, but may not be in ascending registers. This
274 // will require changes in the register allocator that'll need to be
275 // propagated down here if the operands change.
276 unsigned RegOps = OpNum + 1;
277 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000278 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000279 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
280 RegOps++;
281 }
282
283 O << "}";
284
285 return false;
286 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000287 case 'R': // The most significant register of a pair.
288 case 'Q': { // The least significant register of a pair.
289 if (OpNum == 0)
290 return true;
291 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
292 if (!FlagsOP.isImm())
293 return true;
294 unsigned Flags = FlagsOP.getImm();
Tim Northover2ddeeed2013-08-22 06:51:04 +0000295
296 // This operand may not be the one that actually provides the register. If
297 // it's tied to a previous one then we should refer instead to that one
298 // for registers and their classes.
299 unsigned TiedIdx;
300 if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) {
301 for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) {
302 unsigned OpFlags = MI->getOperand(OpNum).getImm();
303 OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1;
304 }
305 Flags = MI->getOperand(OpNum).getImm();
306
307 // Later code expects OpNum to be pointing at the register rather than
308 // the flags.
309 OpNum += 1;
310 }
311
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000312 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000313 unsigned RC;
314 InlineAsm::hasRegClassConstraint(Flags, RC);
315 if (RC == ARM::GPRPairRegClassID) {
316 if (NumVals != 1)
317 return true;
318 const MachineOperand &MO = MI->getOperand(OpNum);
319 if (!MO.isReg())
320 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000321 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Weiming Zhaoa3d87a12013-06-28 17:26:02 +0000322 unsigned Reg = TRI->getSubReg(MO.getReg(), ExtraCode[0] == 'Q' ?
323 ARM::gsub_0 : ARM::gsub_1);
324 O << ARMInstPrinter::getRegisterName(Reg);
325 return false;
326 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000327 if (NumVals != 2)
328 return true;
329 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
330 if (RegOp >= MI->getNumOperands())
331 return true;
332 const MachineOperand &MO = MI->getOperand(RegOp);
333 if (!MO.isReg())
334 return true;
335 unsigned Reg = MO.getReg();
336 O << ARMInstPrinter::getRegisterName(Reg);
337 return false;
338 }
339
Eric Christopherd4562562011-05-24 22:27:43 +0000340 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000341 case 'f': { // The high doubleword register of a NEON quad register.
342 if (!MI->getOperand(OpNum).isReg())
343 return true;
344 unsigned Reg = MI->getOperand(OpNum).getReg();
345 if (!ARM::QPRRegClass.contains(Reg))
346 return true;
Eric Christopherfc6de422014-08-05 02:39:49 +0000347 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000348 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
349 ARM::dsub_0 : ARM::dsub_1);
350 O << ARMInstPrinter::getRegisterName(SubReg);
351 return false;
352 }
353
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000354 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000355 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000356 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000357 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000358 const MachineOperand &MO = MI->getOperand(OpNum);
359 if (!MO.isReg())
360 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000361 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000362 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000363 unsigned Reg = MO.getReg();
364 if(!ARM::GPRPairRegClass.contains(Reg))
365 return false;
366 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000367 O << ARMInstPrinter::getRegisterName(Reg);
368 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000369 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000370 }
Evan Cheng10043e22007-01-19 07:51:42 +0000371 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000372
Chris Lattner76c564b2010-04-04 04:47:45 +0000373 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000374 return false;
375}
376
Bob Wilsona2c462b2009-05-19 05:53:42 +0000377bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000378 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000379 const char *ExtraCode,
380 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000381 // Does this asm operand have a single letter operand modifier?
382 if (ExtraCode && ExtraCode[0]) {
383 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000384
Eric Christopher8c5e4192011-05-25 20:51:58 +0000385 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000386 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000387 default: return true; // Unknown modifier.
388 case 'm': // The base register of a memory operand.
389 if (!MI->getOperand(OpNum).isReg())
390 return true;
391 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
392 return false;
393 }
394 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000395
Bob Wilson3b515602009-10-13 20:50:28 +0000396 const MachineOperand &MO = MI->getOperand(OpNum);
397 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000398 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000399 return false;
400}
401
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000402static bool isThumb(const MCSubtargetInfo& STI) {
403 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
404}
405
406void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo,
David Peixottoea2bcb92014-02-06 18:19:40 +0000407 const MCSubtargetInfo *EndInfo) const {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000408 // If either end mode is unknown (EndInfo == NULL) or different than
409 // the start mode, then restore the start mode.
410 const bool WasThumb = isThumb(StartInfo);
Craig Topper062a2ba2014-04-25 05:30:21 +0000411 if (!EndInfo || WasThumb != isThumb(*EndInfo)) {
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000412 OutStreamer.EmitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32);
Rafael Espindola65fd0a82014-01-24 15:47:54 +0000413 }
414}
415
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000416void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000417 if (Subtarget->isTargetMachO()) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000418 Reloc::Model RelocM = TM.getRelocationModel();
419 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
420 // Declare all the text sections up front (before the DWARF sections
421 // emitted by AsmPrinter::doInitialization) so the assembler will keep
422 // them together at the beginning of the object file. This helps
423 // avoid out-of-range branches that are due a fundamental limitation of
424 // the way symbol offsets are encoded with the current Darwin ARM
425 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000426 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000427 static_cast<const TargetLoweringObjectFileMachO &>(
428 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000429
430 // Collect the set of sections our functions will go into.
431 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
432 SmallPtrSet<const MCSection *, 8> > TextSections;
433 // Default text section comes first.
434 TextSections.insert(TLOFMacho.getTextSection());
435 // Now any user defined text sections from function attributes.
436 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
437 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
Rafael Espindolafa0f7282014-02-08 14:53:28 +0000438 TextSections.insert(TLOFMacho.SectionForGlobal(F, *Mang, TM));
Jim Grosbach330840f2012-10-04 21:33:24 +0000439 // Now the coalescable sections.
440 TextSections.insert(TLOFMacho.getTextCoalSection());
441 TextSections.insert(TLOFMacho.getConstTextCoalSection());
442
443 // Emit the sections in the .s file header to fix the order.
444 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
445 OutStreamer.SwitchSection(TextSections[i]);
446
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000447 if (RelocM == Reloc::DynamicNoPIC) {
448 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000449 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
David Majnemer7b583052014-03-07 07:36:05 +0000450 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000451 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000452 OutStreamer.SwitchSection(sect);
453 } else {
454 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000455 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
David Majnemer7b583052014-03-07 07:36:05 +0000456 MachO::S_SYMBOL_STUBS,
Chris Lattner433d4062010-04-08 20:40:11 +0000457 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000458 OutStreamer.SwitchSection(sect);
459 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000460 const MCSection *StaticInitSect =
461 OutContext.getMachOSection("__TEXT", "__StaticInit",
David Majnemer7b583052014-03-07 07:36:05 +0000462 MachO::S_REGULAR |
463 MachO::S_ATTR_PURE_INSTRUCTIONS,
Bob Wilson4320e2d2010-07-30 19:55:47 +0000464 SectionKind::getText());
465 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000466 }
Adrian Prantl671af5c2014-01-20 19:15:59 +0000467
468 // Compiling with debug info should not affect the code
469 // generation. Ensure the cstring section comes before the
470 // optional __DWARF secion. Otherwise, PC-relative loads would
471 // have to use different instruction sequences at "-g" in order to
472 // reach global data in the same object file.
473 OutStreamer.SwitchSection(getObjFileLowering().getCStringSection());
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000474 }
475
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000476 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000477 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000478
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000479 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000480 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000481 emitAttributes();
Akira Hatanaka16e47ff2014-07-25 05:12:49 +0000482
483 if (!M.getModuleInlineAsm().empty() && Subtarget->isThumb())
484 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000485}
486
Tim Northover23723012014-04-29 10:06:05 +0000487static void
488emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel,
489 MachineModuleInfoImpl::StubValueTy &MCSym) {
490 // L_foo$stub:
491 OutStreamer.EmitLabel(StubLabel);
492 // .indirect_symbol _foo
493 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol);
494
495 if (MCSym.getInt())
496 // External to current translation unit.
497 OutStreamer.EmitIntValue(0, 4/*size*/);
498 else
499 // Internal to current translation unit.
500 //
501 // When we place the LSDA into the TEXT section, the type info
502 // pointers need to be indirect and pc-rel. We accomplish this by
503 // using NLPs; however, sometimes the types are local to the file.
504 // We need to fill in the value for the NLP in those cases.
505 OutStreamer.EmitValue(
506 MCSymbolRefExpr::Create(MCSym.getPointer(), OutStreamer.getContext()),
507 4 /*size*/);
508}
509
Anton Korobeynikov04083522008-08-07 09:54:23 +0000510
Chris Lattneree9399a2009-10-19 17:59:19 +0000511void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000512 if (Subtarget->isTargetMachO()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000513 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000514 const TargetLoweringObjectFileMachO &TLOFMacho =
515 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000516 MachineModuleInfoMachO &MMIMacho =
517 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000518
Evan Cheng10043e22007-01-19 07:51:42 +0000519 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000520 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000521
Chris Lattner6462adc2009-10-19 18:38:33 +0000522 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000523 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000524 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000525 EmitAlignment(2);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000526
Tim Northover23723012014-04-29 10:06:05 +0000527 for (auto &Stub : Stubs)
528 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000529
530 Stubs.clear();
531 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000532 }
533
Chris Lattner3334deb2009-10-19 18:44:38 +0000534 Stubs = MMIMacho.GetHiddenGVStubList();
535 if (!Stubs.empty()) {
Tim Northover23723012014-04-29 10:06:05 +0000536 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000537 EmitAlignment(2);
Tim Northover23723012014-04-29 10:06:05 +0000538
539 for (auto &Stub : Stubs)
540 emitNonLazySymbolPointer(OutStreamer, Stub.first, Stub.second);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000541
542 Stubs.clear();
543 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000544 }
545
Evan Cheng10043e22007-01-19 07:51:42 +0000546 // Funny Darwin hack: This flag tells the linker that no global symbols
547 // contain code that falls through to other global symbols (e.g. the obvious
548 // implementation of multiple entry points). If this doesn't occur, the
549 // linker can safely perform dead code stripping. Since LLVM never
550 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000551 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000552 }
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000553
554 // Emit a .data.rel section containing any stubs that were created.
555 if (Subtarget->isTargetELF()) {
556 const TargetLoweringObjectFileELF &TLOFELF =
557 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
558
559 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
560
561 // Output stubs for external and common global variables.
562 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
563 if (!Stubs.empty()) {
564 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
Eric Christopherd9134482014-08-04 21:25:23 +0000565 const DataLayout *TD = TM.getSubtargetImpl()->getDataLayout();
Joerg Sonnenberger0f90c952014-05-01 00:25:15 +0000566
567 for (auto &stub: Stubs) {
568 OutStreamer.EmitLabel(stub.first);
569 OutStreamer.EmitSymbolValue(stub.second.getPointer(),
570 TD->getPointerSize(0));
571 }
572 Stubs.clear();
573 }
574 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000575}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000576
Chris Lattner71eb0772009-10-19 20:20:46 +0000577//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000578// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
579// FIXME:
580// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000581// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000582// Instead of subclassing the MCELFStreamer, we do the work here.
583
Amara Emerson5035ee02013-10-07 16:55:23 +0000584static ARMBuildAttrs::CPUArch getArchForCPU(StringRef CPU,
585 const ARMSubtarget *Subtarget) {
586 if (CPU == "xscale")
587 return ARMBuildAttrs::v5TEJ;
588
589 if (Subtarget->hasV8Ops())
590 return ARMBuildAttrs::v8;
591 else if (Subtarget->hasV7Ops()) {
592 if (Subtarget->isMClass() && Subtarget->hasThumb2DSP())
593 return ARMBuildAttrs::v7E_M;
594 return ARMBuildAttrs::v7;
595 } else if (Subtarget->hasV6T2Ops())
596 return ARMBuildAttrs::v6T2;
597 else if (Subtarget->hasV6MOps())
598 return ARMBuildAttrs::v6S_M;
599 else if (Subtarget->hasV6Ops())
600 return ARMBuildAttrs::v6;
601 else if (Subtarget->hasV5TEOps())
602 return ARMBuildAttrs::v5TE;
603 else if (Subtarget->hasV5TOps())
604 return ARMBuildAttrs::v5T;
605 else if (Subtarget->hasV4TOps())
606 return ARMBuildAttrs::v4T;
607 else
608 return ARMBuildAttrs::v4;
609}
610
Jason W Kimbff84d42010-10-06 22:36:46 +0000611void ARMAsmPrinter::emitAttributes() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000612 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Logan Chien8cbb80d2013-10-28 17:51:12 +0000613 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000614
Logan Chien8cbb80d2013-10-28 17:51:12 +0000615 ATS.switchVendor("aeabi");
Rafael Espindola0ed15432010-10-25 17:50:35 +0000616
Jason W Kimbff84d42010-10-06 22:36:46 +0000617 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000618
Ana Pazos93a07c22013-12-06 22:48:17 +0000619 // FIXME: remove krait check when GNU tools support krait cpu
620 if (CPUString != "generic" && CPUString != "krait")
Logan Chien8cbb80d2013-10-28 17:51:12 +0000621 ATS.emitTextAttribute(ARMBuildAttrs::CPU_name, CPUString);
Amara Emerson5035ee02013-10-07 16:55:23 +0000622
Logan Chien8cbb80d2013-10-28 17:51:12 +0000623 ATS.emitAttribute(ARMBuildAttrs::CPU_arch,
624 getArchForCPU(CPUString, Subtarget));
Amara Emerson5035ee02013-10-07 16:55:23 +0000625
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000626 // Tag_CPU_arch_profile must have the default value of 0 when "Architecture
Jim Grosbach1a597112014-04-03 23:43:18 +0000627 // profile is not applicable (e.g. pre v7, or cross-profile code)".
Artyom Skrobov4d91d942014-01-10 16:42:55 +0000628 if (Subtarget->hasV7Ops()) {
629 if (Subtarget->isAClass()) {
630 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
631 ARMBuildAttrs::ApplicationProfile);
632 } else if (Subtarget->isRClass()) {
633 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
634 ARMBuildAttrs::RealTimeProfile);
635 } else if (Subtarget->isMClass()) {
636 ATS.emitAttribute(ARMBuildAttrs::CPU_arch_profile,
637 ARMBuildAttrs::MicroControllerProfile);
638 }
Amara Emerson5035ee02013-10-07 16:55:23 +0000639 }
Jason W Kim85b0af12011-02-07 00:49:53 +0000640
Logan Chien8cbb80d2013-10-28 17:51:12 +0000641 ATS.emitAttribute(ARMBuildAttrs::ARM_ISA_use, Subtarget->hasARMOps() ?
642 ARMBuildAttrs::Allowed : ARMBuildAttrs::Not_Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000643 if (Subtarget->isThumb1Only()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000644 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
645 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000646 } else if (Subtarget->hasThumb2()) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000647 ATS.emitAttribute(ARMBuildAttrs::THUMB_ISA_use,
648 ARMBuildAttrs::AllowThumb32);
Amara Emerson5035ee02013-10-07 16:55:23 +0000649 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000650
Logan Chien8cbb80d2013-10-28 17:51:12 +0000651 if (Subtarget->hasNEON()) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000652 /* NEON is not exactly a VFP architecture, but GAS emit one of
Joey Gouly3c0e5562013-09-13 11:51:52 +0000653 * neon/neon-fp-armv8/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Amara Emerson5035ee02013-10-07 16:55:23 +0000654 if (Subtarget->hasFPARMv8()) {
655 if (Subtarget->hasCrypto())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000656 ATS.emitFPU(ARM::CRYPTO_NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000657 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000658 ATS.emitFPU(ARM::NEON_FP_ARMV8);
Amara Emerson5035ee02013-10-07 16:55:23 +0000659 }
Joey Gouly3c0e5562013-09-13 11:51:52 +0000660 else if (Subtarget->hasVFP4())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000661 ATS.emitFPU(ARM::NEON_VFPV4);
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000662 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000663 ATS.emitFPU(ARM::NEON);
664 // Emit Tag_Advanced_SIMD_arch for ARMv8 architecture
Joey Goulyb1b0dd82013-06-27 11:49:26 +0000665 if (Subtarget->hasV8Ops())
Logan Chien8cbb80d2013-10-28 17:51:12 +0000666 ATS.emitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
667 ARMBuildAttrs::AllowNeonARMv8);
668 } else {
669 if (Subtarget->hasFPARMv8())
Oliver Stannard37e4daa2014-10-01 09:02:17 +0000670 // FPv5 and FP-ARMv8 have the same instructions, so are modeled as one
671 // FPU, but there are two different names for it depending on the CPU.
672 ATS.emitFPU(Subtarget->hasD16() ? ARM::FPV5_D16 : ARM::FP_ARMV8);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000673 else if (Subtarget->hasVFP4())
674 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV4_D16 : ARM::VFPV4);
675 else if (Subtarget->hasVFP3())
676 ATS.emitFPU(Subtarget->hasD16() ? ARM::VFPV3_D16 : ARM::VFPV3);
677 else if (Subtarget->hasVFP2())
678 ATS.emitFPU(ARM::VFPV2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000679 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000680
Amara Emersonceeb1c42014-05-27 13:30:21 +0000681 if (TM.getRelocationModel() == Reloc::PIC_) {
682 // PIC specific attributes.
683 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data,
684 ARMBuildAttrs::AddressRWPCRel);
685 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data,
686 ARMBuildAttrs::AddressROPCRel);
687 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
688 ARMBuildAttrs::AddressGOT);
689 } else {
690 // Allow direct addressing of imported data for all other relocation models.
691 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use,
692 ARMBuildAttrs::AddressDirect);
693 }
694
Jason W Kimbff84d42010-10-06 22:36:46 +0000695 // Signal various FP modes.
Amara Emersonac695082013-10-11 16:03:43 +0000696 if (!TM.Options.UnsafeFPMath) {
Logan Chien8cbb80d2013-10-28 17:51:12 +0000697 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, ARMBuildAttrs::Allowed);
698 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
699 ARMBuildAttrs::Allowed);
Amara Emerson5035ee02013-10-07 16:55:23 +0000700 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000701
Amara Emersonac695082013-10-11 16:03:43 +0000702 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Logan Chien8cbb80d2013-10-28 17:51:12 +0000703 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
704 ARMBuildAttrs::Allowed);
Amara Emersonac695082013-10-11 16:03:43 +0000705 else
Logan Chien8cbb80d2013-10-28 17:51:12 +0000706 ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model,
707 ARMBuildAttrs::AllowIEE754);
Amara Emersonac695082013-10-11 16:03:43 +0000708
Renato Golin0595a262014-10-08 12:26:22 +0000709 if (Subtarget->allowsUnalignedMem())
710 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
711 ARMBuildAttrs::Allowed);
712 else
713 ATS.emitAttribute(ARMBuildAttrs::CPU_unaligned_access,
714 ARMBuildAttrs::Not_Allowed);
715
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +0000716 // FIXME: add more flags to ARMBuildAttributes.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000717 // 8-bytes alignment stuff.
Saleem Abdulrasool196c3212014-01-19 08:25:35 +0000718 ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1);
719 ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000720
Bradley Smithc848beb2013-11-01 11:21:16 +0000721 // ABI_HardFP_use attribute to indicate single precision FP.
722 if (Subtarget->isFPOnlySP())
723 ATS.emitAttribute(ARMBuildAttrs::ABI_HardFP_use,
724 ARMBuildAttrs::HardFPSinglePrecision);
725
Jason W Kimbff84d42010-10-06 22:36:46 +0000726 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Bradley Smithc848beb2013-11-01 11:21:16 +0000727 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard)
728 ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS);
729
Jason W Kimbff84d42010-10-06 22:36:46 +0000730 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000731
Bradley Smith9aa8ac92013-11-12 10:38:05 +0000732 if (Subtarget->hasFP16())
733 ATS.emitAttribute(ARMBuildAttrs::FP_HP_extension, ARMBuildAttrs::AllowHPFP);
734
Bradley Smith25219752013-11-01 13:27:35 +0000735 if (Subtarget->hasMPExtension())
736 ATS.emitAttribute(ARMBuildAttrs::MPextension_use, ARMBuildAttrs::AllowMP);
737
Artyom Skrobov10e76a42014-01-20 10:18:42 +0000738 // Hardware divide in ARM mode is part of base arch, starting from ARMv8.
739 // If only Thumb hwdiv is present, it must also be in base arch (ARMv7-R/M).
740 // It is not possible to produce DisallowDIV: if hwdiv is present in the base
741 // arch, supplying -hwdiv downgrades the effective arch, via ClearImpliedBits.
742 // AllowDIVExt is only emitted if hwdiv isn't available in the base arch;
743 // otherwise, the default value (AllowDIVIfExists) applies.
744 if (Subtarget->hasDivideInARMMode() && !Subtarget->hasV8Ops())
745 ATS.emitAttribute(ARMBuildAttrs::DIV_use, ARMBuildAttrs::AllowDIVExt);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000746
Oliver Stannard5dc29342014-06-20 10:08:11 +0000747 if (MMI) {
748 if (const Module *SourceModule = MMI->getModule()) {
749 // ABI_PCS_wchar_t to indicate wchar_t width
750 // FIXME: There is no way to emit value 0 (wchar_t prohibited).
751 if (auto WCharWidthValue = cast_or_null<ConstantInt>(
752 SourceModule->getModuleFlag("wchar_size"))) {
753 int WCharWidth = WCharWidthValue->getZExtValue();
754 assert((WCharWidth == 2 || WCharWidth == 4) &&
755 "wchar_t width must be 2 or 4 bytes");
756 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth);
757 }
758
759 // ABI_enum_size to indicate enum width
760 // FIXME: There is no way to emit value 0 (enums prohibited) or value 3
761 // (all enums contain a value needing 32 bits to encode).
762 if (auto EnumWidthValue = cast_or_null<ConstantInt>(
763 SourceModule->getModuleFlag("min_enum_size"))) {
764 int EnumWidth = EnumWidthValue->getZExtValue();
765 assert((EnumWidth == 1 || EnumWidth == 4) &&
766 "Minimum enum width must be 1 or 4 bytes");
767 int EnumBuildAttr = EnumWidth == 1 ? 1 : 2;
768 ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr);
769 }
770 }
771 }
772
Amara Emerson115d2df2014-07-25 14:03:14 +0000773 // TODO: We currently only support either reserving the register, or treating
774 // it as another callee-saved register, but not as SB or a TLS pointer; It
775 // would instead be nicer to push this from the frontend as metadata, as we do
776 // for the wchar and enum size tags
777 if (Subtarget->isR9Reserved())
778 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
779 ARMBuildAttrs::R9Reserved);
780 else
781 ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use,
782 ARMBuildAttrs::R9IsGPR);
783
Bradley Smith25219752013-11-01 13:27:35 +0000784 if (Subtarget->hasTrustZone() && Subtarget->hasVirtualization())
785 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
786 ARMBuildAttrs::AllowTZVirtualization);
787 else if (Subtarget->hasTrustZone())
788 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
789 ARMBuildAttrs::AllowTZ);
790 else if (Subtarget->hasVirtualization())
791 ATS.emitAttribute(ARMBuildAttrs::Virtualization_use,
792 ARMBuildAttrs::AllowVirtualization);
793
Logan Chien8cbb80d2013-10-28 17:51:12 +0000794 ATS.finishAttributeSection();
Jason W Kimbff84d42010-10-06 22:36:46 +0000795}
796
Jason W Kimbff84d42010-10-06 22:36:46 +0000797//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000798
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000799static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
800 unsigned LabelId, MCContext &Ctx) {
801
802 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
803 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
804 return Label;
805}
806
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000807static MCSymbolRefExpr::VariantKind
808getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
809 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000810 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
David Peixotto8ad70b32013-12-04 22:43:20 +0000811 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_TLSGD;
812 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_TPOFF;
813 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_GOTTPOFF;
814 case ARMCP::GOT: return MCSymbolRefExpr::VK_GOT;
815 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_GOTOFF;
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000816 }
David Blaikie46a9f012012-01-20 21:51:11 +0000817 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000818}
819
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000820MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV,
821 unsigned char TargetFlags) {
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000822 if (Subtarget->isTargetMachO()) {
823 bool IsIndirect = (TargetFlags & ARMII::MO_NONLAZY) &&
824 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chengdfce83c2011-01-17 08:03:18 +0000825
Saleem Abdulrasool220a0442014-07-07 05:18:30 +0000826 if (!IsIndirect)
827 return getSymbol(GV);
828
829 // FIXME: Remove this when Darwin transition to @GOT like syntax.
830 MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
831 MachineModuleInfoMachO &MMIMachO =
832 MMI->getObjFileInfo<MachineModuleInfoMachO>();
833 MachineModuleInfoImpl::StubValueTy &StubSym =
834 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym)
835 : MMIMachO.getGVStubEntry(MCSym);
836 if (!StubSym.getPointer())
837 StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV),
838 !GV->hasInternalLinkage());
839 return MCSym;
840 } else if (Subtarget->isTargetCOFF()) {
841 assert(Subtarget->isTargetWindows() &&
842 "Windows is the only supported COFF target");
843
844 bool IsIndirect = (TargetFlags & ARMII::MO_DLLIMPORT);
845 if (!IsIndirect)
846 return getSymbol(GV);
847
848 SmallString<128> Name;
849 Name = "__imp_";
850 getNameWithPrefix(Name, GV);
851
852 return OutContext.GetOrCreateSymbol(Name);
853 } else if (Subtarget->isTargetELF()) {
854 return getSymbol(GV);
855 }
856 llvm_unreachable("unexpected target");
Evan Chengdfce83c2011-01-17 08:03:18 +0000857}
858
Jim Grosbach38f8e762010-11-09 18:45:04 +0000859void ARMAsmPrinter::
860EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Eric Christopherd9134482014-08-04 21:25:23 +0000861 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
862 int Size =
863 TM.getSubtargetImpl()->getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000864
865 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000866
Jim Grosbachca21cd72010-11-10 17:59:10 +0000867 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000868 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000869 SmallString<128> Str;
870 raw_svector_ostream OS(Str);
Rafael Espindola58873562014-01-03 19:21:54 +0000871 OS << DL->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000872 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000873 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000874 const BlockAddress *BA =
875 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
876 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000877 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000878 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000879
880 // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so
881 // flag the global as MO_NONLAZY.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000882 unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0;
Tim Northoverd34094e2013-11-25 17:04:35 +0000883 MCSym = GetARMGVSymbol(GV, TF);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000884 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000885 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000886 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000887 } else {
888 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000889 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
890 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000891 }
892
893 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000894 const MCExpr *Expr =
895 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
896 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000897
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000898 if (ACPV->getPCAdjustment()) {
Rafael Espindola58873562014-01-03 19:21:54 +0000899 MCSymbol *PCLabel = getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000900 getFunctionNumber(),
901 ACPV->getLabelId(),
902 OutContext);
903 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
904 PCRelExpr =
905 MCBinaryExpr::CreateAdd(PCRelExpr,
906 MCConstantExpr::Create(ACPV->getPCAdjustment(),
907 OutContext),
908 OutContext);
909 if (ACPV->mustAddCurrentAddress()) {
910 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
911 // label, so just emit a local label end reference that instead.
912 MCSymbol *DotSym = OutContext.CreateTempSymbol();
913 OutStreamer.EmitLabel(DotSym);
914 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
915 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000916 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000917 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000918 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000919 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000920}
921
Jim Grosbach284eebc2010-09-22 17:39:48 +0000922void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
923 unsigned Opcode = MI->getOpcode();
924 int OpNum = 1;
925 if (Opcode == ARM::BR_JTadd)
926 OpNum = 2;
927 else if (Opcode == ARM::BR_JTm)
928 OpNum = 3;
929
930 const MachineOperand &MO1 = MI->getOperand(OpNum);
931 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
932 unsigned JTI = MO1.getIndex();
933
934 // Emit a label for the jump table.
935 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
936 OutStreamer.EmitLabel(JTISymbol);
937
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000938 // Mark the jump table as data-in-code.
939 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
940
Jim Grosbach284eebc2010-09-22 17:39:48 +0000941 // Emit each entry of the table.
942 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
943 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
944 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
945
946 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
947 MachineBasicBlock *MBB = JTBBs[i];
948 // Construct an MCExpr for the entry. We want a value of the form:
949 // (BasicBlockAddr - TableBeginAddr)
950 //
951 // For example, a table with entries jumping to basic blocks BB0 and BB1
952 // would look like:
953 // LJTI_0_0:
954 // .word (LBB0 - LJTI_0_0)
955 // .word (LBB1 - LJTI_0_0)
956 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
957
958 if (TM.getRelocationModel() == Reloc::PIC_)
959 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
960 OutContext),
961 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +0000962 // If we're generating a table of Thumb addresses in static relocation
963 // model, we need to add one to keep interworking correctly.
964 else if (AFI->isThumbFunction())
965 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
966 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000967 OutStreamer.EmitValue(Expr, 4);
968 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000969 // Mark the end of jump table data-in-code region.
970 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +0000971}
972
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000973void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
974 unsigned Opcode = MI->getOpcode();
975 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
976 const MachineOperand &MO1 = MI->getOperand(OpNum);
977 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
978 unsigned JTI = MO1.getIndex();
979
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000980 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
981 OutStreamer.EmitLabel(JTISymbol);
982
983 // Emit each entry of the table.
984 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
985 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
986 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +0000987 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000988 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000989 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000990 // Mark the jump table as data-in-code.
991 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
992 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +0000993 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000994 // Mark the jump table as data-in-code.
995 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
996 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +0000997
998 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
999 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001000 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001001 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001002 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001003 if (OffsetWidth == 4) {
David Woodhousee6c13e42014-01-28 23:12:42 +00001004 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001005 .addExpr(MBBSymbolExpr)
1006 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001007 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001008 continue;
1009 }
1010 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001011 // MCExpr for the entry. We want a value of the form:
1012 // (BasicBlockAddr - TableBeginAddr) / 2
1013 //
1014 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1015 // would look like:
1016 // LJTI_0_0:
1017 // .byte (LBB0 - LJTI_0_0) / 2
1018 // .byte (LBB1 - LJTI_0_0) / 2
1019 const MCExpr *Expr =
1020 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1021 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1022 OutContext);
1023 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1024 OutContext);
1025 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001026 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001027 // Mark the end of jump table data-in-code region. 32-bit offsets use
1028 // actual branch instructions here, so we don't mark those as a data-region
1029 // at all.
1030 if (OffsetWidth != 4)
1031 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001032}
1033
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001034void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1035 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1036 "Only instruction which are involved into frame setup code are allowed");
1037
Rafael Espindola4a1a3602014-01-14 01:21:46 +00001038 MCTargetStreamer &TS = *OutStreamer.getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00001039 ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001040 const MachineFunction &MF = *MI->getParent()->getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +00001041 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001042 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001043
1044 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001045 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001046 unsigned SrcReg, DstReg;
1047
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001048 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1049 // Two special cases:
1050 // 1) tPUSH does not have src/dst regs.
1051 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1052 // load. Yes, this is pretty fragile, but for now I don't see better
1053 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001054 SrcReg = DstReg = ARM::SP;
1055 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001056 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001057 DstReg = MI->getOperand(0).getReg();
1058 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001059
1060 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001061 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001062 // Register saves.
1063 assert(DstReg == ARM::SP &&
1064 "Only stack pointer as a destination reg is supported");
1065
1066 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001067 // Skip src & dst reg, and pred ops.
1068 unsigned StartOp = 2 + 2;
1069 // Use all the operands.
1070 unsigned NumOffset = 0;
1071
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001072 switch (Opc) {
1073 default:
1074 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001075 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001076 case ARM::tPUSH:
1077 // Special case here: no src & dst reg, but two extra imp ops.
1078 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001079 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001080 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001081 case ARM::VSTMDDB_UPD:
1082 assert(SrcReg == ARM::SP &&
1083 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001084 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001085 i != NumOps; ++i) {
1086 const MachineOperand &MO = MI->getOperand(i);
1087 // Actually, there should never be any impdef stuff here. Skip it
1088 // temporary to workaround PR11902.
1089 if (MO.isImplicit())
1090 continue;
1091 RegList.push_back(MO.getReg());
1092 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001093 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001094 case ARM::STR_PRE_IMM:
1095 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001096 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001097 assert(MI->getOperand(2).getReg() == ARM::SP &&
1098 "Only stack pointer as a source reg is supported");
1099 RegList.push_back(SrcReg);
1100 break;
1101 }
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001102 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM)
1103 ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001104 } else {
1105 // Changes of stack / frame pointer.
1106 if (SrcReg == ARM::SP) {
1107 int64_t Offset = 0;
1108 switch (Opc) {
1109 default:
1110 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001111 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001112 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001113 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001114 Offset = 0;
1115 break;
1116 case ARM::ADDri:
1117 Offset = -MI->getOperand(2).getImm();
1118 break;
1119 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001120 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001121 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001122 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001123 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001124 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001125 break;
1126 case ARM::tADDspi:
1127 case ARM::tADDrSPi:
1128 Offset = -MI->getOperand(2).getImm()*4;
1129 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001130 case ARM::tLDRpci: {
1131 // Grab the constpool index and check, whether it corresponds to
1132 // original or cloned constpool entry.
1133 unsigned CPI = MI->getOperand(1).getIndex();
1134 const MachineConstantPool *MCP = MF.getConstantPool();
1135 if (CPI >= MCP->getConstants().size())
1136 CPI = AFI.getOriginalCPIdx(CPI);
1137 assert(CPI != -1U && "Invalid constpool index");
1138
1139 // Derive the actual offset.
1140 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1141 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1142 // FIXME: Check for user, it should be "add" instruction!
1143 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001144 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001145 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001146 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001147
Joerg Sonnenberger3c108172014-04-30 22:43:13 +00001148 if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) {
1149 if (DstReg == FramePtr && FramePtr != ARM::SP)
1150 // Set-up of the frame pointer. Positive values correspond to "add"
1151 // instruction.
1152 ATS.emitSetFP(FramePtr, ARM::SP, -Offset);
1153 else if (DstReg == ARM::SP) {
1154 // Change of SP by an offset. Positive values correspond to "sub"
1155 // instruction.
1156 ATS.emitPad(Offset);
1157 } else {
1158 // Move of SP to a register. Positive values correspond to an "add"
1159 // instruction.
1160 ATS.emitMovSP(DstReg, -Offset);
1161 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001162 }
1163 } else if (DstReg == ARM::SP) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001164 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001165 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001166 }
1167 else {
1168 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001169 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001170 }
1171 }
1172}
1173
Jim Grosbach95dee402011-07-08 17:40:42 +00001174// Simple pseudo-instructions have their lowering (with expansion to real
1175// instructions) auto-generated.
1176#include "ARMGenMCPseudoLowering.inc"
1177
Jim Grosbach05eccf02010-09-29 15:23:40 +00001178void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Eric Christopherd9134482014-08-04 21:25:23 +00001179 const DataLayout *DL = TM.getSubtargetImpl()->getDataLayout();
Rafael Espindola58873562014-01-03 19:21:54 +00001180
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001181 // If we just ended a constant pool, mark it as such.
1182 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1183 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1184 InConstantPool = false;
1185 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001186
Jim Grosbach51b55422011-08-23 21:32:34 +00001187 // Emit unwinding stuff for frame-related instructions
Renato Golin78a6eba2014-02-07 20:12:49 +00001188 if (Subtarget->isTargetEHABICompatible() &&
Renato Golin8cea6e82014-01-29 11:50:56 +00001189 MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001190 EmitUnwindingInstruction(MI);
1191
Jim Grosbach95dee402011-07-08 17:40:42 +00001192 // Do any auto-generated pseudo lowerings.
1193 if (emitPseudoExpansionLowering(OutStreamer, MI))
1194 return;
1195
Andrew Trick924123a2011-09-21 02:20:46 +00001196 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1197 "Pseudo flag setting opcode should be expanded early");
1198
Jim Grosbach95dee402011-07-08 17:40:42 +00001199 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001200 unsigned Opc = MI->getOpcode();
1201 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001202 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001203 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001204 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001205 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001206 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001207 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001208 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
David Woodhousee6c13e42014-01-28 23:12:42 +00001209 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001210 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001211 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1212 : ARM::ADR))
1213 .addReg(MI->getOperand(0).getReg())
1214 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1215 // Add predicate operands.
1216 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001217 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001218 return;
1219 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001220 case ARM::LEApcrelJT:
1221 case ARM::tLEApcrelJT:
1222 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001223 MCSymbol *JTIPICSymbol =
1224 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1225 MI->getOperand(2).getImm());
David Woodhousee6c13e42014-01-28 23:12:42 +00001226 EmitToStreamer(OutStreamer, MCInstBuilder(MI->getOpcode() ==
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001227 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001228 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1229 : ARM::ADR))
1230 .addReg(MI->getOperand(0).getReg())
1231 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1232 // Add predicate operands.
1233 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001234 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001235 return;
1236 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001237 // Darwin call instructions are just normal call instructions with different
1238 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001239 case ARM::BX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001240 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001241 .addReg(ARM::LR)
1242 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001243 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001244 .addImm(ARMCC::AL)
1245 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001246 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001247 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001248
David Woodhousee6c13e42014-01-28 23:12:42 +00001249 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001250 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001251 return;
1252 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001253 case ARM::tBX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001254 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001255 .addReg(ARM::LR)
1256 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001257 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001258 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001259 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001260
David Woodhousee6c13e42014-01-28 23:12:42 +00001261 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001262 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001263 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001264 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001265 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001266 return;
1267 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001268 case ARM::BMOVPCRX_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001269 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001270 .addReg(ARM::LR)
1271 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001272 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001273 .addImm(ARMCC::AL)
1274 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001275 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001276 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001277
David Woodhousee6c13e42014-01-28 23:12:42 +00001278 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001279 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001280 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001281 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001282 .addImm(ARMCC::AL)
1283 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001284 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001285 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001286 return;
1287 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001288 case ARM::BMOVPCB_CALL: {
David Woodhousee6c13e42014-01-28 23:12:42 +00001289 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001290 .addReg(ARM::LR)
1291 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001292 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001293 .addImm(ARMCC::AL)
1294 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001295 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001296 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001297
Saleem Abdulrasool1eb4a282014-07-07 05:18:22 +00001298 const MachineOperand &Op = MI->getOperand(0);
1299 const GlobalValue *GV = Op.getGlobal();
1300 const unsigned TF = Op.getTargetFlags();
1301 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001303 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001304 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001305 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001306 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001307 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001308 return;
1309 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001310 case ARM::MOVi16_ga_pcrel:
1311 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001312 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001313 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001314 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1315
Evan Cheng2f2435d2011-01-21 18:55:51 +00001316 unsigned TF = MI->getOperand(1).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001317 const GlobalValue *GV = MI->getOperand(1).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001318 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001319 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001320
Rafael Espindola58873562014-01-03 19:21:54 +00001321 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001322 getFunctionNumber(),
1323 MI->getOperand(2).getImm(), OutContext);
1324 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1325 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1326 const MCExpr *PCRelExpr =
1327 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1328 MCBinaryExpr::CreateAdd(LabelSymExpr,
Evan Cheng2f2435d2011-01-21 18:55:51 +00001329 MCConstantExpr::Create(PCAdj, OutContext),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001330 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001331 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001332
Evan Chengdfce83c2011-01-17 08:03:18 +00001333 // Add predicate operands.
1334 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1335 TmpInst.addOperand(MCOperand::CreateReg(0));
1336 // Add 's' bit operand (always reg0 for this)
1337 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001338 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001339 return;
1340 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001341 case ARM::MOVTi16_ga_pcrel:
1342 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001343 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001344 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1345 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001346 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1347 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1348
Evan Cheng2f2435d2011-01-21 18:55:51 +00001349 unsigned TF = MI->getOperand(2).getTargetFlags();
Evan Chengdfce83c2011-01-17 08:03:18 +00001350 const GlobalValue *GV = MI->getOperand(2).getGlobal();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001351 MCSymbol *GVSym = GetARMGVSymbol(GV, TF);
Evan Chengdfce83c2011-01-17 08:03:18 +00001352 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001353
Rafael Espindola58873562014-01-03 19:21:54 +00001354 MCSymbol *LabelSym = getPICLabel(DL->getPrivateGlobalPrefix(),
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001355 getFunctionNumber(),
1356 MI->getOperand(3).getImm(), OutContext);
1357 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1358 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1359 const MCExpr *PCRelExpr =
Evan Cheng2f2435d2011-01-21 18:55:51 +00001360 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1361 MCBinaryExpr::CreateAdd(LabelSymExpr,
1362 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001363 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001364 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
Evan Chengdfce83c2011-01-17 08:03:18 +00001365 // Add predicate operands.
1366 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1367 TmpInst.addOperand(MCOperand::CreateReg(0));
1368 // Add 's' bit operand (always reg0 for this)
1369 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001370 EmitToStreamer(OutStreamer, TmpInst);
Evan Chengdfce83c2011-01-17 08:03:18 +00001371 return;
1372 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001373 case ARM::tPICADD: {
1374 // This is a pseudo op for a label + instruction sequence, which looks like:
1375 // LPC0:
1376 // add r0, pc
1377 // This adds the address of LPC0 to r0.
1378
1379 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001380 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001381 getFunctionNumber(), MI->getOperand(2).getImm(),
1382 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001383
1384 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001385 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001386 .addReg(MI->getOperand(0).getReg())
1387 .addReg(MI->getOperand(0).getReg())
1388 .addReg(ARM::PC)
1389 // Add predicate operands.
1390 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001391 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001392 return;
1393 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001394 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001395 // This is a pseudo op for a label + instruction sequence, which looks like:
1396 // LPC0:
1397 // add r0, pc, r0
1398 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001399
Chris Lattneradd57492009-10-19 22:23:04 +00001400 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001401 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001402 getFunctionNumber(), MI->getOperand(2).getImm(),
1403 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001404
Jim Grosbach7ae94222010-09-14 21:05:34 +00001405 // Form and emit the add.
David Woodhousee6c13e42014-01-28 23:12:42 +00001406 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001407 .addReg(MI->getOperand(0).getReg())
1408 .addReg(ARM::PC)
1409 .addReg(MI->getOperand(1).getReg())
1410 // Add predicate operands.
1411 .addImm(MI->getOperand(3).getImm())
1412 .addReg(MI->getOperand(4).getReg())
1413 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001414 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001415 return;
1416 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001417 case ARM::PICSTR:
1418 case ARM::PICSTRB:
1419 case ARM::PICSTRH:
1420 case ARM::PICLDR:
1421 case ARM::PICLDRB:
1422 case ARM::PICLDRH:
1423 case ARM::PICLDRSB:
1424 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001425 // This is a pseudo op for a label + instruction sequence, which looks like:
1426 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001427 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001428 // The LCP0 label is referenced by a constant pool entry in order to get
1429 // a PC-relative address at the ldr instruction.
1430
1431 // Emit the label.
Rafael Espindola58873562014-01-03 19:21:54 +00001432 OutStreamer.EmitLabel(getPICLabel(DL->getPrivateGlobalPrefix(),
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001433 getFunctionNumber(), MI->getOperand(2).getImm(),
1434 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001435
1436 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001437 unsigned Opcode;
1438 switch (MI->getOpcode()) {
1439 default:
1440 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001441 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1442 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001443 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001444 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001445 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001446 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1447 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1448 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1449 }
David Woodhousee6c13e42014-01-28 23:12:42 +00001450 EmitToStreamer(OutStreamer, MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001451 .addReg(MI->getOperand(0).getReg())
1452 .addReg(ARM::PC)
1453 .addReg(MI->getOperand(1).getReg())
1454 .addImm(0)
1455 // Add predicate operands.
1456 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001457 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001458
1459 return;
1460 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001461 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001462 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1463 /// in the function. The first operand is the ID# for this instruction, the
1464 /// second is the index into the MachineConstantPool that this is, the third
1465 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001466 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001467 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1468 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1469
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001470 // If this is the first entry of the pool, mark it.
1471 if (!InConstantPool) {
1472 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1473 InConstantPool = true;
1474 }
1475
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001476 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001477
1478 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1479 if (MCPE.isMachineConstantPoolEntry())
1480 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1481 else
1482 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001483 return;
1484 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001485 case ARM::t2BR_JT: {
1486 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001487 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001488 .addReg(ARM::PC)
1489 .addReg(MI->getOperand(0).getReg())
1490 // Add predicate operands.
1491 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001492 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001493
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001494 // Output the data for the jump table itself
1495 EmitJump2Table(MI);
1496 return;
1497 }
1498 case ARM::t2TBB_JT: {
1499 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001500 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001501 .addReg(ARM::PC)
1502 .addReg(MI->getOperand(0).getReg())
1503 // Add predicate operands.
1504 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001505 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001506
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001507 // Output the data for the jump table itself
1508 EmitJump2Table(MI);
1509 // Make sure the next instruction is 2-byte aligned.
1510 EmitAlignment(1);
1511 return;
1512 }
1513 case ARM::t2TBH_JT: {
1514 // Lower and emit the instruction itself, then the jump table following it.
David Woodhousee6c13e42014-01-28 23:12:42 +00001515 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001516 .addReg(ARM::PC)
1517 .addReg(MI->getOperand(0).getReg())
1518 // Add predicate operands.
1519 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001520 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001521
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001522 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001523 EmitJump2Table(MI);
1524 return;
1525 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001526 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001527 case ARM::BR_JTr: {
1528 // Lower and emit the instruction itself, then the jump table following it.
1529 // mov pc, target
1530 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001531 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001532 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001533 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001534 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1535 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1536 // Add predicate operands.
1537 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1538 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001539 // Add 's' bit operand (always reg0 for this)
1540 if (Opc == ARM::MOVr)
1541 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001542 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001543
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001544 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001545 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001546 EmitAlignment(2);
1547
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001548 // Output the data for the jump table itself
1549 EmitJumpTable(MI);
1550 return;
1551 }
1552 case ARM::BR_JTm: {
1553 // Lower and emit the instruction itself, then the jump table following it.
1554 // ldr pc, target
1555 MCInst TmpInst;
1556 if (MI->getOperand(1).getReg() == 0) {
1557 // literal offset
1558 TmpInst.setOpcode(ARM::LDRi12);
1559 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1560 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1561 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1562 } else {
1563 TmpInst.setOpcode(ARM::LDRrs);
1564 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1565 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1566 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1567 TmpInst.addOperand(MCOperand::CreateImm(0));
1568 }
1569 // Add predicate operands.
1570 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1571 TmpInst.addOperand(MCOperand::CreateReg(0));
David Woodhousee6c13e42014-01-28 23:12:42 +00001572 EmitToStreamer(OutStreamer, TmpInst);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001573
1574 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001575 EmitJumpTable(MI);
1576 return;
1577 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001578 case ARM::BR_JTadd: {
1579 // Lower and emit the instruction itself, then the jump table following it.
1580 // add pc, target, idx
David Woodhousee6c13e42014-01-28 23:12:42 +00001581 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001582 .addReg(ARM::PC)
1583 .addReg(MI->getOperand(0).getReg())
1584 .addReg(MI->getOperand(1).getReg())
1585 // Add predicate operands.
1586 .addImm(ARMCC::AL)
1587 .addReg(0)
1588 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001589 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001590
1591 // Output the data for the jump table itself
1592 EmitJumpTable(MI);
1593 return;
1594 }
Jim Grosbach85030542010-09-23 18:05:37 +00001595 case ARM::TRAP: {
1596 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1597 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001598 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001599 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001600 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001601 OutStreamer.AddComment("trap");
1602 OutStreamer.EmitIntValue(Val, 4);
1603 return;
1604 }
1605 break;
1606 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001607 case ARM::TRAPNaCl: {
1608 //.long 0xe7fedef0 @ trap
1609 uint32_t Val = 0xe7fedef0UL;
1610 OutStreamer.AddComment("trap");
1611 OutStreamer.EmitIntValue(Val, 4);
1612 return;
1613 }
Jim Grosbach85030542010-09-23 18:05:37 +00001614 case ARM::tTRAP: {
1615 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1616 // FIXME: Remove this special case when they do.
Tim Northoverd6a729b2014-01-06 14:28:05 +00001617 if (!Subtarget->isTargetMachO()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001618 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001619 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001620 OutStreamer.AddComment("trap");
1621 OutStreamer.EmitIntValue(Val, 2);
1622 return;
1623 }
1624 break;
1625 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001626 case ARM::t2Int_eh_sjlj_setjmp:
1627 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001628 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001629 // Two incoming args: GPR:$src, GPR:$val
1630 // mov $val, pc
1631 // adds $val, #7
1632 // str $val, [$src, #4]
1633 // movs r0, #0
1634 // b 1f
1635 // movs r0, #1
1636 // 1:
1637 unsigned SrcReg = MI->getOperand(0).getReg();
1638 unsigned ValReg = MI->getOperand(1).getReg();
1639 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001640 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001641 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001642 .addReg(ValReg)
1643 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001644 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001645 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001646 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001647
David Woodhousee6c13e42014-01-28 23:12:42 +00001648 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001649 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001650 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001651 .addReg(ARM::CPSR)
1652 .addReg(ValReg)
1653 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001654 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001655 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001656 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001657
David Woodhousee6c13e42014-01-28 23:12:42 +00001658 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001659 .addReg(ValReg)
1660 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001661 // The offset immediate is #4. The operand value is scaled by 4 for the
1662 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001663 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001664 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001665 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001666 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001667
David Woodhousee6c13e42014-01-28 23:12:42 +00001668 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001669 .addReg(ARM::R0)
1670 .addReg(ARM::CPSR)
1671 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001672 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001673 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001674 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001675
1676 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +00001677 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001678 .addExpr(SymbolExpr)
1679 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001680 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001681
1682 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001683 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001684 .addReg(ARM::R0)
1685 .addReg(ARM::CPSR)
1686 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001687 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001688 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001689 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001690
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001691 OutStreamer.EmitLabel(Label);
1692 return;
1693 }
1694
Jim Grosbachc0aed712010-09-23 23:33:56 +00001695 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001696 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001697 // Two incoming args: GPR:$src, GPR:$val
1698 // add $val, pc, #8
1699 // str $val, [$src, #+4]
1700 // mov r0, #0
1701 // add pc, pc, #0
1702 // mov r0, #1
1703 unsigned SrcReg = MI->getOperand(0).getReg();
1704 unsigned ValReg = MI->getOperand(1).getReg();
1705
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001706 OutStreamer.AddComment("eh_setjmp begin");
David Woodhousee6c13e42014-01-28 23:12:42 +00001707 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001708 .addReg(ValReg)
1709 .addReg(ARM::PC)
1710 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001711 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001712 .addImm(ARMCC::AL)
1713 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001714 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001715 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001716
David Woodhousee6c13e42014-01-28 23:12:42 +00001717 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001718 .addReg(ValReg)
1719 .addReg(SrcReg)
1720 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001721 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001722 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001723 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001724
David Woodhousee6c13e42014-01-28 23:12:42 +00001725 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726 .addReg(ARM::R0)
1727 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001728 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001729 .addImm(ARMCC::AL)
1730 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001731 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001732 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001733
David Woodhousee6c13e42014-01-28 23:12:42 +00001734 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001735 .addReg(ARM::PC)
1736 .addReg(ARM::PC)
1737 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001738 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001739 .addImm(ARMCC::AL)
1740 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001741 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001742 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001743
1744 OutStreamer.AddComment("eh_setjmp end");
David Woodhousee6c13e42014-01-28 23:12:42 +00001745 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001746 .addReg(ARM::R0)
1747 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001748 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001749 .addImm(ARMCC::AL)
1750 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001751 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001752 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001753 return;
1754 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001755 case ARM::Int_eh_sjlj_longjmp: {
1756 // ldr sp, [$src, #8]
1757 // ldr $scratch, [$src, #4]
1758 // ldr r7, [$src]
1759 // bx $scratch
1760 unsigned SrcReg = MI->getOperand(0).getReg();
1761 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001762 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001763 .addReg(ARM::SP)
1764 .addReg(SrcReg)
1765 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001766 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001767 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001768 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001769
David Woodhousee6c13e42014-01-28 23:12:42 +00001770 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001771 .addReg(ScratchReg)
1772 .addReg(SrcReg)
1773 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001774 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001775 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001776 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777
David Woodhousee6c13e42014-01-28 23:12:42 +00001778 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001779 .addReg(ARM::R7)
1780 .addReg(SrcReg)
1781 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001782 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001784 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001785
David Woodhousee6c13e42014-01-28 23:12:42 +00001786 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001788 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001789 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001790 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001791 return;
1792 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001793 case ARM::tInt_eh_sjlj_longjmp: {
1794 // ldr $scratch, [$src, #8]
1795 // mov sp, $scratch
1796 // ldr $scratch, [$src, #4]
1797 // ldr r7, [$src]
1798 // bx $scratch
1799 unsigned SrcReg = MI->getOperand(0).getReg();
1800 unsigned ScratchReg = MI->getOperand(1).getReg();
David Woodhousee6c13e42014-01-28 23:12:42 +00001801 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001802 .addReg(ScratchReg)
1803 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001804 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001805 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001806 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001807 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001808 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001809 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001810
David Woodhousee6c13e42014-01-28 23:12:42 +00001811 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001812 .addReg(ARM::SP)
1813 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001814 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001816 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001817
David Woodhousee6c13e42014-01-28 23:12:42 +00001818 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819 .addReg(ScratchReg)
1820 .addReg(SrcReg)
1821 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001822 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001824 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825
David Woodhousee6c13e42014-01-28 23:12:42 +00001826 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001827 .addReg(ARM::R7)
1828 .addReg(SrcReg)
1829 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001830 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001832 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001833
David Woodhousee6c13e42014-01-28 23:12:42 +00001834 EmitToStreamer(OutStreamer, MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001836 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001839 return;
1840 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001841 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001842
Chris Lattner71eb0772009-10-19 20:20:46 +00001843 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001844 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001845
David Woodhousee6c13e42014-01-28 23:12:42 +00001846 EmitToStreamer(OutStreamer, TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001847}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001848
1849//===----------------------------------------------------------------------===//
1850// Target Registry Stuff
1851//===----------------------------------------------------------------------===//
1852
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001853// Force static initialization.
1854extern "C" void LLVMInitializeARMAsmPrinter() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00001855 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMLETarget);
1856 RegisterAsmPrinter<ARMAsmPrinter> Y(TheARMBETarget);
1857 RegisterAsmPrinter<ARMAsmPrinter> A(TheThumbLETarget);
1858 RegisterAsmPrinter<ARMAsmPrinter> B(TheThumbBETarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001859}