blob: f15c95f4d5ed4d4e23a674698269d8b12315ff92 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Sanjay Patelf1340482015-06-16 16:25:43 +000081static cl::opt<bool>
Sanjay Patela93cf602015-07-30 21:06:55 +000082EnableFMFInDAG("enable-fmf-dag", cl::init(true), cl::Hidden,
Sanjay Patelf1340482015-06-16 16:25:43 +000083 cl::desc("Enable fast-math-flags for DAG nodes"));
84
Andrew Trick116efac2010-11-12 17:50:46 +000085// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000086// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000087// load clustering may not complete in reasonable time. It is difficult to
88// recognize and avoid this situation within each individual analysis, and
89// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000090// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000091//
92// MaxParallelChains default is arbitrarily high to avoid affecting
93// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000094// sequence over this should have been converted to llvm.memcpy by the
95// frontend. It easy to induce this behavior with .ll code such as:
96// %buffer = alloca [4096 x i8]
97// %data = load [4096 x i8]* %argPtr
98// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000099static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000100
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000102 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000104
Dan Gohman575fad32008-09-03 16:12:24 +0000105/// getCopyFromParts - Create a value that contains the specified legal parts
106/// combined into the value they represent. If the parts combine to a type
107/// larger then ValueVT then AssertOp can be used to specify whether the extra
108/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
109/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000111 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000112 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000113 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000114 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000115 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
117 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000118
Dan Gohman575fad32008-09-03 16:12:24 +0000119 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000121 SDValue Val = Parts[0];
122
123 if (NumParts > 1) {
124 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000125 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000126 unsigned PartBits = PartVT.getSizeInBits();
127 unsigned ValueBits = ValueVT.getSizeInBits();
128
129 // Assemble the power of 2 part.
130 unsigned RoundParts = NumParts & (NumParts - 1) ?
131 1 << Log2_32(NumParts) : NumParts;
132 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000133 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 SDValue Lo, Hi;
136
Owen Anderson117c9e82009-08-12 00:36:31 +0000137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000138
Dan Gohman575fad32008-09-03 16:12:24 +0000139 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000141 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000143 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000147 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000149 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000150 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000151
Chris Lattner05bcb482010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 if (RoundParts < NumParts) {
155 // Assemble the trailing non-power-of-2 part.
156 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000159 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000160
161 // Combine the round and odd parts.
162 Lo = Val;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000163 if (DAG.getDataLayout().isBigEndian())
Dan Gohman575fad32008-09-03 16:12:24 +0000164 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
Mehdi Amini44ede332015-07-09 02:09:04 +0000167 Hi =
168 DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
169 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
170 TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner05bcb482010-08-24 23:20:40 +0000171 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
172 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000173 }
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else if (PartVT.isFloatingPoint()) {
175 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000176 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000177 "Unexpected split");
178 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000179 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
180 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Mehdi Aminiffc14022015-07-08 01:00:38 +0000181 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
Eli Friedman9030c352009-05-20 06:02:09 +0000182 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000183 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000184 } else {
185 // FP split into integer parts (soft fp)
186 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
187 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000188 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000189 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000190 }
191 }
192
193 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000195
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000196 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000197 return Val;
198
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000199 if (PartEVT.isInteger() && ValueVT.isInteger()) {
200 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000201 // For a truncate, see if we have any information to
202 // indicate whether the truncated bits will always be
203 // zero or sign-extension.
204 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000205 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000206 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000207 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000208 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000210 }
211
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000212 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 // FP_ROUND's are always exact here.
214 if (ValueVT.bitsLT(Val.getValueType()))
Mehdi Amini44ede332015-07-09 02:09:04 +0000215 return DAG.getNode(
216 ISD::FP_ROUND, DL, ValueVT, Val,
217 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000218
Chris Lattner05bcb482010-08-24 23:20:40 +0000219 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000220 }
221
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000222 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000223 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000224
Torok Edwinfbcc6632009-07-14 16:55:14 +0000225 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000226}
227
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000228static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
229 const Twine &ErrMsg) {
230 const Instruction *I = dyn_cast_or_null<Instruction>(V);
231 if (!V)
232 return Ctx.emitError(ErrMsg);
233
234 const char *AsmError = ", possible invalid constraint for vector type";
235 if (const CallInst *CI = dyn_cast<CallInst>(I))
236 if (isa<InlineAsm>(CI->getCalledValue()))
237 return Ctx.emitError(I, ErrMsg + AsmError);
238
239 return Ctx.emitError(I, ErrMsg);
240}
241
Bill Wendling81406f62012-09-26 04:04:19 +0000242/// getCopyFromPartsVector - Create a value that contains the specified legal
243/// parts combined into the value they represent. If the parts combine to a
244/// type larger then ValueVT then AssertOp can be used to specify whether the
245/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
246/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000247static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000249 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 assert(ValueVT.isVector() && "Not a vector value");
251 assert(NumParts > 0 && "No parts to assemble!");
252 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
253 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000254
Chris Lattner05bcb482010-08-24 23:20:40 +0000255 // Handle a multi-element vector.
256 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 EVT IntermediateVT;
258 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000259 unsigned NumIntermediates;
260 unsigned NumRegs =
261 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
262 NumIntermediates, RegisterVT);
263 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
264 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000265 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Nadav Rotem754eb7c2015-07-02 23:23:52 +0000266 assert(RegisterVT.getSizeInBits() ==
267 Parts[0].getSimpleValueType().getSizeInBits() &&
268 "Part type sizes don't match!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // Assemble the parts into intermediate operands.
271 SmallVector<SDValue, 8> Ops(NumIntermediates);
272 if (NumIntermediates == NumParts) {
273 // If the register was not expanded, truncate or copy the value,
274 // as appropriate.
275 for (unsigned i = 0; i != NumParts; ++i)
276 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000277 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000278 } else if (NumParts > 0) {
279 // If the intermediate type was expanded, build the intermediate
280 // operands from the parts.
281 assert(NumParts % NumIntermediates == 0 &&
282 "Must expand into a divisible number of parts!");
283 unsigned Factor = NumParts / NumIntermediates;
284 for (unsigned i = 0; i != NumIntermediates; ++i)
285 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000286 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
290 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000291 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
292 : ISD::BUILD_VECTOR,
293 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Chris Lattner05bcb482010-08-24 23:20:40 +0000296 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000298
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000299 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000300 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000301
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000302 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 // If the element type of the source/dest vectors are the same, but the
304 // parts vector has more elements than the value vector, then we have a
305 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
306 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
308 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000309 "Cannot narrow, it would be a lossy transformation");
Mehdi Amini44ede332015-07-09 02:09:04 +0000310 return DAG.getNode(
311 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
312 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000313 }
314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000316 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
318
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000320 "Cannot handle this kind of promotion");
321 // Promoted vector extract
Pete Cooper6a96c612015-07-15 00:43:57 +0000322 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000323
Chris Lattner75ff0532010-08-25 22:49:25 +0000324 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000325
Eric Christopher690030c2011-06-01 19:55:10 +0000326 // Trivial bitcast if the types are the same size and the destination
327 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000328 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000329 TLI.isTypeLegal(ValueVT))
330 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000331
Nadav Rotem083837e2011-06-12 14:49:38 +0000332 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000333 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000334 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
335 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000336 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000337 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000338
339 if (ValueVT.getVectorNumElements() == 1 &&
Pete Cooper6a96c612015-07-15 00:43:57 +0000340 ValueVT.getVectorElementType() != PartEVT)
341 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType());
Nadav Rotem083837e2011-06-12 14:49:38 +0000342
Chris Lattner05bcb482010-08-24 23:20:40 +0000343 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
344}
345
Andrew Trickef9de2a2013-05-25 02:42:55 +0000346static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000347 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000348 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000349
Dan Gohman575fad32008-09-03 16:12:24 +0000350/// getCopyToParts - Create a series of nodes that contain the specified value
351/// split into legal parts. If the parts contain more bits than Val, then, for
352/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000353static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000354 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000355 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000356 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000357 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000358
Chris Lattner96a77eb2010-08-24 23:10:06 +0000359 // Handle the vector case separately.
360 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000361 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000362
Dan Gohman575fad32008-09-03 16:12:24 +0000363 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000364 unsigned OrigNumParts = NumParts;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000365 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
366 "Copying to an illegal type!");
Dan Gohman575fad32008-09-03 16:12:24 +0000367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000369 return;
370
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000372 EVT PartEVT = PartVT;
373 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000374 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000375 Parts[0] = Val;
376 return;
377 }
378
Chris Lattner96a77eb2010-08-24 23:10:06 +0000379 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
380 // If the parts cover more bits than the value has, promote the value.
381 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
382 assert(NumParts == 1 && "Do not know what to promote to!");
383 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
384 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
386 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000387 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
389 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000390 if (PartVT == MVT::x86mmx)
391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000392 }
393 } else if (PartBits == ValueVT.getSizeInBits()) {
394 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000395 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000396 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000397 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
398 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000399 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
400 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000401 "Unknown mismatch!");
402 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
403 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000404 if (PartVT == MVT::x86mmx)
405 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000406 }
407
408 // The value may have changed - recompute ValueVT.
409 ValueVT = Val.getValueType();
410 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
411 "Failed to tile the value with PartVT!");
412
413 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000414 if (PartEVT != ValueVT)
415 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
416 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000417
Chris Lattner96a77eb2010-08-24 23:10:06 +0000418 Parts[0] = Val;
419 return;
420 }
421
422 // Expand the value into multiple parts.
423 if (NumParts & (NumParts - 1)) {
424 // The number of parts is not a power of 2. Split off and copy the tail.
425 assert(PartVT.isInteger() && ValueVT.isInteger() &&
426 "Do not know what to expand to!");
427 unsigned RoundParts = 1 << Log2_32(NumParts);
428 unsigned RoundBits = RoundParts * PartBits;
429 unsigned OddParts = NumParts - RoundParts;
430 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000431 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000432 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000433
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000434 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000435 // The odd parts were reversed by getCopyToParts - unreverse them.
436 std::reverse(Parts + RoundParts, Parts + NumParts);
437
438 NumParts = RoundParts;
439 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
440 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
441 }
442
443 // The number of parts is a power of 2. Repeatedly bisect the value using
444 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000445 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000446 EVT::getIntegerVT(*DAG.getContext(),
447 ValueVT.getSizeInBits()),
448 Val);
449
450 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
451 for (unsigned i = 0; i < NumParts; i += StepSize) {
452 unsigned ThisBits = StepSize * PartBits / 2;
453 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
454 SDValue &Part0 = Parts[i];
455 SDValue &Part1 = Parts[i+StepSize/2];
456
457 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000458 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000460 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000461
462 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000463 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
464 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000465 }
466 }
467 }
468
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000469 if (DAG.getDataLayout().isBigEndian())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000470 std::reverse(Parts, Parts + OrigNumParts);
471}
472
473
474/// getCopyToPartsVector - Create a series of nodes that contain the specified
475/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000476static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000479 EVT ValueVT = Val.getValueType();
480 assert(ValueVT.isVector() && "Not a vector");
481 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000482
Chris Lattner96a77eb2010-08-24 23:10:06 +0000483 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000484 EVT PartEVT = PartVT;
485 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000486 // Nothing to do.
487 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
488 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000489 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000491 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
492 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000493 EVT ElementVT = PartVT.getVectorElementType();
494 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
495 // undef elements.
496 SmallVector<SDValue, 16> Ops;
497 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
Mehdi Amini44ede332015-07-09 02:09:04 +0000498 Ops.push_back(DAG.getNode(
499 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
500 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000501
Chris Lattner75ff0532010-08-25 22:49:25 +0000502 for (unsigned i = ValueVT.getVectorNumElements(),
503 e = PartVT.getVectorNumElements(); i != e; ++i)
504 Ops.push_back(DAG.getUNDEF(ElementVT));
505
Craig Topper48d114b2014-04-26 18:35:24 +0000506 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000507
508 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000509
Chris Lattner75ff0532010-08-25 22:49:25 +0000510 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
511 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000512 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000514 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000516
517 // Promoted vector extract
Pete Cooper6a96c612015-07-15 00:43:57 +0000518 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000519 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000520 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000521 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000522 "Only trivial vector-to-scalar conversions should get here!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000523 Val = DAG.getNode(
524 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
525 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Nadav Rotem083837e2011-06-12 14:49:38 +0000526
Pete Cooper6a96c612015-07-15 00:43:57 +0000527 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000529
Chris Lattner96a77eb2010-08-24 23:10:06 +0000530 Parts[0] = Val;
531 return;
532 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000533
Dan Gohman575fad32008-09-03 16:12:24 +0000534 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000535 EVT IntermediateVT;
536 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000537 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000538 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000539 IntermediateVT,
540 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000541 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
544 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000545 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000546
Dan Gohman575fad32008-09-03 16:12:24 +0000547 // Split the vector into intermediate operands.
548 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000549 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000550 if (IntermediateVT.isVector())
Mehdi Amini44ede332015-07-09 02:09:04 +0000551 Ops[i] =
552 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
553 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
554 TLI.getVectorIdxTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +0000555 else
Mehdi Amini44ede332015-07-09 02:09:04 +0000556 Ops[i] = DAG.getNode(
557 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
558 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000559 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000560
Dan Gohman575fad32008-09-03 16:12:24 +0000561 // Split the intermediate operands into legal parts.
562 if (NumParts == NumIntermediates) {
563 // If the register was not expanded, promote or copy the value,
564 // as appropriate.
565 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000566 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000567 } else if (NumParts > 0) {
568 // If the intermediate type was expanded, split each the value into
569 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000570 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000571 assert(NumParts % NumIntermediates == 0 &&
572 "Must expand into a divisible number of parts!");
573 unsigned Factor = NumParts / NumIntermediates;
574 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000575 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000576 }
577}
578
Sanjoy Das3936a972015-05-05 23:06:54 +0000579RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000580
Sanjoy Das3936a972015-05-05 23:06:54 +0000581RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
582 EVT valuevt)
583 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000584
Mehdi Amini56228da2015-07-09 01:57:34 +0000585RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
586 const DataLayout &DL, unsigned Reg, Type *Ty) {
587 ComputeValueVTs(TLI, DL, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000588
Pete Cooper20dc71b2015-07-15 01:31:20 +0000589 for (EVT ValueVT : ValueVTs) {
Mehdi Amini56228da2015-07-09 01:57:34 +0000590 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT);
591 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT);
Sanjoy Das3936a972015-05-05 23:06:54 +0000592 for (unsigned i = 0; i != NumRegs; ++i)
593 Regs.push_back(Reg + i);
594 RegVTs.push_back(RegisterVT);
595 Reg += NumRegs;
596 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000597}
598
599/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
600/// this value and returns the result as a ValueVT value. This uses
601/// Chain/Flag as the input and updates them for the output Chain/Flag.
602/// If the Flag pointer is NULL, no flag is used.
603SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
604 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000605 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000606 SDValue &Chain, SDValue *Flag,
607 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000608 // A Value with type {} or [0 x %t] needs no registers.
609 if (ValueVTs.empty())
610 return SDValue();
611
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
613
614 // Assemble the legal parts into the final values.
615 SmallVector<SDValue, 4> Values(ValueVTs.size());
616 SmallVector<SDValue, 8> Parts;
617 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
618 // Copy the legal parts from the registers.
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000621 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000622
623 Parts.resize(NumRegs);
624 for (unsigned i = 0; i != NumRegs; ++i) {
625 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000626 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000627 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
628 } else {
629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
630 *Flag = P.getValue(2);
631 }
632
633 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000634 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000635
636 // If the source register was virtual and if we know something about it,
637 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000638 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000639 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000640 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000641
642 const FunctionLoweringInfo::LiveOutInfo *LOI =
643 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
644 if (!LOI)
645 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000646
Chris Lattnercb404362010-12-13 01:11:17 +0000647 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000648 unsigned NumSignBits = LOI->NumSignBits;
649 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000650
Quentin Colombetb51a6862013-06-18 20:14:39 +0000651 if (NumZeroBits == RegSize) {
652 // The current value is a zero.
653 // Explicitly express that as it would be easier for
654 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000655 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000656 continue;
657 }
658
Chris Lattnercb404362010-12-13 01:11:17 +0000659 // FIXME: We capture more information than the dag can represent. For
660 // now, just use the tightest assertzext/assertsext possible.
661 bool isSExt = true;
662 EVT FromVT(MVT::Other);
663 if (NumSignBits == RegSize)
664 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
665 else if (NumZeroBits >= RegSize-1)
666 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
667 else if (NumSignBits > RegSize-8)
668 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
669 else if (NumZeroBits >= RegSize-8)
670 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
671 else if (NumSignBits > RegSize-16)
672 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
673 else if (NumZeroBits >= RegSize-16)
674 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
675 else if (NumSignBits > RegSize-32)
676 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
677 else if (NumZeroBits >= RegSize-32)
678 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
679 else
680 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000681
Chris Lattnercb404362010-12-13 01:11:17 +0000682 // Add an assertion node.
683 assert(FromVT != MVT::Other);
684 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
685 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000686 }
687
688 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000689 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000690 Part += NumRegs;
691 Parts.clear();
692 }
693
Craig Topper48d114b2014-04-26 18:35:24 +0000694 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000695}
696
697/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
698/// specified value into the registers specified by this object. This uses
699/// Chain/Flag as the input and updates them for the output Chain/Flag.
700/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000701void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000702 SDValue &Chain, SDValue *Flag, const Value *V,
703 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000705 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000706
707 // Get the list of the values's legal parts.
708 unsigned NumRegs = Regs.size();
709 SmallVector<SDValue, 8> Parts(NumRegs);
710 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
711 EVT ValueVT = ValueVTs[Value];
712 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000713 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000714
715 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
716 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000717
Chris Lattner05bcb482010-08-24 23:20:40 +0000718 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000719 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000720 Part += NumParts;
721 }
722
723 // Copy the parts into the registers.
724 SmallVector<SDValue, 8> Chains(NumRegs);
725 for (unsigned i = 0; i != NumRegs; ++i) {
726 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000727 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000728 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
729 } else {
730 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
731 *Flag = Part.getValue(1);
732 }
733
734 Chains[i] = Part.getValue(0);
735 }
736
737 if (NumRegs == 1 || Flag)
738 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
739 // flagged to it. That is the CopyToReg nodes and the user are considered
740 // a single scheduling unit. If we create a TokenFactor and return it as
741 // chain, then the TokenFactor is both a predecessor (operand) of the
742 // user as well as a successor (the TF operands are flagged to the user).
743 // c1, f1 = CopyToReg
744 // c2, f2 = CopyToReg
745 // c3 = TokenFactor c1, c2
746 // ...
747 // = op c3, ..., f2
748 Chain = Chains[NumRegs-1];
749 else
Craig Topper48d114b2014-04-26 18:35:24 +0000750 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000751}
752
753/// AddInlineAsmOperands - Add this value to the specified inlineasm node
754/// operand list. This adds the code marker and includes the number of
755/// values added into it.
756void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000757 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000758 SelectionDAG &DAG,
759 std::vector<SDValue> &Ops) const {
760 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
761
762 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
763 if (HasMatching)
764 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000765 else if (!Regs.empty() &&
766 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
767 // Put the register class of the virtual registers in the flag word. That
768 // way, later passes can recompute register class constraints for inline
769 // assembly as well as normal instructions.
770 // Don't do this for tied operands that can use the regclass information
771 // from the def.
772 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
773 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
774 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
775 }
776
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000777 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000778 Ops.push_back(Res);
779
Reid Kleckneree088972013-12-10 18:27:32 +0000780 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000781 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
782 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000783 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000784 for (unsigned i = 0; i != NumRegs; ++i) {
785 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000786 unsigned TheReg = Regs[Reg++];
787 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
788
Reid Kleckneree088972013-12-10 18:27:32 +0000789 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000790 // If we clobbered the stack pointer, MFI should know about it.
791 assert(DAG.getMachineFunction().getFrameInfo()->
Reid Klecknere69bdb82015-07-07 23:45:58 +0000792 hasOpaqueSPAdjustment());
Reid Kleckneree088972013-12-10 18:27:32 +0000793 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 }
795 }
796}
Dan Gohman575fad32008-09-03 16:12:24 +0000797
Owen Andersonbb15fec2011-12-08 22:15:21 +0000798void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
799 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000800 AA = &aa;
801 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000802 LibInfo = li;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000803 DL = &DAG.getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000804 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000805 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000806}
807
Dan Gohmanf5cca352010-04-14 18:24:06 +0000808/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000809/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000810/// for a new block. This doesn't clear out information about
811/// additional blocks that are needed to complete switch lowering
812/// or PHI node updating; that information is cleared out as it is
813/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000814void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000815 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000816 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000817 PendingLoads.clear();
818 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000819 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000820 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000821 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000822 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000823}
824
Devang Patel799288382011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000826/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohman575fad32008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000853 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Andrew Trickef9de2a2013-05-25 02:42:55 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000883 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000884 PendingExports.clear();
885 DAG.setRoot(Root);
886 return Root;
887}
888
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000889void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000890 // Set up outgoing PHI node register values before emitting the terminator.
891 if (isa<TerminatorInst>(&I))
892 HandlePHINodesInSuccessorBlocks(I.getParent());
893
Andrew Tricke2431c62013-05-25 03:08:10 +0000894 ++SDNodeOrder;
895
Andrew Trick175143b2013-05-25 02:20:36 +0000896 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000897
Dan Gohman575fad32008-09-03 16:12:24 +0000898 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000899
Dan Gohman950fe782010-04-20 15:03:56 +0000900 if (!isa<TerminatorInst>(&I) && !HasTailCall)
901 CopyToExportRegsIfNeeded(&I);
902
Craig Topperc0196b12014-04-14 00:51:57 +0000903 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000904}
905
Dan Gohmanf41ad472010-04-20 15:00:41 +0000906void SelectionDAGBuilder::visitPHI(const PHINode &) {
907 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
908}
909
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000910void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000911 // Note: this doesn't use InstVisitor, because it has to work with
912 // ConstantExpr's in addition to instructions.
913 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000914 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000915 // Build the switch statement using the Instruction.def file.
916#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000917 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000918#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000919 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000920}
Dan Gohman575fad32008-09-03 16:12:24 +0000921
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000922// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
923// generate the debug data structures now that we've seen its definition.
924void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
925 SDValue Val) {
926 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000927 if (DDI.getDI()) {
928 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000929 DebugLoc dl = DDI.getdl();
930 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000931 DILocalVariable *Variable = DI->getVariable();
932 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000933 assert(Variable->isValidLocationForIntrinsic(dl) &&
934 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000935 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000936 // A dbg.value for an alloca is always indirect.
937 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000938 SDDbgValue *SDV;
939 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000940 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000941 Val)) {
942 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
943 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000944 DAG.AddDbgValue(SDV, Val.getNode(), false);
945 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000946 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000947 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000948 DanglingDebugInfoMap[V] = DanglingDebugInfo();
949 }
950}
951
Igor Laevsky85f7f722015-03-10 16:26:48 +0000952/// getCopyFromRegs - If there was virtual register allocated for the value V
953/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
954SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
955 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000956 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000957
958 if (It != FuncInfo.ValueMap.end()) {
959 unsigned InReg = It->second;
Mehdi Amini56228da2015-07-09 01:57:34 +0000960 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
961 DAG.getDataLayout(), InReg, Ty);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000962 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000963 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
964 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000965 }
966
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000967 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000968}
969
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000970/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000971SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000972 // If we already have an SDValue for this value, use it. It's important
973 // to do this first, so that we don't create a CopyFromReg if we already
974 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000975 SDValue &N = NodeMap[V];
976 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000977
Dan Gohmand4322232010-07-01 01:59:43 +0000978 // If there's a virtual register allocated and initialized for this
979 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000980 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
981 if (copyFromReg.getNode()) {
982 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000983 }
984
985 // Otherwise create a new SDValue and remember it.
986 SDValue Val = getValueImpl(V);
987 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000988 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000989 return Val;
990}
991
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000992// Return true if SDValue exists for the given Value
993bool SelectionDAGBuilder::findValue(const Value *V) const {
994 return (NodeMap.find(V) != NodeMap.end()) ||
995 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
996}
997
Dan Gohmand4322232010-07-01 01:59:43 +0000998/// getNonRegisterValue - Return an SDValue for the given Value, but
999/// don't look in FuncInfo.ValueMap for a virtual register.
1000SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1001 // If we already have an SDValue for this value, use it.
1002 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001003 if (N.getNode()) {
1004 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1005 // Remove the debug location from the node as the node is about to be used
1006 // in a location which may differ from the original debug location. This
1007 // is relevant to Constant and ConstantFP nodes because they can appear
1008 // as constant expressions inside PHI nodes.
1009 N->setDebugLoc(DebugLoc());
1010 }
1011 return N;
1012 }
Dan Gohmand4322232010-07-01 01:59:43 +00001013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001018 return Val;
1019}
1020
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001021/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001022/// Create an SDValue for the given value.
1023SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001024 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001025
Dan Gohman8422e572010-04-17 15:32:28 +00001026 if (const Constant *C = dyn_cast<Constant>(V)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001027 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001028
Dan Gohman8422e572010-04-17 15:32:28 +00001029 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001030 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001031
Dan Gohman8422e572010-04-17 15:32:28 +00001032 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001033 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001034
Matt Arsenault19231e62013-11-16 20:24:41 +00001035 if (isa<ConstantPointerNull>(C)) {
1036 unsigned AS = V->getType()->getPointerAddressSpace();
Mehdi Amini44ede332015-07-09 02:09:04 +00001037 return DAG.getConstant(0, getCurSDLoc(),
1038 TLI.getPointerTy(DAG.getDataLayout(), AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001039 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001040
Dan Gohman8422e572010-04-17 15:32:28 +00001041 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001042 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001043
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001044 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001045 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001046
Dan Gohman8422e572010-04-17 15:32:28 +00001047 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001048 visit(CE->getOpcode(), *CE);
1049 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001050 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001051 return N1;
1052 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001053
Dan Gohman575fad32008-09-03 16:12:24 +00001054 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1055 SmallVector<SDValue, 4> Constants;
1056 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1057 OI != OE; ++OI) {
1058 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001059 // If the operand is an empty aggregate, there are no values.
1060 if (!Val) continue;
1061 // Add each leaf value from the operand to the Constants list
1062 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001063 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1064 Constants.push_back(SDValue(Val, i));
1065 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001066
Craig Topper64941d92014-04-27 19:20:57 +00001067 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001068 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001069
Chris Lattner00245f42012-01-24 13:41:11 +00001070 if (const ConstantDataSequential *CDS =
1071 dyn_cast<ConstantDataSequential>(C)) {
1072 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001073 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001074 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1075 // Add each leaf value from the operand to the Constants list
1076 // to form a flattened list of all the values.
1077 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1078 Ops.push_back(SDValue(Val, i));
1079 }
1080
1081 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001082 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001083 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001084 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001085 }
Dan Gohman575fad32008-09-03 16:12:24 +00001086
Duncan Sands19d0b472010-02-16 11:11:14 +00001087 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001088 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1089 "Unknown struct or array constant!");
1090
Owen Anderson53aa7a92009-08-10 22:56:29 +00001091 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001092 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001093 unsigned NumElts = ValueVTs.size();
1094 if (NumElts == 0)
1095 return SDValue(); // empty struct
1096 SmallVector<SDValue, 4> Constants(NumElts);
1097 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001098 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001099 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001100 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001101 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001102 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001103 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001104 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001105 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001106
Craig Topper64941d92014-04-27 19:20:57 +00001107 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001108 }
1109
Dan Gohman8422e572010-04-17 15:32:28 +00001110 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001111 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001112
Chris Lattner229907c2011-07-18 04:54:35 +00001113 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001114 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001115
Dan Gohman575fad32008-09-03 16:12:24 +00001116 // Now that we know the number and type of the elements, get that number of
1117 // elements into the Ops array based on what kind of constant it is.
1118 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001119 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001120 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001121 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001122 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001123 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001124 EVT EltVT =
1125 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001126
1127 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001128 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001129 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001130 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001131 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001132 Ops.assign(NumElements, Op);
1133 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001134
Dan Gohman575fad32008-09-03 16:12:24 +00001135 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001136 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001138
Dan Gohman575fad32008-09-03 16:12:24 +00001139 // If this is a static alloca, generate it as the frameindex instead of
1140 // computation.
1141 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1142 DenseMap<const AllocaInst*, int>::iterator SI =
1143 FuncInfo.StaticAllocaMap.find(AI);
1144 if (SI != FuncInfo.StaticAllocaMap.end())
Mehdi Amini44ede332015-07-09 02:09:04 +00001145 return DAG.getFrameIndex(SI->second,
1146 TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00001147 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001148
Dan Gohmand4322232010-07-01 01:59:43 +00001149 // If this is an instruction which fast-isel has deferred, select it now.
1150 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001151 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Mehdi Amini56228da2015-07-09 01:57:34 +00001152 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1153 Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001154 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001155 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001156 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001157
Dan Gohmand4322232010-07-01 01:59:43 +00001158 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001159}
1160
David Majnemer654e1302015-07-31 17:58:14 +00001161void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1162 report_fatal_error("visitCleanupRet not yet implemented!");
1163}
1164
1165void SelectionDAGBuilder::visitCatchEndPad(const CatchEndPadInst &I) {
1166 report_fatal_error("visitCatchEndPad not yet implemented!");
1167}
1168
1169void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1170 report_fatal_error("visitCatchRet not yet implemented!");
1171}
1172
1173void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1174 report_fatal_error("visitCatchPad not yet implemented!");
1175}
1176
1177void SelectionDAGBuilder::visitTerminatePad(const TerminatePadInst &TPI) {
1178 report_fatal_error("visitTerminatePad not yet implemented!");
1179}
1180
1181void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1182 report_fatal_error("visitCleanupPad not yet implemented!");
1183}
1184
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001185void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001186 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00001187 auto &DL = DAG.getDataLayout();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001188 SDValue Chain = getControlRoot();
1189 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001190 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001191
Dan Gohmand16aa542010-05-29 17:03:36 +00001192 if (!FuncInfo.CanLowerReturn) {
1193 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001194 const Function *F = I.getParent()->getParent();
1195
1196 // Emit a store of the return value through the virtual register.
1197 // Leave Outs empty so that LowerReturn won't try to load return
1198 // registers the usual way.
1199 SmallVector<EVT, 1> PtrValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001200 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001201 PtrValueVTs);
1202
1203 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1204 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001205
Owen Anderson53aa7a92009-08-10 22:56:29 +00001206 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001207 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00001208 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001209 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001210
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001211 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001212 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001213 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001214 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001215 DAG.getIntPtrConstant(Offsets[i],
1216 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001217 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001218 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001219 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001220 // FIXME: better loc info would be nice.
1221 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 }
1223
Andrew Trickef9de2a2013-05-25 02:42:55 +00001224 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001225 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001226 } else if (I.getNumOperands() != 0) {
1227 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00001228 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001229 unsigned NumValues = ValueVTs.size();
1230 if (NumValues) {
1231 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001232
1233 const Function *F = I.getParent()->getParent();
1234
1235 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1236 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1237 Attribute::SExt))
1238 ExtendKind = ISD::SIGN_EXTEND;
1239 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1240 Attribute::ZExt))
1241 ExtendKind = ISD::ZERO_EXTEND;
1242
1243 LLVMContext &Context = F->getContext();
1244 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1245 Attribute::InReg);
1246
1247 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001249
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001251 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001253 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1254 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001258 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259
1260 // 'inreg' on function refers to return value
1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001262 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001263 Flags.setInReg();
1264
1265 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001266 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001267 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001268 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001269 Flags.setZExt();
1270
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001271 for (unsigned i = 0; i < NumParts; ++i) {
1272 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001273 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001274 OutVals.push_back(Parts[i]);
1275 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001276 }
Dan Gohman575fad32008-09-03 16:12:24 +00001277 }
1278 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001279
1280 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001281 CallingConv::ID CallConv =
1282 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001283 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001284 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001285
1286 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001287 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001288 "LowerReturn didn't return a valid chain!");
1289
1290 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001291 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001292}
1293
Dan Gohman9478c3f2009-04-23 23:13:24 +00001294/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1295/// created for it, emit nodes to copy the value into the virtual
1296/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001297void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001298 // Skip empty types
1299 if (V->getType()->isEmptyTy())
1300 return;
1301
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001302 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1303 if (VMI != FuncInfo.ValueMap.end()) {
1304 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1305 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001306 }
1307}
1308
Dan Gohman575fad32008-09-03 16:12:24 +00001309/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1310/// the current basic block, add it to ValueMap now so that we'll get a
1311/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001312void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001313 // No need to export constants.
1314 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001315
Dan Gohman575fad32008-09-03 16:12:24 +00001316 // Already exported?
1317 if (FuncInfo.isExportedInst(V)) return;
1318
1319 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1320 CopyValueToVirtualRegister(V, Reg);
1321}
1322
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001323bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001324 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001325 // The operands of the setcc have to be in this block. We don't know
1326 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001327 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001328 // Can export from current BB.
1329 if (VI->getParent() == FromBB)
1330 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001331
Dan Gohman575fad32008-09-03 16:12:24 +00001332 // Is already exported, noop.
1333 return FuncInfo.isExportedInst(V);
1334 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001335
Dan Gohman575fad32008-09-03 16:12:24 +00001336 // If this is an argument, we can export it if the BB is the entry block or
1337 // if it is already exported.
1338 if (isa<Argument>(V)) {
1339 if (FromBB == &FromBB->getParent()->getEntryBlock())
1340 return true;
1341
1342 // Otherwise, can only export this if it is already exported.
1343 return FuncInfo.isExportedInst(V);
1344 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001345
Dan Gohman575fad32008-09-03 16:12:24 +00001346 // Otherwise, constants can always be exported.
1347 return true;
1348}
1349
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001350/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001351uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1352 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001353 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1354 if (!BPI)
1355 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001356 const BasicBlock *SrcBB = Src->getBasicBlock();
1357 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001358 return BPI->getEdgeWeight(SrcBB, DstBB);
1359}
1360
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001361void SelectionDAGBuilder::
1362addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1363 uint32_t Weight /* = 0 */) {
1364 if (!Weight)
1365 Weight = getEdgeWeight(Src, Dst);
1366 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001367}
1368
1369
Dan Gohman575fad32008-09-03 16:12:24 +00001370static bool InBlock(const Value *V, const BasicBlock *BB) {
1371 if (const Instruction *I = dyn_cast<Instruction>(V))
1372 return I->getParent() == BB;
1373 return true;
1374}
1375
Dan Gohmand01ddb52008-10-17 21:16:08 +00001376/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1377/// This function emits a branch and is used at the leaves of an OR or an
1378/// AND operator tree.
1379///
1380void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001381SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001382 MachineBasicBlock *TBB,
1383 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001384 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001385 MachineBasicBlock *SwitchBB,
1386 uint32_t TWeight,
1387 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001388 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001389
Dan Gohmand01ddb52008-10-17 21:16:08 +00001390 // If the leaf of the tree is a comparison, merge the condition into
1391 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001392 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001393 // The operands of the cmp have to be in this block. We don't know
1394 // how to export them from some other block. If this is the first block
1395 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001396 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001397 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1398 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001399 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001400 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001401 Condition = getICmpCondCode(IC->getPredicate());
Pete Coopera8127d82015-07-15 01:31:23 +00001402 } else {
1403 const FCmpInst *FC = cast<FCmpInst>(Cond);
Dan Gohman293abcc2008-10-17 18:18:45 +00001404 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001405 if (TM.Options.NoNaNsFPMath)
1406 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001407 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001408
Craig Topperc0196b12014-04-14 00:51:57 +00001409 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1410 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001411 SwitchCases.push_back(CB);
1412 return;
1413 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001414 }
1415
1416 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001417 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001418 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001419 SwitchCases.push_back(CB);
1420}
1421
Manman Ren4ece7452014-01-31 00:42:44 +00001422/// Scale down both weights to fit into uint32_t.
1423static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1424 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1425 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1426 NewTrue = NewTrue / Scale;
1427 NewFalse = NewFalse / Scale;
1428}
1429
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001430/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001431void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001432 MachineBasicBlock *TBB,
1433 MachineBasicBlock *FBB,
1434 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001435 MachineBasicBlock *SwitchBB,
Pete Cooper69234612015-07-15 01:31:26 +00001436 Instruction::BinaryOps Opc,
1437 uint32_t TWeight,
Manman Ren4ece7452014-01-31 00:42:44 +00001438 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001439 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001440 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001441 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001442 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1443 BOp->getParent() != CurBB->getBasicBlock() ||
1444 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1445 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001446 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1447 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001448 return;
1449 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001450
Dan Gohman575fad32008-09-03 16:12:24 +00001451 // Create TmpBB after CurBB.
1452 MachineFunction::iterator BBI = CurBB;
1453 MachineFunction &MF = DAG.getMachineFunction();
1454 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1455 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001456
Dan Gohman575fad32008-09-03 16:12:24 +00001457 if (Opc == Instruction::Or) {
1458 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001459 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001460 // jmp_if_X TBB
1461 // jmp TmpBB
1462 // TmpBB:
1463 // jmp_if_Y TBB
1464 // jmp FBB
1465 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001466
Manman Ren4ece7452014-01-31 00:42:44 +00001467 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1468 // The requirement is that
1469 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001470 // = TrueProb for original BB.
1471 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001472 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1473 // assumes that
1474 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1475 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1476 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001477
Manman Ren4ece7452014-01-31 00:42:44 +00001478 uint64_t NewTrueWeight = TWeight;
1479 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1480 ScaleWeights(NewTrueWeight, NewFalseWeight);
1481 // Emit the LHS condition.
1482 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1483 NewTrueWeight, NewFalseWeight);
1484
1485 NewTrueWeight = TWeight;
1486 NewFalseWeight = 2 * (uint64_t)FWeight;
1487 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001488 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001489 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1490 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001491 } else {
1492 assert(Opc == Instruction::And && "Unknown merge op!");
1493 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001494 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001495 // jmp_if_X TmpBB
1496 // jmp FBB
1497 // TmpBB:
1498 // jmp_if_Y TBB
1499 // jmp FBB
1500 //
1501 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001502
Manman Ren4ece7452014-01-31 00:42:44 +00001503 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1504 // The requirement is that
1505 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001506 // = FalseProb for original BB.
1507 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001508 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1509 // assumes that
1510 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001511
Manman Ren4ece7452014-01-31 00:42:44 +00001512 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1513 uint64_t NewFalseWeight = FWeight;
1514 ScaleWeights(NewTrueWeight, NewFalseWeight);
1515 // Emit the LHS condition.
1516 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1517 NewTrueWeight, NewFalseWeight);
1518
1519 NewTrueWeight = 2 * (uint64_t)TWeight;
1520 NewFalseWeight = FWeight;
1521 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001522 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001523 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1524 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001525 }
1526}
1527
1528/// If the set of cases should be emitted as a series of branches, return true.
1529/// If we should emit this as a bunch of and/or'd together conditions, return
1530/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001531bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001532SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001533 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001534
Dan Gohman575fad32008-09-03 16:12:24 +00001535 // If this is two comparisons of the same values or'd or and'd together, they
1536 // will get folded into a single comparison, so don't emit two blocks.
1537 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1538 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1539 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1540 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1541 return false;
1542 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001543
Chris Lattner1eea3b02010-01-02 00:00:03 +00001544 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1545 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1546 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1547 Cases[0].CC == Cases[1].CC &&
1548 isa<Constant>(Cases[0].CmpRHS) &&
1549 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1550 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1551 return false;
1552 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1553 return false;
1554 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001555
Dan Gohman575fad32008-09-03 16:12:24 +00001556 return true;
1557}
1558
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001559void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001560 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001561
Dan Gohman575fad32008-09-03 16:12:24 +00001562 // Update machine-CFG edges.
1563 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1564
Dan Gohman575fad32008-09-03 16:12:24 +00001565 if (I.isUnconditional()) {
1566 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001567 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001568
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001569 // If this is not a fall-through branch or optimizations are switched off,
1570 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001571 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001572 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001573 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001574 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001575
Dan Gohman575fad32008-09-03 16:12:24 +00001576 return;
1577 }
1578
1579 // If this condition is one of the special cases we handle, do special stuff
1580 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001581 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001582 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1583
1584 // If this is a series of conditions that are or'd or and'd together, emit
1585 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001586 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001587 // For example, instead of something like:
1588 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001589 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001590 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001591 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001592 // or C, F
1593 // jnz foo
1594 // Emit:
1595 // cmp A, B
1596 // je foo
1597 // cmp D, E
1598 // jle foo
1599 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001600 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001601 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001602 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1603 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001604 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001605 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1606 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001607 // If the compares in later blocks need to use values not currently
1608 // exported from this block, export them now. This block should always
1609 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001610 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001611
Dan Gohman575fad32008-09-03 16:12:24 +00001612 // Allow some cases to be rejected.
1613 if (ShouldEmitAsBranches(SwitchCases)) {
1614 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1615 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1616 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1617 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001618
Dan Gohman575fad32008-09-03 16:12:24 +00001619 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001620 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001621 SwitchCases.erase(SwitchCases.begin());
1622 return;
1623 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001624
Dan Gohman575fad32008-09-03 16:12:24 +00001625 // Okay, we decided not to do this, remove any inserted MBB's and clear
1626 // SwitchCases.
1627 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001628 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001629
Dan Gohman575fad32008-09-03 16:12:24 +00001630 SwitchCases.clear();
1631 }
1632 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001633
Dan Gohman575fad32008-09-03 16:12:24 +00001634 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001635 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001636 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 // Use visitSwitchCase to actually insert the fast branch sequence for this
1639 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001640 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001641}
1642
1643/// visitSwitchCase - Emits the necessary code to represent a single node in
1644/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001645void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1646 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001647 SDValue Cond;
1648 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001649 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001650
1651 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001652 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001653 // Fold "(X == true)" to X and "(X == false)" to !X to
1654 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001655 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001656 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001657 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001658 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001659 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001661 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001662 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001663 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001664 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001665 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001666
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001667 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001668 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001669
1670 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001671 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001672
Bob Wilsone4077362013-09-09 19:14:35 +00001673 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001674 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001675 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001676 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001677 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001678 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001679 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001680 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001681 }
1682 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001683
Dan Gohman575fad32008-09-03 16:12:24 +00001684 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001685 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001686 // TrueBB and FalseBB are always different unless the incoming IR is
1687 // degenerate. This only happens when running llc on weird IR.
1688 if (CB.TrueBB != CB.FalseBB)
1689 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001690
Dan Gohman575fad32008-09-03 16:12:24 +00001691 // If the lhs block is the next block, invert the condition so that we can
1692 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001693 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001694 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001695 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001696 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001697 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001698
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001699 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001700 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001701 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001702
Evan Cheng79687dd2010-09-23 06:51:55 +00001703 // Insert the false branch. Do this even if it's a fall through branch,
1704 // this makes it easier to do DAG optimizations which require inverting
1705 // the branch condition.
1706 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1707 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001708
1709 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001710}
1711
1712/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001713void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001714 // Emit the code for the jump table
1715 assert(JT.Reg != -1U && "Should lower JT Header first!");
Mehdi Amini44ede332015-07-09 02:09:04 +00001716 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001717 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001718 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001719 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001720 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001721 MVT::Other, Index.getValue(1),
1722 Table, Index);
1723 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001724}
1725
1726/// visitJumpTableHeader - This function emits necessary code to produce index
1727/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001728void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001729 JumpTableHeader &JTH,
1730 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001731 SDLoc dl = getCurSDLoc();
1732
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001733 // Subtract the lowest switch case value from the value being switched on and
1734 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001735 // difference between smallest and largest cases.
1736 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001737 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001738 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1739 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001740
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001741 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001742 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001743 // can be used as an index into the jump table in a subsequent basic block.
1744 // This value may be smaller or larger than the target's pointer type, and
1745 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001746 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001747 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001748
Mehdi Amini44ede332015-07-09 02:09:04 +00001749 unsigned JumpTableReg =
1750 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001751 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001752 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001753 JT.Reg = JumpTableReg;
1754
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001755 // Emit the range check for the jump table, and branch to the default block
1756 // for the switch statement if the value being switched on exceeds the largest
1757 // case in the switch.
Mehdi Amini44ede332015-07-09 02:09:04 +00001758 SDValue CMP = DAG.getSetCC(
1759 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1760 Sub.getValueType()),
1761 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001762
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001763 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001764 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001765 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001766
Hans Wennborgb4db1422015-03-19 20:41:48 +00001767 // Avoid emitting unnecessary branches to the next block.
1768 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001769 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001770 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001771
Bill Wendlingc6b47342009-12-21 23:47:40 +00001772 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001773}
1774
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001775/// Codegen a new tail for a stack protector check ParentMBB which has had its
1776/// tail spliced into a stack protector check success bb.
1777///
1778/// For a high level explanation of how this fits into the stack protector
1779/// generation see the comment on the declaration of class
1780/// StackProtectorDescriptor.
1781void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1782 MachineBasicBlock *ParentBB) {
1783
1784 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001785 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001786 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001787
1788 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1789 int FI = MFI->getStackProtectorIndex();
1790
1791 const Value *IRGuard = SPD.getGuard();
1792 SDValue GuardPtr = getValue(IRGuard);
1793 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1794
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001795 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001796
1797 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001798 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001799
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001800 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1801 // guard value from the virtual register holding the value. Otherwise, emit a
1802 // volatile load to retrieve the stack guard value.
1803 unsigned GuardReg = SPD.getGuardReg();
1804
Eric Christopher58a24612014-10-08 09:50:54 +00001805 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001806 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001807 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001808 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001809 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001810 GuardPtr, MachinePointerInfo(IRGuard, 0),
1811 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001812
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001813 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001814 StackSlotPtr,
1815 MachinePointerInfo::getFixedStack(FI),
1816 true, false, false, Align);
1817
1818 // Perform the comparison via a subtract/getsetcc.
1819 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001820 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001821
Mehdi Amini44ede332015-07-09 02:09:04 +00001822 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
1823 *DAG.getContext(),
1824 Sub.getValueType()),
1825 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001826
1827 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1828 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001829 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001830 MVT::Other, StackSlot.getOperand(0),
1831 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1832 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001833 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001834 MVT::Other, BrCond,
1835 DAG.getBasicBlock(SPD.getSuccessMBB()));
1836
1837 DAG.setRoot(Br);
1838}
1839
1840/// Codegen the failure basic block for a stack protector check.
1841///
1842/// A failure stack protector machine basic block consists simply of a call to
1843/// __stack_chk_fail().
1844///
1845/// For a high level explanation of how this fits into the stack protector
1846/// generation see the comment on the declaration of class
1847/// StackProtectorDescriptor.
1848void
1849SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001850 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1851 SDValue Chain =
1852 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1853 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001854 DAG.setRoot(Chain);
1855}
1856
Dan Gohman575fad32008-09-03 16:12:24 +00001857/// visitBitTestHeader - This function emits necessary code to produce value
1858/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001859void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1860 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001861 SDLoc dl = getCurSDLoc();
1862
Dan Gohman575fad32008-09-03 16:12:24 +00001863 // Subtract the minimum value
1864 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001865 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001866 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1867 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001868
1869 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001870 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00001871 SDValue RangeCmp = DAG.getSetCC(
1872 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
1873 Sub.getValueType()),
1874 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001875
Evan Chengac730dd2011-01-06 01:02:44 +00001876 // Determine the type of the test operands.
1877 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001878 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001879 UsePtrType = true;
1880 else {
1881 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001882 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001883 // Switch table case range are encoded into series of masks.
1884 // Just use pointer type, it's guaranteed to fit.
1885 UsePtrType = true;
1886 break;
1887 }
1888 }
1889 if (UsePtrType) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001890 VT = TLI.getPointerTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001891 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001892 }
Dan Gohman575fad32008-09-03 16:12:24 +00001893
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001894 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001895 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001896 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001897
Dan Gohman575fad32008-09-03 16:12:24 +00001898 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1899
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001900 addSuccessorWithWeight(SwitchBB, B.Default);
1901 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001902
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001903 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001904 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001905 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001906
Hans Wennborgb4db1422015-03-19 20:41:48 +00001907 // Avoid emitting unnecessary branches to the next block.
1908 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001909 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001910 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001911
Bill Wendlingc6b47342009-12-21 23:47:40 +00001912 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001913}
1914
1915/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001916void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1917 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001918 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001919 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001920 BitTestCase &B,
1921 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001922 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001923 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001924 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001925 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001926 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001928 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001929 // Testing for a single bit; just compare the shift count with what it
1930 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001931 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001932 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1933 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
1934 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001935 } else if (PopCount == BB.Range) {
1936 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001937 Cmp = DAG.getSetCC(
Mehdi Amini44ede332015-07-09 02:09:04 +00001938 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1939 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
1940 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001941 } else {
1942 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001943 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1944 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001945
Dan Gohman0695e092010-06-24 02:06:24 +00001946 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001947 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1948 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
Mehdi Amini44ede332015-07-09 02:09:04 +00001949 Cmp = DAG.getSetCC(
1950 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
1951 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001952 }
Dan Gohman575fad32008-09-03 16:12:24 +00001953
Manman Rencf104462012-08-24 18:14:27 +00001954 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1955 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1956 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1957 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001958
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001959 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001960 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001961 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001962
Hans Wennborgb4db1422015-03-19 20:41:48 +00001963 // Avoid emitting unnecessary branches to the next block.
1964 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001965 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001966 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001967
Bill Wendlingc6b47342009-12-21 23:47:40 +00001968 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001969}
1970
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001971void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001972 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001973
Dan Gohman575fad32008-09-03 16:12:24 +00001974 // Retrieve successors.
1975 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1976 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1977
Gabor Greif08a4c282009-01-15 11:10:44 +00001978 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001979 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001980 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001981 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001982 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001983 switch (Fn->getIntrinsicID()) {
1984 default:
1985 llvm_unreachable("Cannot invoke this intrinsic");
1986 case Intrinsic::donothing:
1987 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1988 break;
1989 case Intrinsic::experimental_patchpoint_void:
1990 case Intrinsic::experimental_patchpoint_i64:
1991 visitPatchpoint(&I, LandingPad);
1992 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001993 case Intrinsic::experimental_gc_statepoint:
1994 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1995 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001996 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001997 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001998 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001999
2000 // If the value of the invoke is used outside of its defining block, make it
2001 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002002 // We already took care of the exported value for the statepoint instruction
2003 // during call to the LowerStatepoint.
2004 if (!isStatepoint(I)) {
2005 CopyToExportRegsIfNeeded(&I);
2006 }
Dan Gohman575fad32008-09-03 16:12:24 +00002007
2008 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002009 addSuccessorWithWeight(InvokeMBB, Return);
2010 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002011
2012 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002013 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002014 MVT::Other, getControlRoot(),
2015 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002016}
2017
Bill Wendlingf891bf82011-07-31 06:30:59 +00002018void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2019 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2020}
2021
Bill Wendling247fd3b2011-08-17 21:56:44 +00002022void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2023 assert(FuncInfo.MBB->isLandingPad() &&
2024 "Call to landingpad not in landing pad!");
2025
2026 MachineBasicBlock *MBB = FuncInfo.MBB;
2027 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2028 AddLandingPadInfo(LP, MMI, MBB);
2029
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002030 // If there aren't registers to copy the values into (e.g., during SjLj
2031 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002032 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2033 if (TLI.getExceptionPointerRegister() == 0 &&
2034 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002035 return;
2036
Bill Wendling247fd3b2011-08-17 21:56:44 +00002037 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002038 SDLoc dl = getCurSDLoc();
Mehdi Amini56228da2015-07-09 01:57:34 +00002039 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002040 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002041
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002042 // Get the two live-in registers as SDValues. The physregs have already been
2043 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002044 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002045 if (FuncInfo.ExceptionPointerVirtReg) {
2046 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002047 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002048 FuncInfo.ExceptionPointerVirtReg,
2049 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002050 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002051 } else {
Mehdi Amini44ede332015-07-09 02:09:04 +00002052 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
Reid Kleckner0a57f652015-01-14 01:05:27 +00002053 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002054 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002055 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Mehdi Amini44ede332015-07-09 02:09:04 +00002056 FuncInfo.ExceptionSelectorVirtReg,
2057 TLI.getPointerTy(DAG.getDataLayout())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002058 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002059
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002061 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002062 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002063 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002064}
2065
Hans Wennborg0867b152015-04-23 16:45:24 +00002066void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2067#ifndef NDEBUG
2068 for (const CaseCluster &CC : Clusters)
2069 assert(CC.Low == CC.High && "Input clusters must be single-case");
2070#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002071
Hans Wennborg0867b152015-04-23 16:45:24 +00002072 std::sort(Clusters.begin(), Clusters.end(),
2073 [](const CaseCluster &a, const CaseCluster &b) {
2074 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002075 });
2076
Hans Wennborg0867b152015-04-23 16:45:24 +00002077 // Merge adjacent clusters with the same destination.
2078 const unsigned N = Clusters.size();
2079 unsigned DstIndex = 0;
2080 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2081 CaseCluster &CC = Clusters[SrcIndex];
2082 const ConstantInt *CaseVal = CC.Low;
2083 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002084
Hans Wennborg0867b152015-04-23 16:45:24 +00002085 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2086 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002087 // If this case has the same successor and is a neighbour, merge it into
2088 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002089 Clusters[DstIndex - 1].High = CaseVal;
2090 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002091 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002092 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002093 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2094 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002095 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002096 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002097 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002098}
2099
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002100void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2101 MachineBasicBlock *Last) {
2102 // Update JTCases.
2103 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2104 if (JTCases[i].first.HeaderBB == First)
2105 JTCases[i].first.HeaderBB = Last;
2106
2107 // Update BitTestCases.
2108 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2109 if (BitTestCases[i].Parent == First)
2110 BitTestCases[i].Parent = Last;
2111}
2112
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002113void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002114 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002115
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002116 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002117 SmallSet<BasicBlock*, 32> Done;
2118 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2119 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002120 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002121 if (!Inserted)
2122 continue;
2123
2124 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002125 addSuccessorWithWeight(IndirectBrMBB, Succ);
2126 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002127
Andrew Trickef9de2a2013-05-25 02:42:55 +00002128 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002129 MVT::Other, getControlRoot(),
2130 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002131}
Dan Gohman575fad32008-09-03 16:12:24 +00002132
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002133void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2134 if (DAG.getTarget().Options.TrapUnreachable)
2135 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2136}
2137
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002138void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002139 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002140 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002141 if (isa<Constant>(I.getOperand(0)) &&
2142 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2143 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002144 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002145 Op2.getValueType(), Op2));
2146 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002147 }
Bill Wendling443d0722009-12-21 22:30:11 +00002148
Dan Gohmana5b96452009-06-04 22:49:04 +00002149 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002150}
2151
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002152void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002153 SDValue Op1 = getValue(I.getOperand(0));
2154 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002155
2156 bool nuw = false;
2157 bool nsw = false;
2158 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002159 FastMathFlags FMF;
2160
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002161 if (const OverflowingBinaryOperator *OFBinOp =
2162 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2163 nuw = OFBinOp->hasNoUnsignedWrap();
2164 nsw = OFBinOp->hasNoSignedWrap();
2165 }
2166 if (const PossiblyExactOperator *ExactOp =
2167 dyn_cast<const PossiblyExactOperator>(&I))
2168 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002169 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2170 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002171
Sanjay Patelf1340482015-06-16 16:25:43 +00002172 SDNodeFlags Flags;
2173 Flags.setExact(exact);
2174 Flags.setNoSignedWrap(nsw);
2175 Flags.setNoUnsignedWrap(nuw);
2176 if (EnableFMFInDAG) {
2177 Flags.setAllowReciprocal(FMF.allowReciprocal());
2178 Flags.setNoInfs(FMF.noInfs());
2179 Flags.setNoNaNs(FMF.noNaNs());
2180 Flags.setNoSignedZeros(FMF.noSignedZeros());
2181 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2182 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002183 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002184 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002185 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002186}
2187
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002188void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002189 SDValue Op1 = getValue(I.getOperand(0));
2190 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002191
Mehdi Amini9639d652015-07-09 02:09:20 +00002192 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2193 Op2.getValueType(), DAG.getDataLayout());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002194
Chris Lattner2a720d92011-02-13 09:02:52 +00002195 // Coerce the shift amount to the right type if we can.
2196 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002197 unsigned ShiftSize = ShiftTy.getSizeInBits();
2198 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002199 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002200
Dan Gohman0e8d1992009-04-09 03:51:29 +00002201 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002202 if (ShiftSize > Op2Size)
2203 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002204
Dan Gohman0e8d1992009-04-09 03:51:29 +00002205 // If the operand is larger than the shift count type but the shift
2206 // count type has enough bits to represent any shift value, truncate
2207 // it now. This is a common case and it exposes the truncate to
2208 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002209 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2210 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2211 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002212 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002213 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002214 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002215 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002216
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002217 bool nuw = false;
2218 bool nsw = false;
2219 bool exact = false;
2220
2221 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2222
2223 if (const OverflowingBinaryOperator *OFBinOp =
2224 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2225 nuw = OFBinOp->hasNoUnsignedWrap();
2226 nsw = OFBinOp->hasNoSignedWrap();
2227 }
2228 if (const PossiblyExactOperator *ExactOp =
2229 dyn_cast<const PossiblyExactOperator>(&I))
2230 exact = ExactOp->isExact();
2231 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002232 SDNodeFlags Flags;
2233 Flags.setExact(exact);
2234 Flags.setNoSignedWrap(nsw);
2235 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002236 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002237 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002238 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002239}
2240
Benjamin Kramer9960a252011-07-08 10:31:30 +00002241void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002242 SDValue Op1 = getValue(I.getOperand(0));
2243 SDValue Op2 = getValue(I.getOperand(1));
2244
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002245 SDNodeFlags Flags;
2246 Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2247 cast<PossiblyExactOperator>(&I)->isExact());
2248 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2249 Op2, &Flags));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002250}
2251
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002252void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002253 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002254 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002255 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002256 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002257 predicate = ICmpInst::Predicate(IC->getPredicate());
2258 SDValue Op1 = getValue(I.getOperand(0));
2259 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002260 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002261
Mehdi Amini44ede332015-07-09 02:09:04 +00002262 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2263 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002264 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002265}
2266
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002267void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002268 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002269 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002270 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002271 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002272 predicate = FCmpInst::Predicate(FC->getPredicate());
2273 SDValue Op1 = getValue(I.getOperand(0));
2274 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002275 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002276 if (TM.Options.NoNaNsFPMath)
2277 Condition = getFCmpCodeWithoutNaN(Condition);
Mehdi Amini44ede332015-07-09 02:09:04 +00002278 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2279 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002281}
2282
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002283void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002284 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002285 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2286 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002287 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002288 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002289
Bill Wendling443d0722009-12-21 22:30:11 +00002290 SmallVector<SDValue, 4> Values(NumValues);
2291 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002292 SDValue LHSVal = getValue(I.getOperand(1));
2293 SDValue RHSVal = getValue(I.getOperand(2));
2294 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002295 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2296 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002297
James Molloy7e9776b2015-05-15 09:03:15 +00002298 // Min/max matching is only viable if all output VTs are the same.
2299 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2300 Value *LHS, *RHS;
2301 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2302 ISD::NodeType Opc = ISD::DELETED_NODE;
2303 switch (SPF) {
2304 case SPF_UMAX: Opc = ISD::UMAX; break;
2305 case SPF_UMIN: Opc = ISD::UMIN; break;
2306 case SPF_SMAX: Opc = ISD::SMAX; break;
2307 case SPF_SMIN: Opc = ISD::SMIN; break;
2308 default: break;
2309 }
2310
2311 EVT VT = ValueVTs[0];
2312 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002313 auto &TLI = DAG.getTargetLoweringInfo();
2314 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2315 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002316
James Molloy37593732015-06-04 13:48:23 +00002317 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2318 // If the underlying comparison instruction is used by any other instruction,
2319 // the consumed instructions won't be destroyed, so it is not profitable
2320 // to convert to a min/max.
2321 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002322 OpCode = Opc;
2323 LHSVal = getValue(LHS);
2324 RHSVal = getValue(RHS);
2325 BaseOps = {};
2326 }
2327 }
2328
2329 for (unsigned i = 0; i != NumValues; ++i) {
2330 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2331 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2332 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002333 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002334 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2335 Ops);
2336 }
Bill Wendling443d0722009-12-21 22:30:11 +00002337
Andrew Trickef9de2a2013-05-25 02:42:55 +00002338 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002339 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002340}
Dan Gohman575fad32008-09-03 16:12:24 +00002341
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002342void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002343 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2344 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002345 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2346 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002347 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002348}
2349
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002350void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002351 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2352 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2353 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002354 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2355 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002356 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002357}
2358
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002359void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002360 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2361 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2362 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002363 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2364 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002365 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002366}
2367
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002368void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002369 // FPTrunc is never a no-op cast, no need to check
2370 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002371 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002372 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002373 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002374 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
Mehdi Amini44ede332015-07-09 02:09:04 +00002375 DAG.getTargetConstant(
2376 0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
Dan Gohman575fad32008-09-03 16:12:24 +00002377}
2378
Stephen Lin6d715e82013-07-06 21:44:25 +00002379void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002380 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002381 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002382 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2383 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002384 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002385}
2386
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002387void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002388 // FPToUI is never a no-op cast, no need to check
2389 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002390 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2391 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002393}
2394
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002395void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002396 // FPToSI is never a no-op cast, no need to check
2397 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002398 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2399 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002400 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002401}
2402
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002403void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002404 // UIToFP is never a no-op cast, no need to check
2405 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002406 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2407 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002408 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002409}
2410
Stephen Lin6d715e82013-07-06 21:44:25 +00002411void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002412 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002413 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002414 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2415 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002416 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002417}
2418
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002419void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002420 // What to do depends on the size of the integer and the size of the pointer.
2421 // We can either truncate, zero extend, or no-op, accordingly.
2422 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002423 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2424 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002425 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002426}
2427
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002428void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002429 // What to do depends on the size of the integer and the size of the pointer.
2430 // We can either truncate, zero extend, or no-op, accordingly.
2431 SDValue N = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002432 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2433 I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002434 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002435}
2436
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002438 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002439 SDLoc dl = getCurSDLoc();
Mehdi Amini44ede332015-07-09 02:09:04 +00002440 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2441 I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002442
Bill Wendling443d0722009-12-21 22:30:11 +00002443 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002444 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002445 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002446 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002447 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002448 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2449 // might fold any kind of constant expression to an integer constant and that
2450 // is not what we are looking for. Only regcognize a bitcast of a genuine
2451 // constant integer as an opaque constant.
2452 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002453 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002454 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002455 else
Bill Wendling443d0722009-12-21 22:30:11 +00002456 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002457}
2458
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002459void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2460 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2461 const Value *SV = I.getOperand(0);
2462 SDValue N = getValue(SV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002463 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002464
2465 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2466 unsigned DestAS = I.getType()->getPointerAddressSpace();
2467
2468 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2469 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2470
2471 setValue(&I, N);
2472}
2473
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002474void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002476 SDValue InVec = getValue(I.getOperand(0));
2477 SDValue InVal = getValue(I.getOperand(1));
Mehdi Amini44ede332015-07-09 02:09:04 +00002478 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
2479 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002480 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002481 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2482 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002483}
2484
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002485void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002486 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002487 SDValue InVec = getValue(I.getOperand(0));
Mehdi Amini44ede332015-07-09 02:09:04 +00002488 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
2489 TLI.getVectorIdxTy(DAG.getDataLayout()));
Eric Christopher58a24612014-10-08 09:50:54 +00002490 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00002491 TLI.getValueType(DAG.getDataLayout(), I.getType()),
2492 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002493}
2494
Craig Topperf726e152012-01-04 09:23:09 +00002495// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002496// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002497// specified sequential range [L, L+Pos). or is undef.
2498static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002499 unsigned Pos, unsigned Size, int Low) {
2500 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002501 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002502 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002503 return true;
2504}
2505
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002506void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002507 SDValue Src1 = getValue(I.getOperand(0));
2508 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002509
Chris Lattnercf129702012-01-26 02:51:13 +00002510 SmallVector<int, 8> Mask;
2511 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2512 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002513
Eric Christopher58a24612014-10-08 09:50:54 +00002514 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002515 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002516 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002517 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002518
Mon P Wang7a824742008-11-16 05:06:27 +00002519 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002520 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002521 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002522 return;
2523 }
2524
2525 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002526 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2527 // Mask is longer than the source vectors and is a multiple of the source
2528 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002529 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002530 if (SrcNumElts*2 == MaskNumElts) {
2531 // First check for Src1 in low and Src2 in high
2532 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2533 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2534 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002535 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002536 VT, Src1, Src2));
2537 return;
2538 }
2539 // Then check for Src2 in low and Src1 in high
2540 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2541 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2542 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002543 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002544 VT, Src2, Src1));
2545 return;
2546 }
Mon P Wang25f01062008-11-10 04:46:22 +00002547 }
2548
Mon P Wang7a824742008-11-16 05:06:27 +00002549 // Pad both vectors with undefs to make them the same length as the mask.
2550 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002551 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2552 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002553 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002554
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002555 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2556 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002557 MOps1[0] = Src1;
2558 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002559
2560 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002561 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002562 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002563 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002564
Mon P Wang25f01062008-11-10 04:46:22 +00002565 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002566 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002567 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002568 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002569 if (Idx >= (int)SrcNumElts)
2570 Idx -= SrcNumElts - MaskNumElts;
2571 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002572 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002573
Andrew Trickef9de2a2013-05-25 02:42:55 +00002574 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002575 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002576 return;
2577 }
2578
Mon P Wang7a824742008-11-16 05:06:27 +00002579 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002580 // Analyze the access pattern of the vector to see if we can extract
2581 // two subvectors and do the shuffle. The analysis is done by calculating
2582 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002583 int MinRange[2] = { static_cast<int>(SrcNumElts),
2584 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002585 int MaxRange[2] = {-1, -1};
2586
Nate Begeman5f829d82009-04-29 05:20:52 +00002587 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002588 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002589 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002590 if (Idx < 0)
2591 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002592
Nate Begeman5f829d82009-04-29 05:20:52 +00002593 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002594 Input = 1;
2595 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002596 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002597 if (Idx > MaxRange[Input])
2598 MaxRange[Input] = Idx;
2599 if (Idx < MinRange[Input])
2600 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002601 }
Mon P Wang25f01062008-11-10 04:46:22 +00002602
Mon P Wang7a824742008-11-16 05:06:27 +00002603 // Check if the access is smaller than the vector size and can we find
2604 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002605 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2606 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002607 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002608 for (unsigned Input = 0; Input < 2; ++Input) {
2609 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002610 RangeUse[Input] = 0; // Unused
2611 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002612 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002613 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002614
2615 // Find a good start index that is a multiple of the mask length. Then
2616 // see if the rest of the elements are in range.
2617 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2618 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2619 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2620 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002621 }
2622
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002623 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002624 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002625 return;
2626 }
Craig Topper6148fe62012-04-08 23:15:04 +00002627 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002628 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002629 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002630 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002631 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002632 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002633 else {
2634 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002635 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002636 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
Mehdi Amini44ede332015-07-09 02:09:04 +00002637 DAG.getConstant(StartIdx[Input], dl,
2638 TLI.getVectorIdxTy(DAG.getDataLayout())));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002639 }
Mon P Wang25f01062008-11-10 04:46:22 +00002640 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002641
Mon P Wang7a824742008-11-16 05:06:27 +00002642 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002643 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002644 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002645 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002646 if (Idx >= 0) {
2647 if (Idx < (int)SrcNumElts)
2648 Idx -= StartIdx[0];
2649 else
2650 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2651 }
2652 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002653 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002654
Andrew Trickef9de2a2013-05-25 02:42:55 +00002655 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002656 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002657 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002658 }
2659 }
2660
Mon P Wang7a824742008-11-16 05:06:27 +00002661 // We can't use either concat vectors or extract subvectors so fall back to
2662 // replacing the shuffle with extract and build vector.
2663 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002664 EVT EltVT = VT.getVectorElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002665 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002666 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002667 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002668 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002669 int Idx = Mask[i];
2670 SDValue Res;
2671
2672 if (Idx < 0) {
2673 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002674 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002675 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2676 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002677
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002678 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2679 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002680 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002681
2682 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002683 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002684
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002685 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002686}
2687
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002688void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002689 const Value *Op0 = I.getOperand(0);
2690 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002691 Type *AggTy = I.getType();
2692 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002693 bool IntoUndef = isa<UndefValue>(Op0);
2694 bool FromUndef = isa<UndefValue>(Op1);
2695
Jay Foad57aa6362011-07-13 10:26:04 +00002696 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002697
Eric Christopher58a24612014-10-08 09:50:54 +00002698 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002699 SmallVector<EVT, 4> AggValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002700 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002701 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002702 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002703
2704 unsigned NumAggValues = AggValueVTs.size();
2705 unsigned NumValValues = ValValueVTs.size();
2706 SmallVector<SDValue, 4> Values(NumAggValues);
2707
Peter Collingbourne97572632014-09-20 00:10:47 +00002708 // Ignore an insertvalue that produces an empty object
2709 if (!NumAggValues) {
2710 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2711 return;
2712 }
2713
Dan Gohman575fad32008-09-03 16:12:24 +00002714 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002715 unsigned i = 0;
2716 // Copy the beginning value(s) from the original aggregate.
2717 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002718 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002719 SDValue(Agg.getNode(), Agg.getResNo() + i);
2720 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002721 if (NumValValues) {
2722 SDValue Val = getValue(Op1);
2723 for (; i != LinearIndex + NumValValues; ++i)
2724 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2725 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2726 }
Dan Gohman575fad32008-09-03 16:12:24 +00002727 // Copy remaining value(s) from the original aggregate.
2728 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002729 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002730 SDValue(Agg.getNode(), Agg.getResNo() + i);
2731
Andrew Trickef9de2a2013-05-25 02:42:55 +00002732 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002733 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002734}
2735
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002737 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002738 Type *AggTy = Op0->getType();
2739 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002740 bool OutOfUndef = isa<UndefValue>(Op0);
2741
Jay Foad57aa6362011-07-13 10:26:04 +00002742 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002743
Eric Christopher58a24612014-10-08 09:50:54 +00002744 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002745 SmallVector<EVT, 4> ValValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002746 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002747
2748 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002749
2750 // Ignore a extractvalue that produces an empty object
2751 if (!NumValValues) {
2752 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2753 return;
2754 }
2755
Dan Gohman575fad32008-09-03 16:12:24 +00002756 SmallVector<SDValue, 4> Values(NumValValues);
2757
2758 SDValue Agg = getValue(Op0);
2759 // Copy out the selected value(s).
2760 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2761 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002762 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002763 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002764 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002765
Andrew Trickef9de2a2013-05-25 02:42:55 +00002766 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002767 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002768}
2769
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002771 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002772 // Note that the pointer operand may be a vector of pointers. Take the scalar
2773 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002774 Type *Ty = Op0->getType()->getScalarType();
2775 unsigned AS = Ty->getPointerAddressSpace();
2776 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002777 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002778
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002779 // Normalize Vector GEP - all scalar operands should be converted to the
2780 // splat vector.
2781 unsigned VectorWidth = I.getType()->isVectorTy() ?
2782 cast<VectorType>(I.getType())->getVectorNumElements() : 0;
2783
2784 if (VectorWidth && !N.getValueType().isVector()) {
2785 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth);
2786 SmallVector<SDValue, 16> Ops(VectorWidth, N);
2787 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2788 }
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002789 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002790 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002791 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002792 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002793 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002794 if (Field) {
2795 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002796 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002797 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2798 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002799 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002800
Dan Gohman575fad32008-09-03 16:12:24 +00002801 Ty = StTy->getElementType(Field);
2802 } else {
2803 Ty = cast<SequentialType>(Ty)->getElementType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002804 MVT PtrTy =
2805 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
Reid Kleckner016c6b22015-03-11 23:36:10 +00002806 unsigned PtrSize = PtrTy.getSizeInBits();
2807 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002808
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002809 // If this is a scalar constant or a splat vector of constants,
2810 // handle it quickly.
2811 const auto *CI = dyn_cast<ConstantInt>(Idx);
2812 if (!CI && isa<ConstantDataVector>(Idx) &&
2813 cast<ConstantDataVector>(Idx)->getSplatValue())
2814 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
2815
2816 if (CI) {
Reid Kleckner016c6b22015-03-11 23:36:10 +00002817 if (CI->isZero())
2818 continue;
2819 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002820 SDValue OffsVal = VectorWidth ?
2821 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) :
2822 DAG.getConstant(Offs, dl, PtrTy);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002823 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002824 continue;
2825 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002826
Dan Gohman575fad32008-09-03 16:12:24 +00002827 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002828 SDValue IdxN = getValue(Idx);
2829
Elena Demikhovsky37a4da82015-07-09 07:42:48 +00002830 if (!IdxN.getValueType().isVector() && VectorWidth) {
2831 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth);
2832 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN);
2833 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
2834 }
Dan Gohman575fad32008-09-03 16:12:24 +00002835 // If the index is smaller or larger than intptr_t, truncate or extend
2836 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002837 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002838
2839 // If this is a multiply by a power of two, turn it into a shl
2840 // immediately. This is a very common case.
2841 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002842 if (ElementSize.isPowerOf2()) {
2843 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002844 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002845 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002846 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002847 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002848 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2849 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002850 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002851 }
2852 }
2853
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002854 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002855 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002856 }
2857 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002858
Dan Gohman575fad32008-09-03 16:12:24 +00002859 setValue(&I, N);
2860}
2861
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002862void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002863 // If this is a fixed sized alloca in the entry block of the function,
2864 // allocate it statically on the stack.
2865 if (FuncInfo.StaticAllocaMap.count(&I))
2866 return; // getValue will auto-populate this.
2867
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002868 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002869 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002870 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002871 auto &DL = DAG.getDataLayout();
2872 uint64_t TySize = DL.getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002873 unsigned Align =
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002874 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002875
2876 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002877
Mehdi Amini44ede332015-07-09 02:09:04 +00002878 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman2140a742010-05-28 01:14:11 +00002879 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002880 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002881
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002882 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002883 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002884 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002885
Dan Gohman575fad32008-09-03 16:12:24 +00002886 // Handle alignment. If the requested alignment is less than or equal to
2887 // the stack alignment, ignore it. If the size is greater than or equal to
2888 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002889 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002890 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002891 if (Align <= StackAlign)
2892 Align = 0;
2893
2894 // Round the size of the allocation up to the stack alignment size
2895 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002896 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002897 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002898 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002899
Dan Gohman575fad32008-09-03 16:12:24 +00002900 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002901 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002902 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002903 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2904 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002905
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002906 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002907 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002908 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002909 setValue(&I, DSA);
2910 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002911
Hans Wennborgacb842d2014-03-05 02:43:26 +00002912 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002913}
2914
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002915void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002916 if (I.isAtomic())
2917 return visitAtomicLoad(I);
2918
Dan Gohman575fad32008-09-03 16:12:24 +00002919 const Value *SV = I.getOperand(0);
2920 SDValue Ptr = getValue(SV);
2921
Chris Lattner229907c2011-07-18 04:54:35 +00002922 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002923
Dan Gohman575fad32008-09-03 16:12:24 +00002924 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002925 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002926
2927 // The IR notion of invariant_load only guarantees that all *non-faulting*
2928 // invariant loads result in the same value. The MI notion of invariant load
2929 // guarantees that the load can be legally moved to any location within its
2930 // containing function. The MI notion of invariant_load is stronger than the
2931 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2932 // with a guarantee that the location being loaded from is dereferenceable
2933 // throughout the function's lifetime.
2934
2935 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
Mehdi Aminibd7287e2015-07-16 06:11:10 +00002936 isDereferenceablePointer(SV, DAG.getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002937 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002938
2939 AAMDNodes AAInfo;
2940 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002941 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002942
Eric Christopher58a24612014-10-08 09:50:54 +00002943 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002944 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002945 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002946 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002947 unsigned NumValues = ValueVTs.size();
2948 if (NumValues == 0)
2949 return;
2950
2951 SDValue Root;
2952 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002953 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002954 // Serialize volatile loads with other side effects.
2955 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002956 else if (AA->pointsToConstantMemory(
Chandler Carruthac80dc72015-06-17 07:18:54 +00002957 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002958 // Do not serialize (non-volatile) loads of constant memory with anything.
2959 Root = DAG.getEntryNode();
2960 ConstantMemory = true;
2961 } else {
2962 // Do not serialize non-volatile loads against each other.
2963 Root = DAG.getRoot();
2964 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002965
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002966 SDLoc dl = getCurSDLoc();
2967
Richard Sandiford9afe6132013-12-10 10:36:34 +00002968 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002969 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002970
Dan Gohman575fad32008-09-03 16:12:24 +00002971 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00002972 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002973 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002974 unsigned ChainI = 0;
2975 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2976 // Serializing loads here may result in excessive register pressure, and
2977 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2978 // could recover a bit by hoisting nodes upward in the chain by recognizing
2979 // they are side-effect free or do not alias. The optimizer should really
2980 // avoid this case by converting large object/array copies to llvm.memcpy
2981 // (MaxParallelChains should always remain as failsafe).
2982 if (ChainI == MaxParallelChains) {
2983 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002984 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002985 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002986 Root = Chain;
2987 ChainI = 0;
2988 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002989 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002990 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002991 DAG.getConstant(Offsets[i], dl, PtrVT));
2992 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002993 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002994 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002995 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002996
Dan Gohman575fad32008-09-03 16:12:24 +00002997 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002998 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002999 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003000
Dan Gohman575fad32008-09-03 16:12:24 +00003001 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003002 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003003 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003004 if (isVolatile)
3005 DAG.setRoot(Chain);
3006 else
3007 PendingLoads.push_back(Chain);
3008 }
3009
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003010 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00003011 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003012}
Dan Gohman575fad32008-09-03 16:12:24 +00003013
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003014void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003015 if (I.isAtomic())
3016 return visitAtomicStore(I);
3017
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003018 const Value *SrcV = I.getOperand(0);
3019 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003020
Owen Anderson53aa7a92009-08-10 22:56:29 +00003021 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003022 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00003023 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3024 SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003025 unsigned NumValues = ValueVTs.size();
3026 if (NumValues == 0)
3027 return;
3028
3029 // Get the lowered operands. Note that we do this after
3030 // checking if NumResults is zero, because with zero results
3031 // the operands won't have values in the map.
3032 SDValue Src = getValue(SrcV);
3033 SDValue Ptr = getValue(PtrV);
3034
3035 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00003036 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003037 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003038 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003039 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003040 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003041 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00003042
3043 AAMDNodes AAInfo;
3044 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003045
Andrew Trick116efac2010-11-12 17:50:46 +00003046 unsigned ChainI = 0;
3047 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3048 // See visitLoad comments.
3049 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003050 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003051 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003052 Root = Chain;
3053 ChainI = 0;
3054 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003055 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3056 DAG.getConstant(Offsets[i], dl, PtrVT));
3057 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003058 SDValue(Src.getNode(), Src.getResNo() + i),
3059 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003060 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003061 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003062 }
3063
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003064 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003065 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003066 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003067}
3068
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003069void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3070 SDLoc sdl = getCurSDLoc();
3071
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003072 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3073 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003074 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003075 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003076 SDValue Mask = getValue(I.getArgOperand(3));
3077 EVT VT = Src0.getValueType();
3078 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3079 if (!Alignment)
3080 Alignment = DAG.getEVTAlignment(VT);
3081
3082 AAMDNodes AAInfo;
3083 I.getAAMetadata(AAInfo);
3084
3085 MachineMemOperand *MMO =
3086 DAG.getMachineFunction().
3087 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3088 MachineMemOperand::MOStore, VT.getStoreSize(),
3089 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003090 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3091 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003092 DAG.setRoot(StoreNode);
3093 setValue(&I, StoreNode);
3094}
3095
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003096// Gather/scatter receive a vector of pointers.
3097// This vector of pointers may be represented as a base pointer + vector of
3098// indices, it depends on GEP and instruction preceeding GEP
3099// that calculates indices
3100static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3101 SelectionDAGBuilder* SDB) {
3102
3103 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3104 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3105 if (!Gep || Gep->getNumOperands() > 2)
3106 return false;
3107 ShuffleVectorInst *ShuffleInst =
3108 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3109 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3110 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3111 Instruction::InsertElement)
3112 return false;
3113
3114 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3115
3116 SelectionDAG& DAG = SDB->DAG;
3117 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3118 // Check is the Ptr is inside current basic block
3119 // If not, look for the shuffle instruction
3120 if (SDB->findValue(Ptr))
3121 Base = SDB->getValue(Ptr);
3122 else if (SDB->findValue(ShuffleInst)) {
3123 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003124 SDLoc sdl = ShuffleNode;
Mehdi Amini44ede332015-07-09 02:09:04 +00003125 Base = DAG.getNode(
3126 ISD::EXTRACT_VECTOR_ELT, sdl,
3127 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
3128 DAG.getConstant(0, sdl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003129 SDB->setValue(Ptr, Base);
3130 }
3131 else
3132 return false;
3133
3134 Value *IndexVal = Gep->getOperand(1);
3135 if (SDB->findValue(IndexVal)) {
3136 Index = SDB->getValue(IndexVal);
3137
3138 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3139 IndexVal = Sext->getOperand(0);
3140 if (SDB->findValue(IndexVal))
3141 Index = SDB->getValue(IndexVal);
3142 }
3143 return true;
3144 }
3145 return false;
3146}
3147
3148void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3149 SDLoc sdl = getCurSDLoc();
3150
3151 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3152 Value *Ptr = I.getArgOperand(1);
3153 SDValue Src0 = getValue(I.getArgOperand(0));
3154 SDValue Mask = getValue(I.getArgOperand(3));
3155 EVT VT = Src0.getValueType();
3156 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3157 if (!Alignment)
3158 Alignment = DAG.getEVTAlignment(VT);
3159 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3160
3161 AAMDNodes AAInfo;
3162 I.getAAMetadata(AAInfo);
3163
3164 SDValue Base;
3165 SDValue Index;
3166 Value *BasePtr = Ptr;
3167 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3168
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003169 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003170 MachineMemOperand *MMO = DAG.getMachineFunction().
3171 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3172 MachineMemOperand::MOStore, VT.getStoreSize(),
3173 Alignment, AAInfo);
3174 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003175 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003176 Index = getValue(Ptr);
3177 }
3178 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003179 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3180 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003181 DAG.setRoot(Scatter);
3182 setValue(&I, Scatter);
3183}
3184
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003185void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3186 SDLoc sdl = getCurSDLoc();
3187
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003188 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003189 Value *PtrOperand = I.getArgOperand(0);
3190 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003191 SDValue Src0 = getValue(I.getArgOperand(3));
3192 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003193
3194 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003195 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003196 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003197 if (!Alignment)
3198 Alignment = DAG.getEVTAlignment(VT);
3199
3200 AAMDNodes AAInfo;
3201 I.getAAMetadata(AAInfo);
3202 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3203
3204 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003205 if (AA->pointsToConstantMemory(MemoryLocation(
3206 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003207 // Do not serialize (non-volatile) loads of constant memory with anything.
3208 InChain = DAG.getEntryNode();
3209 }
3210
3211 MachineMemOperand *MMO =
3212 DAG.getMachineFunction().
3213 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3214 MachineMemOperand::MOLoad, VT.getStoreSize(),
3215 Alignment, AAInfo, Ranges);
3216
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003217 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3218 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003219 SDValue OutChain = Load.getValue(1);
3220 DAG.setRoot(OutChain);
3221 setValue(&I, Load);
3222}
3223
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003224void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3225 SDLoc sdl = getCurSDLoc();
3226
3227 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3228 Value *Ptr = I.getArgOperand(0);
3229 SDValue Src0 = getValue(I.getArgOperand(3));
3230 SDValue Mask = getValue(I.getArgOperand(2));
3231
3232 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003233 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003234 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3235 if (!Alignment)
3236 Alignment = DAG.getEVTAlignment(VT);
3237
3238 AAMDNodes AAInfo;
3239 I.getAAMetadata(AAInfo);
3240 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3241
3242 SDValue Root = DAG.getRoot();
3243 SDValue Base;
3244 SDValue Index;
3245 Value *BasePtr = Ptr;
3246 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3247 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003248 if (UniformBase &&
3249 AA->pointsToConstantMemory(
3250 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003251 // Do not serialize (non-volatile) loads of constant memory with anything.
3252 Root = DAG.getEntryNode();
3253 ConstantMemory = true;
3254 }
3255
3256 MachineMemOperand *MMO =
3257 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003258 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3259 MachineMemOperand::MOLoad, VT.getStoreSize(),
3260 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003261
3262 if (!UniformBase) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003263 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003264 Index = getValue(Ptr);
3265 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003266 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3267 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3268 Ops, MMO);
3269
3270 SDValue OutChain = Gather.getValue(1);
3271 if (!ConstantMemory)
3272 PendingLoads.push_back(OutChain);
3273 setValue(&I, Gather);
3274}
3275
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003276void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003277 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003278 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3279 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003280 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003281
3282 SDValue InChain = getRoot();
3283
Tim Northover420a2162014-06-13 14:24:07 +00003284 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3285 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3286 SDValue L = DAG.getAtomicCmpSwap(
3287 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3288 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3289 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003290 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003291
Tim Northover420a2162014-06-13 14:24:07 +00003292 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003293
Eli Friedmanadec5872011-07-29 03:05:32 +00003294 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003295 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003296}
3297
3298void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003299 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003300 ISD::NodeType NT;
3301 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003302 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003303 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3304 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3305 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3306 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3307 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3308 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3309 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3310 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3311 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3312 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3313 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3314 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003315 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003316 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003317
3318 SDValue InChain = getRoot();
3319
Robin Morissete2de06b2014-10-16 20:34:57 +00003320 SDValue L =
3321 DAG.getAtomic(NT, dl,
3322 getValue(I.getValOperand()).getSimpleValueType(),
3323 InChain,
3324 getValue(I.getPointerOperand()),
3325 getValue(I.getValOperand()),
3326 I.getPointerOperand(),
3327 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003328
3329 SDValue OutChain = L.getValue(1);
3330
Eli Friedmanadec5872011-07-29 03:05:32 +00003331 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003332 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003333}
3334
Eli Friedmanfee02c62011-07-25 23:16:38 +00003335void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003336 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003337 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003338 SDValue Ops[3];
3339 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00003340 Ops[1] = DAG.getConstant(I.getOrdering(), dl,
3341 TLI.getPointerTy(DAG.getDataLayout()));
3342 Ops[2] = DAG.getConstant(I.getSynchScope(), dl,
3343 TLI.getPointerTy(DAG.getDataLayout()));
Craig Topper48d114b2014-04-26 18:35:24 +00003344 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003345}
3346
Eli Friedman342e8df2011-08-24 20:50:09 +00003347void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003348 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003349 AtomicOrdering Order = I.getOrdering();
3350 SynchronizationScope Scope = I.getSynchScope();
3351
3352 SDValue InChain = getRoot();
3353
Eric Christopher58a24612014-10-08 09:50:54 +00003354 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003355 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003356
Evan Chenga72b9702013-02-06 02:06:33 +00003357 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003358 report_fatal_error("Cannot generate unaligned atomic load");
3359
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003360 MachineMemOperand *MMO =
3361 DAG.getMachineFunction().
3362 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3363 MachineMemOperand::MOVolatile |
3364 MachineMemOperand::MOLoad,
3365 VT.getStoreSize(),
3366 I.getAlignment() ? I.getAlignment() :
3367 DAG.getEVTAlignment(VT));
3368
Eric Christopher58a24612014-10-08 09:50:54 +00003369 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003370 SDValue L =
3371 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3372 getValue(I.getPointerOperand()), MMO,
3373 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003374
3375 SDValue OutChain = L.getValue(1);
3376
Eli Friedman342e8df2011-08-24 20:50:09 +00003377 setValue(&I, L);
3378 DAG.setRoot(OutChain);
3379}
3380
3381void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003382 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003383
3384 AtomicOrdering Order = I.getOrdering();
3385 SynchronizationScope Scope = I.getSynchScope();
3386
3387 SDValue InChain = getRoot();
3388
Eric Christopher58a24612014-10-08 09:50:54 +00003389 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00003390 EVT VT =
3391 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003392
Evan Chenga72b9702013-02-06 02:06:33 +00003393 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003394 report_fatal_error("Cannot generate unaligned atomic store");
3395
Robin Morissete2de06b2014-10-16 20:34:57 +00003396 SDValue OutChain =
3397 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3398 InChain,
3399 getValue(I.getPointerOperand()),
3400 getValue(I.getValueOperand()),
3401 I.getPointerOperand(), I.getAlignment(),
3402 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003403
3404 DAG.setRoot(OutChain);
3405}
3406
Dan Gohman575fad32008-09-03 16:12:24 +00003407/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3408/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003409void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003410 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003411 bool HasChain = !I.doesNotAccessMemory();
3412 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3413
3414 // Build the operand list.
3415 SmallVector<SDValue, 8> Ops;
3416 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3417 if (OnlyLoad) {
3418 // We don't need to serialize loads against other loads.
3419 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003420 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003421 Ops.push_back(getRoot());
3422 }
3423 }
Mon P Wang769134b2008-11-01 20:24:53 +00003424
3425 // Info is set by getTgtMemInstrinsic
3426 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3428 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003429
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003430 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003431 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3432 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003433 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
Mehdi Amini44ede332015-07-09 02:09:04 +00003434 TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00003435
3436 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003437 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3438 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003439 Ops.push_back(Op);
3440 }
3441
Owen Anderson53aa7a92009-08-10 22:56:29 +00003442 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003443 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003444
Dan Gohman575fad32008-09-03 16:12:24 +00003445 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003446 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003447
Craig Topperabb4ac72014-04-16 06:10:51 +00003448 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003449
3450 // Create the node.
3451 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003452 if (IsTgtIntrinsic) {
3453 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003454 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003455 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003456 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003457 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003458 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003459 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003460 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003461 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003462 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003463 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003464 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003465 }
3466
Dan Gohman575fad32008-09-03 16:12:24 +00003467 if (HasChain) {
3468 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3469 if (OnlyLoad)
3470 PendingLoads.push_back(Chain);
3471 else
3472 DAG.setRoot(Chain);
3473 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003474
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003475 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003476 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00003477 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003478 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003479 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003480
Dan Gohman575fad32008-09-03 16:12:24 +00003481 setValue(&I, Result);
3482 }
3483}
3484
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003485/// GetSignificand - Get the significand and build it into a floating-point
3486/// number with exponent of 1:
3487///
3488/// Op = (Op & 0x007fffff) | 0x3f800000;
3489///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003490/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003491static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003492GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003493 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003494 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003495 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003496 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003497 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003498}
3499
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003500/// GetExponent - Get the exponent:
3501///
Bill Wendling23959162009-01-20 21:17:57 +00003502/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003503///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003504/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003505static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003506GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003507 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003508 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003509 DAG.getConstant(0x7f800000, dl, MVT::i32));
Mehdi Amini44ede332015-07-09 02:09:04 +00003510 SDValue t1 = DAG.getNode(
3511 ISD::SRL, dl, MVT::i32, t0,
3512 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
Owen Anderson9f944592009-08-11 20:47:22 +00003513 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003514 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003515 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003516}
3517
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003518/// getF32Constant - Get 32-bit floating point constant.
3519static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003520getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3521 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003522 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003523}
3524
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003525static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3526 SelectionDAG &DAG) {
3527 // IntegerPartOfX = ((int32_t)(t0);
3528 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3529
3530 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3531 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3532 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3533
3534 // IntegerPartOfX <<= 23;
3535 IntegerPartOfX = DAG.getNode(
3536 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Mehdi Amini44ede332015-07-09 02:09:04 +00003537 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
3538 DAG.getDataLayout())));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003539
3540 SDValue TwoToFractionalPartOfX;
3541 if (LimitFloatPrecision <= 6) {
3542 // For floating-point precision of 6:
3543 //
3544 // TwoToFractionalPartOfX =
3545 // 0.997535578f +
3546 // (0.735607626f + 0.252464424f * x) * x;
3547 //
3548 // error 0.0144103317, which is 6 bits
3549 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003550 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003551 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003552 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003553 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3554 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003555 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003556 } else if (LimitFloatPrecision <= 12) {
3557 // For floating-point precision of 12:
3558 //
3559 // TwoToFractionalPartOfX =
3560 // 0.999892986f +
3561 // (0.696457318f +
3562 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3563 //
3564 // error 0.000107046256, which is 13 to 14 bits
3565 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003566 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003567 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003568 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003569 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3570 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003571 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003572 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3573 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003574 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003575 } else { // LimitFloatPrecision <= 18
3576 // For floating-point precision of 18:
3577 //
3578 // TwoToFractionalPartOfX =
3579 // 0.999999982f +
3580 // (0.693148872f +
3581 // (0.240227044f +
3582 // (0.554906021e-1f +
3583 // (0.961591928e-2f +
3584 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3585 // error 2.47208000*10^(-7), which is better than 18 bits
3586 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003587 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003588 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003589 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003590 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3591 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003592 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003593 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3594 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003595 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003596 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3597 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003598 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003599 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3600 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003601 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003602 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3603 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003604 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003605 }
3606
3607 // Add the exponent into the result in integer domain.
3608 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3609 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3610 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3611}
3612
Craig Topperd2638c12012-11-24 18:52:06 +00003613/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003614/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003615static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003616 const TargetLowering &TLI) {
3617 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003618 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003619
3620 // Put the exponent in the right bit position for later addition to the
3621 // final result:
3622 //
3623 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003624 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003625 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003626 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003627 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003628 }
3629
Craig Topperd2638c12012-11-24 18:52:06 +00003630 // No special expansion.
3631 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003632}
3633
Craig Topperbef254a2012-11-23 18:38:31 +00003634/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003635/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003636static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003637 const TargetLowering &TLI) {
3638 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003639 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003640 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003641
3642 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003643 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003644 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003645 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003646
3647 // Get the significand and build it into a floating-point number with
3648 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003649 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003650
Craig Topper3669de42012-11-16 19:08:44 +00003651 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003652 if (LimitFloatPrecision <= 6) {
3653 // For floating-point precision of 6:
3654 //
3655 // LogofMantissa =
3656 // -1.1609546f +
3657 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003658 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003659 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003660 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003661 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003662 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003663 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003664 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003665 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003667 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003668 // For floating-point precision of 12:
3669 //
3670 // LogOfMantissa =
3671 // -1.7417939f +
3672 // (2.8212026f +
3673 // (-1.4699568f +
3674 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3675 //
3676 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003677 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003678 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003679 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003680 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003681 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3682 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003683 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003684 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3685 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003686 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003687 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003688 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003689 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003690 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003691 // For floating-point precision of 18:
3692 //
3693 // LogOfMantissa =
3694 // -2.1072184f +
3695 // (4.2372794f +
3696 // (-3.7029485f +
3697 // (2.2781945f +
3698 // (-0.87823314f +
3699 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3700 //
3701 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003702 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003703 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003704 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003705 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3707 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003708 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003709 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3710 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003711 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003712 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3713 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003714 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003715 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3716 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003717 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003718 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003719 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003720 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003721 }
Craig Topper3669de42012-11-16 19:08:44 +00003722
Craig Topperbef254a2012-11-23 18:38:31 +00003723 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003724 }
3725
Craig Topperbef254a2012-11-23 18:38:31 +00003726 // No special expansion.
3727 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003728}
3729
Craig Topperbef254a2012-11-23 18:38:31 +00003730/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003731/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003732static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003733 const TargetLowering &TLI) {
3734 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003735 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003736 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003737
Bill Wendlinged3bb782008-09-09 20:39:27 +00003738 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003739 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003740
Bill Wendling48416782008-09-09 00:28:24 +00003741 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003742 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003743 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003744
Bill Wendling48416782008-09-09 00:28:24 +00003745 // Different possible minimax approximations of significand in
3746 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003747 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003748 if (LimitFloatPrecision <= 6) {
3749 // For floating-point precision of 6:
3750 //
3751 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3752 //
3753 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003754 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003755 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003756 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003757 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003758 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003759 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003760 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003761 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003762 // For floating-point precision of 12:
3763 //
3764 // Log2ofMantissa =
3765 // -2.51285454f +
3766 // (4.07009056f +
3767 // (-2.12067489f +
3768 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003769 //
Bill Wendling48416782008-09-09 00:28:24 +00003770 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003771 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003772 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003773 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003774 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003775 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3776 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003777 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003780 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003782 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003783 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003784 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003785 // For floating-point precision of 18:
3786 //
3787 // Log2ofMantissa =
3788 // -3.0400495f +
3789 // (6.1129976f +
3790 // (-5.3420409f +
3791 // (3.2865683f +
3792 // (-1.2669343f +
3793 // (0.27515199f -
3794 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3795 //
3796 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003797 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003798 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003799 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003800 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003801 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3802 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003804 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3805 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003806 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003807 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3808 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003809 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003810 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3811 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003812 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003813 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003814 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003815 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003816 }
Craig Topper3669de42012-11-16 19:08:44 +00003817
Craig Topperbef254a2012-11-23 18:38:31 +00003818 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003819 }
Bill Wendling48416782008-09-09 00:28:24 +00003820
Craig Topperbef254a2012-11-23 18:38:31 +00003821 // No special expansion.
3822 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003823}
3824
Craig Topperbef254a2012-11-23 18:38:31 +00003825/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003826/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003827static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003828 const TargetLowering &TLI) {
3829 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003830 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003831 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003832
Bill Wendlinged3bb782008-09-09 20:39:27 +00003833 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003834 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003835 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003836 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003837
3838 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003839 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003840 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003841
Craig Topper3669de42012-11-16 19:08:44 +00003842 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003843 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003844 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003845 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003846 // Log10ofMantissa =
3847 // -0.50419619f +
3848 // (0.60948995f - 0.10380950f * x) * x;
3849 //
3850 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003851 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003852 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003853 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003854 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003855 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003856 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003857 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003858 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003859 // For floating-point precision of 12:
3860 //
3861 // Log10ofMantissa =
3862 // -0.64831180f +
3863 // (0.91751397f +
3864 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3865 //
3866 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003867 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003868 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003869 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003870 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003871 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3872 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003873 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003874 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003875 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003876 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003877 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003878 // For floating-point precision of 18:
3879 //
3880 // Log10ofMantissa =
3881 // -0.84299375f +
3882 // (1.5327582f +
3883 // (-1.0688956f +
3884 // (0.49102474f +
3885 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3886 //
3887 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003888 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003889 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003890 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003891 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003892 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3893 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003894 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003895 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3896 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003897 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003898 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3899 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003900 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003901 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003902 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003903 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003904 }
Craig Topper3669de42012-11-16 19:08:44 +00003905
Craig Topperbef254a2012-11-23 18:38:31 +00003906 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003907 }
Bill Wendling48416782008-09-09 00:28:24 +00003908
Craig Topperbef254a2012-11-23 18:38:31 +00003909 // No special expansion.
3910 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003911}
3912
Craig Topperd2638c12012-11-24 18:52:06 +00003913/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003914/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003915static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003916 const TargetLowering &TLI) {
3917 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003918 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3919 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003920
Craig Topperd2638c12012-11-24 18:52:06 +00003921 // No special expansion.
3922 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003923}
3924
Bill Wendling648930b2008-09-10 00:20:20 +00003925/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3926/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003927static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003928 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003929 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003930 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003931 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003932 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3933 APFloat Ten(10.0f);
3934 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003935 }
3936 }
3937
Craig Topper268b6222012-11-25 00:48:58 +00003938 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003939 // Put the exponent in the right bit position for later addition to the
3940 // final result:
3941 //
3942 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003943 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003944 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003945 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003946 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003947 }
3948
Craig Topper79bd2052012-11-25 08:08:58 +00003949 // No special expansion.
3950 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003951}
3952
Chris Lattner39f18e52010-01-01 03:32:16 +00003953
3954/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003955static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003956 SelectionDAG &DAG) {
3957 // If RHS is a constant, we can expand this out to a multiplication tree,
3958 // otherwise we end up lowering to a call to __powidf2 (for example). When
3959 // optimizing for size, we only want to do this if the expansion would produce
3960 // a small number of multiplies, otherwise we do the full expansion.
3961 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3962 // Get the exponent as a positive value.
3963 unsigned Val = RHSC->getSExtValue();
3964 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003965
Chris Lattner39f18e52010-01-01 03:32:16 +00003966 // powi(x, 0) -> 1.0
3967 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003968 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003969
Dan Gohman913c9982010-04-15 04:33:49 +00003970 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003971 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003972 // If optimizing for size, don't insert too many multiplies. This
3973 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003974 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003975 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003976 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003977 // powi(x,15) generates one more multiply than it should), but this has
3978 // the benefit of being both really simple and much better than a libcall.
3979 SDValue Res; // Logically starts equal to 1.0
3980 SDValue CurSquare = LHS;
3981 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003982 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003983 if (Res.getNode())
3984 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3985 else
3986 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003987 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003988
Chris Lattner39f18e52010-01-01 03:32:16 +00003989 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3990 CurSquare, CurSquare);
3991 Val >>= 1;
3992 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003993
Chris Lattner39f18e52010-01-01 03:32:16 +00003994 // If the original was negative, invert the result, producing 1/(x*x*x).
3995 if (RHSC->getSExtValue() < 0)
3996 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003997 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003998 return Res;
3999 }
4000 }
4001
4002 // Otherwise, expand to a libcall.
4003 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4004}
4005
Devang Patel8e60ff12011-05-16 21:24:05 +00004006// getTruncatedArgReg - Find underlying register used for an truncated
4007// argument.
4008static unsigned getTruncatedArgReg(const SDValue &N) {
4009 if (N.getOpcode() != ISD::TRUNCATE)
4010 return 0;
4011
4012 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004013 if (Ext.getOpcode() == ISD::AssertZext ||
4014 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004015 const SDValue &CFR = Ext.getOperand(0);
4016 if (CFR.getOpcode() == ISD::CopyFromReg)
4017 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004018 if (CFR.getOpcode() == ISD::TRUNCATE)
4019 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004020 }
4021 return 0;
4022}
4023
Evan Cheng6e822452010-04-28 23:08:54 +00004024/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4025/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4026/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00004027bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004028 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4029 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004030 const Argument *Arg = dyn_cast<Argument>(V);
4031 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004032 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004033
Devang Patel03955532010-04-29 20:40:36 +00004034 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004035 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004036
Devang Patela46953d2010-04-29 18:50:36 +00004037 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00004038 //
4039 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004040 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004041 return false;
4042
David Blaikie0252265b2013-06-16 20:34:15 +00004043 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004044 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004045 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4046 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004047
David Blaikie0252265b2013-06-16 20:34:15 +00004048 if (!Op && N.getNode()) {
4049 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004050 if (N.getOpcode() == ISD::CopyFromReg)
4051 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4052 else
4053 Reg = getTruncatedArgReg(N);
4054 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004055 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4056 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4057 if (PR)
4058 Reg = PR;
4059 }
David Blaikie0252265b2013-06-16 20:34:15 +00004060 if (Reg)
4061 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004062 }
4063
David Blaikie0252265b2013-06-16 20:34:15 +00004064 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004065 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004066 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004067 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004068 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004069 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004070
David Blaikie0252265b2013-06-16 20:34:15 +00004071 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004072 // Check if frame index is available.
4073 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004074 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004075 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4076 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004077
David Blaikie0252265b2013-06-16 20:34:15 +00004078 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004079 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004080
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004081 assert(Variable->isValidLocationForIntrinsic(DL) &&
4082 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004083 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004084 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004085 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4086 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004087 else
4088 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004089 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004090 .addOperand(*Op)
4091 .addImm(Offset)
4092 .addMetadata(Variable)
4093 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004094
Evan Cheng5fb45a22010-04-29 01:40:30 +00004095 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004096}
Chris Lattner39f18e52010-01-01 03:32:16 +00004097
Douglas Gregor6739a892010-05-11 06:17:44 +00004098// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004099#if defined(_MSC_VER) && defined(setjmp) && \
4100 !defined(setjmp_undefined_for_msvc)
4101# pragma push_macro("setjmp")
4102# undef setjmp
4103# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004104#endif
4105
Dan Gohman575fad32008-09-03 16:12:24 +00004106/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4107/// we want to emit this as a call to a named external function, return the name
4108/// otherwise lower it and return null.
4109const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004110SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004112 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004113 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004114 SDValue Res;
4115
Dan Gohman575fad32008-09-03 16:12:24 +00004116 switch (Intrinsic) {
4117 default:
4118 // By default, turn this into a target intrinsic node.
4119 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004120 return nullptr;
4121 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4122 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4123 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004124 case Intrinsic::returnaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004125 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4126 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004127 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004128 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004129 case Intrinsic::frameaddress:
Mehdi Amini44ede332015-07-09 02:09:04 +00004130 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4131 TLI.getPointerTy(DAG.getDataLayout()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004132 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004133 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004134 case Intrinsic::read_register: {
4135 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004136 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004137 SDValue RegName =
4138 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Mehdi Amini44ede332015-07-09 02:09:04 +00004139 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004140 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4141 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4142 setValue(&I, Res);
4143 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004144 return nullptr;
4145 }
4146 case Intrinsic::write_register: {
4147 Value *Reg = I.getArgOperand(0);
4148 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004149 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004150 SDValue RegName =
4151 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004152 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004153 RegName, getValue(RegValue)));
4154 return nullptr;
4155 }
Dan Gohman575fad32008-09-03 16:12:24 +00004156 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004157 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004158 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004159 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004160 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004161 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004162 // Assert for address < 256 since we support only user defined address
4163 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004164 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004165 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004166 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004167 < 256 &&
4168 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004169 SDValue Op1 = getValue(I.getArgOperand(0));
4170 SDValue Op2 = getValue(I.getArgOperand(1));
4171 SDValue Op3 = getValue(I.getArgOperand(2));
4172 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004173 if (!Align)
4174 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004175 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004176 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4177 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4178 false, isTC,
4179 MachinePointerInfo(I.getArgOperand(0)),
4180 MachinePointerInfo(I.getArgOperand(1)));
4181 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004182 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004183 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004184 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004185 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004186 // Assert for address < 256 since we support only user defined address
4187 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004188 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004189 < 256 &&
4190 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004191 SDValue Op1 = getValue(I.getArgOperand(0));
4192 SDValue Op2 = getValue(I.getArgOperand(1));
4193 SDValue Op3 = getValue(I.getArgOperand(2));
4194 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004195 if (!Align)
4196 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004197 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004198 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4199 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4200 isTC, MachinePointerInfo(I.getArgOperand(0)));
4201 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004202 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004203 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004204 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004205 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004206 // Assert for address < 256 since we support only user defined address
4207 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004208 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004209 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004210 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004211 < 256 &&
4212 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004213 SDValue Op1 = getValue(I.getArgOperand(0));
4214 SDValue Op2 = getValue(I.getArgOperand(1));
4215 SDValue Op3 = getValue(I.getArgOperand(2));
4216 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004217 if (!Align)
4218 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004219 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004220 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4221 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4222 isTC, MachinePointerInfo(I.getArgOperand(0)),
4223 MachinePointerInfo(I.getArgOperand(1)));
4224 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004225 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004226 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004227 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004228 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004229 DILocalVariable *Variable = DI.getVariable();
4230 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004231 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004232 assert(Variable && "Missing variable");
4233 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004234 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004235 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004236 }
Dale Johannesene0983522010-04-26 20:06:49 +00004237
Devang Patel3bffd522010-09-02 21:29:42 +00004238 // Check if address has undef value.
4239 if (isa<UndefValue>(Address) ||
4240 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004241 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004242 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004243 }
4244
Dale Johannesene0983522010-04-26 20:06:49 +00004245 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004246 if (!N.getNode() && isa<Argument>(Address))
4247 // Check unused arguments map.
4248 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004249 SDDbgValue *SDV;
4250 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004251 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4252 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004253 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004254 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4255 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004256
Devang Patel98d3edf2010-09-02 21:02:27 +00004257 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4258
Dale Johannesene0983522010-04-26 20:06:49 +00004259 if (isParameter && !AI) {
4260 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4261 if (FINode)
4262 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004263 SDV = DAG.getFrameIndexDbgValue(
4264 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004265 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004266 // Address is an argument, so try to emit its dbg value using
4267 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004268 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4269 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004270 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004271 }
Dale Johannesene0983522010-04-26 20:06:49 +00004272 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004273 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004274 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004275 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004276 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004277 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004278 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4279 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004280 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004281 }
Dale Johannesene0983522010-04-26 20:06:49 +00004282 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4283 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004284 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004285 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004286 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004287 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004288 // If variable is pinned by a alloca in dominating bb then
4289 // use StaticAllocaMap.
4290 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004291 if (AI->getParent() != DI.getParent()) {
4292 DenseMap<const AllocaInst*, int>::iterator SI =
4293 FuncInfo.StaticAllocaMap.find(AI);
4294 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004295 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004296 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004297 DAG.AddDbgValue(SDV, nullptr, false);
4298 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004299 }
Devang Patelda25de82010-09-15 14:48:53 +00004300 }
4301 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004302 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004303 }
Dale Johannesene0983522010-04-26 20:06:49 +00004304 }
Craig Topperc0196b12014-04-14 00:51:57 +00004305 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004306 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004307 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004308 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004309 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004310
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004311 DILocalVariable *Variable = DI.getVariable();
4312 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004313 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004314 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004315 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004316 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004317
Dale Johannesene0983522010-04-26 20:06:49 +00004318 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004319 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004320 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4321 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004322 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004323 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004324 // Do not use getValue() in here; we don't want to generate code at
4325 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004326 SDValue N = NodeMap[V];
4327 if (!N.getNode() && isa<Argument>(V))
4328 // Check unused arguments map.
4329 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004330 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004331 // A dbg.value for an alloca is always indirect.
4332 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004333 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004334 IsIndirect, N)) {
4335 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4336 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004337 DAG.AddDbgValue(SDV, N.getNode(), false);
4338 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004339 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004340 // Do not call getValue(V) yet, as we don't want to generate code.
4341 // Remember it for later.
4342 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4343 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004344 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004345 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004346 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004347 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004348 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004349 }
4350
4351 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004352 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004353 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004354 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004355 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004356 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004357 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4358 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004359 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004360 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004361 DenseMap<const AllocaInst*, int>::iterator SI =
4362 FuncInfo.StaticAllocaMap.find(AI);
4363 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004364 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004365 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004366 }
Dan Gohman575fad32008-09-03 16:12:24 +00004367
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004368 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004369 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004370 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004371 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004372 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004373 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004374 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004375 }
4376
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004377 case Intrinsic::eh_return_i32:
4378 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004379 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004380 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004381 MVT::Other,
4382 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004383 getValue(I.getArgOperand(0)),
4384 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004385 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004386 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004387 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004388 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004389 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004390 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004391 TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004392 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004393 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004394 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004395 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004396 CfaArg);
Mehdi Amini44ede332015-07-09 02:09:04 +00004397 SDValue FA = DAG.getNode(
4398 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()),
4399 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
Tom Stellard838e2342013-08-26 15:06:10 +00004400 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004401 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004402 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004403 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004404 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004405 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004406 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004407 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004408 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004409
Chris Lattnerfb964e52010-04-05 06:19:28 +00004410 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004411 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004412 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004413 case Intrinsic::eh_sjlj_functioncontext: {
4414 // Get and store the index of the function context.
4415 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004416 AllocaInst *FnCtx =
4417 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004418 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4419 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004420 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004421 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004422 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004423 SDValue Ops[2];
4424 Ops[0] = getRoot();
4425 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004426 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004427 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004428 setValue(&I, Op.getValue(0));
4429 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004430 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004431 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004432 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004433 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004434 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004435 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004436 }
Matthias Braun3cd00c12015-07-16 22:34:16 +00004437 case Intrinsic::eh_sjlj_setup_dispatch: {
4438 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
4439 getRoot()));
4440 return nullptr;
4441 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004442
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004443 case Intrinsic::masked_gather:
4444 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004445 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004446 case Intrinsic::masked_load:
4447 visitMaskedLoad(I);
4448 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004449 case Intrinsic::masked_scatter:
4450 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004451 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004452 case Intrinsic::masked_store:
4453 visitMaskedStore(I);
4454 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004455 case Intrinsic::x86_mmx_pslli_w:
4456 case Intrinsic::x86_mmx_pslli_d:
4457 case Intrinsic::x86_mmx_pslli_q:
4458 case Intrinsic::x86_mmx_psrli_w:
4459 case Intrinsic::x86_mmx_psrli_d:
4460 case Intrinsic::x86_mmx_psrli_q:
4461 case Intrinsic::x86_mmx_psrai_w:
4462 case Intrinsic::x86_mmx_psrai_d: {
4463 SDValue ShAmt = getValue(I.getArgOperand(1));
4464 if (isa<ConstantSDNode>(ShAmt)) {
4465 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004466 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004467 }
4468 unsigned NewIntrinsic = 0;
4469 EVT ShAmtVT = MVT::v2i32;
4470 switch (Intrinsic) {
4471 case Intrinsic::x86_mmx_pslli_w:
4472 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4473 break;
4474 case Intrinsic::x86_mmx_pslli_d:
4475 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4476 break;
4477 case Intrinsic::x86_mmx_pslli_q:
4478 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4479 break;
4480 case Intrinsic::x86_mmx_psrli_w:
4481 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4482 break;
4483 case Intrinsic::x86_mmx_psrli_d:
4484 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4485 break;
4486 case Intrinsic::x86_mmx_psrli_q:
4487 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4488 break;
4489 case Intrinsic::x86_mmx_psrai_w:
4490 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4491 break;
4492 case Intrinsic::x86_mmx_psrai_d:
4493 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4494 break;
4495 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4496 }
4497
4498 // The vector shift intrinsics with scalars uses 32b shift amounts but
4499 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4500 // to be zero.
4501 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004502 SDValue ShOps[2];
4503 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004504 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004505 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Mehdi Amini44ede332015-07-09 02:09:04 +00004506 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004507 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4508 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004509 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004510 getValue(I.getArgOperand(0)), ShAmt);
4511 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004512 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004513 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004514 case Intrinsic::convertff:
4515 case Intrinsic::convertfsi:
4516 case Intrinsic::convertfui:
4517 case Intrinsic::convertsif:
4518 case Intrinsic::convertuif:
4519 case Intrinsic::convertss:
4520 case Intrinsic::convertsu:
4521 case Intrinsic::convertus:
4522 case Intrinsic::convertuu: {
4523 ISD::CvtCode Code = ISD::CVT_INVALID;
4524 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004525 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004526 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4527 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4528 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4529 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4530 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4531 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4532 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4533 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4534 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4535 }
Mehdi Amini44ede332015-07-09 02:09:04 +00004536 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004537 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004538 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004539 DAG.getValueType(DestVT),
4540 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004541 getValue(I.getArgOperand(1)),
4542 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004543 Code);
4544 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004545 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004546 }
Dan Gohman575fad32008-09-03 16:12:24 +00004547 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004548 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004549 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004550 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004551 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004552 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004553 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004554 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004555 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004556 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004557 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004558 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004559 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004560 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004561 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004562 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004563 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004564 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004565 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004566 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004567 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004568 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004569 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004570 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004571 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004572 case Intrinsic::sin:
4573 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004574 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004575 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004576 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004577 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004578 case Intrinsic::nearbyint:
4579 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004580 unsigned Opcode;
4581 switch (Intrinsic) {
4582 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4583 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4584 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4585 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4586 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4587 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4588 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4589 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4590 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4591 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004592 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004593 }
4594
Andrew Trickef9de2a2013-05-25 02:42:55 +00004595 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004596 getValue(I.getArgOperand(0)).getValueType(),
4597 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004598 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004599 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004600 case Intrinsic::minnum:
4601 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4602 getValue(I.getArgOperand(0)).getValueType(),
4603 getValue(I.getArgOperand(0)),
4604 getValue(I.getArgOperand(1))));
4605 return nullptr;
4606 case Intrinsic::maxnum:
4607 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4608 getValue(I.getArgOperand(0)).getValueType(),
4609 getValue(I.getArgOperand(0)),
4610 getValue(I.getArgOperand(1))));
4611 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004612 case Intrinsic::copysign:
4613 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4614 getValue(I.getArgOperand(0)).getValueType(),
4615 getValue(I.getArgOperand(0)),
4616 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004617 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004618 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004619 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004620 getValue(I.getArgOperand(0)).getValueType(),
4621 getValue(I.getArgOperand(0)),
4622 getValue(I.getArgOperand(1)),
4623 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004624 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004625 case Intrinsic::fmuladd: {
Mehdi Amini44ede332015-07-09 02:09:04 +00004626 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004627 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004628 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004629 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004630 getValue(I.getArgOperand(0)).getValueType(),
4631 getValue(I.getArgOperand(0)),
4632 getValue(I.getArgOperand(1)),
4633 getValue(I.getArgOperand(2))));
4634 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004635 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004636 getValue(I.getArgOperand(0)).getValueType(),
4637 getValue(I.getArgOperand(0)),
4638 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004639 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004640 getValue(I.getArgOperand(0)).getValueType(),
4641 Mul,
4642 getValue(I.getArgOperand(2)));
4643 setValue(&I, Add);
4644 }
Craig Topperc0196b12014-04-14 00:51:57 +00004645 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004646 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004647 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004648 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4649 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4650 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004651 DAG.getTargetConstant(0, sdl,
4652 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004653 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004654 case Intrinsic::convert_from_fp16:
Mehdi Amini44ede332015-07-09 02:09:04 +00004655 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
4656 TLI.getValueType(DAG.getDataLayout(), I.getType()),
4657 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4658 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004659 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004660 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004661 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004662 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004663 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004664 }
4665 case Intrinsic::readcyclecounter: {
4666 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004667 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004668 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004669 setValue(&I, Res);
4670 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004671 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004672 }
Dan Gohman575fad32008-09-03 16:12:24 +00004673 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004674 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004675 getValue(I.getArgOperand(0)).getValueType(),
4676 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004677 return nullptr;
James Molloy7395a812015-07-16 15:22:46 +00004678 case Intrinsic::uabsdiff:
4679 setValue(&I, DAG.getNode(ISD::UABSDIFF, sdl,
4680 getValue(I.getArgOperand(0)).getValueType(),
4681 getValue(I.getArgOperand(0)),
4682 getValue(I.getArgOperand(1))));
4683 return nullptr;
4684 case Intrinsic::sabsdiff:
4685 setValue(&I, DAG.getNode(ISD::SABSDIFF, sdl,
4686 getValue(I.getArgOperand(0)).getValueType(),
4687 getValue(I.getArgOperand(0)),
4688 getValue(I.getArgOperand(1))));
4689 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004690 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004691 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004692 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004693 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004694 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004695 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004696 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004697 }
4698 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004699 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004700 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004701 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004702 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004703 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004704 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004705 }
4706 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004707 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004708 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004709 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004710 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004711 }
4712 case Intrinsic::stacksave: {
4713 SDValue Op = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004714 Res = DAG.getNode(
4715 ISD::STACKSAVE, sdl,
4716 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004717 setValue(&I, Res);
4718 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004719 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004720 }
4721 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004722 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004723 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004724 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004725 }
Bill Wendling13020d22008-11-18 11:01:33 +00004726 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004727 // Emit code into the DAG to store the stack guard onto the stack.
4728 MachineFunction &MF = DAG.getMachineFunction();
4729 MachineFrameInfo *MFI = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00004730 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004731 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004732 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4733 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004734
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004735 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4736 // global variable __stack_chk_guard.
4737 if (!GV)
4738 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4739 if (BC->getOpcode() == Instruction::BitCast)
4740 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4741
Eric Christopher58a24612014-10-08 09:50:54 +00004742 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004743 // Emit a LOAD_STACK_GUARD node.
4744 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4745 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004746 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004747 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4748 unsigned Flags = MachineMemOperand::MOLoad |
4749 MachineMemOperand::MOInvariant;
4750 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4751 PtrTy.getSizeInBits() / 8,
4752 DAG.getEVTAlignment(PtrTy));
4753 Node->setMemRefs(MemRefs, MemRefs + 1);
4754
4755 // Copy the guard value to a virtual register so that it can be
4756 // retrieved in the epilogue.
4757 Src = SDValue(Node, 0);
4758 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004759 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004760 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4761
4762 SPDescriptor.setGuardReg(Reg);
4763 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4764 } else {
4765 Src = getValue(I.getArgOperand(0)); // The guard's value.
4766 }
4767
Gabor Greifeba0be72010-06-25 09:38:13 +00004768 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004769
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004770 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004771 MFI->setStackProtectorIndex(FI);
4772
4773 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4774
4775 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004776 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004777 MachinePointerInfo::getFixedStack(FI),
4778 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004779 setValue(&I, Res);
4780 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004781 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004782 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004783 case Intrinsic::objectsize: {
4784 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004785 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004786
4787 assert(CI && "Non-constant type in __builtin_object_size?");
4788
Gabor Greifeba0be72010-06-25 09:38:13 +00004789 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004790 EVT Ty = Arg.getValueType();
4791
Dan Gohmanf1d83042010-06-18 14:22:04 +00004792 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004793 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004794 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004795 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004796
4797 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004798 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004799 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004800 case Intrinsic::annotation:
4801 case Intrinsic::ptr_annotation:
4802 // Drop the intrinsic, but forward the value
4803 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004804 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004805 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004806 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004807 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004808 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004809
4810 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004811 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004812
4813 SDValue Ops[6];
4814 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004815 Ops[1] = getValue(I.getArgOperand(0));
4816 Ops[2] = getValue(I.getArgOperand(1));
4817 Ops[3] = getValue(I.getArgOperand(2));
4818 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004819 Ops[5] = DAG.getSrcValue(F);
4820
Craig Topper48d114b2014-04-26 18:35:24 +00004821 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004822
Duncan Sandsa0984362011-09-06 13:37:06 +00004823 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004824 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004825 }
4826 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004827 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Mehdi Amini44ede332015-07-09 02:09:04 +00004828 TLI.getPointerTy(DAG.getDataLayout()),
Duncan Sandsa0984362011-09-06 13:37:06 +00004829 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004830 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004831 }
Dan Gohman575fad32008-09-03 16:12:24 +00004832 case Intrinsic::gcroot:
4833 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004834 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004835 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004836
Dan Gohman575fad32008-09-03 16:12:24 +00004837 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4838 GFI->addStackRoot(FI->getIndex(), TypeMap);
4839 }
Craig Topperc0196b12014-04-14 00:51:57 +00004840 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004841 case Intrinsic::gcread:
4842 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004843 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004844 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004845 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004846 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004847
4848 case Intrinsic::expect: {
4849 // Just replace __builtin_expect(exp, c) with EXP.
4850 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004851 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004852 }
4853
Shuxin Yangcdde0592012-10-19 20:11:16 +00004854 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004855 case Intrinsic::trap: {
Akira Hatanaka56c70442015-07-02 22:13:27 +00004856 StringRef TrapFuncName =
4857 I.getAttributes()
4858 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name")
4859 .getValueAsString();
Evan Cheng74d92c12011-04-08 21:37:21 +00004860 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004861 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004862 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004863 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004864 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004865 }
4866 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004867
4868 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00004869 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee(
4870 CallingConv::C, I.getType(),
4871 DAG.getExternalSymbol(TrapFuncName.data(),
4872 TLI.getPointerTy(DAG.getDataLayout())),
4873 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004874
Eric Christopher58a24612014-10-08 09:50:54 +00004875 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004876 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004877 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004878 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004879
Bill Wendling5eee7442008-11-21 02:38:44 +00004880 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004881 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004882 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004883 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004884 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004885 case Intrinsic::smul_with_overflow: {
4886 ISD::NodeType Op;
4887 switch (Intrinsic) {
4888 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4889 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4890 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4891 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4892 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4893 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4894 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4895 }
4896 SDValue Op1 = getValue(I.getArgOperand(0));
4897 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004898
Craig Topperbc680062012-04-11 04:34:11 +00004899 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004900 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004901 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004902 }
Dan Gohman575fad32008-09-03 16:12:24 +00004903 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004904 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004905 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004906 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004907 Ops[1] = getValue(I.getArgOperand(0));
4908 Ops[2] = getValue(I.getArgOperand(1));
4909 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004910 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004911 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004912 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004913 EVT::getIntegerVT(*Context, 8),
4914 MachinePointerInfo(I.getArgOperand(0)),
4915 0, /* align */
4916 false, /* volatile */
4917 rw==0, /* read */
4918 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004919 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004920 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004921 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004922 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004923 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004924 // Stack coloring is not enabled in O0, discard region information.
4925 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004926 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004927
Nadav Rotemd753a952012-09-10 08:43:23 +00004928 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004929 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004930
Craig Toppere1c1d362013-07-03 05:11:49 +00004931 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4932 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004933 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4934
4935 // Could not find an Alloca.
4936 if (!LifetimeObject)
4937 continue;
4938
Pete Cooper230332f2014-10-17 22:59:33 +00004939 // First check that the Alloca is static, otherwise it won't have a
4940 // valid frame index.
4941 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4942 if (SI == FuncInfo.StaticAllocaMap.end())
4943 return nullptr;
4944
4945 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004946
4947 SDValue Ops[2];
4948 Ops[0] = getRoot();
Mehdi Amini44ede332015-07-09 02:09:04 +00004949 Ops[1] =
4950 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004951 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4952
Craig Topper48d114b2014-04-26 18:35:24 +00004953 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004954 DAG.setRoot(Res);
4955 }
Craig Topperc0196b12014-04-14 00:51:57 +00004956 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004957 }
4958 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004959 // Discard region information.
Mehdi Amini44ede332015-07-09 02:09:04 +00004960 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
Craig Topperc0196b12014-04-14 00:51:57 +00004961 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004962 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004963 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004964 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004965 case Intrinsic::stackprotectorcheck: {
4966 // Do not actually emit anything for this basic block. Instead we initialize
4967 // the stack protector descriptor and export the guard variable so we can
4968 // access it in FinishBasicBlock.
4969 const BasicBlock *BB = I.getParent();
4970 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4971 ExportFromCurrentBlock(SPDescriptor.getGuard());
4972
4973 // Flush our exports since we are going to process a terminator.
4974 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004975 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004976 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004977 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004978 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004979 case Intrinsic::eh_actions:
Mehdi Amini44ede332015-07-09 02:09:04 +00004980 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
David Majnemercde33032015-03-30 22:58:10 +00004981 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004982 case Intrinsic::donothing:
4983 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004984 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004985 case Intrinsic::experimental_stackmap: {
4986 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004987 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004988 }
4989 case Intrinsic::experimental_patchpoint_void:
4990 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004991 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004992 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004993 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004994 case Intrinsic::experimental_gc_statepoint: {
4995 visitStatepoint(I);
4996 return nullptr;
4997 }
4998 case Intrinsic::experimental_gc_result_int:
4999 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00005000 case Intrinsic::experimental_gc_result_ptr:
5001 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00005002 visitGCResult(I);
5003 return nullptr;
5004 }
5005 case Intrinsic::experimental_gc_relocate: {
5006 visitGCRelocate(I);
5007 return nullptr;
5008 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005009 case Intrinsic::instrprof_increment:
5010 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005011
Reid Kleckner60381792015-07-07 22:25:32 +00005012 case Intrinsic::localescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00005013 MachineFunction &MF = DAG.getMachineFunction();
5014 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5015
Reid Kleckner60381792015-07-07 22:25:32 +00005016 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005017 // is the same on all targets.
5018 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00005019 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5020 if (isa<ConstantPointerNull>(Arg))
5021 continue; // Skip null pointers. They represent a hole in index space.
5022 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005023 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5024 "can only escape static allocas");
5025 int FI = FuncInfo.StaticAllocaMap[Slot];
5026 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005027 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5028 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005029 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
Reid Kleckner60381792015-07-07 22:25:32 +00005030 TII->get(TargetOpcode::LOCAL_ESCAPE))
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005031 .addSym(FrameAllocSym)
5032 .addFrameIndex(FI);
5033 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005034
5035 return nullptr;
5036 }
5037
Reid Kleckner60381792015-07-07 22:25:32 +00005038 case Intrinsic::localrecover: {
5039 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005040 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +00005041 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
Reid Klecknere9b89312015-01-13 00:48:10 +00005042
5043 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005044 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5045 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5046 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005047 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00005048 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5049 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005050
Rafael Espindola36b718f2015-06-22 17:46:53 +00005051 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00005052 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00005053 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00005054 SDValue OffsetVal =
Reid Kleckner60381792015-07-07 22:25:32 +00005055 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005056
5057 // Add the offset to the FP.
5058 Value *FP = I.getArgOperand(1);
5059 SDValue FPVal = getValue(FP);
5060 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5061 setValue(&I, Add);
5062
5063 return nullptr;
5064 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005065 case Intrinsic::eh_begincatch:
5066 case Intrinsic::eh_endcatch:
5067 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005068 case Intrinsic::eh_exceptioncode: {
5069 unsigned Reg = TLI.getExceptionPointerRegister();
5070 assert(Reg && "cannot get exception code on this platform");
Mehdi Amini44ede332015-07-09 02:09:04 +00005071 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005072 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Klecknerf12c0302015-06-09 21:42:19 +00005073 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005074 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5075 SDValue N =
5076 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5077 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5078 setValue(&I, N);
5079 return nullptr;
5080 }
Dan Gohman575fad32008-09-03 16:12:24 +00005081 }
5082}
5083
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005084std::pair<SDValue, SDValue>
5085SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5086 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005087 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005088 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005089
Chris Lattnerfb964e52010-04-05 06:19:28 +00005090 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005091 // Insert a label before the invoke call to mark the try range. This can be
5092 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005093 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005094
Jim Grosbach54c05302010-01-28 01:45:32 +00005095 // For SjLj, keep track of which landing pads go with which invokes
5096 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005097 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005098 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005099 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005100 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005101
Jim Grosbach54c05302010-01-28 01:45:32 +00005102 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005103 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005104 }
5105
Dan Gohman575fad32008-09-03 16:12:24 +00005106 // Both PendingLoads and PendingExports must be flushed here;
5107 // this call might not return.
5108 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005109 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005110
5111 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005112 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5114 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005115
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005116 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005117 "Non-null chain expected with non-tail call!");
5118 assert((Result.second.getNode() || !Result.first.getNode()) &&
5119 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005120
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005121 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005122 // As a special case, a null chain means that a tail call has been emitted
5123 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005124 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005125
5126 // Since there's no actual continuation from this block, nothing can be
5127 // relying on us setting vregs for them.
5128 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005129 } else {
5130 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005131 }
Dan Gohman575fad32008-09-03 16:12:24 +00005132
Chris Lattnerfb964e52010-04-05 06:19:28 +00005133 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005134 // Insert a label at the end of the invoke call to mark the try range. This
5135 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005136 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005137 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005138
5139 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005140 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005141 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005142
5143 return Result;
5144}
5145
5146void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5147 bool isTailCall,
5148 MachineBasicBlock *LandingPad) {
5149 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5150 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5151 Type *RetTy = FTy->getReturnType();
5152
5153 TargetLowering::ArgListTy Args;
5154 TargetLowering::ArgListEntry Entry;
5155 Args.reserve(CS.arg_size());
5156
5157 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5158 i != e; ++i) {
5159 const Value *V = *i;
5160
5161 // Skip empty types
5162 if (V->getType()->isEmptyTy())
5163 continue;
5164
5165 SDValue ArgNode = getValue(V);
5166 Entry.Node = ArgNode; Entry.Ty = V->getType();
5167
5168 // Skip the first return-type Attribute to get to params.
5169 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5170 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005171
5172 // If we have an explicit sret argument that is an Instruction, (i.e., it
5173 // might point to function-local memory), we can't meaningfully tail-call.
5174 if (Entry.isSRet && isa<Instruction>(V))
5175 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005176 }
5177
5178 // Check if target-independent constraints permit a tail call here.
5179 // Target-dependent constraints are checked within TLI->LowerCallTo.
5180 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5181 isTailCall = false;
5182
5183 TargetLowering::CallLoweringInfo CLI(DAG);
5184 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5185 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5186 .setTailCall(isTailCall);
5187 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5188
5189 if (Result.first.getNode())
5190 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005191}
5192
Chris Lattner1a32ede2009-12-24 00:37:38 +00005193/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5194/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005195static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005196 for (const User *U : V->users()) {
5197 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005198 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005199 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005200 if (C->isNullValue())
5201 continue;
5202 // Unknown instruction.
5203 return false;
5204 }
5205 return true;
5206}
5207
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005208static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005209 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005210 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005211
Chris Lattner1a32ede2009-12-24 00:37:38 +00005212 // Check to see if this load can be trivially constant folded, e.g. if the
5213 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005214 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005215 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005216 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005217 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005218
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005219 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5220 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005221 return Builder.getValue(LoadCst);
5222 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005223
Chris Lattner1a32ede2009-12-24 00:37:38 +00005224 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5225 // still constant memory, the input chain can be the entry node.
5226 SDValue Root;
5227 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005228
Chris Lattner1a32ede2009-12-24 00:37:38 +00005229 // Do not serialize (non-volatile) loads of constant memory with anything.
5230 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5231 Root = Builder.DAG.getEntryNode();
5232 ConstantMemory = true;
5233 } else {
5234 // Do not serialize non-volatile loads against each other.
5235 Root = Builder.DAG.getRoot();
5236 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005237
Chris Lattner1a32ede2009-12-24 00:37:38 +00005238 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005239 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005240 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005241 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005242 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005243 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005244
Chris Lattner1a32ede2009-12-24 00:37:38 +00005245 if (!ConstantMemory)
5246 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5247 return LoadVal;
5248}
5249
Richard Sandiforde3827752013-08-16 10:55:47 +00005250/// processIntegerCallValue - Record the value for an instruction that
5251/// produces an integer result, converting the type where necessary.
5252void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5253 SDValue Value,
5254 bool IsSigned) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005255 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5256 I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005257 if (IsSigned)
5258 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5259 else
5260 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5261 setValue(&I, Value);
5262}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005263
5264/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5265/// If so, return true and lower it, otherwise return false and it will be
5266/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005267bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005268 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005269 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005270 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005271
Gabor Greifeba0be72010-06-25 09:38:13 +00005272 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005273 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005274 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005275 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005276 return false;
5277
Richard Sandiforde3827752013-08-16 10:55:47 +00005278 const Value *Size = I.getArgOperand(2);
5279 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5280 if (CSize && CSize->getZExtValue() == 0) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005281 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
5282 I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005283 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005284 return true;
5285 }
5286
Richard Sandiford564681c2013-08-12 10:28:10 +00005287 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5288 std::pair<SDValue, SDValue> Res =
5289 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005290 getValue(LHS), getValue(RHS), getValue(Size),
5291 MachinePointerInfo(LHS),
5292 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005293 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005294 processIntegerCallValue(I, Res.first, true);
5295 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005296 return true;
5297 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005298
Chris Lattner1a32ede2009-12-24 00:37:38 +00005299 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5300 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005301 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005302 bool ActuallyDoIt = true;
5303 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005304 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005305 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005306 default:
5307 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005308 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005309 ActuallyDoIt = false;
5310 break;
5311 case 2:
5312 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005313 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005314 break;
5315 case 4:
5316 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005317 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005318 break;
5319 case 8:
5320 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005321 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005322 break;
5323 /*
5324 case 16:
5325 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005326 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005327 LoadTy = VectorType::get(LoadTy, 4);
5328 break;
5329 */
5330 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005331
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005332 // This turns into unaligned loads. We only do this if the target natively
5333 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5334 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005335
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005336 // Require that we can find a legal MVT, and only do this if the target
5337 // supports unaligned loads of that type. Expanding into byte loads would
5338 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005339 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005340 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005341 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5342 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005343 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5344 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005345 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005346 if (!TLI.isTypeLegal(LoadVT) ||
5347 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5348 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005349 ActuallyDoIt = false;
5350 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005351
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005352 if (ActuallyDoIt) {
5353 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5354 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005355
Andrew Trickef9de2a2013-05-25 02:42:55 +00005356 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005357 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005358 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005359 return true;
5360 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005361 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005362
5363
Chris Lattner1a32ede2009-12-24 00:37:38 +00005364 return false;
5365}
5366
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005367/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5368/// form. If so, return true and lower it, otherwise return false and it
5369/// will be lowered like a normal call.
5370bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5371 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5372 if (I.getNumArgOperands() != 3)
5373 return false;
5374
5375 const Value *Src = I.getArgOperand(0);
5376 const Value *Char = I.getArgOperand(1);
5377 const Value *Length = I.getArgOperand(2);
5378 if (!Src->getType()->isPointerTy() ||
5379 !Char->getType()->isIntegerTy() ||
5380 !Length->getType()->isIntegerTy() ||
5381 !I.getType()->isPointerTy())
5382 return false;
5383
5384 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5385 std::pair<SDValue, SDValue> Res =
5386 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5387 getValue(Src), getValue(Char), getValue(Length),
5388 MachinePointerInfo(Src));
5389 if (Res.first.getNode()) {
5390 setValue(&I, Res.first);
5391 PendingLoads.push_back(Res.second);
5392 return true;
5393 }
5394
5395 return false;
5396}
5397
Richard Sandifordbb83a502013-08-16 11:29:37 +00005398/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5399/// optimized form. If so, return true and lower it, otherwise return false
5400/// and it will be lowered like a normal call.
5401bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5402 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5403 if (I.getNumArgOperands() != 2)
5404 return false;
5405
5406 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5407 if (!Arg0->getType()->isPointerTy() ||
5408 !Arg1->getType()->isPointerTy() ||
5409 !I.getType()->isPointerTy())
5410 return false;
5411
5412 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5413 std::pair<SDValue, SDValue> Res =
5414 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5415 getValue(Arg0), getValue(Arg1),
5416 MachinePointerInfo(Arg0),
5417 MachinePointerInfo(Arg1), isStpcpy);
5418 if (Res.first.getNode()) {
5419 setValue(&I, Res.first);
5420 DAG.setRoot(Res.second);
5421 return true;
5422 }
5423
5424 return false;
5425}
5426
Richard Sandifordca232712013-08-16 11:21:54 +00005427/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5428/// If so, return true and lower it, otherwise return false and it will be
5429/// lowered like a normal call.
5430bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5431 // Verify that the prototype makes sense. int strcmp(void*,void*)
5432 if (I.getNumArgOperands() != 2)
5433 return false;
5434
5435 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5436 if (!Arg0->getType()->isPointerTy() ||
5437 !Arg1->getType()->isPointerTy() ||
5438 !I.getType()->isIntegerTy())
5439 return false;
5440
5441 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5442 std::pair<SDValue, SDValue> Res =
5443 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5444 getValue(Arg0), getValue(Arg1),
5445 MachinePointerInfo(Arg0),
5446 MachinePointerInfo(Arg1));
5447 if (Res.first.getNode()) {
5448 processIntegerCallValue(I, Res.first, true);
5449 PendingLoads.push_back(Res.second);
5450 return true;
5451 }
5452
5453 return false;
5454}
5455
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005456/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5457/// form. If so, return true and lower it, otherwise return false and it
5458/// will be lowered like a normal call.
5459bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5460 // Verify that the prototype makes sense. size_t strlen(char *)
5461 if (I.getNumArgOperands() != 1)
5462 return false;
5463
5464 const Value *Arg0 = I.getArgOperand(0);
5465 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5466 return false;
5467
5468 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5469 std::pair<SDValue, SDValue> Res =
5470 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5471 getValue(Arg0), MachinePointerInfo(Arg0));
5472 if (Res.first.getNode()) {
5473 processIntegerCallValue(I, Res.first, false);
5474 PendingLoads.push_back(Res.second);
5475 return true;
5476 }
5477
5478 return false;
5479}
5480
5481/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5482/// form. If so, return true and lower it, otherwise return false and it
5483/// will be lowered like a normal call.
5484bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5485 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5486 if (I.getNumArgOperands() != 2)
5487 return false;
5488
5489 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5490 if (!Arg0->getType()->isPointerTy() ||
5491 !Arg1->getType()->isIntegerTy() ||
5492 !I.getType()->isIntegerTy())
5493 return false;
5494
5495 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5496 std::pair<SDValue, SDValue> Res =
5497 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5498 getValue(Arg0), getValue(Arg1),
5499 MachinePointerInfo(Arg0));
5500 if (Res.first.getNode()) {
5501 processIntegerCallValue(I, Res.first, false);
5502 PendingLoads.push_back(Res.second);
5503 return true;
5504 }
5505
5506 return false;
5507}
5508
Bob Wilson874886c2012-08-03 23:29:17 +00005509/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5510/// operation (as expected), translate it to an SDNode with the specified opcode
5511/// and return true.
5512bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5513 unsigned Opcode) {
5514 // Sanity check that it really is a unary floating-point call.
5515 if (I.getNumArgOperands() != 1 ||
5516 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5517 I.getType() != I.getArgOperand(0)->getType() ||
5518 !I.onlyReadsMemory())
5519 return false;
5520
5521 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005522 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005523 return true;
5524}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005525
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005526/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005527/// operation (as expected), translate it to an SDNode with the specified opcode
5528/// and return true.
5529bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5530 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005531 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005532 if (I.getNumArgOperands() != 2 ||
5533 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5534 I.getType() != I.getArgOperand(0)->getType() ||
5535 I.getType() != I.getArgOperand(1)->getType() ||
5536 !I.onlyReadsMemory())
5537 return false;
5538
5539 SDValue Tmp0 = getValue(I.getArgOperand(0));
5540 SDValue Tmp1 = getValue(I.getArgOperand(1));
5541 EVT VT = Tmp0.getValueType();
5542 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5543 return true;
5544}
5545
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005546void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005547 // Handle inline assembly differently.
5548 if (isa<InlineAsm>(I.getCalledValue())) {
5549 visitInlineAsm(&I);
5550 return;
5551 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005552
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005553 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005554 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005555
Craig Topperc0196b12014-04-14 00:51:57 +00005556 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005557 if (Function *F = I.getCalledFunction()) {
5558 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005559 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005560 if (unsigned IID = II->getIntrinsicID(F)) {
5561 RenameFn = visitIntrinsicCall(I, IID);
5562 if (!RenameFn)
5563 return;
5564 }
5565 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005566 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005567 RenameFn = visitIntrinsicCall(I, IID);
5568 if (!RenameFn)
5569 return;
5570 }
5571 }
5572
5573 // Check for well-known libc/libm calls. If the function is internal, it
5574 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005575 LibFunc::Func Func;
5576 if (!F->hasLocalLinkage() && F->hasName() &&
5577 LibInfo->getLibFunc(F->getName(), Func) &&
5578 LibInfo->hasOptimizedCodeGen(Func)) {
5579 switch (Func) {
5580 default: break;
5581 case LibFunc::copysign:
5582 case LibFunc::copysignf:
5583 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005584 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005585 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5586 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005587 I.getType() == I.getArgOperand(1)->getType() &&
5588 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005589 SDValue LHS = getValue(I.getArgOperand(0));
5590 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005591 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005592 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005593 return;
5594 }
Bob Wilson871701c2012-08-03 21:26:24 +00005595 break;
5596 case LibFunc::fabs:
5597 case LibFunc::fabsf:
5598 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005599 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005600 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005601 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005602 case LibFunc::fmin:
5603 case LibFunc::fminf:
5604 case LibFunc::fminl:
5605 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5606 return;
5607 break;
5608 case LibFunc::fmax:
5609 case LibFunc::fmaxf:
5610 case LibFunc::fmaxl:
5611 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5612 return;
5613 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005614 case LibFunc::sin:
5615 case LibFunc::sinf:
5616 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005617 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005618 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005619 break;
5620 case LibFunc::cos:
5621 case LibFunc::cosf:
5622 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005623 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005624 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005625 break;
5626 case LibFunc::sqrt:
5627 case LibFunc::sqrtf:
5628 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005629 case LibFunc::sqrt_finite:
5630 case LibFunc::sqrtf_finite:
5631 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005632 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005633 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005634 break;
5635 case LibFunc::floor:
5636 case LibFunc::floorf:
5637 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005638 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005639 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005640 break;
5641 case LibFunc::nearbyint:
5642 case LibFunc::nearbyintf:
5643 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005644 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005645 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005646 break;
5647 case LibFunc::ceil:
5648 case LibFunc::ceilf:
5649 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005650 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005651 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005652 break;
5653 case LibFunc::rint:
5654 case LibFunc::rintf:
5655 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005656 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005657 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005658 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005659 case LibFunc::round:
5660 case LibFunc::roundf:
5661 case LibFunc::roundl:
5662 if (visitUnaryFloatCall(I, ISD::FROUND))
5663 return;
5664 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005665 case LibFunc::trunc:
5666 case LibFunc::truncf:
5667 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005668 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005669 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005670 break;
5671 case LibFunc::log2:
5672 case LibFunc::log2f:
5673 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005674 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005675 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005676 break;
5677 case LibFunc::exp2:
5678 case LibFunc::exp2f:
5679 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005680 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005681 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005682 break;
5683 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005684 if (visitMemCmpCall(I))
5685 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005686 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005687 case LibFunc::memchr:
5688 if (visitMemChrCall(I))
5689 return;
5690 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005691 case LibFunc::strcpy:
5692 if (visitStrCpyCall(I, false))
5693 return;
5694 break;
5695 case LibFunc::stpcpy:
5696 if (visitStrCpyCall(I, true))
5697 return;
5698 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005699 case LibFunc::strcmp:
5700 if (visitStrCmpCall(I))
5701 return;
5702 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005703 case LibFunc::strlen:
5704 if (visitStrLenCall(I))
5705 return;
5706 break;
5707 case LibFunc::strnlen:
5708 if (visitStrNLenCall(I))
5709 return;
5710 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005711 }
5712 }
Dan Gohman575fad32008-09-03 16:12:24 +00005713 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005714
Dan Gohman575fad32008-09-03 16:12:24 +00005715 SDValue Callee;
5716 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005717 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005718 else
Mehdi Amini44ede332015-07-09 02:09:04 +00005719 Callee = DAG.getExternalSymbol(
5720 RenameFn,
5721 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00005722
Bill Wendling0602f392009-12-23 01:28:19 +00005723 // Check if we can potentially perform a tail call. More detailed checking is
5724 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005725 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005726}
5727
Benjamin Kramer355ce072011-03-26 16:35:10 +00005728namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005729
Dan Gohman575fad32008-09-03 16:12:24 +00005730/// AsmOperandInfo - This contains information for each constraint that we are
5731/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005732class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005733public:
Dan Gohman575fad32008-09-03 16:12:24 +00005734 /// CallOperand - If this is the result output operand or a clobber
5735 /// this is null, otherwise it is the incoming operand to the CallInst.
5736 /// This gets modified as the asm is processed.
5737 SDValue CallOperand;
5738
5739 /// AssignedRegs - If this is a register or register class operand, this
5740 /// contains the set of register corresponding to the operand.
5741 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005742
John Thompson1094c802010-09-13 18:15:37 +00005743 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005744 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005745 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005746
Owen Anderson53aa7a92009-08-10 22:56:29 +00005747 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005748 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005749 /// MVT::Other.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005750 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
5751 const DataLayout &DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005752 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005753
Chris Lattner3b1833c2008-10-17 17:05:25 +00005754 if (isa<BasicBlock>(CallOperandVal))
Mehdi Amini44ede332015-07-09 02:09:04 +00005755 return TLI.getPointerTy(DL);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005756
Chris Lattner229907c2011-07-18 04:54:35 +00005757 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005758
Eric Christopher44804282011-05-09 20:04:43 +00005759 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005760 // If this is an indirect operand, the operand is a pointer to the
5761 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005762 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005763 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005764 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005765 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005766 OpTy = PtrTy->getElementType();
5767 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005768
Eric Christopher44804282011-05-09 20:04:43 +00005769 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005770 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005771 if (STy->getNumElements() == 1)
5772 OpTy = STy->getElementType(0);
5773
Chris Lattner3b1833c2008-10-17 17:05:25 +00005774 // If OpTy is not a single value, it may be a struct/union that we
5775 // can tile with integers.
5776 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005777 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005778 switch (BitSize) {
5779 default: break;
5780 case 1:
5781 case 8:
5782 case 16:
5783 case 32:
5784 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005785 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005786 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005787 break;
5788 }
5789 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005790
Mehdi Amini44ede332015-07-09 02:09:04 +00005791 return TLI.getValueType(DL, OpTy, true);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005792 }
Dan Gohman575fad32008-09-03 16:12:24 +00005793};
Dan Gohman4db93c92010-05-29 17:53:24 +00005794
John Thompsone8360b72010-10-29 17:29:13 +00005795typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5796
Benjamin Kramer355ce072011-03-26 16:35:10 +00005797} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005798
Dan Gohman575fad32008-09-03 16:12:24 +00005799/// GetRegistersForValue - Assign registers (virtual or physical) for the
5800/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005801/// register allocator to handle the assignment process. However, if the asm
5802/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005803/// allocation. This produces generally horrible, but correct, code.
5804///
5805/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005806///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005807static void GetRegistersForValue(SelectionDAG &DAG,
5808 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005809 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005810 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005811 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005812
Dan Gohman575fad32008-09-03 16:12:24 +00005813 MachineFunction &MF = DAG.getMachineFunction();
5814 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005815
Dan Gohman575fad32008-09-03 16:12:24 +00005816 // If this is a constraint for a single physreg, or a constraint for a
5817 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005818 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5819 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5820 OpInfo.ConstraintCode,
5821 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005822
5823 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005824 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005825 // If this is a FP input in an integer register (or visa versa) insert a bit
5826 // cast of the input value. More generally, handle any case where the input
5827 // value disagrees with the register class we plan to stick this in.
5828 if (OpInfo.Type == InlineAsm::isInput &&
5829 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005830 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005831 // types are identical size, use a bitcast to convert (e.g. two differing
5832 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005833 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005834 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005835 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005836 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005837 OpInfo.ConstraintVT = RegVT;
5838 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5839 // If the input is a FP value and we want it in FP registers, do a
5840 // bitcast to the corresponding integer type. This turns an f64 value
5841 // into i64, which can be passed with two i32 values on a 32-bit
5842 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005843 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005844 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005845 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005846 OpInfo.ConstraintVT = RegVT;
5847 }
5848 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005849
Owen Anderson117c9e82009-08-12 00:36:31 +00005850 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005851 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005852
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005853 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005854 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005855
5856 // If this is a constraint for a specific physical register, like {r17},
5857 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005858 if (unsigned AssignedReg = PhysReg.first) {
5859 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005860 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005861 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005862
Dan Gohman575fad32008-09-03 16:12:24 +00005863 // Get the actual register value type. This is important, because the user
5864 // may have asked for (e.g.) the AX register in i32 type. We need to
5865 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005866 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005867
Dan Gohman575fad32008-09-03 16:12:24 +00005868 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005869 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005870
5871 // If this is an expanded reference, add the rest of the regs to Regs.
5872 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005873 TargetRegisterClass::iterator I = RC->begin();
5874 for (; *I != AssignedReg; ++I)
5875 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005876
Dan Gohman575fad32008-09-03 16:12:24 +00005877 // Already added the first reg.
5878 --NumRegs; ++I;
5879 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005880 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005881 Regs.push_back(*I);
5882 }
5883 }
Bill Wendlingac087582009-12-22 01:25:10 +00005884
Dan Gohmand16aa542010-05-29 17:03:36 +00005885 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005886 return;
5887 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005888
Dan Gohman575fad32008-09-03 16:12:24 +00005889 // Otherwise, if this was a reference to an LLVM register class, create vregs
5890 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005891 if (const TargetRegisterClass *RC = PhysReg.second) {
5892 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005893 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005894 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005895
Evan Cheng968c3b02009-03-23 08:01:15 +00005896 // Create the appropriate number of virtual registers.
5897 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5898 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005899 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005900
Dan Gohmand16aa542010-05-29 17:03:36 +00005901 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005902 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005903 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005904
Dan Gohman575fad32008-09-03 16:12:24 +00005905 // Otherwise, we couldn't allocate enough registers for this.
5906}
5907
Dan Gohman575fad32008-09-03 16:12:24 +00005908/// visitInlineAsm - Handle a call to an InlineAsm object.
5909///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005910void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5911 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005912
5913 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005914 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005915
Eric Christopher58a24612014-10-08 09:50:54 +00005916 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005917 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
5918 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005919
John Thompson1094c802010-09-13 18:15:37 +00005920 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005921
Dan Gohman575fad32008-09-03 16:12:24 +00005922 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5923 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005924 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5925 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005926 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005927
Patrik Hagglundf9934612012-12-19 15:19:11 +00005928 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005929
5930 // Compute the value type for each operand.
5931 switch (OpInfo.Type) {
5932 case InlineAsm::isOutput:
5933 // Indirect outputs just consume an argument.
5934 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005935 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005936 break;
5937 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005938
Dan Gohman575fad32008-09-03 16:12:24 +00005939 // The return value of the call is this value. As such, there is no
5940 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005941 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005942 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00005943 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
5944 STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005945 } else {
5946 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00005947 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005948 }
5949 ++ResNo;
5950 break;
5951 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005952 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005953 break;
5954 case InlineAsm::isClobber:
5955 // Nothing to do.
5956 break;
5957 }
5958
5959 // If this is an input or an indirect output, process the call argument.
5960 // BasicBlocks are labels, currently appearing only in asm's.
5961 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005962 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005963 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005964 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005965 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005966 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005967
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00005968 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI,
5969 DAG.getDataLayout()).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005970 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005971
Dan Gohman575fad32008-09-03 16:12:24 +00005972 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005973
John Thompson1094c802010-09-13 18:15:37 +00005974 // Indirect operand accesses access memory.
5975 if (OpInfo.isIndirect)
5976 hasMemory = true;
5977 else {
5978 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005979 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005980 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005981 if (CType == TargetLowering::C_Memory) {
5982 hasMemory = true;
5983 break;
5984 }
5985 }
5986 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005987 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005988
John Thompson1094c802010-09-13 18:15:37 +00005989 SDValue Chain, Flag;
5990
5991 // We won't need to flush pending loads if this asm doesn't touch
5992 // memory and is nonvolatile.
5993 if (hasMemory || IA->hasSideEffects())
5994 Chain = getRoot();
5995 else
5996 Chain = DAG.getRoot();
5997
Chris Lattner160e8ab2008-10-18 18:49:30 +00005998 // Second pass over the constraints: compute which constraint option to use
5999 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006000 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006001 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006002
John Thompson8118ef82010-09-24 22:24:05 +00006003 // If this is an output operand with a matching input operand, look up the
6004 // matching input. If their types mismatch, e.g. one is an integer, the
6005 // other is floating point, or their sizes are different, flag it as an
6006 // error.
6007 if (OpInfo.hasMatchingInput()) {
6008 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006009
John Thompson8118ef82010-09-24 22:24:05 +00006010 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00006011 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6012 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6013 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6014 OpInfo.ConstraintVT);
6015 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6016 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6017 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006018 if ((OpInfo.ConstraintVT.isInteger() !=
6019 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006020 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006021 report_fatal_error("Unsupported asm: input constraint"
6022 " with a matching output constraint of"
6023 " incompatible type!");
6024 }
6025 Input.ConstraintVT = OpInfo.ConstraintVT;
6026 }
6027 }
6028
Dan Gohman575fad32008-09-03 16:12:24 +00006029 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006030 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006031
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006032 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6033 OpInfo.Type == InlineAsm::isClobber)
6034 continue;
6035
Dan Gohman575fad32008-09-03 16:12:24 +00006036 // If this is a memory input, and if the operand is not indirect, do what we
6037 // need to to provide an address for the memory input.
6038 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6039 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006040 assert((OpInfo.isMultipleAlternative ||
6041 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006042 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006043
Dan Gohman575fad32008-09-03 16:12:24 +00006044 // Memory operands really want the address of the value. If we don't have
6045 // an indirect input, put it in the constpool if we can, otherwise spill
6046 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006047 // TODO: This isn't quite right. We need to handle these according to
6048 // the addressing mode that the constraint wants. Also, this may take
6049 // an additional register for the computation and we don't want that
6050 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006051
Dan Gohman575fad32008-09-03 16:12:24 +00006052 // If the operand is a float, integer, or vector constant, spill to a
6053 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006054 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006055 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006056 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006057 OpInfo.CallOperand = DAG.getConstantPool(
6058 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman575fad32008-09-03 16:12:24 +00006059 } else {
6060 // Otherwise, create a stack slot and emit a store to it before the
6061 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006062 Type *Ty = OpVal->getType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006063 auto &DL = DAG.getDataLayout();
6064 uint64_t TySize = DL.getTypeAllocSize(Ty);
6065 unsigned Align = DL.getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006066 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006067 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00006068 SDValue StackSlot =
6069 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout()));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006070 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006071 OpInfo.CallOperand, StackSlot,
6072 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006073 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006074 OpInfo.CallOperand = StackSlot;
6075 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006076
Dan Gohman575fad32008-09-03 16:12:24 +00006077 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006078 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006079
Dan Gohman575fad32008-09-03 16:12:24 +00006080 // It is now an indirect operand.
6081 OpInfo.isIndirect = true;
6082 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006083
Dan Gohman575fad32008-09-03 16:12:24 +00006084 // If this constraint is for a specific register, allocate it before
6085 // anything else.
6086 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006087 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006088 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006089
Dan Gohman575fad32008-09-03 16:12:24 +00006090 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006091 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006092 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6093 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006094
Dan Gohman575fad32008-09-03 16:12:24 +00006095 // C_Register operands have already been allocated, Other/Memory don't need
6096 // to be.
6097 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006098 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006099 }
6100
Dan Gohman575fad32008-09-03 16:12:24 +00006101 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6102 std::vector<SDValue> AsmNodeOperands;
6103 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Mehdi Amini44ede332015-07-09 02:09:04 +00006104 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
6105 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006106
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006107 // If we have a !srcloc metadata node associated with it, we want to attach
6108 // this to the ultimately generated inline asm machineinstr. To do this, we
6109 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006110 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006111 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006112
Chad Rosier9e1274f2012-10-30 19:11:54 +00006113 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6114 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006115 unsigned ExtraInfo = 0;
6116 if (IA->hasSideEffects())
6117 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6118 if (IA->isAlignStack())
6119 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006120 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006121 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006122
6123 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6124 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6125 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6126
6127 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006128 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006129
Chad Rosier86f60502012-10-30 20:01:12 +00006130 // Ideally, we would only check against memory constraints. However, the
6131 // meaning of an other constraint can be target-specific and we can't easily
6132 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6133 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006134 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6135 OpInfo.ConstraintType == TargetLowering::C_Other) {
6136 if (OpInfo.Type == InlineAsm::isInput)
6137 ExtraInfo |= InlineAsm::Extra_MayLoad;
6138 else if (OpInfo.Type == InlineAsm::isOutput)
6139 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006140 else if (OpInfo.Type == InlineAsm::isClobber)
6141 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006142 }
6143 }
6144
Mehdi Amini44ede332015-07-09 02:09:04 +00006145 AsmNodeOperands.push_back(DAG.getTargetConstant(
6146 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006147
Dan Gohman575fad32008-09-03 16:12:24 +00006148 // Loop over all of the inputs, copying the operand values into the
6149 // appropriate registers and processing the output regs.
6150 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006151
Dan Gohman575fad32008-09-03 16:12:24 +00006152 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6153 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006154
Dan Gohman575fad32008-09-03 16:12:24 +00006155 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6156 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6157
6158 switch (OpInfo.Type) {
6159 case InlineAsm::isOutput: {
6160 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6161 OpInfo.ConstraintType != TargetLowering::C_Register) {
6162 // Memory output, or 'other' output (e.g. 'X' constraint).
6163 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6164
Daniel Sanders60f1db02015-03-13 12:45:09 +00006165 unsigned ConstraintID =
6166 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6167 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6168 "Failed to convert memory constraint code to constraint id.");
6169
Dan Gohman575fad32008-09-03 16:12:24 +00006170 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006171 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006172 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006173 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6174 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006175 AsmNodeOperands.push_back(OpInfo.CallOperand);
6176 break;
6177 }
6178
6179 // Otherwise, this is a register or register class output.
6180
6181 // Copy the output from the appropriate register. Find a register that
6182 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006183 if (OpInfo.AssignedRegs.Regs.empty()) {
6184 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006185 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006186 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006187 Twine(OpInfo.ConstraintCode) + "'");
6188 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006189 }
Dan Gohman575fad32008-09-03 16:12:24 +00006190
6191 // If this is an indirect operand, store through the pointer after the
6192 // asm.
6193 if (OpInfo.isIndirect) {
6194 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6195 OpInfo.CallOperandVal));
6196 } else {
6197 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006198 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006199 // Concatenate this output onto the outputs list.
6200 RetValRegs.append(OpInfo.AssignedRegs);
6201 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006202
Dan Gohman575fad32008-09-03 16:12:24 +00006203 // Add information to the INLINEASM node to know that this register is
6204 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006205 OpInfo.AssignedRegs
6206 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6207 ? InlineAsm::Kind_RegDefEarlyClobber
6208 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006209 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006210 break;
6211 }
6212 case InlineAsm::isInput: {
6213 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006214
Chris Lattner860df6e2008-10-17 16:47:46 +00006215 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006216 // If this is required to match an output register we have already set,
6217 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006218 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006219
Dan Gohman575fad32008-09-03 16:12:24 +00006220 // Scan until we find the definition we already emitted of this operand.
6221 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006222 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006223 for (; OperandNo; --OperandNo) {
6224 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006225 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006226 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006227 assert((InlineAsm::isRegDefKind(OpFlag) ||
6228 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6229 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006230 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006231 }
6232
Evan Cheng2e559232009-03-20 18:03:34 +00006233 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006234 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006235 if (InlineAsm::isRegDefKind(OpFlag) ||
6236 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006237 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006238 if (OpInfo.isIndirect) {
6239 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006240 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006241 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6242 " don't know how to handle tied "
6243 "indirect register inputs");
6244 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006245 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006246
Dan Gohman575fad32008-09-03 16:12:24 +00006247 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006248 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006249 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006250 MatchedRegs.RegVTs.push_back(RegVT);
6251 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006252 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006253 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006254 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006255 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6256 else {
6257 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006258 Ctx.emitError(CS.getInstruction(),
6259 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006260 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006261 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006262 }
6263 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006264 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006265 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006266 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006267 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006268 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006269 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006270 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006271 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006272 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006273
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006274 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6275 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6276 "Unexpected number of operands");
6277 // Add information to the INLINEASM node to know about this input.
6278 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006279 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006280 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6281 OpInfo.getMatchedOperand());
Mehdi Amini44ede332015-07-09 02:09:04 +00006282 AsmNodeOperands.push_back(DAG.getTargetConstant(
6283 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006284 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6285 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006286 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006287
Dale Johannesencaca5482010-07-13 20:17:05 +00006288 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006289 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6290 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006291 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006292
Dale Johannesencaca5482010-07-13 20:17:05 +00006293 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006294 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006295 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006296 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006297 if (Ops.empty()) {
6298 LLVMContext &Ctx = *DAG.getContext();
6299 Ctx.emitError(CS.getInstruction(),
6300 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006301 Twine(OpInfo.ConstraintCode) + "'");
6302 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006303 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006304
Dan Gohman575fad32008-09-03 16:12:24 +00006305 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006306 unsigned ResOpType =
6307 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mehdi Amini44ede332015-07-09 02:09:04 +00006308 AsmNodeOperands.push_back(DAG.getTargetConstant(
6309 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
Dan Gohman575fad32008-09-03 16:12:24 +00006310 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6311 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006312 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006313
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006314 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006315 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Mehdi Amini44ede332015-07-09 02:09:04 +00006316 assert(InOperandVal.getValueType() ==
6317 TLI.getPointerTy(DAG.getDataLayout()) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006318 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006319
Daniel Sanders60f1db02015-03-13 12:45:09 +00006320 unsigned ConstraintID =
6321 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6322 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6323 "Failed to convert memory constraint code to constraint id.");
6324
Dan Gohman575fad32008-09-03 16:12:24 +00006325 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006326 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006327 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006328 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6329 getCurSDLoc(),
6330 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006331 AsmNodeOperands.push_back(InOperandVal);
6332 break;
6333 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006334
Dan Gohman575fad32008-09-03 16:12:24 +00006335 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6336 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6337 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006338
6339 // TODO: Support this.
6340 if (OpInfo.isIndirect) {
6341 LLVMContext &Ctx = *DAG.getContext();
6342 Ctx.emitError(CS.getInstruction(),
6343 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006344 "for constraint '" +
6345 Twine(OpInfo.ConstraintCode) + "'");
6346 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006347 }
Dan Gohman575fad32008-09-03 16:12:24 +00006348
6349 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006350 if (OpInfo.AssignedRegs.Regs.empty()) {
6351 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006352 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006353 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006354 Twine(OpInfo.ConstraintCode) + "'");
6355 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006356 }
Dan Gohman575fad32008-09-03 16:12:24 +00006357
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006358 SDLoc dl = getCurSDLoc();
6359
6360 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006361 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006362
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006363 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006364 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006365 break;
6366 }
6367 case InlineAsm::isClobber: {
6368 // Add the clobbered value to the operand list, so that the register
6369 // allocator is aware that the physreg got clobbered.
6370 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006371 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006372 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006373 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006374 break;
6375 }
6376 }
6377 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006378
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006379 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006380 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006381 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006382
Andrew Trickef9de2a2013-05-25 02:42:55 +00006383 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006384 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006385 Flag = Chain.getValue(1);
6386
6387 // If this asm returns a register value, copy the result from that register
6388 // and set it as the value of the call.
6389 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006390 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006391 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006392
Chris Lattner160e8ab2008-10-18 18:49:30 +00006393 // FIXME: Why don't we do this for inline asms with MRVs?
6394 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00006395 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006396
Chris Lattner160e8ab2008-10-18 18:49:30 +00006397 // If any of the results of the inline asm is a vector, it may have the
6398 // wrong width/num elts. This can happen for register classes that can
6399 // contain multiple different value types. The preg or vreg allocated may
6400 // not have the same VT as was expected. Convert it to the right type
6401 // with bit_convert.
6402 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006403 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006404 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006405
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006406 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006407 ResultType.isInteger() && Val.getValueType().isInteger()) {
6408 // If a result value was tied to an input value, the computed result may
6409 // have a wider width than the expected result. Extract the relevant
6410 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006411 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006412 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006413
Chris Lattner160e8ab2008-10-18 18:49:30 +00006414 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006415 }
Dan Gohman6de25562008-10-18 01:03:45 +00006416
Dan Gohman575fad32008-09-03 16:12:24 +00006417 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006418 // Don't need to use this as a chain in this case.
6419 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6420 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006421 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006422
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006423 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006424
Dan Gohman575fad32008-09-03 16:12:24 +00006425 // Process indirect outputs, first output all of the flagged copies out of
6426 // physregs.
6427 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6428 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006429 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006430 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006431 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006432 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6433 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006434
Dan Gohman575fad32008-09-03 16:12:24 +00006435 // Emit the non-flagged stores from the physregs.
6436 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006437 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006438 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006439 StoresToEmit[i].first,
6440 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006441 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006442 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006443 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006444 }
6445
Dan Gohman575fad32008-09-03 16:12:24 +00006446 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006447 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006448
Dan Gohman575fad32008-09-03 16:12:24 +00006449 DAG.setRoot(Chain);
6450}
6451
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006452void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006453 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006454 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006455 getValue(I.getArgOperand(0)),
6456 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006457}
6458
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006459void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006460 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006461 const DataLayout &DL = DAG.getDataLayout();
Mehdi Amini44ede332015-07-09 02:09:04 +00006462 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6463 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006464 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006465 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006466 setValue(&I, V);
6467 DAG.setRoot(V.getValue(1));
6468}
6469
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006470void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006471 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006472 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006473 getValue(I.getArgOperand(0)),
6474 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006475}
6476
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006477void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006478 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006479 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006480 getValue(I.getArgOperand(0)),
6481 getValue(I.getArgOperand(1)),
6482 DAG.getSrcValue(I.getArgOperand(0)),
6483 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006484}
6485
Andrew Trick74f4c742013-10-31 17:18:24 +00006486/// \brief Lower an argument list according to the target calling convention.
6487///
6488/// \return A tuple of <return-value, token-chain>
6489///
6490/// This is a helper for lowering intrinsics that follow a target calling
6491/// convention or require stack pointer adjustment. Only a subset of the
6492/// intrinsic's operands need to participate in the calling convention.
6493std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006494SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006495 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006496 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006497 MachineBasicBlock *LandingPad,
6498 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006499 TargetLowering::ArgListTy Args;
6500 Args.reserve(NumArgs);
6501
6502 // Populate the argument list.
6503 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006504 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6505 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006506 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006507
6508 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6509
6510 TargetLowering::ArgListEntry Entry;
6511 Entry.Node = getValue(V);
6512 Entry.Ty = V->getType();
6513 Entry.setAttributes(&CS, AttrI);
6514 Args.push_back(Entry);
6515 }
6516
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006517 TargetLowering::CallLoweringInfo CLI(DAG);
6518 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006519 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006520 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006521
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006522 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006523}
6524
Andrew Trick4a1abb72013-11-22 19:07:36 +00006525/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6526/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006527///
6528/// Constants are converted to TargetConstants purely as an optimization to
6529/// avoid constant materialization and register allocation.
6530///
6531/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6532/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6533/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6534/// address materialization and register allocation, but may also be required
6535/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6536/// alloca in the entry block, then the runtime may assume that the alloca's
6537/// StackMap location can be read immediately after compilation and that the
6538/// location is valid at any point during execution (this is similar to the
6539/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6540/// only available in a register, then the runtime would need to trap when
6541/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006542static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006543 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006544 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006545 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6546 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006547 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6548 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006549 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006550 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006551 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006552 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6553 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006554 Ops.push_back(Builder.DAG.getTargetFrameIndex(
6555 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout())));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006556 } else
6557 Ops.push_back(OpVal);
6558 }
6559}
6560
Andrew Trick74f4c742013-10-31 17:18:24 +00006561/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6562void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6563 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6564 // [live variables...])
6565
6566 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6567
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006568 SDValue Chain, InFlag, Callee, NullPtr;
6569 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006570
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006571 SDLoc DL = getCurSDLoc();
6572 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006573 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006574
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006575 // The stackmap intrinsic only records the live variables (the arguemnts
6576 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6577 // intrinsic, this won't be lowered to a function call. This means we don't
6578 // have to worry about calling conventions and target specific lowering code.
6579 // Instead we perform the call lowering right here.
6580 //
6581 // chain, flag = CALLSEQ_START(chain, 0)
6582 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6583 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6584 //
6585 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6586 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006587
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006588 // Add the <id> and <numBytes> constants.
6589 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6590 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006591 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006592 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6593 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006594 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6595 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006596
Andrew Trick74f4c742013-10-31 17:18:24 +00006597 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006598 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006599
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006600 // We are not pushing any register mask info here on the operands list,
6601 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006602
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006603 // Push the chain and the glue flag.
6604 Ops.push_back(Chain);
6605 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006606
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006607 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006608 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006609 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6610 Chain = SDValue(SM, 0);
6611 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006612
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006613 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006614
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006615 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006616
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006617 // Set the root to the target-lowered call chain.
6618 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006619
6620 // Inform the Frame Information that we have a stackmap in this function.
6621 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006622}
6623
6624/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006625void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6626 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006627 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006628 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006629 // i8* <target>,
6630 // i32 <numArgs>,
6631 // [Args...],
6632 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006633
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006634 CallingConv::ID CC = CS.getCallingConv();
6635 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6636 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006637 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006638 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6639
6640 // Handle immediate and symbolic callees.
6641 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006642 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006643 /*isTarget=*/true);
6644 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6645 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6646 SDLoc(SymbolicCallee),
6647 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006648
6649 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006650 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006651 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006652
6653 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006654 // Intrinsics include all meta-operands up to but not including CC.
6655 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006656 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006657 "Not enough arguments provided to the patchpoint intrinsic");
6658
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006659 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006660 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006661 Type *ReturnTy =
6662 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006663 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006664 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006665 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006666
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006667 SDNode *CallEnd = Result.second.getNode();
6668 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006669 CallEnd = CallEnd->getOperand(0).getNode();
6670
Andrew Trick74f4c742013-10-31 17:18:24 +00006671 /// Get a call instruction from the call sequence chain.
6672 /// Tail calls are not allowed.
6673 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6674 "Expected a callseq node.");
6675 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006676 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006677
6678 // Replace the target specific call node with the patchable intrinsic.
6679 SmallVector<SDValue, 8> Ops;
6680
Andrew Tricka2428e02013-11-22 19:07:33 +00006681 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006682 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006683 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006684 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006685 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006686 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006687 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6688 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006689
Lang Hames65613a62015-04-22 06:02:31 +00006690 // Add the callee.
6691 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006692
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006693 // Adjust <numArgs> to account for any arguments that have been passed on the
6694 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006695 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006696 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6697 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006698 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006699
6700 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006701 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006702
6703 // Add the arguments we omitted previously. The register allocator should
6704 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006705 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006706 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006707 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006708
Andrew Tricka2428e02013-11-22 19:07:33 +00006709 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006710 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006711 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006712
6713 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006714 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006715
6716 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006717 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006718 Ops.push_back(*(Call->op_end()-2));
6719 else
6720 Ops.push_back(*(Call->op_end()-1));
6721
6722 // Push the chain (this is originally the first operand of the call, but
6723 // becomes now the last or second to last operand).
6724 Ops.push_back(*(Call->op_begin()));
6725
6726 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006727 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006728 Ops.push_back(*(Call->op_end()-1));
6729
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006730 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006731 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006732 // Create the return types based on the intrinsic definition
6733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6734 SmallVector<EVT, 3> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006735 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006736 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006737
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006738 // There is always a chain and a glue type at the end
6739 ValueVTs.push_back(MVT::Other);
6740 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006741 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006742 } else
6743 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6744
6745 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006746 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006747 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006748
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006749 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006750 if (HasDef) {
6751 if (IsAnyRegCC)
6752 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006753 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006754 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006755 }
Andrew Trick6664df12013-11-05 22:44:04 +00006756
6757 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006758 // call sequence. Furthermore the location of the chain and glue can change
6759 // when the AnyReg calling convention is used and the intrinsic returns a
6760 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006761 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006762 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6763 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6764 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6765 } else
6766 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006767 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006768
6769 // Inform the Frame Information that we have a patchpoint in this function.
6770 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006771}
6772
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006773/// Returns an AttributeSet representing the attributes applied to the return
6774/// value of the given call.
6775static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6776 SmallVector<Attribute::AttrKind, 2> Attrs;
6777 if (CLI.RetSExt)
6778 Attrs.push_back(Attribute::SExt);
6779 if (CLI.RetZExt)
6780 Attrs.push_back(Attribute::ZExt);
6781 if (CLI.IsInReg)
6782 Attrs.push_back(Attribute::InReg);
6783
6784 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6785 Attrs);
6786}
6787
Dan Gohman575fad32008-09-03 16:12:24 +00006788/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006789/// implementation, which just calls LowerCall.
6790/// FIXME: When all targets are
6791/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006792std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006793TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006794 // Handle the incoming return values from the call.
6795 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006796 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006797 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006798 SmallVector<uint64_t, 4> Offsets;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006799 auto &DL = CLI.DAG.getDataLayout();
Mehdi Amini56228da2015-07-09 01:57:34 +00006800 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006801
6802 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006803 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006804
6805 bool CanLowerReturn =
6806 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6807 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6808
6809 SDValue DemoteStackSlot;
6810 int DemoteStackIdx = -100;
6811 if (!CanLowerReturn) {
6812 // FIXME: equivalent assert?
6813 // assert(!CS.hasInAllocaArgument() &&
6814 // "sret demotion is incompatible with inalloca");
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006815 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
6816 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006817 MachineFunction &MF = CLI.DAG.getMachineFunction();
6818 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6819 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6820
Mehdi Amini44ede332015-07-09 02:09:04 +00006821 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006822 ArgListEntry Entry;
6823 Entry.Node = DemoteStackSlot;
6824 Entry.Ty = StackSlotPtrType;
6825 Entry.isSExt = false;
6826 Entry.isZExt = false;
6827 Entry.isInReg = false;
6828 Entry.isSRet = true;
6829 Entry.isNest = false;
6830 Entry.isByVal = false;
6831 Entry.isReturned = false;
6832 Entry.Alignment = Align;
6833 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6834 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006835
6836 // sret demotion isn't compatible with tail-calls, since the sret argument
6837 // points into the callers stack frame.
6838 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006839 } else {
6840 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6841 EVT VT = RetTys[I];
6842 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6843 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6844 for (unsigned i = 0; i != NumRegs; ++i) {
6845 ISD::InputArg MyFlags;
6846 MyFlags.VT = RegisterVT;
6847 MyFlags.ArgVT = VT;
6848 MyFlags.Used = CLI.IsReturnValueUsed;
6849 if (CLI.RetSExt)
6850 MyFlags.Flags.setSExt();
6851 if (CLI.RetZExt)
6852 MyFlags.Flags.setZExt();
6853 if (CLI.IsInReg)
6854 MyFlags.Flags.setInReg();
6855 CLI.Ins.push_back(MyFlags);
6856 }
Stephen Lin699808c2013-04-30 22:49:28 +00006857 }
6858 }
6859
Dan Gohman575fad32008-09-03 16:12:24 +00006860 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006861 CLI.Outs.clear();
6862 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006863 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006864 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006865 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00006866 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006867 Type *FinalType = Args[i].Ty;
6868 if (Args[i].isByVal)
6869 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6870 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6871 FinalType, CLI.CallConv, CLI.IsVarArg);
6872 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6873 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006874 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006875 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006876 SDValue Op = SDValue(Args[i].Node.getNode(),
6877 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006878 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006879 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006880
6881 if (Args[i].isZExt)
6882 Flags.setZExt();
6883 if (Args[i].isSExt)
6884 Flags.setSExt();
6885 if (Args[i].isInReg)
6886 Flags.setInReg();
6887 if (Args[i].isSRet)
6888 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006889 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006890 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006891 if (Args[i].isInAlloca) {
6892 Flags.setInAlloca();
6893 // Set the byval flag for CCAssignFn callbacks that don't know about
6894 // inalloca. This way we can know how many bytes we should've allocated
6895 // and how many bytes a callee cleanup function will pop. If we port
6896 // inalloca to more targets, we'll have to add custom inalloca handling
6897 // in the various CC lowering callbacks.
6898 Flags.setByVal();
6899 }
6900 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006901 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6902 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00006903 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006904 // For ByVal, alignment should come from FE. BE will guess if this
6905 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006906 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006907 if (Args[i].Alignment)
6908 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006909 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00006910 FrameAlign = getByValTypeAlignment(ElementTy, DL);
Dan Gohman575fad32008-09-03 16:12:24 +00006911 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006912 }
6913 if (Args[i].isNest)
6914 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006915 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006916 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006917 Flags.setOrigAlign(OriginalAlignment);
6918
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006919 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006920 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006921 SmallVector<SDValue, 4> Parts(NumParts);
6922 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6923
6924 if (Args[i].isSExt)
6925 ExtendKind = ISD::SIGN_EXTEND;
6926 else if (Args[i].isZExt)
6927 ExtendKind = ISD::ZERO_EXTEND;
6928
Stephen Lin699808c2013-04-30 22:49:28 +00006929 // Conservatively only handle 'returned' on non-vectors for now
6930 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6931 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6932 "unexpected use of 'returned'");
6933 // Before passing 'returned' to the target lowering code, ensure that
6934 // either the register MVT and the actual EVT are the same size or that
6935 // the return value and argument are extended in the same way; in these
6936 // cases it's safe to pass the argument register value unchanged as the
6937 // return register value (although it's at the target's option whether
6938 // to do so)
6939 // TODO: allow code generation to take advantage of partially preserved
6940 // registers rather than clobbering the entire register when the
6941 // parameter extension method is not compatible with the return
6942 // extension method
6943 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6944 (ExtendKind != ISD::ANY_EXTEND &&
6945 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6946 Flags.setReturned();
6947 }
6948
Craig Topperc0196b12014-04-14 00:51:57 +00006949 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6950 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006951
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006952 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006953 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006954 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006955 i < CLI.NumFixedArgs,
6956 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006957 if (NumParts > 1 && j == 0)
6958 MyFlags.Flags.setSplit();
6959 else if (j != 0)
6960 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006961
Justin Holewinskiaa583972012-05-25 16:35:28 +00006962 CLI.Outs.push_back(MyFlags);
6963 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006964 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006965
6966 if (NeedsRegBlock && Value == NumValues - 1)
6967 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006968 }
6969 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006970
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006971 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006972 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006973
6974 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006975 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006976 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006977 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006978 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006979 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006980 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006981
6982 // For a tail call, the return value is merely live-out and there aren't
6983 // any nodes in the DAG representing it. Return a special value to
6984 // indicate that a tail call has been emitted and no more Instructions
6985 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006986 if (CLI.IsTailCall) {
6987 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006988 return std::make_pair(SDValue(), SDValue());
6989 }
6990
Justin Holewinskiaa583972012-05-25 16:35:28 +00006991 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006992 assert(InVals[i].getNode() &&
6993 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006994 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006995 "LowerCall emitted a value with the wrong type!");
6996 });
6997
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006998 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006999 if (!CanLowerReturn) {
7000 // The instruction result is the result of loading from the
7001 // hidden sret parameter.
7002 SmallVector<EVT, 1> PVTs;
7003 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007004
Mehdi Amini56228da2015-07-09 01:57:34 +00007005 ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007006 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7007 EVT PtrVT = PVTs[0];
7008
7009 unsigned NumValues = RetTys.size();
7010 ReturnValues.resize(NumValues);
7011 SmallVector<SDValue, 4> Chains(NumValues);
7012
7013 for (unsigned i = 0; i < NumValues; ++i) {
7014 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007015 CLI.DAG.getConstant(Offsets[i], CLI.DL,
7016 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007017 SDValue L = CLI.DAG.getLoad(
7018 RetTys[i], CLI.DL, CLI.Chain, Add,
7019 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7020 false, false, 1);
7021 ReturnValues[i] = L;
7022 Chains[i] = L.getValue(1);
7023 }
7024
7025 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7026 } else {
7027 // Collect the legal value parts into potentially illegal values
7028 // that correspond to the original function's return values.
7029 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7030 if (CLI.RetSExt)
7031 AssertOp = ISD::AssertSext;
7032 else if (CLI.RetZExt)
7033 AssertOp = ISD::AssertZext;
7034 unsigned CurReg = 0;
7035 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7036 EVT VT = RetTys[I];
7037 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7038 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7039
7040 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7041 NumRegs, RegisterVT, VT, nullptr,
7042 AssertOp));
7043 CurReg += NumRegs;
7044 }
7045
7046 // For a function returning void, there is no return value. We can't create
7047 // such a node, so we just return a null return value in that case. In
7048 // that case, nothing will actually look at the value.
7049 if (ReturnValues.empty())
7050 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007051 }
7052
Justin Holewinskiaa583972012-05-25 16:35:28 +00007053 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007054 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007055 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007056}
7057
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007058void TargetLowering::LowerOperationWrapper(SDNode *N,
7059 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007060 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007061 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007062 if (Res.getNode())
7063 Results.push_back(Res);
7064}
7065
Dan Gohman21cea8a2010-04-17 15:26:15 +00007066SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007067 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007068}
7069
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007070void
7071SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007072 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007073 assert((Op.getOpcode() != ISD::CopyFromReg ||
7074 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7075 "Copy from a reg to the same reg!");
7076 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7077
Eric Christopher58a24612014-10-08 09:50:54 +00007078 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007079 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
7080 V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007081 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007082
7083 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7084 FuncInfo.PreferredExtendType.end())
7085 ? ISD::ANY_EXTEND
7086 : FuncInfo.PreferredExtendType[V];
7087 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007088 PendingExports.push_back(Chain);
7089}
7090
7091#include "llvm/CodeGen/SelectionDAGISel.h"
7092
Eli Friedman441a01a2011-05-05 16:53:34 +00007093/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7094/// entry block, return true. This includes arguments used by switches, since
7095/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007096static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007097 // With FastISel active, we may be splitting blocks, so force creation
7098 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007099 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007100 return A->use_empty();
7101
7102 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007103 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007104 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7105 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007106
Eli Friedman441a01a2011-05-05 16:53:34 +00007107 return true;
7108}
7109
Eli Bendersky33ebf832013-02-28 23:09:18 +00007110void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007111 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007112 SDLoc dl = SDB->getCurSDLoc();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007113 const DataLayout &DL = DAG.getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007114 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007115
Dan Gohmand16aa542010-05-29 17:03:36 +00007116 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007117 // Put in an sret pointer parameter before all the other parameters.
7118 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007119 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7120 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007121
7122 // NOTE: Assuming that a pointer will never break down to more than one VT
7123 // or one register.
7124 ISD::ArgFlagsTy Flags;
7125 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007126 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007127 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7128 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007129 Ins.push_back(RetArg);
7130 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007131
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007132 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007133 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007134 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007135 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007136 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007137 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007138 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007139 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007140 Type *FinalType = I->getType();
7141 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7142 FinalType = cast<PointerType>(FinalType)->getElementType();
7143 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7144 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007145 for (unsigned Value = 0, NumValues = ValueVTs.size();
7146 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007147 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007148 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007149 ISD::ArgFlagsTy Flags;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007150 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007151
Bill Wendling94dcaf82012-12-30 12:45:13 +00007152 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007153 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007154 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007155 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007156 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007157 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007158 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007159 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007160 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007161 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007162 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7163 Flags.setInAlloca();
7164 // Set the byval flag for CCAssignFn callbacks that don't know about
7165 // inalloca. This way we can know how many bytes we should've allocated
7166 // and how many bytes a callee cleanup function will pop. If we port
7167 // inalloca to more targets, we'll have to add custom inalloca handling
7168 // in the various CC lowering callbacks.
7169 Flags.setByVal();
7170 }
7171 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007172 PointerType *Ty = cast<PointerType>(I->getType());
7173 Type *ElementTy = Ty->getElementType();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007174 Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007175 // For ByVal, alignment should be passed from FE. BE will guess if
7176 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007177 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007178 if (F.getParamAlignment(Idx))
7179 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007180 else
Mehdi Amini5c183d52015-07-09 02:09:28 +00007181 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007182 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007183 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007184 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007185 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007186 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007187 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007188 Flags.setOrigAlign(OriginalAlignment);
7189
Bill Wendlingf7719082013-06-06 00:43:09 +00007190 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7191 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007192 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007193 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7194 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007195 if (NumRegs > 1 && i == 0)
7196 MyFlags.Flags.setSplit();
7197 // if it isn't first piece, alignment must be 1
7198 else if (i > 0)
7199 MyFlags.Flags.setOrigAlign(1);
7200 Ins.push_back(MyFlags);
7201 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007202 if (NeedsRegBlock && Value == NumValues - 1)
7203 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007204 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007205 }
7206 }
7207
7208 // Call the target to set up the argument values.
7209 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007210 SDValue NewRoot = TLI->LowerFormalArguments(
7211 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007212
7213 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007214 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007215 "LowerFormalArguments didn't return a valid chain!");
7216 assert(InVals.size() == Ins.size() &&
7217 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007218 DEBUG({
7219 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7220 assert(InVals[i].getNode() &&
7221 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007222 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007223 "LowerFormalArguments emitted a value with the wrong type!");
7224 }
7225 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007226
Dan Gohman695d8112009-08-06 15:37:27 +00007227 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007228 DAG.setRoot(NewRoot);
7229
7230 // Set up the argument values.
7231 unsigned i = 0;
7232 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007233 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007234 // Create a virtual register for the sret pointer, and put in a copy
7235 // from the sret argument into it.
7236 SmallVector<EVT, 1> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007237 ComputeValueVTs(*TLI, DAG.getDataLayout(),
7238 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007239 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007240 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007241 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007242 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007243 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007244
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007245 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007246 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007247 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007248 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007249 NewRoot =
7250 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007251 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007252
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007253 // i indexes lowered arguments. Bump it past the hidden sret argument.
7254 // Idx indexes LLVM arguments. Don't touch it.
7255 ++i;
7256 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007257
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007258 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007259 ++I, ++Idx) {
7260 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007261 SmallVector<EVT, 4> ValueVTs;
Mehdi Amini56228da2015-07-09 01:57:34 +00007262 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007263 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007264
7265 // If this argument is unused then remember its value. It is used to generate
7266 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007267 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007268 SDB->setUnusedArgValue(I, InVals[i]);
7269
Adrian Prantl9c930592013-05-16 23:44:12 +00007270 // Also remember any frame index for use in FastISel.
7271 if (FrameIndexSDNode *FI =
7272 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7273 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7274 }
7275
Eli Friedman441a01a2011-05-05 16:53:34 +00007276 for (unsigned Val = 0; Val != NumValues; ++Val) {
7277 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007278 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7279 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007280
7281 if (!I->use_empty()) {
7282 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007283 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007284 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007285 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007286 AssertOp = ISD::AssertZext;
7287
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007288 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007289 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007290 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007291 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007292
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007293 i += NumParts;
7294 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007295
Eli Friedman441a01a2011-05-05 16:53:34 +00007296 // We don't need to do anything else for unused arguments.
7297 if (ArgValues.empty())
7298 continue;
7299
Devang Patel9d904e12011-09-08 22:59:09 +00007300 // Note down frame index.
7301 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007302 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007303 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007304
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007305 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007306 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007307
Eli Friedman441a01a2011-05-05 16:53:34 +00007308 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007309 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007310 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007311 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7312 if (FrameIndexSDNode *FI =
7313 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7314 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7315 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007316
Eli Friedman441a01a2011-05-05 16:53:34 +00007317 // If this argument is live outside of the entry block, insert a copy from
7318 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007319 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007320 // If we can, though, try to skip creating an unnecessary vreg.
7321 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007322 // general. It's also subtly incompatible with the hacks FastISel
7323 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007324 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7325 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7326 FuncInfo->ValueMap[I] = Reg;
7327 continue;
7328 }
7329 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007330 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007331 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007332 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007333 }
Dan Gohman575fad32008-09-03 16:12:24 +00007334 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007335
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007336 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007337
7338 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007339 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007340}
7341
7342/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7343/// ensure constants are generated when needed. Remember the virtual registers
7344/// that need to be added to the Machine PHI nodes as input. We cannot just
7345/// directly add them, because expansion might result in multiple MBB's for one
7346/// BB. As such, the start of the BB might correspond to a different MBB than
7347/// the end.
7348///
7349void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007350SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007351 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007352
7353 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7354
Hans Wennborg5b646572015-03-19 00:57:51 +00007355 // Check PHI nodes in successors that expect a value to be available from this
7356 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007357 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007358 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007359 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007360 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007361
Dan Gohman575fad32008-09-03 16:12:24 +00007362 // If this terminator has multiple identical successors (common for
7363 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007364 if (!SuccsHandled.insert(SuccMBB).second)
7365 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007366
Dan Gohman575fad32008-09-03 16:12:24 +00007367 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007368
7369 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7370 // nodes and Machine PHI nodes, but the incoming operands have not been
7371 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007372 for (BasicBlock::const_iterator I = SuccBB->begin();
7373 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007374 // Ignore dead phi's.
7375 if (PN->use_empty()) continue;
7376
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007377 // Skip empty types
7378 if (PN->getType()->isEmptyTy())
7379 continue;
7380
Dan Gohman575fad32008-09-03 16:12:24 +00007381 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007382 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007383
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007384 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007385 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007386 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007387 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007388 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007389 }
7390 Reg = RegOut;
7391 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007392 DenseMap<const Value *, unsigned>::iterator I =
7393 FuncInfo.ValueMap.find(PHIOp);
7394 if (I != FuncInfo.ValueMap.end())
7395 Reg = I->second;
7396 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007397 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007398 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007399 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007400 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007401 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007402 }
7403 }
7404
7405 // Remember that this register needs to added to the machine PHI node as
7406 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007407 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007408 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini56228da2015-07-09 01:57:34 +00007409 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007410 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007411 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007412 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007413 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007414 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007415 Reg += NumRegisters;
7416 }
7417 }
7418 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007419
Dan Gohmanc594eab2010-04-22 20:46:50 +00007420 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007421}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007422
7423/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7424/// is 0.
7425MachineBasicBlock *
7426SelectionDAGBuilder::StackProtectorDescriptor::
7427AddSuccessorMBB(const BasicBlock *BB,
7428 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007429 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007430 MachineBasicBlock *SuccMBB) {
7431 // If SuccBB has not been created yet, create it.
7432 if (!SuccMBB) {
7433 MachineFunction *MF = ParentMBB->getParent();
7434 MachineFunction::iterator BBI = ParentMBB;
7435 SuccMBB = MF->CreateMachineBasicBlock(BB);
7436 MF->insert(++BBI, SuccMBB);
7437 }
7438 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007439 ParentMBB->addSuccessor(
7440 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007441 return SuccMBB;
7442}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007443
7444MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7445 MachineFunction::iterator I = MBB;
7446 if (++I == FuncInfo.MF->end())
7447 return nullptr;
7448 return I;
7449}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007450
7451/// During lowering new call nodes can be created (such as memset, etc.).
7452/// Those will become new roots of the current DAG, but complications arise
7453/// when they are tail calls. In such cases, the call lowering will update
7454/// the root, but the builder still needs to know that a tail call has been
7455/// lowered in order to avoid generating an additional return.
7456void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7457 // If the node is null, we do have a tail call.
7458 if (MaybeTC.getNode() != nullptr)
7459 DAG.setRoot(MaybeTC);
7460 else
7461 HasTailCall = true;
7462}
7463
Hans Wennborg0867b152015-04-23 16:45:24 +00007464bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7465 unsigned *TotalCases, unsigned First,
7466 unsigned Last) {
7467 assert(Last >= First);
7468 assert(TotalCases[Last] >= TotalCases[First]);
7469
7470 APInt LowCase = Clusters[First].Low->getValue();
7471 APInt HighCase = Clusters[Last].High->getValue();
7472 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7473
7474 // FIXME: A range of consecutive cases has 100% density, but only requires one
7475 // comparison to lower. We should discriminate against such consecutive ranges
7476 // in jump tables.
7477
7478 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7479 uint64_t Range = Diff + 1;
7480
7481 uint64_t NumCases =
7482 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7483
7484 assert(NumCases < UINT64_MAX / 100);
7485 assert(Range >= NumCases);
7486
7487 return NumCases * 100 >= Range * MinJumpTableDensity;
7488}
7489
7490static inline bool areJTsAllowed(const TargetLowering &TLI) {
7491 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7492 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7493}
7494
7495bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7496 unsigned First, unsigned Last,
7497 const SwitchInst *SI,
7498 MachineBasicBlock *DefaultMBB,
7499 CaseCluster &JTCluster) {
7500 assert(First <= Last);
7501
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007502 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007503 unsigned NumCmps = 0;
7504 std::vector<MachineBasicBlock*> Table;
7505 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7506 for (unsigned I = First; I <= Last; ++I) {
7507 assert(Clusters[I].Kind == CC_Range);
7508 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007509 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007510 APInt Low = Clusters[I].Low->getValue();
7511 APInt High = Clusters[I].High->getValue();
7512 NumCmps += (Low == High) ? 1 : 2;
7513 if (I != First) {
7514 // Fill the gap between this and the previous cluster.
7515 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7516 assert(PreviousHigh.slt(Low));
7517 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7518 for (uint64_t J = 0; J < Gap; J++)
7519 Table.push_back(DefaultMBB);
7520 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007521 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7522 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007523 Table.push_back(Clusters[I].MBB);
7524 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7525 }
7526
7527 unsigned NumDests = JTWeights.size();
7528 if (isSuitableForBitTests(NumDests, NumCmps,
7529 Clusters[First].Low->getValue(),
7530 Clusters[Last].High->getValue())) {
7531 // Clusters[First..Last] should be lowered as bit tests instead.
7532 return false;
7533 }
7534
7535 // Create the MBB that will load from and jump through the table.
7536 // Note: We create it here, but it's not inserted into the function yet.
7537 MachineFunction *CurMF = FuncInfo.MF;
7538 MachineBasicBlock *JumpTableMBB =
7539 CurMF->CreateMachineBasicBlock(SI->getParent());
7540
7541 // Add successors. Note: use table order for determinism.
7542 SmallPtrSet<MachineBasicBlock *, 8> Done;
7543 for (MachineBasicBlock *Succ : Table) {
7544 if (Done.count(Succ))
7545 continue;
7546 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7547 Done.insert(Succ);
7548 }
7549
7550 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7551 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7552 ->createJumpTableIndex(Table);
7553
7554 // Set up the jump table info.
7555 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7556 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7557 Clusters[Last].High->getValue(), SI->getCondition(),
7558 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007559 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007560
7561 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7562 JTCases.size() - 1, Weight);
7563 return true;
7564}
7565
7566void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7567 const SwitchInst *SI,
7568 MachineBasicBlock *DefaultMBB) {
7569#ifndef NDEBUG
7570 // Clusters must be non-empty, sorted, and only contain Range clusters.
7571 assert(!Clusters.empty());
7572 for (CaseCluster &C : Clusters)
7573 assert(C.Kind == CC_Range);
7574 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7575 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7576#endif
7577
7578 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7579 if (!areJTsAllowed(TLI))
7580 return;
7581
7582 const int64_t N = Clusters.size();
7583 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7584
Hans Wennborg67d492a2015-06-18 22:22:30 +00007585 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7586 SmallVector<unsigned, 8> TotalCases(N);
7587
7588 for (unsigned i = 0; i < N; ++i) {
7589 APInt Hi = Clusters[i].High->getValue();
7590 APInt Lo = Clusters[i].Low->getValue();
7591 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7592 if (i != 0)
7593 TotalCases[i] += TotalCases[i - 1];
7594 }
7595
7596 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7597 // Cheap case: the whole range might be suitable for jump table.
7598 CaseCluster JTCluster;
7599 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7600 Clusters[0] = JTCluster;
7601 Clusters.resize(1);
7602 return;
7603 }
7604 }
7605
7606 // The algorithm below is not suitable for -O0.
7607 if (TM.getOptLevel() == CodeGenOpt::None)
7608 return;
7609
Hans Wennborg0867b152015-04-23 16:45:24 +00007610 // Split Clusters into minimum number of dense partitions. The algorithm uses
7611 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7612 // for the Case Statement'" (1994), but builds the MinPartitions array in
7613 // reverse order to make it easier to reconstruct the partitions in ascending
7614 // order. In the choice between two optimal partitionings, it picks the one
7615 // which yields more jump tables.
7616
7617 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7618 SmallVector<unsigned, 8> MinPartitions(N);
7619 // LastElement[i] is the last element of the partition starting at i.
7620 SmallVector<unsigned, 8> LastElement(N);
7621 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7622 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007623
7624 // Base case: There is only one way to partition Clusters[N-1].
7625 MinPartitions[N - 1] = 1;
7626 LastElement[N - 1] = N - 1;
7627 assert(MinJumpTableSize > 1);
7628 NumTables[N - 1] = 0;
7629
7630 // Note: loop indexes are signed to avoid underflow.
7631 for (int64_t i = N - 2; i >= 0; i--) {
7632 // Find optimal partitioning of Clusters[i..N-1].
7633 // Baseline: Put Clusters[i] into a partition on its own.
7634 MinPartitions[i] = MinPartitions[i + 1] + 1;
7635 LastElement[i] = i;
7636 NumTables[i] = NumTables[i + 1];
7637
7638 // Search for a solution that results in fewer partitions.
7639 for (int64_t j = N - 1; j > i; j--) {
7640 // Try building a partition from Clusters[i..j].
7641 if (isDense(Clusters, &TotalCases[0], i, j)) {
7642 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7643 bool IsTable = j - i + 1 >= MinJumpTableSize;
7644 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7645
7646 // If this j leads to fewer partitions, or same number of partitions
7647 // with more lookup tables, it is a better partitioning.
7648 if (NumPartitions < MinPartitions[i] ||
7649 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7650 MinPartitions[i] = NumPartitions;
7651 LastElement[i] = j;
7652 NumTables[i] = Tables;
7653 }
7654 }
7655 }
7656 }
7657
7658 // Iterate over the partitions, replacing some with jump tables in-place.
7659 unsigned DstIndex = 0;
7660 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7661 Last = LastElement[First];
7662 assert(Last >= First);
7663 assert(DstIndex <= First);
7664 unsigned NumClusters = Last - First + 1;
7665
7666 CaseCluster JTCluster;
7667 if (NumClusters >= MinJumpTableSize &&
7668 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7669 Clusters[DstIndex++] = JTCluster;
7670 } else {
7671 for (unsigned I = First; I <= Last; ++I)
7672 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7673 }
7674 }
7675 Clusters.resize(DstIndex);
7676}
7677
7678bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7679 // FIXME: Using the pointer type doesn't seem ideal.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00007680 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits();
Hans Wennborg0867b152015-04-23 16:45:24 +00007681 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7682 return Range <= BW;
7683}
7684
7685bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7686 unsigned NumCmps,
7687 const APInt &Low,
7688 const APInt &High) {
7689 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7690 // range of cases both require only one branch to lower. Just looking at the
7691 // number of clusters and destinations should be enough to decide whether to
7692 // build bit tests.
7693
7694 // To lower a range with bit tests, the range must fit the bitwidth of a
7695 // machine word.
7696 if (!rangeFitsInWord(Low, High))
7697 return false;
7698
7699 // Decide whether it's profitable to lower this range with bit tests. Each
7700 // destination requires a bit test and branch, and there is an overall range
7701 // check branch. For a small number of clusters, separate comparisons might be
7702 // cheaper, and for many destinations, splitting the range might be better.
7703 return (NumDests == 1 && NumCmps >= 3) ||
7704 (NumDests == 2 && NumCmps >= 5) ||
7705 (NumDests == 3 && NumCmps >= 6);
7706}
7707
7708bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7709 unsigned First, unsigned Last,
7710 const SwitchInst *SI,
7711 CaseCluster &BTCluster) {
7712 assert(First <= Last);
7713 if (First == Last)
7714 return false;
7715
7716 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7717 unsigned NumCmps = 0;
7718 for (int64_t I = First; I <= Last; ++I) {
7719 assert(Clusters[I].Kind == CC_Range);
7720 Dests.set(Clusters[I].MBB->getNumber());
7721 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7722 }
7723 unsigned NumDests = Dests.count();
7724
7725 APInt Low = Clusters[First].Low->getValue();
7726 APInt High = Clusters[Last].High->getValue();
7727 assert(Low.slt(High));
7728
7729 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7730 return false;
7731
7732 APInt LowBound;
7733 APInt CmpRange;
7734
Mehdi Amini44ede332015-07-09 02:09:04 +00007735 const int BitWidth = DAG.getTargetLoweringInfo()
7736 .getPointerTy(DAG.getDataLayout())
7737 .getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007738 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007739
7740 if (Low.isNonNegative() && High.slt(BitWidth)) {
7741 // Optimize the case where all the case values fit in a
7742 // word without having to subtract minValue. In this case,
7743 // we can optimize away the subtraction.
7744 LowBound = APInt::getNullValue(Low.getBitWidth());
7745 CmpRange = High;
7746 } else {
7747 LowBound = Low;
7748 CmpRange = High - Low;
7749 }
7750
7751 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007752 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007753 for (unsigned i = First; i <= Last; ++i) {
7754 // Find the CaseBits for this destination.
7755 unsigned j;
7756 for (j = 0; j < CBV.size(); ++j)
7757 if (CBV[j].BB == Clusters[i].MBB)
7758 break;
7759 if (j == CBV.size())
7760 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7761 CaseBits *CB = &CBV[j];
7762
7763 // Update Mask, Bits and ExtraWeight.
7764 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7765 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007766 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7767 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7768 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007769 CB->ExtraWeight += Clusters[i].Weight;
7770 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007771 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007772 }
7773
7774 BitTestInfo BTI;
7775 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007776 // Sort by weight first, number of bits second.
7777 if (a.ExtraWeight != b.ExtraWeight)
7778 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007779 return a.Bits > b.Bits;
7780 });
7781
7782 for (auto &CB : CBV) {
7783 MachineBasicBlock *BitTestBB =
7784 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7785 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7786 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007787 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7788 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7789 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007790
7791 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7792 BitTestCases.size() - 1, TotalWeight);
7793 return true;
7794}
7795
7796void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7797 const SwitchInst *SI) {
7798// Partition Clusters into as few subsets as possible, where each subset has a
7799// range that fits in a machine word and has <= 3 unique destinations.
7800
7801#ifndef NDEBUG
7802 // Clusters must be sorted and contain Range or JumpTable clusters.
7803 assert(!Clusters.empty());
7804 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7805 for (const CaseCluster &C : Clusters)
7806 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7807 for (unsigned i = 1; i < Clusters.size(); ++i)
7808 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7809#endif
7810
Hans Wennborg67d492a2015-06-18 22:22:30 +00007811 // The algorithm below is not suitable for -O0.
7812 if (TM.getOptLevel() == CodeGenOpt::None)
7813 return;
7814
Hans Wennborg0867b152015-04-23 16:45:24 +00007815 // If target does not have legal shift left, do not emit bit tests at all.
7816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00007817 EVT PTy = TLI.getPointerTy(DAG.getDataLayout());
Hans Wennborg0867b152015-04-23 16:45:24 +00007818 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7819 return;
7820
7821 int BitWidth = PTy.getSizeInBits();
7822 const int64_t N = Clusters.size();
7823
7824 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7825 SmallVector<unsigned, 8> MinPartitions(N);
7826 // LastElement[i] is the last element of the partition starting at i.
7827 SmallVector<unsigned, 8> LastElement(N);
7828
7829 // FIXME: This might not be the best algorithm for finding bit test clusters.
7830
7831 // Base case: There is only one way to partition Clusters[N-1].
7832 MinPartitions[N - 1] = 1;
7833 LastElement[N - 1] = N - 1;
7834
7835 // Note: loop indexes are signed to avoid underflow.
7836 for (int64_t i = N - 2; i >= 0; --i) {
7837 // Find optimal partitioning of Clusters[i..N-1].
7838 // Baseline: Put Clusters[i] into a partition on its own.
7839 MinPartitions[i] = MinPartitions[i + 1] + 1;
7840 LastElement[i] = i;
7841
7842 // Search for a solution that results in fewer partitions.
7843 // Note: the search is limited by BitWidth, reducing time complexity.
7844 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7845 // Try building a partition from Clusters[i..j].
7846
7847 // Check the range.
7848 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7849 Clusters[j].High->getValue()))
7850 continue;
7851
7852 // Check nbr of destinations and cluster types.
7853 // FIXME: This works, but doesn't seem very efficient.
7854 bool RangesOnly = true;
7855 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7856 for (int64_t k = i; k <= j; k++) {
7857 if (Clusters[k].Kind != CC_Range) {
7858 RangesOnly = false;
7859 break;
7860 }
7861 Dests.set(Clusters[k].MBB->getNumber());
7862 }
7863 if (!RangesOnly || Dests.count() > 3)
7864 break;
7865
7866 // Check if it's a better partition.
7867 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7868 if (NumPartitions < MinPartitions[i]) {
7869 // Found a better partition.
7870 MinPartitions[i] = NumPartitions;
7871 LastElement[i] = j;
7872 }
7873 }
7874 }
7875
7876 // Iterate over the partitions, replacing with bit-test clusters in-place.
7877 unsigned DstIndex = 0;
7878 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7879 Last = LastElement[First];
7880 assert(First <= Last);
7881 assert(DstIndex <= First);
7882
7883 CaseCluster BitTestCluster;
7884 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7885 Clusters[DstIndex++] = BitTestCluster;
7886 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007887 size_t NumClusters = Last - First + 1;
7888 std::memmove(&Clusters[DstIndex], &Clusters[First],
7889 sizeof(Clusters[0]) * NumClusters);
7890 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007891 }
7892 }
7893 Clusters.resize(DstIndex);
7894}
7895
7896void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7897 MachineBasicBlock *SwitchMBB,
7898 MachineBasicBlock *DefaultMBB) {
7899 MachineFunction *CurMF = FuncInfo.MF;
7900 MachineBasicBlock *NextMBB = nullptr;
7901 MachineFunction::iterator BBI = W.MBB;
7902 if (++BBI != FuncInfo.MF->end())
7903 NextMBB = BBI;
7904
7905 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7906
7907 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7908
7909 if (Size == 2 && W.MBB == SwitchMBB) {
7910 // If any two of the cases has the same destination, and if one value
7911 // is the same as the other, but has one bit unset that the other has set,
7912 // use bit manipulation to do two compares at once. For example:
7913 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7914 // TODO: This could be extended to merge any 2 cases in switches with 3
7915 // cases.
7916 // TODO: Handle cases where W.CaseBB != SwitchBB.
7917 CaseCluster &Small = *W.FirstCluster;
7918 CaseCluster &Big = *W.LastCluster;
7919
7920 if (Small.Low == Small.High && Big.Low == Big.High &&
7921 Small.MBB == Big.MBB) {
7922 const APInt &SmallValue = Small.Low->getValue();
7923 const APInt &BigValue = Big.Low->getValue();
7924
7925 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007926 APInt CommonBit = BigValue ^ SmallValue;
7927 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007928 SDValue CondLHS = getValue(Cond);
7929 EVT VT = CondLHS.getValueType();
7930 SDLoc DL = getCurSDLoc();
7931
7932 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007933 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007934 SDValue Cond = DAG.getSetCC(
7935 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7936 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007937
7938 // Update successor info.
7939 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7940 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7941 addSuccessorWithWeight(
7942 SwitchMBB, DefaultMBB,
7943 // The default destination is the first successor in IR.
7944 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7945 : 0);
7946
7947 // Insert the true branch.
7948 SDValue BrCond =
7949 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7950 DAG.getBasicBlock(Small.MBB));
7951 // Insert the false branch.
7952 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7953 DAG.getBasicBlock(DefaultMBB));
7954
7955 DAG.setRoot(BrCond);
7956 return;
7957 }
7958 }
7959 }
7960
7961 if (TM.getOptLevel() != CodeGenOpt::None) {
7962 // Order cases by weight so the most likely case will be checked first.
7963 std::sort(W.FirstCluster, W.LastCluster + 1,
7964 [](const CaseCluster &a, const CaseCluster &b) {
7965 return a.Weight > b.Weight;
7966 });
7967
Hans Wennborg67c03752015-04-27 23:35:22 +00007968 // Rearrange the case blocks so that the last one falls through if possible
7969 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007970 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7971 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007972 if (I->Weight > W.LastCluster->Weight)
7973 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007974 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7975 std::swap(*I, *W.LastCluster);
7976 break;
7977 }
7978 }
7979 }
7980
7981 // Compute total weight.
7982 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007983 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007984 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007985 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7986 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007987
7988 MachineBasicBlock *CurMBB = W.MBB;
7989 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7990 MachineBasicBlock *Fallthrough;
7991 if (I == W.LastCluster) {
7992 // For the last cluster, fall through to the default destination.
7993 Fallthrough = DefaultMBB;
7994 } else {
7995 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7996 CurMF->insert(BBI, Fallthrough);
7997 // Put Cond in a virtual register to make it available from the new blocks.
7998 ExportFromCurrentBlock(Cond);
7999 }
8000
8001 switch (I->Kind) {
8002 case CC_JumpTable: {
8003 // FIXME: Optimize away range check based on pivot comparisons.
8004 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
8005 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
8006
8007 // The jump block hasn't been inserted yet; insert it here.
8008 MachineBasicBlock *JumpMBB = JT->MBB;
8009 CurMF->insert(BBI, JumpMBB);
8010 addSuccessorWithWeight(CurMBB, Fallthrough);
8011 addSuccessorWithWeight(CurMBB, JumpMBB);
8012
8013 // The jump table header will be inserted in our current block, do the
8014 // range check, and fall through to our fallthrough block.
8015 JTH->HeaderBB = CurMBB;
8016 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
8017
8018 // If we're in the right place, emit the jump table header right now.
8019 if (CurMBB == SwitchMBB) {
8020 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
8021 JTH->Emitted = true;
8022 }
8023 break;
8024 }
8025 case CC_BitTests: {
8026 // FIXME: Optimize away range check based on pivot comparisons.
8027 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
8028
8029 // The bit test blocks haven't been inserted yet; insert them here.
8030 for (BitTestCase &BTC : BTB->Cases)
8031 CurMF->insert(BBI, BTC.ThisBB);
8032
8033 // Fill in fields of the BitTestBlock.
8034 BTB->Parent = CurMBB;
8035 BTB->Default = Fallthrough;
8036
8037 // If we're in the right place, emit the bit test header header right now.
8038 if (CurMBB ==SwitchMBB) {
8039 visitBitTestHeader(*BTB, SwitchMBB);
8040 BTB->Emitted = true;
8041 }
8042 break;
8043 }
8044 case CC_Range: {
8045 const Value *RHS, *LHS, *MHS;
8046 ISD::CondCode CC;
8047 if (I->Low == I->High) {
8048 // Check Cond == I->Low.
8049 CC = ISD::SETEQ;
8050 LHS = Cond;
8051 RHS=I->Low;
8052 MHS = nullptr;
8053 } else {
8054 // Check I->Low <= Cond <= I->High.
8055 CC = ISD::SETLE;
8056 LHS = I->Low;
8057 MHS = Cond;
8058 RHS = I->High;
8059 }
8060
8061 // The false weight is the sum of all unhandled cases.
8062 UnhandledWeights -= I->Weight;
8063 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
8064 UnhandledWeights);
8065
8066 if (CurMBB == SwitchMBB)
8067 visitSwitchCase(CB, SwitchMBB);
8068 else
8069 SwitchCases.push_back(CB);
8070
8071 break;
8072 }
8073 }
8074 CurMBB = Fallthrough;
8075 }
8076}
8077
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008078unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
8079 CaseClusterIt First,
8080 CaseClusterIt Last) {
8081 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
8082 if (X.Weight != CC.Weight)
8083 return X.Weight > CC.Weight;
8084
8085 // Ties are broken by comparing the case value.
8086 return X.Low->getValue().slt(CC.Low->getValue());
8087 });
8088}
8089
Hans Wennborg0867b152015-04-23 16:45:24 +00008090void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8091 const SwitchWorkListItem &W,
8092 Value *Cond,
8093 MachineBasicBlock *SwitchMBB) {
8094 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8095 "Clusters not sorted?");
8096
Daniel Jasper0366cd22015-04-30 08:51:13 +00008097 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008098
Hans Wennborg4b828d32015-04-30 00:57:37 +00008099 // Balance the tree based on branch weights to create a near-optimal (in terms
8100 // of search time given key frequency) binary search tree. See e.g. Kurt
8101 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8102 CaseClusterIt LastLeft = W.FirstCluster;
8103 CaseClusterIt FirstRight = W.LastCluster;
8104 uint32_t LeftWeight = LastLeft->Weight;
8105 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008106
Hans Wennborg4b828d32015-04-30 00:57:37 +00008107 // Move LastLeft and FirstRight towards each other from opposite directions to
8108 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008109 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8110 // taken to ensure 0-weight nodes are distributed evenly.
8111 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008112 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008113 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008114 LeftWeight += (++LastLeft)->Weight;
8115 else
8116 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008117 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008118 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008119
8120 for (;;) {
8121 // Our binary search tree differs from a typical BST in that ours can have up
8122 // to three values in each leaf. The pivot selection above doesn't take that
8123 // into account, which means the tree might require more nodes and be less
8124 // efficient. We compensate for this here.
8125
8126 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8127 unsigned NumRight = W.LastCluster - FirstRight + 1;
8128
8129 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8130 // If one side has less than 3 clusters, and the other has more than 3,
8131 // consider taking a cluster from the other side.
8132
8133 if (NumLeft < NumRight) {
8134 // Consider moving the first cluster on the right to the left side.
8135 CaseCluster &CC = *FirstRight;
8136 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8137 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8138 if (LeftSideRank <= RightSideRank) {
8139 // Moving the cluster to the left does not demote it.
8140 ++LastLeft;
8141 ++FirstRight;
8142 continue;
8143 }
8144 } else {
8145 assert(NumRight < NumLeft);
8146 // Consider moving the last element on the left to the right side.
8147 CaseCluster &CC = *LastLeft;
8148 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8149 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8150 if (RightSideRank <= LeftSideRank) {
8151 // Moving the cluster to the right does not demot it.
8152 --LastLeft;
8153 --FirstRight;
8154 continue;
8155 }
8156 }
8157 }
8158 break;
8159 }
8160
Hans Wennborg4b828d32015-04-30 00:57:37 +00008161 assert(LastLeft + 1 == FirstRight);
8162 assert(LastLeft >= W.FirstCluster);
8163 assert(FirstRight <= W.LastCluster);
8164
8165 // Use the first element on the right as pivot since we will make less-than
8166 // comparisons against it.
8167 CaseClusterIt PivotCluster = FirstRight;
8168 assert(PivotCluster > W.FirstCluster);
8169 assert(PivotCluster <= W.LastCluster);
8170
Hans Wennborg0867b152015-04-23 16:45:24 +00008171 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008172 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008173
Hans Wennborg0867b152015-04-23 16:45:24 +00008174 const ConstantInt *Pivot = PivotCluster->Low;
8175
8176 // New blocks will be inserted immediately after the current one.
8177 MachineFunction::iterator BBI = W.MBB;
8178 ++BBI;
8179
8180 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8181 // we can branch to its destination directly if it's squeezed exactly in
8182 // between the known lower bound and Pivot - 1.
8183 MachineBasicBlock *LeftMBB;
8184 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8185 FirstLeft->Low == W.GE &&
8186 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8187 LeftMBB = FirstLeft->MBB;
8188 } else {
8189 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8190 FuncInfo.MF->insert(BBI, LeftMBB);
8191 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8192 // Put Cond in a virtual register to make it available from the new blocks.
8193 ExportFromCurrentBlock(Cond);
8194 }
8195
8196 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8197 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8198 // directly if RHS.High equals the current upper bound.
8199 MachineBasicBlock *RightMBB;
8200 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8201 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8202 RightMBB = FirstRight->MBB;
8203 } else {
8204 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8205 FuncInfo.MF->insert(BBI, RightMBB);
8206 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8207 // Put Cond in a virtual register to make it available from the new blocks.
8208 ExportFromCurrentBlock(Cond);
8209 }
8210
8211 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008212 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8213 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008214
8215 if (W.MBB == SwitchMBB)
8216 visitSwitchCase(CB, SwitchMBB);
8217 else
8218 SwitchCases.push_back(CB);
8219}
8220
8221void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8222 // Extract cases from the switch.
8223 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8224 CaseClusterVector Clusters;
8225 Clusters.reserve(SI.getNumCases());
8226 for (auto I : SI.cases()) {
8227 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8228 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008229 uint32_t Weight =
8230 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008231 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8232 }
8233
8234 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8235
Hans Wennborgae0254d2015-05-08 21:23:39 +00008236 // Cluster adjacent cases with the same destination. We do this at all
8237 // optimization levels because it's cheap to do and will make codegen faster
8238 // if there are many clusters.
8239 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008240
Hans Wennborgae0254d2015-05-08 21:23:39 +00008241 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008242 // Replace an unreachable default with the most popular destination.
8243 // FIXME: Exploit unreachable default more aggressively.
8244 bool UnreachableDefault =
8245 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8246 if (UnreachableDefault && !Clusters.empty()) {
8247 DenseMap<const BasicBlock *, unsigned> Popularity;
8248 unsigned MaxPop = 0;
8249 const BasicBlock *MaxBB = nullptr;
8250 for (auto I : SI.cases()) {
8251 const BasicBlock *BB = I.getCaseSuccessor();
8252 if (++Popularity[BB] > MaxPop) {
8253 MaxPop = Popularity[BB];
8254 MaxBB = BB;
8255 }
8256 }
8257 // Set new default.
8258 assert(MaxPop > 0 && MaxBB);
8259 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8260
8261 // Remove cases that were pointing to the destination that is now the
8262 // default.
8263 CaseClusterVector New;
8264 New.reserve(Clusters.size());
8265 for (CaseCluster &CC : Clusters) {
8266 if (CC.MBB != DefaultMBB)
8267 New.push_back(CC);
8268 }
8269 Clusters = std::move(New);
8270 }
8271 }
8272
8273 // If there is only the default destination, jump there directly.
8274 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8275 if (Clusters.empty()) {
8276 SwitchMBB->addSuccessor(DefaultMBB);
8277 if (DefaultMBB != NextBlock(SwitchMBB)) {
8278 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8279 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8280 }
8281 return;
8282 }
8283
Hans Wennborg67d492a2015-06-18 22:22:30 +00008284 findJumpTables(Clusters, &SI, DefaultMBB);
8285 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008286
8287 DEBUG({
8288 dbgs() << "Case clusters: ";
8289 for (const CaseCluster &C : Clusters) {
8290 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8291 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8292
8293 C.Low->getValue().print(dbgs(), true);
8294 if (C.Low != C.High) {
8295 dbgs() << '-';
8296 C.High->getValue().print(dbgs(), true);
8297 }
8298 dbgs() << ' ';
8299 }
8300 dbgs() << '\n';
8301 });
8302
8303 assert(!Clusters.empty());
8304 SwitchWorkList WorkList;
8305 CaseClusterIt First = Clusters.begin();
8306 CaseClusterIt Last = Clusters.end() - 1;
8307 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8308
8309 while (!WorkList.empty()) {
8310 SwitchWorkListItem W = WorkList.back();
8311 WorkList.pop_back();
8312 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8313
8314 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8315 // For optimized builds, lower large range as a balanced binary tree.
8316 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8317 continue;
8318 }
8319
8320 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8321 }
8322}