blob: f4e6ed9f6284ac4f8ea5251570caad59d7849680 [file] [log] [blame]
Alex Bradburyb2e54722016-11-01 17:27:54 +00001//===-- RISCVTargetMachine.cpp - Define TargetMachine for RISCV -----------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradburyb2e54722016-11-01 17:27:54 +00006//
7//===----------------------------------------------------------------------===//
8//
9// Implements the info about RISCV target spec.
10//
11//===----------------------------------------------------------------------===//
12
13#include "RISCVTargetMachine.h"
Sam Elliott96c8bc72019-06-21 13:36:09 +000014#include "RISCV.h"
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000015#include "RISCVTargetObjectFile.h"
Sam Elliott96c8bc72019-06-21 13:36:09 +000016#include "RISCVTargetTransformInfo.h"
Richard Trieu51fc56d2019-05-15 00:24:15 +000017#include "TargetInfo/RISCVTargetInfo.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000018#include "llvm/ADT/STLExtras.h"
Sam Elliott96c8bc72019-06-21 13:36:09 +000019#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/CodeGen/Passes.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000021#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
22#include "llvm/CodeGen/TargetPassConfig.h"
23#include "llvm/IR/LegacyPassManager.h"
Alex Bradburyb2e54722016-11-01 17:27:54 +000024#include "llvm/Support/FormattedStream.h"
25#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/TargetOptions.h"
27using namespace llvm;
28
Tom Stellard4b0b2612019-06-11 03:21:13 +000029extern "C" void LLVMInitializeRISCVTarget() {
Alex Bradburyb2e54722016-11-01 17:27:54 +000030 RegisterTargetMachine<RISCVTargetMachine> X(getTheRISCV32Target());
31 RegisterTargetMachine<RISCVTargetMachine> Y(getTheRISCV64Target());
Alex Bradbury21aea512018-09-19 10:54:22 +000032 auto PR = PassRegistry::getPassRegistry();
33 initializeRISCVExpandPseudoPass(*PR);
Alex Bradburyb2e54722016-11-01 17:27:54 +000034}
35
Alex Bradbury6aae2162019-02-19 14:42:00 +000036static StringRef computeDataLayout(const Triple &TT) {
Alex Bradburyb2e54722016-11-01 17:27:54 +000037 if (TT.isArch64Bit()) {
Mandeep Singh Grang47fbc592017-11-16 20:30:49 +000038 return "e-m:e-p:64:64-i64:64-i128:128-n64-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000039 } else {
40 assert(TT.isArch32Bit() && "only RV32 and RV64 are currently supported");
Alex Bradburye4f731b2017-02-14 05:20:20 +000041 return "e-m:e-p:32:32-i64:64-n32-S128";
Alex Bradburyb2e54722016-11-01 17:27:54 +000042 }
43}
44
45static Reloc::Model getEffectiveRelocModel(const Triple &TT,
46 Optional<Reloc::Model> RM) {
47 if (!RM.hasValue())
48 return Reloc::Static;
49 return *RM;
50}
51
52RISCVTargetMachine::RISCVTargetMachine(const Target &T, const Triple &TT,
53 StringRef CPU, StringRef FS,
54 const TargetOptions &Options,
55 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +000056 Optional<CodeModel::Model> CM,
57 CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +000058 : LLVMTargetMachine(T, computeDataLayout(TT), TT, CPU, FS, Options,
59 getEffectiveRelocModel(TT, RM),
David Greenca29c272018-12-07 12:10:23 +000060 getEffectiveCodeModel(CM, CodeModel::Small), OL),
Mandeep Singh Grang98bc25a2018-03-24 18:37:19 +000061 TLOF(make_unique<RISCVELFTargetObjectFile>()),
Alex Bradburyfea49572019-03-09 09:28:06 +000062 Subtarget(TT, CPU, FS, Options.MCOptions.getABIName(), *this) {
Alex Bradburye4f731b2017-02-14 05:20:20 +000063 initAsmInfo();
64}
Alex Bradburyb2e54722016-11-01 17:27:54 +000065
Sam Elliott96c8bc72019-06-21 13:36:09 +000066TargetTransformInfo
67RISCVTargetMachine::getTargetTransformInfo(const Function &F) {
68 return TargetTransformInfo(RISCVTTIImpl(this, F));
69}
70
Alex Bradbury89718422017-10-19 21:37:38 +000071namespace {
72class RISCVPassConfig : public TargetPassConfig {
73public:
74 RISCVPassConfig(RISCVTargetMachine &TM, PassManagerBase &PM)
75 : TargetPassConfig(TM, PM) {}
76
77 RISCVTargetMachine &getRISCVTargetMachine() const {
78 return getTM<RISCVTargetMachine>();
79 }
80
Alex Bradburydc790dd2018-06-13 11:58:46 +000081 void addIRPasses() override;
Alex Bradbury89718422017-10-19 21:37:38 +000082 bool addInstSelector() override;
Alex Bradbury315cd3a2018-01-10 21:05:07 +000083 void addPreEmitPass() override;
Alex Bradbury21aea512018-09-19 10:54:22 +000084 void addPreEmitPass2() override;
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +000085 void addPreRegAlloc() override;
Alex Bradbury89718422017-10-19 21:37:38 +000086};
87}
88
Alex Bradburyb2e54722016-11-01 17:27:54 +000089TargetPassConfig *RISCVTargetMachine::createPassConfig(PassManagerBase &PM) {
Alex Bradbury89718422017-10-19 21:37:38 +000090 return new RISCVPassConfig(*this, PM);
91}
92
Alex Bradburydc790dd2018-06-13 11:58:46 +000093void RISCVPassConfig::addIRPasses() {
94 addPass(createAtomicExpandPass());
95 TargetPassConfig::addIRPasses();
96}
97
Alex Bradbury89718422017-10-19 21:37:38 +000098bool RISCVPassConfig::addInstSelector() {
99 addPass(createRISCVISelDag(getRISCVTargetMachine()));
100
101 return false;
Alex Bradburyb2e54722016-11-01 17:27:54 +0000102}
Alex Bradbury315cd3a2018-01-10 21:05:07 +0000103
104void RISCVPassConfig::addPreEmitPass() { addPass(&BranchRelaxationPassID); }
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +0000105
Alex Bradbury21aea512018-09-19 10:54:22 +0000106void RISCVPassConfig::addPreEmitPass2() {
107 // Schedule the expansion of AMOs at the last possible moment, avoiding the
108 // possibility for other passes to break the requirements for forward
109 // progress in the LR/SC block.
110 addPass(createRISCVExpandPseudoPass());
111}
112
Sameer AbuAsal9b65ffb2018-06-27 20:51:42 +0000113void RISCVPassConfig::addPreRegAlloc() {
114 addPass(createRISCVMergeBaseOffsetOptPass());
115}