blob: 923c609e7b255fe767261aa2553d71aa514bcf73 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.h - Define TargetMachine for ARM -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the ARM specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMTARGETMACHINE_H
15#define ARMTARGETMACHINE_H
16
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetData.h"
Rafael Espindola69aa1512010-09-27 18:31:37 +000019#include "llvm/MC/MCStreamer.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000020#include "ARMInstrInfo.h"
Rafael Espindola69aa1512010-09-27 18:31:37 +000021#include "ARMELFWriterInfo.h"
Rafael Espindolabf8e7512006-08-16 14:43:33 +000022#include "ARMFrameInfo.h"
Evan Cheng9546a5c2007-07-05 21:15:40 +000023#include "ARMJITInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000024#include "ARMSubtarget.h"
Evan Cheng818242b2007-03-13 01:20:42 +000025#include "ARMISelLowering.h"
Dan Gohmanbb919df2010-05-11 17:31:57 +000026#include "ARMSelectionDAGInfo.h"
David Goodwinade05a32009-07-02 22:18:33 +000027#include "Thumb1InstrInfo.h"
28#include "Thumb2InstrInfo.h"
Jeffrey Yasskin4822dfc2010-03-19 05:25:28 +000029#include "llvm/ADT/OwningPtr.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000030
31namespace llvm {
32
Anton Korobeynikov99152f32009-06-26 21:28:53 +000033class ARMBaseTargetMachine : public LLVMTargetMachine {
34protected:
Evan Cheng4e712de2009-06-19 01:51:50 +000035 ARMSubtarget Subtarget;
Anton Korobeynikov99152f32009-06-26 21:28:53 +000036
37private:
Evan Cheng4e712de2009-06-19 01:51:50 +000038 ARMFrameInfo FrameInfo;
39 ARMJITInfo JITInfo;
Evan Cheng4e712de2009-06-19 01:51:50 +000040 InstrItineraryData InstrItins;
41 Reloc::Model DefRelocModel; // Reloc model before it's overridden.
Evan Cheng818242b2007-03-13 01:20:42 +000042
Rafael Espindola69aa1512010-09-27 18:31:37 +000043protected:
44 const TargetData DataLayout; // Calculates type size & alignment
45 ARMELFWriterInfo ELFWriterInfo;
46
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000047public:
Daniel Dunbarc3719c32009-08-02 23:37:13 +000048 ARMBaseTargetMachine(const Target &T, const std::string &TT,
49 const std::string &FS, bool isThumb);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000050
Rafael Espindola69aa1512010-09-27 18:31:37 +000051 virtual const TargetData *getTargetData() const { return &DataLayout; }
52 virtual const ARMELFWriterInfo *getELFWriterInfo() const {
53 return Subtarget.isTargetELF() ? &ELFWriterInfo : 0;
Daniel Dunbar6b2aaf12010-09-27 20:12:58 +000054 }
Rafael Espindola69aa1512010-09-27 18:31:37 +000055
Dan Gohmaneabd6472008-05-14 01:58:56 +000056 virtual const ARMFrameInfo *getFrameInfo() const { return &FrameInfo; }
57 virtual ARMJITInfo *getJITInfo() { return &JITInfo; }
Evan Cheng10043e22007-01-19 07:51:42 +000058 virtual const ARMSubtarget *getSubtargetImpl() const { return &Subtarget; }
Evan Chengbf407072010-09-10 01:29:16 +000059 virtual const InstrItineraryData *getInstrItineraryData() const {
60 return &InstrItins;
Evan Cheng4e712de2009-06-19 01:51:50 +000061 }
Anton Korobeynikov17d28de2008-08-17 13:55:10 +000062
Chris Lattner12e97302006-09-04 04:14:57 +000063 // Pass Pipeline Configuration
Anton Korobeynikov19edda02010-07-24 21:52:08 +000064 virtual bool addPreISel(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling026e5d72009-04-29 23:29:43 +000065 virtual bool addInstSelector(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Cheng185c9ef2009-06-13 09:12:55 +000066 virtual bool addPreRegAlloc(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Chengce5a8ca2009-09-30 08:53:01 +000067 virtual bool addPreSched2(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling026e5d72009-04-29 23:29:43 +000068 virtual bool addPreEmitPass(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling026e5d72009-04-29 23:29:43 +000069 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbarc9013922009-07-15 22:33:19 +000070 JITCodeEmitter &MCE);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000071};
72
Anton Korobeynikov99152f32009-06-26 21:28:53 +000073/// ARMTargetMachine - ARM target machine.
74///
75class ARMTargetMachine : public ARMBaseTargetMachine {
76 ARMInstrInfo InstrInfo;
Anton Korobeynikov99152f32009-06-26 21:28:53 +000077 ARMTargetLowering TLInfo;
Dan Gohmanbb919df2010-05-11 17:31:57 +000078 ARMSelectionDAGInfo TSInfo;
Anton Korobeynikov99152f32009-06-26 21:28:53 +000079public:
Daniel Dunbarc3719c32009-08-02 23:37:13 +000080 ARMTargetMachine(const Target &T, const std::string &TT,
81 const std::string &FS);
Anton Korobeynikov99152f32009-06-26 21:28:53 +000082
83 virtual const ARMRegisterInfo *getRegisterInfo() const {
84 return &InstrInfo.getRegisterInfo();
85 }
86
Dan Gohman21cea8a2010-04-17 15:26:15 +000087 virtual const ARMTargetLowering *getTargetLowering() const {
88 return &TLInfo;
Anton Korobeynikov99152f32009-06-26 21:28:53 +000089 }
90
Dan Gohmanbb919df2010-05-11 17:31:57 +000091 virtual const ARMSelectionDAGInfo* getSelectionDAGInfo() const {
92 return &TSInfo;
93 }
94
Anton Korobeynikov99152f32009-06-26 21:28:53 +000095 virtual const ARMInstrInfo *getInstrInfo() const { return &InstrInfo; }
96 virtual const TargetData *getTargetData() const { return &DataLayout; }
Anton Korobeynikov99152f32009-06-26 21:28:53 +000097};
98
Evan Cheng9f830142007-02-23 03:14:31 +000099/// ThumbTargetMachine - Thumb target machine.
David Goodwinade05a32009-07-02 22:18:33 +0000100/// Due to the way architectures are handled, this represents both
101/// Thumb-1 and Thumb-2.
Evan Cheng9f830142007-02-23 03:14:31 +0000102///
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000103class ThumbTargetMachine : public ARMBaseTargetMachine {
Jeffrey Yasskin4822dfc2010-03-19 05:25:28 +0000104 // Either Thumb1InstrInfo or Thumb2InstrInfo.
105 OwningPtr<ARMBaseInstrInfo> InstrInfo;
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000106 ARMTargetLowering TLInfo;
Dan Gohmanbb919df2010-05-11 17:31:57 +0000107 ARMSelectionDAGInfo TSInfo;
Evan Cheng9f830142007-02-23 03:14:31 +0000108public:
Daniel Dunbarc3719c32009-08-02 23:37:13 +0000109 ThumbTargetMachine(const Target &T, const std::string &TT,
110 const std::string &FS);
Evan Cheng9f830142007-02-23 03:14:31 +0000111
Jim Grosbach5bde1cb2009-10-25 19:14:48 +0000112 /// returns either Thumb1RegisterInfo or Thumb2RegisterInfo
David Goodwinade05a32009-07-02 22:18:33 +0000113 virtual const ARMBaseRegisterInfo *getRegisterInfo() const {
114 return &InstrInfo->getRegisterInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000115 }
116
Dan Gohman21cea8a2010-04-17 15:26:15 +0000117 virtual const ARMTargetLowering *getTargetLowering() const {
118 return &TLInfo;
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000119 }
120
Dan Gohmanbb919df2010-05-11 17:31:57 +0000121 virtual const ARMSelectionDAGInfo *getSelectionDAGInfo() const {
122 return &TSInfo;
123 }
124
David Goodwinade05a32009-07-02 22:18:33 +0000125 /// returns either Thumb1InstrInfo or Thumb2InstrInfo
Jeffrey Yasskin4822dfc2010-03-19 05:25:28 +0000126 virtual const ARMBaseInstrInfo *getInstrInfo() const {
127 return InstrInfo.get();
128 }
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000129 virtual const TargetData *getTargetData() const { return &DataLayout; }
Evan Cheng9f830142007-02-23 03:14:31 +0000130};
131
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000132} // end namespace llvm
133
134#endif