blob: b035c871fad674f9fa07355c5058c2b78470d7ba [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "AMDGPUInstrInfo.h"
Tom Stellardbc4497b2016-02-12 23:45:29 +000016#include "AMDGPUIntrinsicInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUSubtarget.h"
Christian Konigf82901a2013-02-26 17:52:23 +000019#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000020#include "SIMachineFunctionInfo.h"
Jan Veselyf97de002016-05-13 20:39:29 +000021#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Matt Arsenaultf43c2a02016-03-23 21:49:25 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultd9d659a2015-11-03 22:30:08 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000027#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29using namespace llvm;
30
Matt Arsenaultd2759212016-02-13 01:24:08 +000031namespace llvm {
32class R600InstrInfo;
33}
34
Tom Stellard75aadc22012-12-11 21:25:42 +000035//===----------------------------------------------------------------------===//
36// Instruction Selector Implementation
37//===----------------------------------------------------------------------===//
38
39namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000040
Tom Stellard75aadc22012-12-11 21:25:42 +000041/// AMDGPU specific code to select AMDGPU machine instructions for
42/// SelectionDAG operations.
43class AMDGPUDAGToDAGISel : public SelectionDAGISel {
44 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
45 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000046 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000047
Tom Stellard75aadc22012-12-11 21:25:42 +000048public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000049 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
50 : SelectionDAGISel(TM, OptLevel) {}
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052 virtual ~AMDGPUDAGToDAGISel();
Eric Christopher7792e322015-01-30 23:24:40 +000053 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000054 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000055 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000056 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000057
58private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000059 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000060 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000061 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000062 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000063 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000064 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Jan Vesely43b7b5b2016-04-07 19:23:11 +000066 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000067 bool isUniformBr(const SDNode *N) const;
68
Tom Stellard381a94a2015-05-12 15:00:49 +000069 SDNode *glueCopyToM0(SDNode *N) const;
70
Tom Stellarddf94dc32013-08-14 23:24:24 +000071 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000072 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000073 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
74 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000075 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000076 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +000077 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
78 unsigned OffsetBits) const;
79 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +000080 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
81 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +000082 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +000083 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
84 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
85 SDValue &TFE) const;
86 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +000087 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
88 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000089 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +000090 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +000091 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +000092 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
93 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +000094 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
95 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +000096 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +000097 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +000098 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +000099 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
100 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000101 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000102 SDValue &SOffset,
103 SDValue &ImmOffset) const;
104 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
105 SDValue &ImmOffset) const;
106 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
107 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000108
109 bool SelectFlat(SDValue Addr, SDValue &VAddr,
110 SDValue &SLC, SDValue &TFE) const;
111
Tom Stellarddee26a22015-08-06 19:28:30 +0000112 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
113 bool &Imm) const;
114 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
115 bool &Imm) const;
116 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000117 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000118 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
119 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000120 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000121 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000122 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000123 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000124 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000125 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
126 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000127 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
128 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000129
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000130 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
131 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000132 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
133 SDValue &Clamp,
134 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000135
Justin Bogner95927c02016-05-12 21:03:32 +0000136 void SelectADD_SUB_I64(SDNode *N);
137 void SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000138
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000139 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000140 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000141 void SelectS_BFEFromShifts(SDNode *N);
142 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000143 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000144 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000145 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000146
Tom Stellard75aadc22012-12-11 21:25:42 +0000147 // Include the pieces autogenerated from the target description.
148#include "AMDGPUGenDAGISel.inc"
149};
150} // end anonymous namespace
151
152/// \brief This pass converts a legalized DAG into a AMDGPU-specific
153// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000154FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
155 CodeGenOpt::Level OptLevel) {
156 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000157}
158
Eric Christopher7792e322015-01-30 23:24:40 +0000159bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000160 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000161 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000162}
163
164AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
165}
166
Matt Arsenaultfe267752016-07-28 00:32:02 +0000167bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
168 const SIInstrInfo *TII
169 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
170
171 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
172 return TII->isInlineConstant(C->getAPIntValue());
173
174 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
175 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
176
177 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000178}
179
Tom Stellarddf94dc32013-08-14 23:24:24 +0000180/// \brief Determine the register class for \p OpNo
181/// \returns The register class of the virtual register that will be used for
182/// the given operand number \OpNo or NULL if the register class cannot be
183/// determined.
184const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
185 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000186 if (!N->isMachineOpcode())
187 return nullptr;
188
Tom Stellarddf94dc32013-08-14 23:24:24 +0000189 switch (N->getMachineOpcode()) {
190 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000191 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000192 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000193 unsigned OpIdx = Desc.getNumDefs() + OpNo;
194 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000195 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000196 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000197 if (RegClass == -1)
198 return nullptr;
199
Eric Christopher7792e322015-01-30 23:24:40 +0000200 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000201 }
202 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000203 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000204 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000205 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000206
207 SDValue SubRegOp = N->getOperand(OpNo + 1);
208 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000209 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
210 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000211 }
212 }
213}
214
Tom Stellard381a94a2015-05-12 15:00:49 +0000215SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
216 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000217 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000218 return N;
219
220 const SITargetLowering& Lowering =
221 *static_cast<const SITargetLowering*>(getTargetLowering());
222
223 // Write max value to m0 before each load operation
224
225 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
226 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
227
228 SDValue Glue = M0.getValue(1);
229
230 SmallVector <SDValue, 8> Ops;
231 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
232 Ops.push_back(N->getOperand(i));
233 }
234 Ops.push_back(Glue);
235 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
236
237 return N;
238}
239
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000240static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000241 switch (NumVectorElts) {
242 case 1:
243 return AMDGPU::SReg_32RegClassID;
244 case 2:
245 return AMDGPU::SReg_64RegClassID;
246 case 4:
247 return AMDGPU::SReg_128RegClassID;
248 case 8:
249 return AMDGPU::SReg_256RegClassID;
250 case 16:
251 return AMDGPU::SReg_512RegClassID;
252 }
253
254 llvm_unreachable("invalid vector size");
255}
256
Justin Bogner95927c02016-05-12 21:03:32 +0000257void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000258 unsigned int Opc = N->getOpcode();
259 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000260 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000261 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000262 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000263
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000264 if (isa<AtomicSDNode>(N) ||
265 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000266 N = glueCopyToM0(N);
267
Tom Stellard75aadc22012-12-11 21:25:42 +0000268 switch (Opc) {
269 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000270 // We are selecting i64 ADD here instead of custom lower it during
271 // DAG legalization, so we can fold some i64 ADDs used for address
272 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000273 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000274 case ISD::ADDC:
275 case ISD::ADDE:
276 case ISD::SUB:
277 case ISD::SUBC:
278 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000279 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000280 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000281 break;
282
Justin Bogner95927c02016-05-12 21:03:32 +0000283 SelectADD_SUB_I64(N);
284 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000285 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000286 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000287 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000288 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000289 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000290 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000291 EVT VT = N->getValueType(0);
292 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000293 EVT EltVT = VT.getVectorElementType();
294 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000295 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000296 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000297 } else {
298 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
299 // that adds a 128 bits reg copy when going through TwoAddressInstructions
300 // pass. We want to avoid 128 bits copies as much as possible because they
301 // can't be bundled by our scheduler.
302 switch(NumVectorElts) {
303 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000304 case 4:
305 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
306 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
307 else
308 RegClassID = AMDGPU::R600_Reg128RegClassID;
309 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000310 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
311 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000312 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000313
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000314 SDLoc DL(N);
315 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000316
317 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000318 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
319 RegClass);
320 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000321 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000322
323 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
324 "supported yet");
325 // 16 = Max Num Vector Elements
326 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
327 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000328 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000329
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000330 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000331 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000332 unsigned NOps = N->getNumOperands();
333 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000334 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000335 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000336 IsRegSeq = false;
337 break;
338 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000339 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
340 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000341 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
342 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000343 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000344
345 if (NOps != NumVectorElts) {
346 // Fill in the missing undef elements if this was a scalar_to_vector.
347 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
348
349 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000350 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000351 for (unsigned i = NOps; i < NumVectorElts; ++i) {
352 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
353 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000354 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000355 }
356 }
357
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000358 if (!IsRegSeq)
359 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000360 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
361 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000362 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000363 case ISD::BUILD_PAIR: {
364 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000365 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000366 break;
367 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000368 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000369 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000370 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
371 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
372 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000373 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000374 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
375 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
376 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000377 } else {
378 llvm_unreachable("Unhandled value type for BUILD_PAIR");
379 }
380 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
381 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000382 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
383 N->getValueType(0), Ops));
384 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000385 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000386
387 case ISD::Constant:
388 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000389 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000390 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
391 break;
392
393 uint64_t Imm;
394 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
395 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
396 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000397 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000398 Imm = C->getZExtValue();
399 }
400
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000401 SDLoc DL(N);
402 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
403 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
404 MVT::i32));
405 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
406 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000407 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000408 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
409 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
410 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000411 };
412
Justin Bogner95927c02016-05-12 21:03:32 +0000413 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
414 N->getValueType(0), Ops));
415 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000416 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000417 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000418 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000419 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000420 break;
421 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000422
423 case AMDGPUISD::BFE_I32:
424 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000425 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000426 break;
427
428 // There is a scalar version available, but unlike the vector version which
429 // has a separate operand for the offset and width, the scalar version packs
430 // the width and offset into a single operand. Try to move to the scalar
431 // version if the offsets are constant, so that we can try to keep extended
432 // loads of kernel arguments in SGPRs.
433
434 // TODO: Technically we could try to pattern match scalar bitshifts of
435 // dynamic values, but it's probably not useful.
436 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
437 if (!Offset)
438 break;
439
440 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
441 if (!Width)
442 break;
443
444 bool Signed = Opc == AMDGPUISD::BFE_I32;
445
Matt Arsenault78b86702014-04-18 05:19:26 +0000446 uint32_t OffsetVal = Offset->getZExtValue();
447 uint32_t WidthVal = Width->getZExtValue();
448
Justin Bogner95927c02016-05-12 21:03:32 +0000449 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
450 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
451 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000452 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000453 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000454 SelectDIV_SCALE(N);
455 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000456 }
Tom Stellard3457a842014-10-09 19:06:00 +0000457 case ISD::CopyToReg: {
458 const SITargetLowering& Lowering =
459 *static_cast<const SITargetLowering*>(getTargetLowering());
460 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
461 break;
462 }
Marek Olsak9b728682015-03-24 13:40:27 +0000463 case ISD::AND:
464 case ISD::SRL:
465 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000466 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000467 if (N->getValueType(0) != MVT::i32 ||
468 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
469 break;
470
Justin Bogner95927c02016-05-12 21:03:32 +0000471 SelectS_BFE(N);
472 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000473 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000474 SelectBRCOND(N);
475 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000476
477 case AMDGPUISD::ATOMIC_CMP_SWAP:
478 SelectATOMIC_CMP_SWAP(N);
479 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000480 }
Tom Stellard3457a842014-10-09 19:06:00 +0000481
Justin Bogner95927c02016-05-12 21:03:32 +0000482 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000483}
484
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000485bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
486 if (!N->readMem())
487 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000488 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000489 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000490
Tom Stellarda4b746d2016-07-05 16:10:44 +0000491 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000492}
493
Tom Stellardbc4497b2016-02-12 23:45:29 +0000494bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
495 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000496 const Instruction *Term = BB->getTerminator();
497 return Term->getMetadata("amdgpu.uniform") ||
498 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000499}
500
Mehdi Amini117296c2016-10-01 02:56:57 +0000501StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000502 return "AMDGPU DAG->DAG Pattern Instruction Selection";
503}
504
Tom Stellard41fc7852013-07-23 01:48:42 +0000505//===----------------------------------------------------------------------===//
506// Complex Patterns
507//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Tom Stellard365366f2013-01-23 02:09:06 +0000509bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000510 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000511 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000512 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
513 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000514 return true;
515 }
516 return false;
517}
518
519bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
520 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000521 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000522 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000523 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000524 return true;
525 }
526 return false;
527}
528
Tom Stellard75aadc22012-12-11 21:25:42 +0000529bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
530 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000531 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000532
533 if (Addr.getOpcode() == ISD::ADD
534 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
535 && isInt<16>(IMMOffset->getZExtValue())) {
536
537 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000538 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
539 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000540 return true;
541 // If the pointer address is constant, we can move it to the offset field.
542 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
543 && isInt<16>(IMMOffset->getZExtValue())) {
544 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000546 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000547 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
548 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000549 return true;
550 }
551
552 // Default case, no offset
553 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000554 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000555 return true;
556}
557
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000558bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
559 SDValue &Offset) {
560 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000561 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000562
563 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
564 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000565 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000566 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
567 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
568 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000569 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000570 } else {
571 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000572 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000573 }
574
575 return true;
576}
Christian Konigd910b7d2013-02-26 17:52:16 +0000577
Justin Bogner95927c02016-05-12 21:03:32 +0000578void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000579 SDLoc DL(N);
580 SDValue LHS = N->getOperand(0);
581 SDValue RHS = N->getOperand(1);
582
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000583 unsigned Opcode = N->getOpcode();
584 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
585 bool ProduceCarry =
586 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
587 bool IsAdd =
588 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000589
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000590 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
591 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000592
593 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
594 DL, MVT::i32, LHS, Sub0);
595 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
596 DL, MVT::i32, LHS, Sub1);
597
598 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
599 DL, MVT::i32, RHS, Sub0);
600 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
601 DL, MVT::i32, RHS, Sub1);
602
603 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000604
Tom Stellard80942a12014-09-05 14:07:59 +0000605 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000606 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
607
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000608 SDNode *AddLo;
609 if (!ConsumeCarry) {
610 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
611 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
612 } else {
613 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
614 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
615 }
616 SDValue AddHiArgs[] = {
617 SDValue(Hi0, 0),
618 SDValue(Hi1, 0),
619 SDValue(AddLo, 1)
620 };
621 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000622
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000623 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000624 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000625 SDValue(AddLo,0),
626 Sub0,
627 SDValue(AddHi,0),
628 Sub1,
629 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000630 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
631 MVT::i64, RegSequenceArgs);
632
633 if (ProduceCarry) {
634 // Replace the carry-use
635 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
636 }
637
638 // Replace the remaining uses.
639 CurDAG->ReplaceAllUsesWith(N, RegSequence);
640 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000641}
642
Matt Arsenault044f1d12015-02-14 04:24:28 +0000643// We need to handle this here because tablegen doesn't support matching
644// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000645void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000646 SDLoc SL(N);
647 EVT VT = N->getValueType(0);
648
649 assert(VT == MVT::f32 || VT == MVT::f64);
650
651 unsigned Opc
652 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
653
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000654 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp,
655 // omod
Matt Arsenault044f1d12015-02-14 04:24:28 +0000656 SDValue Ops[8];
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000657
Matt Arsenault044f1d12015-02-14 04:24:28 +0000658 SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]);
659 SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]);
660 SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]);
Justin Bogner95927c02016-05-12 21:03:32 +0000661 CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000662}
663
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000664bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
665 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000666 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
667 (OffsetBits == 8 && !isUInt<8>(Offset)))
668 return false;
669
Matt Arsenault706f9302015-07-06 16:01:58 +0000670 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
671 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000672 return true;
673
674 // On Southern Islands instruction with a negative base value and an offset
675 // don't seem to work.
676 return CurDAG->SignBitIsZero(Base);
677}
678
679bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
680 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000681 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000682 if (CurDAG->isBaseWithConstantOffset(Addr)) {
683 SDValue N0 = Addr.getOperand(0);
684 SDValue N1 = Addr.getOperand(1);
685 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
686 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
687 // (add n0, c0)
688 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000689 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000690 return true;
691 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000692 } else if (Addr.getOpcode() == ISD::SUB) {
693 // sub C, x -> add (sub 0, x), C
694 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
695 int64_t ByteOffset = C->getSExtValue();
696 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000697 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000698
Matt Arsenault966a94f2015-09-08 19:34:22 +0000699 // XXX - This is kind of hacky. Create a dummy sub node so we can check
700 // the known bits in isDSOffsetLegal. We need to emit the selected node
701 // here, so this is thrown away.
702 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
703 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000704
Matt Arsenault966a94f2015-09-08 19:34:22 +0000705 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
706 MachineSDNode *MachineSub
707 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
708 Zero, Addr.getOperand(1));
709
710 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000711 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000712 return true;
713 }
714 }
715 }
716 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
717 // If we have a constant address, prefer to put the constant into the
718 // offset. This can save moves to load the constant address since multiple
719 // operations can share the zero base address register, and enables merging
720 // into read2 / write2 instructions.
721
722 SDLoc DL(Addr);
723
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000724 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000725 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000726 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000727 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000728 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000729 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000730 return true;
731 }
732 }
733
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000734 // default case
735 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000736 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000737 return true;
738}
739
Matt Arsenault966a94f2015-09-08 19:34:22 +0000740// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000741bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
742 SDValue &Offset0,
743 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000744 SDLoc DL(Addr);
745
Tom Stellardf3fc5552014-08-22 18:49:35 +0000746 if (CurDAG->isBaseWithConstantOffset(Addr)) {
747 SDValue N0 = Addr.getOperand(0);
748 SDValue N1 = Addr.getOperand(1);
749 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
750 unsigned DWordOffset0 = C1->getZExtValue() / 4;
751 unsigned DWordOffset1 = DWordOffset0 + 1;
752 // (add n0, c0)
753 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
754 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000755 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
756 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000757 return true;
758 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000759 } else if (Addr.getOpcode() == ISD::SUB) {
760 // sub C, x -> add (sub 0, x), C
761 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
762 unsigned DWordOffset0 = C->getZExtValue() / 4;
763 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000764
Matt Arsenault966a94f2015-09-08 19:34:22 +0000765 if (isUInt<8>(DWordOffset0)) {
766 SDLoc DL(Addr);
767 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
768
769 // XXX - This is kind of hacky. Create a dummy sub node so we can check
770 // the known bits in isDSOffsetLegal. We need to emit the selected node
771 // here, so this is thrown away.
772 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
773 Zero, Addr.getOperand(1));
774
775 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
776 MachineSDNode *MachineSub
777 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
778 Zero, Addr.getOperand(1));
779
780 Base = SDValue(MachineSub, 0);
781 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
782 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
783 return true;
784 }
785 }
786 }
787 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000788 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
789 unsigned DWordOffset1 = DWordOffset0 + 1;
790 assert(4 * DWordOffset0 == CAddr->getZExtValue());
791
792 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000793 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000794 MachineSDNode *MovZero
795 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000796 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000797 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000798 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
799 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000800 return true;
801 }
802 }
803
Tom Stellardf3fc5552014-08-22 18:49:35 +0000804 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000805
806 // FIXME: This is broken on SI where we still need to check if the base
807 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000808 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000809 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
810 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000811 return true;
812}
813
Tom Stellardb02094e2014-07-21 15:45:01 +0000814static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
815 return isUInt<12>(Imm->getZExtValue());
816}
817
Changpeng Fangb41574a2015-12-22 20:55:23 +0000818bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000819 SDValue &VAddr, SDValue &SOffset,
820 SDValue &Offset, SDValue &Offen,
821 SDValue &Idxen, SDValue &Addr64,
822 SDValue &GLC, SDValue &SLC,
823 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000824 // Subtarget prefers to use flat instruction
825 if (Subtarget->useFlatForGlobal())
826 return false;
827
Tom Stellardb02c2682014-06-24 23:33:07 +0000828 SDLoc DL(Addr);
829
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000830 if (!GLC.getNode())
831 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
832 if (!SLC.getNode())
833 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000834 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000835
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000836 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
837 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
838 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
839 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000840
Tom Stellardb02c2682014-06-24 23:33:07 +0000841 if (CurDAG->isBaseWithConstantOffset(Addr)) {
842 SDValue N0 = Addr.getOperand(0);
843 SDValue N1 = Addr.getOperand(1);
844 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
845
Tom Stellard94b72312015-02-11 00:34:35 +0000846 if (N0.getOpcode() == ISD::ADD) {
847 // (add (add N2, N3), C1) -> addr64
848 SDValue N2 = N0.getOperand(0);
849 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000850 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000851 Ptr = N2;
852 VAddr = N3;
853 } else {
Tom Stellardb02c2682014-06-24 23:33:07 +0000854
Tom Stellard155bbb72014-08-11 22:18:17 +0000855 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000856 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000857 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000858 }
859
860 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000861 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
862 return true;
863 }
864
865 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +0000866 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000867 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +0000868 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000869 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
870 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000871 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000872 }
873 }
Tom Stellard94b72312015-02-11 00:34:35 +0000874
Tom Stellardb02c2682014-06-24 23:33:07 +0000875 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000876 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000877 SDValue N0 = Addr.getOperand(0);
878 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000879 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000880 Ptr = N0;
881 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000882 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000883 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 }
885
Tom Stellard155bbb72014-08-11 22:18:17 +0000886 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000887 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000888 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000889 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000890
891 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +0000892}
893
894bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000895 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000896 SDValue &Offset, SDValue &GLC,
897 SDValue &SLC, SDValue &TFE) const {
898 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +0000899
Tom Stellard70580f82015-07-20 14:28:41 +0000900 // addr64 bit was removed for volcanic islands.
901 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
902 return false;
903
Changpeng Fangb41574a2015-12-22 20:55:23 +0000904 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
905 GLC, SLC, TFE))
906 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +0000907
908 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
909 if (C->getSExtValue()) {
910 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000911
912 const SITargetLowering& Lowering =
913 *static_cast<const SITargetLowering*>(getTargetLowering());
914
915 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000916 return true;
917 }
Matt Arsenault485defe2014-11-05 19:01:17 +0000918
Tom Stellard155bbb72014-08-11 22:18:17 +0000919 return false;
920}
921
Tom Stellard7980fc82014-09-25 18:30:26 +0000922bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000923 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000924 SDValue &Offset,
925 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000926 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +0000927 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +0000928
Tom Stellard1f9939f2015-02-27 14:59:41 +0000929 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +0000930}
931
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000932SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
933 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
934 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
935 return N;
936}
937
Tom Stellardb02094e2014-07-21 15:45:01 +0000938bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
939 SDValue &VAddr, SDValue &SOffset,
940 SDValue &ImmOffset) const {
941
942 SDLoc DL(Addr);
943 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000944 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +0000945
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000946 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000947 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +0000948
949 // (add n0, c1)
950 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +0000951 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +0000952 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000953
Tom Stellard78655fc2015-07-16 19:40:09 +0000954 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +0000955 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +0000956 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000957 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +0000958 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
959 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +0000960 }
961 }
962
Tom Stellardb02094e2014-07-21 15:45:01 +0000963 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000964 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000965 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +0000966 return true;
967}
968
Tom Stellard155bbb72014-08-11 22:18:17 +0000969bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
970 SDValue &SOffset, SDValue &Offset,
971 SDValue &GLC, SDValue &SLC,
972 SDValue &TFE) const {
973 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +0000974 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +0000975 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +0000976
Changpeng Fangb41574a2015-12-22 20:55:23 +0000977 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
978 GLC, SLC, TFE))
979 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000980
Tom Stellard155bbb72014-08-11 22:18:17 +0000981 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
982 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
983 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +0000984 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +0000985 APInt::getAllOnesValue(32).getZExtValue(); // Size
986 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +0000987
988 const SITargetLowering& Lowering =
989 *static_cast<const SITargetLowering*>(getTargetLowering());
990
991 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000992 return true;
993 }
994 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +0000995}
996
Tom Stellard7980fc82014-09-25 18:30:26 +0000997bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000998 SDValue &Soffset, SDValue &Offset
999 ) const {
1000 SDValue GLC, SLC, TFE;
1001
1002 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1003}
1004bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001005 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001006 SDValue &SLC) const {
1007 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001008
1009 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1010}
1011
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001012bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001013 SDValue &SOffset,
1014 SDValue &ImmOffset) const {
1015 SDLoc DL(Constant);
1016 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1017 uint32_t Overflow = 0;
1018
1019 if (Imm >= 4096) {
1020 if (Imm <= 4095 + 64) {
1021 // Use an SOffset inline constant for 1..64
1022 Overflow = Imm - 4095;
1023 Imm = 4095;
1024 } else {
1025 // Try to keep the same value in SOffset for adjacent loads, so that
1026 // the corresponding register contents can be re-used.
1027 //
1028 // Load values with all low-bits set into SOffset, so that a larger
1029 // range of values can be covered using s_movk_i32
1030 uint32_t High = (Imm + 1) & ~4095;
1031 uint32_t Low = (Imm + 1) & 4095;
1032 Imm = Low;
1033 Overflow = High - 1;
1034 }
1035 }
1036
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001037 // There is a hardware bug in SI and CI which prevents address clamping in
1038 // MUBUF instructions from working correctly with SOffsets. The immediate
1039 // offset is unaffected.
1040 if (Overflow > 0 &&
1041 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1042 return false;
1043
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001044 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1045
1046 if (Overflow <= 64)
1047 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1048 else
1049 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1050 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1051 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001052
1053 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001054}
1055
1056bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1057 SDValue &SOffset,
1058 SDValue &ImmOffset) const {
1059 SDLoc DL(Offset);
1060
1061 if (!isa<ConstantSDNode>(Offset))
1062 return false;
1063
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001064 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001065}
1066
1067bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1068 SDValue &SOffset,
1069 SDValue &ImmOffset,
1070 SDValue &VOffset) const {
1071 SDLoc DL(Offset);
1072
1073 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001074 if (isa<ConstantSDNode>(Offset)) {
1075 SDValue Tmp1, Tmp2;
1076
1077 // When necessary, use a voffset in <= CI anyway to work around a hardware
1078 // bug.
1079 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1080 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1081 return false;
1082 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001083
1084 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1085 SDValue N0 = Offset.getOperand(0);
1086 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001087 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1088 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1089 VOffset = N0;
1090 return true;
1091 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001092 }
1093
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001094 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1095 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1096 VOffset = Offset;
1097
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001098 return true;
1099}
1100
Matt Arsenault7757c592016-06-09 23:42:54 +00001101bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1102 SDValue &VAddr,
1103 SDValue &SLC,
1104 SDValue &TFE) const {
1105 VAddr = Addr;
1106 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1107 return true;
1108}
1109
Tom Stellarddee26a22015-08-06 19:28:30 +00001110///
1111/// \param EncodedOffset This is the immediate value that will be encoded
1112/// directly into the instruction. On SI/CI the \p EncodedOffset
1113/// will be in units of dwords and on VI+ it will be units of bytes.
1114static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST,
1115 int64_t EncodedOffset) {
1116 return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1117 isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset);
1118}
1119
1120bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1121 SDValue &Offset, bool &Imm) const {
1122
1123 // FIXME: Handle non-constant offsets.
1124 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1125 if (!C)
1126 return false;
1127
1128 SDLoc SL(ByteOffsetNode);
1129 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1130 int64_t ByteOffset = C->getSExtValue();
1131 int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1132 ByteOffset >> 2 : ByteOffset;
1133
1134 if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) {
1135 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1136 Imm = true;
1137 return true;
1138 }
1139
Tom Stellard217361c2015-08-06 19:28:38 +00001140 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1141 return false;
1142
1143 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1144 // 32-bit Immediates are supported on Sea Islands.
1145 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1146 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001147 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1148 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1149 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001150 }
Tom Stellard217361c2015-08-06 19:28:38 +00001151 Imm = false;
1152 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001153}
1154
1155bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1156 SDValue &Offset, bool &Imm) const {
1157
1158 SDLoc SL(Addr);
1159 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1160 SDValue N0 = Addr.getOperand(0);
1161 SDValue N1 = Addr.getOperand(1);
1162
1163 if (SelectSMRDOffset(N1, Offset, Imm)) {
1164 SBase = N0;
1165 return true;
1166 }
1167 }
1168 SBase = Addr;
1169 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1170 Imm = true;
1171 return true;
1172}
1173
1174bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1175 SDValue &Offset) const {
1176 bool Imm;
1177 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1178}
1179
Tom Stellard217361c2015-08-06 19:28:38 +00001180bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1181 SDValue &Offset) const {
1182
1183 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1184 return false;
1185
1186 bool Imm;
1187 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1188 return false;
1189
1190 return !Imm && isa<ConstantSDNode>(Offset);
1191}
1192
Tom Stellarddee26a22015-08-06 19:28:30 +00001193bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1194 SDValue &Offset) const {
1195 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001196 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1197 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001198}
1199
1200bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1201 SDValue &Offset) const {
1202 bool Imm;
1203 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1204}
1205
Tom Stellard217361c2015-08-06 19:28:38 +00001206bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1207 SDValue &Offset) const {
1208 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1209 return false;
1210
1211 bool Imm;
1212 if (!SelectSMRDOffset(Addr, Offset, Imm))
1213 return false;
1214
1215 return !Imm && isa<ConstantSDNode>(Offset);
1216}
1217
Tom Stellarddee26a22015-08-06 19:28:30 +00001218bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1219 SDValue &Offset) const {
1220 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001221 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1222 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001223}
1224
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001225bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1226 SDValue &Base,
1227 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001228 SDLoc DL(Index);
1229
1230 if (CurDAG->isBaseWithConstantOffset(Index)) {
1231 SDValue N0 = Index.getOperand(0);
1232 SDValue N1 = Index.getOperand(1);
1233 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1234
1235 // (add n0, c0)
1236 Base = N0;
1237 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1238 return true;
1239 }
1240
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001241 if (isa<ConstantSDNode>(Index))
1242 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001243
1244 Base = Index;
1245 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1246 return true;
1247}
1248
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001249SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1250 SDValue Val, uint32_t Offset,
1251 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001252 // Transformation function, pack the offset and width of a BFE into
1253 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1254 // source, bits [5:0] contain the offset and bits [22:16] the width.
1255 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001256 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001257
1258 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1259}
1260
Justin Bogner95927c02016-05-12 21:03:32 +00001261void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001262 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1263 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1264 // Predicate: 0 < b <= c < 32
1265
1266 const SDValue &Shl = N->getOperand(0);
1267 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1268 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1269
1270 if (B && C) {
1271 uint32_t BVal = B->getZExtValue();
1272 uint32_t CVal = C->getZExtValue();
1273
1274 if (0 < BVal && BVal <= CVal && CVal < 32) {
1275 bool Signed = N->getOpcode() == ISD::SRA;
1276 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1277
Justin Bogner95927c02016-05-12 21:03:32 +00001278 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1279 32 - CVal));
1280 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001281 }
1282 }
Justin Bogner95927c02016-05-12 21:03:32 +00001283 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001284}
1285
Justin Bogner95927c02016-05-12 21:03:32 +00001286void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001287 switch (N->getOpcode()) {
1288 case ISD::AND:
1289 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1290 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1291 // Predicate: isMask(mask)
1292 const SDValue &Srl = N->getOperand(0);
1293 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1294 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1295
1296 if (Shift && Mask) {
1297 uint32_t ShiftVal = Shift->getZExtValue();
1298 uint32_t MaskVal = Mask->getZExtValue();
1299
1300 if (isMask_32(MaskVal)) {
1301 uint32_t WidthVal = countPopulation(MaskVal);
1302
Justin Bogner95927c02016-05-12 21:03:32 +00001303 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1304 Srl.getOperand(0), ShiftVal, WidthVal));
1305 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001306 }
1307 }
1308 }
1309 break;
1310 case ISD::SRL:
1311 if (N->getOperand(0).getOpcode() == ISD::AND) {
1312 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1313 // Predicate: isMask(mask >> b)
1314 const SDValue &And = N->getOperand(0);
1315 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1316 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1317
1318 if (Shift && Mask) {
1319 uint32_t ShiftVal = Shift->getZExtValue();
1320 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1321
1322 if (isMask_32(MaskVal)) {
1323 uint32_t WidthVal = countPopulation(MaskVal);
1324
Justin Bogner95927c02016-05-12 21:03:32 +00001325 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1326 And.getOperand(0), ShiftVal, WidthVal));
1327 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001328 }
1329 }
Justin Bogner95927c02016-05-12 21:03:32 +00001330 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1331 SelectS_BFEFromShifts(N);
1332 return;
1333 }
Marek Olsak9b728682015-03-24 13:40:27 +00001334 break;
1335 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001336 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1337 SelectS_BFEFromShifts(N);
1338 return;
1339 }
Marek Olsak9b728682015-03-24 13:40:27 +00001340 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001341
1342 case ISD::SIGN_EXTEND_INREG: {
1343 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1344 SDValue Src = N->getOperand(0);
1345 if (Src.getOpcode() != ISD::SRL)
1346 break;
1347
1348 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1349 if (!Amt)
1350 break;
1351
1352 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001353 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1354 Amt->getZExtValue(), Width));
1355 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001356 }
Marek Olsak9b728682015-03-24 13:40:27 +00001357 }
1358
Justin Bogner95927c02016-05-12 21:03:32 +00001359 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001360}
1361
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001362bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1363 assert(N->getOpcode() == ISD::BRCOND);
1364 if (!N->hasOneUse())
1365 return false;
1366
1367 SDValue Cond = N->getOperand(1);
1368 if (Cond.getOpcode() == ISD::CopyToReg)
1369 Cond = Cond.getOperand(2);
1370
1371 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1372 return false;
1373
1374 MVT VT = Cond.getOperand(0).getSimpleValueType();
1375 if (VT == MVT::i32)
1376 return true;
1377
1378 if (VT == MVT::i64) {
1379 auto ST = static_cast<const SISubtarget *>(Subtarget);
1380
1381 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1382 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1383 }
1384
1385 return false;
1386}
1387
Justin Bogner95927c02016-05-12 21:03:32 +00001388void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001389 SDValue Cond = N->getOperand(1);
1390
1391 if (isCBranchSCC(N)) {
1392 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001393 SelectCode(N);
1394 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001395 }
1396
1397 // The result of VOPC instructions is or'd against ~EXEC before it is
1398 // written to vcc or another SGPR. This means that the value '1' is always
1399 // written to the corresponding bit for results that are masked. In order
1400 // to correctly check against vccz, we need to and VCC with the EXEC
1401 // register in order to clear the value from the masked bits.
1402
1403 SDLoc SL(N);
1404
1405 SDNode *MaskedCond =
1406 CurDAG->getMachineNode(AMDGPU::S_AND_B64, SL, MVT::i1,
1407 CurDAG->getRegister(AMDGPU::EXEC, MVT::i1),
1408 Cond);
1409 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC,
1410 SDValue(MaskedCond, 0),
1411 SDValue()); // Passing SDValue() adds a
1412 // glue output.
Justin Bogner95927c02016-05-12 21:03:32 +00001413 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1414 N->getOperand(2), // Basic Block
1415 VCC.getValue(0), // Chain
1416 VCC.getValue(1)); // Glue
1417 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001418}
1419
Matt Arsenault88701812016-06-09 23:42:48 +00001420// This is here because there isn't a way to use the generated sub0_sub1 as the
1421// subreg index to EXTRACT_SUBREG in tablegen.
1422void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1423 MemSDNode *Mem = cast<MemSDNode>(N);
1424 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001425 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1426 SelectCode(N);
1427 return;
1428 }
Matt Arsenault88701812016-06-09 23:42:48 +00001429
1430 MVT VT = N->getSimpleValueType(0);
1431 bool Is32 = (VT == MVT::i32);
1432 SDLoc SL(N);
1433
1434 MachineSDNode *CmpSwap = nullptr;
1435 if (Subtarget->hasAddr64()) {
1436 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1437
1438 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1439 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1440 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1441 SDValue CmpVal = Mem->getOperand(2);
1442
1443 // XXX - Do we care about glue operands?
1444
1445 SDValue Ops[] = {
1446 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1447 };
1448
1449 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1450 }
1451 }
1452
1453 if (!CmpSwap) {
1454 SDValue SRsrc, SOffset, Offset, SLC;
1455 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1456 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1457 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1458
1459 SDValue CmpVal = Mem->getOperand(2);
1460 SDValue Ops[] = {
1461 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1462 };
1463
1464 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1465 }
1466 }
1467
1468 if (!CmpSwap) {
1469 SelectCode(N);
1470 return;
1471 }
1472
1473 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1474 *MMOs = Mem->getMemOperand();
1475 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1476
1477 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1478 SDValue Extract
1479 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1480
1481 ReplaceUses(SDValue(N, 0), Extract);
1482 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1483 CurDAG->RemoveDeadNode(N);
1484}
1485
Tom Stellardb4a313a2014-08-01 00:32:39 +00001486bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1487 SDValue &SrcMods) const {
1488
1489 unsigned Mods = 0;
1490
1491 Src = In;
1492
1493 if (Src.getOpcode() == ISD::FNEG) {
1494 Mods |= SISrcMods::NEG;
1495 Src = Src.getOperand(0);
1496 }
1497
1498 if (Src.getOpcode() == ISD::FABS) {
1499 Mods |= SISrcMods::ABS;
1500 Src = Src.getOperand(0);
1501 }
1502
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001503 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001504
1505 return true;
1506}
1507
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001508bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1509 SDValue &SrcMods) const {
1510 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1511 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1512}
1513
Tom Stellardb4a313a2014-08-01 00:32:39 +00001514bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1515 SDValue &SrcMods, SDValue &Clamp,
1516 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001517 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001518 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001519 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1520 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001521
1522 return SelectVOP3Mods(In, Src, SrcMods);
1523}
1524
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001525bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1526 SDValue &SrcMods, SDValue &Clamp,
1527 SDValue &Omod) const {
1528 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1529
1530 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1531 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1532 cast<ConstantSDNode>(Omod)->isNullValue();
1533}
1534
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001535bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1536 SDValue &SrcMods,
1537 SDValue &Omod) const {
1538 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001539 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001540
1541 return SelectVOP3Mods(In, Src, SrcMods);
1542}
1543
Matt Arsenault4831ce52015-01-06 23:00:37 +00001544bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1545 SDValue &SrcMods,
1546 SDValue &Clamp,
1547 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001548 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001549 return SelectVOP3Mods(In, Src, SrcMods);
1550}
1551
Christian Konigd910b7d2013-02-26 17:52:16 +00001552void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001553 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001554 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001555 bool IsModified = false;
1556 do {
1557 IsModified = false;
1558 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001559 for (SDNode &Node : CurDAG->allnodes()) {
1560 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001561 if (!MachineNode)
1562 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001563
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001564 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001565 if (ResNode != &Node) {
1566 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001567 IsModified = true;
1568 }
Tom Stellard2183b702013-06-03 17:39:46 +00001569 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001570 CurDAG->RemoveDeadNodes();
1571 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001572}