blob: 8849366e8371e306894d85479df9ca133a78e12b [file] [log] [blame]
Akira Hatanaka71928e62012-04-17 18:03:21 +00001//===- MipsDisassembler.cpp - Disassembler for Mips -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the Mips Disassembler.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips.h"
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000015#include "MipsRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsSubtarget.h"
Lang Hamesa1bc0f52014-04-15 04:40:56 +000017#include "llvm/MC/MCContext.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000018#include "llvm/MC/MCDisassembler.h"
Jim Grosbachecaef492012-08-14 19:06:05 +000019#include "llvm/MC/MCFixedLenDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCSubtargetInfo.h"
22#include "llvm/Support/MathExtras.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000023#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000024
Akira Hatanaka71928e62012-04-17 18:03:21 +000025using namespace llvm;
26
Chandler Carruthe96dd892014-04-21 22:55:11 +000027#define DEBUG_TYPE "mips-disassembler"
28
Akira Hatanaka71928e62012-04-17 18:03:21 +000029typedef MCDisassembler::DecodeStatus DecodeStatus;
30
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000031namespace {
32
Daniel Sandersa19216c2015-02-11 11:28:56 +000033class MipsDisassembler : public MCDisassembler {
Vladimir Medicdde3d582013-09-06 12:30:36 +000034 bool IsMicroMips;
Daniel Sandersa19216c2015-02-11 11:28:56 +000035 bool IsBigEndian;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000036public:
Daniel Sandersa19216c2015-02-11 11:28:56 +000037 MipsDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx, bool IsBigEndian)
38 : MCDisassembler(STI, Ctx),
Michael Kuperstein29704e72015-03-24 12:56:59 +000039 IsMicroMips(STI.getFeatureBits() & Mips::FeatureMicroMips),
Daniel Sandersa19216c2015-02-11 11:28:56 +000040 IsBigEndian(IsBigEndian) {}
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000041
Michael Kuperstein29704e72015-03-24 12:56:59 +000042 bool hasMips3() const { return STI.getFeatureBits() & Mips::FeatureMips3; }
43 bool hasMips32() const { return STI.getFeatureBits() & Mips::FeatureMips32; }
Daniel Sandersc171f652014-06-13 13:15:59 +000044 bool hasMips32r6() const {
Michael Kuperstein29704e72015-03-24 12:56:59 +000045 return STI.getFeatureBits() & Mips::FeatureMips32r6;
Daniel Sanders5c582b22014-05-22 11:23:21 +000046 }
47
Michael Kuperstein29704e72015-03-24 12:56:59 +000048 bool isGP64() const { return STI.getFeatureBits() & Mips::FeatureGP64Bit; }
Daniel Sanders0fa60412014-06-12 13:39:06 +000049
Daniel Sandersc171f652014-06-13 13:15:59 +000050 bool hasCOP3() const {
51 // Only present in MIPS-I and MIPS-II
52 return !hasMips32() && !hasMips3();
53 }
54
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000055 DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +000056 ArrayRef<uint8_t> Bytes, uint64_t Address,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000057 raw_ostream &VStream,
58 raw_ostream &CStream) const override;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000059};
60
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000061} // end anonymous namespace
62
Akira Hatanaka71928e62012-04-17 18:03:21 +000063// Forward declare these because the autogenerated code will reference them.
64// Definitions are further down.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000065static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
66 unsigned RegNo,
67 uint64_t Address,
68 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000069
Reed Kotlerec8a5492013-02-14 03:05:25 +000070static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
71 unsigned RegNo,
72 uint64_t Address,
73 const void *Decoder);
74
Zoran Jovanovicb0852e52014-10-21 08:23:11 +000075static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
76 unsigned RegNo,
77 uint64_t Address,
78 const void *Decoder);
79
Jozef Kolek1904fa22014-11-24 14:25:53 +000080static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
81 unsigned RegNo,
82 uint64_t Address,
83 const void *Decoder);
84
Zoran Jovanovic41688672015-02-10 16:36:20 +000085static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
86 unsigned RegNo,
87 uint64_t Address,
88 const void *Decoder);
89
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000090static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
91 unsigned RegNo,
92 uint64_t Address,
93 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000094
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000095static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
96 unsigned Insn,
97 uint64_t Address,
98 const void *Decoder);
99
Akira Hatanaka654655f2013-08-14 00:53:38 +0000100static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
101 unsigned RegNo,
102 uint64_t Address,
103 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000104
Akira Hatanaka71928e62012-04-17 18:03:21 +0000105static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
106 unsigned RegNo,
107 uint64_t Address,
108 const void *Decoder);
109
110static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
111 unsigned RegNo,
112 uint64_t Address,
113 const void *Decoder);
114
115static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
116 unsigned RegNo,
117 uint64_t Address,
118 const void *Decoder);
119
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000120static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
121 unsigned RegNo,
122 uint64_t Address,
123 const void *Decoder);
124
Daniel Sanders0fa60412014-06-12 13:39:06 +0000125static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
126 uint64_t Address,
127 const void *Decoder);
128
Akira Hatanaka71928e62012-04-17 18:03:21 +0000129static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
130 unsigned Insn,
131 uint64_t Address,
132 const void *Decoder);
133
134static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
135 unsigned RegNo,
136 uint64_t Address,
137 const void *Decoder);
138
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000139static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
140 unsigned RegNo,
141 uint64_t Address,
142 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000143
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000144static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
145 unsigned RegNo,
146 uint64_t Address,
147 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000148
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000149static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
150 unsigned RegNo,
151 uint64_t Address,
152 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000153
Jack Carter3eb663b2013-09-26 00:09:46 +0000154static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
155 unsigned RegNo,
156 uint64_t Address,
157 const void *Decoder);
158
Jack Carter5dc8ac92013-09-25 23:50:44 +0000159static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
160 unsigned RegNo,
161 uint64_t Address,
162 const void *Decoder);
163
164static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
165 unsigned RegNo,
166 uint64_t Address,
167 const void *Decoder);
168
169static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
170 unsigned RegNo,
171 uint64_t Address,
172 const void *Decoder);
173
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000174static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
175 unsigned RegNo,
176 uint64_t Address,
177 const void *Decoder);
178
Daniel Sanders2a83d682014-05-21 12:56:39 +0000179static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
180 unsigned RegNo,
181 uint64_t Address,
182 const void *Decoder);
183
Akira Hatanaka71928e62012-04-17 18:03:21 +0000184static DecodeStatus DecodeBranchTarget(MCInst &Inst,
185 unsigned Offset,
186 uint64_t Address,
187 const void *Decoder);
188
Akira Hatanaka71928e62012-04-17 18:03:21 +0000189static DecodeStatus DecodeJumpTarget(MCInst &Inst,
190 unsigned Insn,
191 uint64_t Address,
192 const void *Decoder);
193
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000194static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
195 unsigned Offset,
196 uint64_t Address,
197 const void *Decoder);
198
199static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
200 unsigned Offset,
201 uint64_t Address,
202 const void *Decoder);
203
Jozef Kolek9761e962015-01-12 12:03:34 +0000204// DecodeBranchTarget7MM - Decode microMIPS branch offset, which is
205// shifted left by 1 bit.
206static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
207 unsigned Offset,
208 uint64_t Address,
209 const void *Decoder);
210
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000211// DecodeBranchTarget10MM - Decode microMIPS branch offset, which is
212// shifted left by 1 bit.
213static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
214 unsigned Offset,
215 uint64_t Address,
216 const void *Decoder);
217
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000218// DecodeBranchTargetMM - Decode microMIPS branch offset, which is
219// shifted left by 1 bit.
220static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
221 unsigned Offset,
222 uint64_t Address,
223 const void *Decoder);
224
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000225// DecodeJumpTargetMM - Decode microMIPS jump target, which is
226// shifted left by 1 bit.
227static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
228 unsigned Insn,
229 uint64_t Address,
230 const void *Decoder);
231
Akira Hatanaka71928e62012-04-17 18:03:21 +0000232static DecodeStatus DecodeMem(MCInst &Inst,
233 unsigned Insn,
234 uint64_t Address,
235 const void *Decoder);
236
Daniel Sanders92db6b72014-10-01 08:26:55 +0000237static DecodeStatus DecodeCacheOp(MCInst &Inst,
238 unsigned Insn,
239 uint64_t Address,
240 const void *Decoder);
241
Vladimir Medicdf464ae2015-01-29 11:33:41 +0000242static DecodeStatus DecodeCacheOpR6(MCInst &Inst,
243 unsigned Insn,
244 uint64_t Address,
245 const void *Decoder);
246
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000247static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
248 unsigned Insn,
249 uint64_t Address,
250 const void *Decoder);
251
Daniel Sandersb4484d62014-11-27 17:28:10 +0000252static DecodeStatus DecodeSyncI(MCInst &Inst,
253 unsigned Insn,
254 uint64_t Address,
255 const void *Decoder);
256
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +0000257static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
258 uint64_t Address, const void *Decoder);
259
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000260static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
261 unsigned Insn,
262 uint64_t Address,
263 const void *Decoder);
264
Jozef Kolek12c69822014-12-23 16:16:33 +0000265static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
266 unsigned Insn,
267 uint64_t Address,
268 const void *Decoder);
269
Jozef Koleke10a02e2015-01-28 17:27:26 +0000270static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
271 unsigned Insn,
272 uint64_t Address,
273 const void *Decoder);
274
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000275static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
276 unsigned Insn,
277 uint64_t Address,
278 const void *Decoder);
279
Vladimir Medicdde3d582013-09-06 12:30:36 +0000280static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
281 unsigned Insn,
282 uint64_t Address,
283 const void *Decoder);
284
285static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
286 unsigned Insn,
287 uint64_t Address,
288 const void *Decoder);
289
Akira Hatanaka71928e62012-04-17 18:03:21 +0000290static DecodeStatus DecodeFMem(MCInst &Inst, unsigned Insn,
291 uint64_t Address,
292 const void *Decoder);
293
Daniel Sanders92db6b72014-10-01 08:26:55 +0000294static DecodeStatus DecodeFMem2(MCInst &Inst, unsigned Insn,
295 uint64_t Address,
296 const void *Decoder);
297
298static DecodeStatus DecodeFMem3(MCInst &Inst, unsigned Insn,
299 uint64_t Address,
300 const void *Decoder);
301
Vladimir Medic435cf8a2015-01-21 10:47:36 +0000302static DecodeStatus DecodeFMemCop2R6(MCInst &Inst, unsigned Insn,
303 uint64_t Address,
304 const void *Decoder);
305
Daniel Sanders6a803f62014-06-16 13:13:03 +0000306static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
307 unsigned Insn,
308 uint64_t Address,
309 const void *Decoder);
310
Jozef Kolekaa2b9272014-11-27 14:41:44 +0000311static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
312 unsigned Value,
313 uint64_t Address,
314 const void *Decoder);
315
316static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
317 unsigned Value,
318 uint64_t Address,
319 const void *Decoder);
320
321static DecodeStatus DecodeLiSimm7(MCInst &Inst,
322 unsigned Value,
323 uint64_t Address,
324 const void *Decoder);
325
326static DecodeStatus DecodeSimm4(MCInst &Inst,
327 unsigned Value,
328 uint64_t Address,
329 const void *Decoder);
330
Akira Hatanaka71928e62012-04-17 18:03:21 +0000331static DecodeStatus DecodeSimm16(MCInst &Inst,
332 unsigned Insn,
333 uint64_t Address,
334 const void *Decoder);
335
Matheus Almeida779c5932013-11-18 12:32:49 +0000336// Decode the immediate field of an LSA instruction which
337// is off by one.
338static DecodeStatus DecodeLSAImm(MCInst &Inst,
339 unsigned Insn,
340 uint64_t Address,
341 const void *Decoder);
342
Akira Hatanaka71928e62012-04-17 18:03:21 +0000343static DecodeStatus DecodeInsSize(MCInst &Inst,
344 unsigned Insn,
345 uint64_t Address,
346 const void *Decoder);
347
348static DecodeStatus DecodeExtSize(MCInst &Inst,
349 unsigned Insn,
350 uint64_t Address,
351 const void *Decoder);
352
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000353static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
354 uint64_t Address, const void *Decoder);
355
Zoran Jovanovic28551422014-06-09 09:49:51 +0000356static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
357 uint64_t Address, const void *Decoder);
358
Vladimir Medicb682ddf2014-12-01 11:12:04 +0000359static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
360 uint64_t Address, const void *Decoder);
361
362static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
363 uint64_t Address, const void *Decoder);
364
365static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
366 uint64_t Address, const void *Decoder);
367
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000368static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
369 uint64_t Address, const void *Decoder);
370
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000371/// INSVE_[BHWD] have an implicit operand that the generated decoder doesn't
372/// handle.
373template <typename InsnType>
374static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
375 const void *Decoder);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000376
377template <typename InsnType>
378static DecodeStatus
379DecodeAddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
380 const void *Decoder);
381
382template <typename InsnType>
383static DecodeStatus
384DecodeDaddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
385 const void *Decoder);
386
387template <typename InsnType>
388static DecodeStatus
389DecodeBlezlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
390 const void *Decoder);
391
392template <typename InsnType>
393static DecodeStatus
394DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
395 const void *Decoder);
396
397template <typename InsnType>
398static DecodeStatus
399DecodeBgtzGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
400 const void *Decoder);
401
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000402template <typename InsnType>
403static DecodeStatus
404DecodeBlezGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
405 const void *Decoder);
406
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000407static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Insn,
408 uint64_t Address,
409 const void *Decoder);
410
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000411static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
412 uint64_t Address,
413 const void *Decoder);
414
Zoran Jovanovic41688672015-02-10 16:36:20 +0000415static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
416 uint64_t Address,
417 const void *Decoder);
418
Akira Hatanaka71928e62012-04-17 18:03:21 +0000419namespace llvm {
420extern Target TheMipselTarget, TheMipsTarget, TheMips64Target,
421 TheMips64elTarget;
422}
423
424static MCDisassembler *createMipsDisassembler(
425 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000426 const MCSubtargetInfo &STI,
427 MCContext &Ctx) {
428 return new MipsDisassembler(STI, Ctx, true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000429}
430
431static MCDisassembler *createMipselDisassembler(
432 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000433 const MCSubtargetInfo &STI,
434 MCContext &Ctx) {
435 return new MipsDisassembler(STI, Ctx, false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000436}
437
Akira Hatanaka71928e62012-04-17 18:03:21 +0000438extern "C" void LLVMInitializeMipsDisassembler() {
439 // Register the disassembler.
440 TargetRegistry::RegisterMCDisassembler(TheMipsTarget,
441 createMipsDisassembler);
442 TargetRegistry::RegisterMCDisassembler(TheMipselTarget,
443 createMipselDisassembler);
444 TargetRegistry::RegisterMCDisassembler(TheMips64Target,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000445 createMipsDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000446 TargetRegistry::RegisterMCDisassembler(TheMips64elTarget,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000447 createMipselDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000448}
449
Akira Hatanaka71928e62012-04-17 18:03:21 +0000450#include "MipsGenDisassemblerTables.inc"
451
Daniel Sanders5c582b22014-05-22 11:23:21 +0000452static unsigned getReg(const void *D, unsigned RC, unsigned RegNo) {
Daniel Sandersa19216c2015-02-11 11:28:56 +0000453 const MipsDisassembler *Dis = static_cast<const MipsDisassembler*>(D);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000454 const MCRegisterInfo *RegInfo = Dis->getContext().getRegisterInfo();
455 return *(RegInfo->getRegClass(RC).begin() + RegNo);
456}
457
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000458template <typename InsnType>
459static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
460 const void *Decoder) {
461 typedef DecodeStatus (*DecodeFN)(MCInst &, unsigned, uint64_t, const void *);
462 // The size of the n field depends on the element size
463 // The register class also depends on this.
464 InsnType tmp = fieldFromInstruction(insn, 17, 5);
465 unsigned NSize = 0;
466 DecodeFN RegDecoder = nullptr;
467 if ((tmp & 0x18) == 0x00) { // INSVE_B
468 NSize = 4;
469 RegDecoder = DecodeMSA128BRegisterClass;
470 } else if ((tmp & 0x1c) == 0x10) { // INSVE_H
471 NSize = 3;
472 RegDecoder = DecodeMSA128HRegisterClass;
473 } else if ((tmp & 0x1e) == 0x18) { // INSVE_W
474 NSize = 2;
475 RegDecoder = DecodeMSA128WRegisterClass;
476 } else if ((tmp & 0x1f) == 0x1c) { // INSVE_D
477 NSize = 1;
478 RegDecoder = DecodeMSA128DRegisterClass;
479 } else
480 llvm_unreachable("Invalid encoding");
481
482 assert(NSize != 0 && RegDecoder != nullptr);
483
484 // $wd
485 tmp = fieldFromInstruction(insn, 6, 5);
486 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
487 return MCDisassembler::Fail;
488 // $wd_in
489 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
490 return MCDisassembler::Fail;
491 // $n
492 tmp = fieldFromInstruction(insn, 16, NSize);
493 MI.addOperand(MCOperand::CreateImm(tmp));
494 // $ws
495 tmp = fieldFromInstruction(insn, 11, 5);
496 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
497 return MCDisassembler::Fail;
498 // $n2
499 MI.addOperand(MCOperand::CreateImm(0));
500
501 return MCDisassembler::Success;
502}
503
Daniel Sanders5c582b22014-05-22 11:23:21 +0000504template <typename InsnType>
505static DecodeStatus DecodeAddiGroupBranch(MCInst &MI, InsnType insn,
506 uint64_t Address,
507 const void *Decoder) {
508 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
509 // (otherwise we would have matched the ADDI instruction from the earlier
510 // ISA's instead).
511 //
512 // We have:
513 // 0b001000 sssss ttttt iiiiiiiiiiiiiiii
514 // BOVC if rs >= rt
515 // BEQZALC if rs == 0 && rt != 0
516 // BEQC if rs < rt && rs != 0
517
518 InsnType Rs = fieldFromInstruction(insn, 21, 5);
519 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000520 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000521 bool HasRs = false;
522
523 if (Rs >= Rt) {
524 MI.setOpcode(Mips::BOVC);
525 HasRs = true;
526 } else if (Rs != 0 && Rs < Rt) {
527 MI.setOpcode(Mips::BEQC);
528 HasRs = true;
529 } else
530 MI.setOpcode(Mips::BEQZALC);
531
532 if (HasRs)
533 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
534 Rs)));
535
536 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
537 Rt)));
538 MI.addOperand(MCOperand::CreateImm(Imm));
539
540 return MCDisassembler::Success;
541}
542
543template <typename InsnType>
544static DecodeStatus DecodeDaddiGroupBranch(MCInst &MI, InsnType insn,
545 uint64_t Address,
546 const void *Decoder) {
547 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
548 // (otherwise we would have matched the ADDI instruction from the earlier
549 // ISA's instead).
550 //
551 // We have:
552 // 0b011000 sssss ttttt iiiiiiiiiiiiiiii
553 // BNVC if rs >= rt
554 // BNEZALC if rs == 0 && rt != 0
555 // BNEC if rs < rt && rs != 0
556
557 InsnType Rs = fieldFromInstruction(insn, 21, 5);
558 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000559 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000560 bool HasRs = false;
561
562 if (Rs >= Rt) {
563 MI.setOpcode(Mips::BNVC);
564 HasRs = true;
565 } else if (Rs != 0 && Rs < Rt) {
566 MI.setOpcode(Mips::BNEC);
567 HasRs = true;
568 } else
569 MI.setOpcode(Mips::BNEZALC);
570
571 if (HasRs)
572 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
573 Rs)));
574
575 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
576 Rt)));
577 MI.addOperand(MCOperand::CreateImm(Imm));
578
579 return MCDisassembler::Success;
580}
581
582template <typename InsnType>
583static DecodeStatus DecodeBlezlGroupBranch(MCInst &MI, InsnType insn,
584 uint64_t Address,
585 const void *Decoder) {
586 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
587 // (otherwise we would have matched the BLEZL instruction from the earlier
588 // ISA's instead).
589 //
590 // We have:
591 // 0b010110 sssss ttttt iiiiiiiiiiiiiiii
592 // Invalid if rs == 0
593 // BLEZC if rs == 0 && rt != 0
594 // BGEZC if rs == rt && rt != 0
595 // BGEC if rs != rt && rs != 0 && rt != 0
596
597 InsnType Rs = fieldFromInstruction(insn, 21, 5);
598 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000599 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000600 bool HasRs = false;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000601
602 if (Rt == 0)
603 return MCDisassembler::Fail;
604 else if (Rs == 0)
605 MI.setOpcode(Mips::BLEZC);
606 else if (Rs == Rt)
607 MI.setOpcode(Mips::BGEZC);
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000608 else {
609 HasRs = true;
610 MI.setOpcode(Mips::BGEC);
611 }
612
613 if (HasRs)
614 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
615 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000616
617 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
618 Rt)));
619
620 MI.addOperand(MCOperand::CreateImm(Imm));
621
622 return MCDisassembler::Success;
623}
624
625template <typename InsnType>
626static DecodeStatus DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn,
627 uint64_t Address,
628 const void *Decoder) {
629 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
630 // (otherwise we would have matched the BGTZL instruction from the earlier
631 // ISA's instead).
632 //
633 // We have:
634 // 0b010111 sssss ttttt iiiiiiiiiiiiiiii
635 // Invalid if rs == 0
636 // BGTZC if rs == 0 && rt != 0
637 // BLTZC if rs == rt && rt != 0
638 // BLTC if rs != rt && rs != 0 && rt != 0
639
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000640 bool HasRs = false;
641
Daniel Sanders5c582b22014-05-22 11:23:21 +0000642 InsnType Rs = fieldFromInstruction(insn, 21, 5);
643 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000644 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000645
646 if (Rt == 0)
647 return MCDisassembler::Fail;
648 else if (Rs == 0)
649 MI.setOpcode(Mips::BGTZC);
650 else if (Rs == Rt)
651 MI.setOpcode(Mips::BLTZC);
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000652 else {
653 MI.setOpcode(Mips::BLTC);
654 HasRs = true;
655 }
656
657 if (HasRs)
658 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
659 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000660
661 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
662 Rt)));
663
664 MI.addOperand(MCOperand::CreateImm(Imm));
665
666 return MCDisassembler::Success;
667}
668
669template <typename InsnType>
670static DecodeStatus DecodeBgtzGroupBranch(MCInst &MI, InsnType insn,
671 uint64_t Address,
672 const void *Decoder) {
673 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
674 // (otherwise we would have matched the BGTZ instruction from the earlier
675 // ISA's instead).
676 //
677 // We have:
678 // 0b000111 sssss ttttt iiiiiiiiiiiiiiii
679 // BGTZ if rt == 0
680 // BGTZALC if rs == 0 && rt != 0
681 // BLTZALC if rs != 0 && rs == rt
682 // BLTUC if rs != 0 && rs != rt
683
684 InsnType Rs = fieldFromInstruction(insn, 21, 5);
685 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000686 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000687 bool HasRs = false;
688 bool HasRt = false;
689
690 if (Rt == 0) {
691 MI.setOpcode(Mips::BGTZ);
692 HasRs = true;
693 } else if (Rs == 0) {
694 MI.setOpcode(Mips::BGTZALC);
695 HasRt = true;
696 } else if (Rs == Rt) {
697 MI.setOpcode(Mips::BLTZALC);
698 HasRs = true;
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000699 } else {
700 MI.setOpcode(Mips::BLTUC);
701 HasRs = true;
702 HasRt = true;
703 }
Daniel Sanders5c582b22014-05-22 11:23:21 +0000704
705 if (HasRs)
706 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
707 Rs)));
708
709 if (HasRt)
710 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
711 Rt)));
712
713 MI.addOperand(MCOperand::CreateImm(Imm));
714
715 return MCDisassembler::Success;
716}
717
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000718template <typename InsnType>
719static DecodeStatus DecodeBlezGroupBranch(MCInst &MI, InsnType insn,
720 uint64_t Address,
721 const void *Decoder) {
722 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
723 // (otherwise we would have matched the BLEZL instruction from the earlier
724 // ISA's instead).
725 //
726 // We have:
727 // 0b000110 sssss ttttt iiiiiiiiiiiiiiii
728 // Invalid if rs == 0
729 // BLEZALC if rs == 0 && rt != 0
730 // BGEZALC if rs == rt && rt != 0
731 // BGEUC if rs != rt && rs != 0 && rt != 0
732
733 InsnType Rs = fieldFromInstruction(insn, 21, 5);
734 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000735 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000736 bool HasRs = false;
737
738 if (Rt == 0)
739 return MCDisassembler::Fail;
740 else if (Rs == 0)
741 MI.setOpcode(Mips::BLEZALC);
742 else if (Rs == Rt)
743 MI.setOpcode(Mips::BGEZALC);
744 else {
745 HasRs = true;
746 MI.setOpcode(Mips::BGEUC);
747 }
748
749 if (HasRs)
750 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
751 Rs)));
752 MI.addOperand(MCOperand::CreateReg(getReg(Decoder, Mips::GPR32RegClassID,
753 Rt)));
754
755 MI.addOperand(MCOperand::CreateImm(Imm));
756
757 return MCDisassembler::Success;
758}
759
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000760/// Read two bytes from the ArrayRef and return 16 bit halfword sorted
761/// according to the given endianess.
762static DecodeStatus readInstruction16(ArrayRef<uint8_t> Bytes, uint64_t Address,
763 uint64_t &Size, uint32_t &Insn,
764 bool IsBigEndian) {
765 // We want to read exactly 2 Bytes of data.
766 if (Bytes.size() < 2) {
767 Size = 0;
768 return MCDisassembler::Fail;
769 }
770
771 if (IsBigEndian) {
772 Insn = (Bytes[0] << 8) | Bytes[1];
773 } else {
774 Insn = (Bytes[1] << 8) | Bytes[0];
775 }
776
777 return MCDisassembler::Success;
778}
779
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000780/// Read four bytes from the ArrayRef and return 32 bit word sorted
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000781/// according to the given endianess
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000782static DecodeStatus readInstruction32(ArrayRef<uint8_t> Bytes, uint64_t Address,
783 uint64_t &Size, uint32_t &Insn,
784 bool IsBigEndian, bool IsMicroMips) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000785 // We want to read exactly 4 Bytes of data.
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000786 if (Bytes.size() < 4) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000787 Size = 0;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000788 return MCDisassembler::Fail;
789 }
790
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000791 // High 16 bits of a 32-bit microMIPS instruction (where the opcode is)
792 // always precede the low 16 bits in the instruction stream (that is, they
793 // are placed at lower addresses in the instruction stream).
794 //
795 // microMIPS byte ordering:
796 // Big-endian: 0 | 1 | 2 | 3
797 // Little-endian: 1 | 0 | 3 | 2
798
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000799 if (IsBigEndian) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000800 // Encoded as a big-endian 32-bit word in the stream.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000801 Insn =
802 (Bytes[3] << 0) | (Bytes[2] << 8) | (Bytes[1] << 16) | (Bytes[0] << 24);
803 } else {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000804 if (IsMicroMips) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000805 Insn = (Bytes[2] << 0) | (Bytes[3] << 8) | (Bytes[0] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000806 (Bytes[1] << 24);
807 } else {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000808 Insn = (Bytes[0] << 0) | (Bytes[1] << 8) | (Bytes[2] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000809 (Bytes[3] << 24);
810 }
Akira Hatanaka71928e62012-04-17 18:03:21 +0000811 }
812
813 return MCDisassembler::Success;
814}
815
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000816DecodeStatus MipsDisassembler::getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000817 ArrayRef<uint8_t> Bytes,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000818 uint64_t Address,
819 raw_ostream &VStream,
820 raw_ostream &CStream) const {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000821 uint32_t Insn;
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000822 DecodeStatus Result;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000823
Vladimir Medicdde3d582013-09-06 12:30:36 +0000824 if (IsMicroMips) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000825 Result = readInstruction16(Bytes, Address, Size, Insn, IsBigEndian);
826
827 DEBUG(dbgs() << "Trying MicroMips16 table (16-bit instructions):\n");
828 // Calling the auto-generated decoder function.
829 Result = decodeInstruction(DecoderTableMicroMips16, Instr, Insn, Address,
830 this, STI);
831 if (Result != MCDisassembler::Fail) {
832 Size = 2;
833 return Result;
834 }
835
836 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, true);
837 if (Result == MCDisassembler::Fail)
838 return MCDisassembler::Fail;
839
840 DEBUG(dbgs() << "Trying MicroMips32 table (32-bit instructions):\n");
Vladimir Medicdde3d582013-09-06 12:30:36 +0000841 // Calling the auto-generated decoder function.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000842 Result = decodeInstruction(DecoderTableMicroMips32, Instr, Insn, Address,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000843 this, STI);
844 if (Result != MCDisassembler::Fail) {
845 Size = 4;
846 return Result;
847 }
848 return MCDisassembler::Fail;
849 }
850
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000851 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, false);
852 if (Result == MCDisassembler::Fail)
853 return MCDisassembler::Fail;
854
Daniel Sandersc171f652014-06-13 13:15:59 +0000855 if (hasCOP3()) {
856 DEBUG(dbgs() << "Trying COP3_ table (32-bit opcodes):\n");
857 Result =
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000858 decodeInstruction(DecoderTableCOP3_32, Instr, Insn, Address, this, STI);
Daniel Sandersc171f652014-06-13 13:15:59 +0000859 if (Result != MCDisassembler::Fail) {
860 Size = 4;
861 return Result;
862 }
863 }
864
865 if (hasMips32r6() && isGP64()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000866 DEBUG(dbgs() << "Trying Mips32r6_64r6 (GPR64) table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000867 Result = decodeInstruction(DecoderTableMips32r6_64r6_GP6432, Instr, Insn,
Daniel Sanders0fa60412014-06-12 13:39:06 +0000868 Address, this, STI);
869 if (Result != MCDisassembler::Fail) {
870 Size = 4;
871 return Result;
872 }
873 }
874
Daniel Sandersc171f652014-06-13 13:15:59 +0000875 if (hasMips32r6()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000876 DEBUG(dbgs() << "Trying Mips32r6_64r6 table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000877 Result = decodeInstruction(DecoderTableMips32r6_64r632, Instr, Insn,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000878 Address, this, STI);
879 if (Result != MCDisassembler::Fail) {
880 Size = 4;
881 return Result;
882 }
883 }
884
Daniel Sandersa19216c2015-02-11 11:28:56 +0000885 if (isGP64()) {
886 DEBUG(dbgs() << "Trying Mips64 (GPR64) table (32-bit opcodes):\n");
887 Result = decodeInstruction(DecoderTableMips6432, Instr, Insn,
888 Address, this, STI);
889 if (Result != MCDisassembler::Fail) {
890 Size = 4;
891 return Result;
892 }
893 }
894
Daniel Sanders0fa60412014-06-12 13:39:06 +0000895 DEBUG(dbgs() << "Trying Mips table (32-bit opcodes):\n");
Akira Hatanaka71928e62012-04-17 18:03:21 +0000896 // Calling the auto-generated decoder function.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000897 Result =
898 decodeInstruction(DecoderTableMips32, Instr, Insn, Address, this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000899 if (Result != MCDisassembler::Fail) {
900 Size = 4;
901 return Result;
902 }
903
904 return MCDisassembler::Fail;
905}
906
Reed Kotlerec8a5492013-02-14 03:05:25 +0000907static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
908 unsigned RegNo,
909 uint64_t Address,
910 const void *Decoder) {
911
912 return MCDisassembler::Fail;
913
914}
915
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000916static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
917 unsigned RegNo,
918 uint64_t Address,
919 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000920
921 if (RegNo > 31)
922 return MCDisassembler::Fail;
923
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000924 unsigned Reg = getReg(Decoder, Mips::GPR64RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000925 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000926 return MCDisassembler::Success;
927}
928
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000929static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
930 unsigned RegNo,
931 uint64_t Address,
932 const void *Decoder) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000933 if (RegNo > 7)
934 return MCDisassembler::Fail;
935 unsigned Reg = getReg(Decoder, Mips::GPRMM16RegClassID, RegNo);
936 Inst.addOperand(MCOperand::CreateReg(Reg));
937 return MCDisassembler::Success;
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000938}
939
Jozef Kolek1904fa22014-11-24 14:25:53 +0000940static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
941 unsigned RegNo,
942 uint64_t Address,
943 const void *Decoder) {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000944 if (RegNo > 7)
945 return MCDisassembler::Fail;
946 unsigned Reg = getReg(Decoder, Mips::GPRMM16ZeroRegClassID, RegNo);
947 Inst.addOperand(MCOperand::CreateReg(Reg));
948 return MCDisassembler::Success;
Jozef Kolek1904fa22014-11-24 14:25:53 +0000949}
950
Zoran Jovanovic41688672015-02-10 16:36:20 +0000951static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
952 unsigned RegNo,
953 uint64_t Address,
954 const void *Decoder) {
955 if (RegNo > 7)
956 return MCDisassembler::Fail;
957 unsigned Reg = getReg(Decoder, Mips::GPRMM16MovePRegClassID, RegNo);
958 Inst.addOperand(MCOperand::CreateReg(Reg));
959 return MCDisassembler::Success;
960}
961
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000962static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
963 unsigned RegNo,
964 uint64_t Address,
965 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000966 if (RegNo > 31)
967 return MCDisassembler::Fail;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000968 unsigned Reg = getReg(Decoder, Mips::GPR32RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000969 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000970 return MCDisassembler::Success;
971}
972
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000973static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
974 unsigned RegNo,
975 uint64_t Address,
976 const void *Decoder) {
Daniel Sandersa19216c2015-02-11 11:28:56 +0000977 if (static_cast<const MipsDisassembler *>(Decoder)->isGP64())
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000978 return DecodeGPR64RegisterClass(Inst, RegNo, Address, Decoder);
979
980 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
981}
982
Akira Hatanaka654655f2013-08-14 00:53:38 +0000983static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
984 unsigned RegNo,
985 uint64_t Address,
986 const void *Decoder) {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000987 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000988}
989
Akira Hatanaka71928e62012-04-17 18:03:21 +0000990static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
991 unsigned RegNo,
992 uint64_t Address,
993 const void *Decoder) {
994 if (RegNo > 31)
995 return MCDisassembler::Fail;
996
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000997 unsigned Reg = getReg(Decoder, Mips::FGR64RegClassID, RegNo);
998 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000999 return MCDisassembler::Success;
1000}
1001
1002static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
1003 unsigned RegNo,
1004 uint64_t Address,
1005 const void *Decoder) {
1006 if (RegNo > 31)
1007 return MCDisassembler::Fail;
1008
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001009 unsigned Reg = getReg(Decoder, Mips::FGR32RegClassID, RegNo);
1010 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001011 return MCDisassembler::Success;
1012}
1013
1014static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
1015 unsigned RegNo,
1016 uint64_t Address,
1017 const void *Decoder) {
Chad Rosier253777f2013-06-26 22:23:32 +00001018 if (RegNo > 31)
1019 return MCDisassembler::Fail;
1020 unsigned Reg = getReg(Decoder, Mips::CCRRegClassID, RegNo);
1021 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001022 return MCDisassembler::Success;
1023}
1024
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001025static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
1026 unsigned RegNo,
1027 uint64_t Address,
1028 const void *Decoder) {
1029 if (RegNo > 7)
1030 return MCDisassembler::Fail;
1031 unsigned Reg = getReg(Decoder, Mips::FCCRegClassID, RegNo);
1032 Inst.addOperand(MCOperand::CreateReg(Reg));
1033 return MCDisassembler::Success;
1034}
1035
Daniel Sanders0fa60412014-06-12 13:39:06 +00001036static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
1037 uint64_t Address,
1038 const void *Decoder) {
1039 if (RegNo > 31)
1040 return MCDisassembler::Fail;
1041
1042 unsigned Reg = getReg(Decoder, Mips::FGRCCRegClassID, RegNo);
1043 Inst.addOperand(MCOperand::CreateReg(Reg));
1044 return MCDisassembler::Success;
1045}
1046
Akira Hatanaka71928e62012-04-17 18:03:21 +00001047static DecodeStatus DecodeMem(MCInst &Inst,
1048 unsigned Insn,
1049 uint64_t Address,
1050 const void *Decoder) {
1051 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001052 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1053 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001054
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001055 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1056 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001057
Vladimir Medicd7ecf492014-12-15 16:19:34 +00001058 if(Inst.getOpcode() == Mips::SC ||
1059 Inst.getOpcode() == Mips::SCD){
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001060 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001061 }
1062
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001063 Inst.addOperand(MCOperand::CreateReg(Reg));
1064 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001065 Inst.addOperand(MCOperand::CreateImm(Offset));
1066
1067 return MCDisassembler::Success;
1068}
1069
Daniel Sanders92db6b72014-10-01 08:26:55 +00001070static DecodeStatus DecodeCacheOp(MCInst &Inst,
1071 unsigned Insn,
1072 uint64_t Address,
1073 const void *Decoder) {
1074 int Offset = SignExtend32<16>(Insn & 0xffff);
1075 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1076 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1077
1078 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1079
1080 Inst.addOperand(MCOperand::CreateReg(Base));
1081 Inst.addOperand(MCOperand::CreateImm(Offset));
1082 Inst.addOperand(MCOperand::CreateImm(Hint));
1083
1084 return MCDisassembler::Success;
1085}
1086
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001087static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
1088 unsigned Insn,
1089 uint64_t Address,
1090 const void *Decoder) {
1091 int Offset = SignExtend32<12>(Insn & 0xfff);
1092 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1093 unsigned Hint = fieldFromInstruction(Insn, 21, 5);
1094
1095 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1096
1097 Inst.addOperand(MCOperand::CreateReg(Base));
1098 Inst.addOperand(MCOperand::CreateImm(Offset));
1099 Inst.addOperand(MCOperand::CreateImm(Hint));
1100
1101 return MCDisassembler::Success;
1102}
1103
Vladimir Medicdf464ae2015-01-29 11:33:41 +00001104static DecodeStatus DecodeCacheOpR6(MCInst &Inst,
1105 unsigned Insn,
1106 uint64_t Address,
1107 const void *Decoder) {
1108 int Offset = fieldFromInstruction(Insn, 7, 9);
1109 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1110 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1111
1112 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1113
1114 Inst.addOperand(MCOperand::CreateReg(Base));
1115 Inst.addOperand(MCOperand::CreateImm(Offset));
1116 Inst.addOperand(MCOperand::CreateImm(Hint));
1117
1118 return MCDisassembler::Success;
1119}
1120
Daniel Sandersb4484d62014-11-27 17:28:10 +00001121static DecodeStatus DecodeSyncI(MCInst &Inst,
1122 unsigned Insn,
1123 uint64_t Address,
1124 const void *Decoder) {
1125 int Offset = SignExtend32<16>(Insn & 0xffff);
1126 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1127
1128 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1129
1130 Inst.addOperand(MCOperand::CreateReg(Base));
1131 Inst.addOperand(MCOperand::CreateImm(Offset));
1132
1133 return MCDisassembler::Success;
1134}
1135
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001136static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
1137 uint64_t Address, const void *Decoder) {
1138 int Offset = SignExtend32<10>(fieldFromInstruction(Insn, 16, 10));
1139 unsigned Reg = fieldFromInstruction(Insn, 6, 5);
1140 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1141
1142 Reg = getReg(Decoder, Mips::MSA128BRegClassID, Reg);
1143 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1144
1145 Inst.addOperand(MCOperand::CreateReg(Reg));
1146 Inst.addOperand(MCOperand::CreateReg(Base));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001147
1148 // The immediate field of an LD/ST instruction is scaled which means it must
1149 // be multiplied (when decoding) by the size (in bytes) of the instructions'
1150 // data format.
1151 // .b - 1 byte
1152 // .h - 2 bytes
1153 // .w - 4 bytes
1154 // .d - 8 bytes
1155 switch(Inst.getOpcode())
1156 {
1157 default:
1158 assert (0 && "Unexpected instruction");
1159 return MCDisassembler::Fail;
1160 break;
1161 case Mips::LD_B:
1162 case Mips::ST_B:
1163 Inst.addOperand(MCOperand::CreateImm(Offset));
1164 break;
1165 case Mips::LD_H:
1166 case Mips::ST_H:
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001167 Inst.addOperand(MCOperand::CreateImm(Offset * 2));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001168 break;
1169 case Mips::LD_W:
1170 case Mips::ST_W:
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001171 Inst.addOperand(MCOperand::CreateImm(Offset * 4));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001172 break;
1173 case Mips::LD_D:
1174 case Mips::ST_D:
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001175 Inst.addOperand(MCOperand::CreateImm(Offset * 8));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001176 break;
1177 }
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001178
1179 return MCDisassembler::Success;
1180}
1181
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001182static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
1183 unsigned Insn,
1184 uint64_t Address,
1185 const void *Decoder) {
1186 unsigned Offset = Insn & 0xf;
1187 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1188 unsigned Base = fieldFromInstruction(Insn, 4, 3);
1189
1190 switch (Inst.getOpcode()) {
1191 case Mips::LBU16_MM:
1192 case Mips::LHU16_MM:
1193 case Mips::LW16_MM:
1194 if (DecodeGPRMM16RegisterClass(Inst, Reg, Address, Decoder)
1195 == MCDisassembler::Fail)
1196 return MCDisassembler::Fail;
1197 break;
1198 case Mips::SB16_MM:
1199 case Mips::SH16_MM:
1200 case Mips::SW16_MM:
1201 if (DecodeGPRMM16ZeroRegisterClass(Inst, Reg, Address, Decoder)
1202 == MCDisassembler::Fail)
1203 return MCDisassembler::Fail;
1204 break;
1205 }
1206
1207 if (DecodeGPRMM16RegisterClass(Inst, Base, Address, Decoder)
1208 == MCDisassembler::Fail)
1209 return MCDisassembler::Fail;
1210
1211 switch (Inst.getOpcode()) {
1212 case Mips::LBU16_MM:
1213 if (Offset == 0xf)
1214 Inst.addOperand(MCOperand::CreateImm(-1));
1215 else
1216 Inst.addOperand(MCOperand::CreateImm(Offset));
1217 break;
1218 case Mips::SB16_MM:
1219 Inst.addOperand(MCOperand::CreateImm(Offset));
1220 break;
1221 case Mips::LHU16_MM:
1222 case Mips::SH16_MM:
1223 Inst.addOperand(MCOperand::CreateImm(Offset << 1));
1224 break;
1225 case Mips::LW16_MM:
1226 case Mips::SW16_MM:
1227 Inst.addOperand(MCOperand::CreateImm(Offset << 2));
1228 break;
1229 }
1230
1231 return MCDisassembler::Success;
1232}
1233
Jozef Kolek12c69822014-12-23 16:16:33 +00001234static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
1235 unsigned Insn,
1236 uint64_t Address,
1237 const void *Decoder) {
1238 unsigned Offset = Insn & 0x1F;
1239 unsigned Reg = fieldFromInstruction(Insn, 5, 5);
1240
1241 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1242
1243 Inst.addOperand(MCOperand::CreateReg(Reg));
1244 Inst.addOperand(MCOperand::CreateReg(Mips::SP));
1245 Inst.addOperand(MCOperand::CreateImm(Offset << 2));
1246
1247 return MCDisassembler::Success;
1248}
1249
Jozef Koleke10a02e2015-01-28 17:27:26 +00001250static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
1251 unsigned Insn,
1252 uint64_t Address,
1253 const void *Decoder) {
1254 unsigned Offset = Insn & 0x7F;
1255 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1256
1257 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1258
1259 Inst.addOperand(MCOperand::CreateReg(Reg));
1260 Inst.addOperand(MCOperand::CreateReg(Mips::GP));
1261 Inst.addOperand(MCOperand::CreateImm(Offset << 2));
1262
1263 return MCDisassembler::Success;
1264}
1265
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001266static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
1267 unsigned Insn,
1268 uint64_t Address,
1269 const void *Decoder) {
1270 int Offset = SignExtend32<4>(Insn & 0xf);
1271
1272 if (DecodeRegListOperand16(Inst, Insn, Address, Decoder)
1273 == MCDisassembler::Fail)
1274 return MCDisassembler::Fail;
1275
1276 Inst.addOperand(MCOperand::CreateReg(Mips::SP));
1277 Inst.addOperand(MCOperand::CreateImm(Offset << 2));
1278
1279 return MCDisassembler::Success;
1280}
1281
Vladimir Medicdde3d582013-09-06 12:30:36 +00001282static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
1283 unsigned Insn,
1284 uint64_t Address,
1285 const void *Decoder) {
1286 int Offset = SignExtend32<12>(Insn & 0x0fff);
1287 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1288 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1289
1290 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1291 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1292
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001293 switch (Inst.getOpcode()) {
1294 case Mips::SWM32_MM:
1295 case Mips::LWM32_MM:
1296 if (DecodeRegListOperand(Inst, Insn, Address, Decoder)
1297 == MCDisassembler::Fail)
1298 return MCDisassembler::Fail;
1299 Inst.addOperand(MCOperand::CreateReg(Base));
1300 Inst.addOperand(MCOperand::CreateImm(Offset));
1301 break;
1302 case Mips::SC_MM:
Zoran Jovanovic285cc282014-02-28 18:22:56 +00001303 Inst.addOperand(MCOperand::CreateReg(Reg));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001304 // fallthrough
1305 default:
1306 Inst.addOperand(MCOperand::CreateReg(Reg));
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001307 if (Inst.getOpcode() == Mips::LWP_MM || Inst.getOpcode() == Mips::SWP_MM)
1308 Inst.addOperand(MCOperand::CreateReg(Reg+1));
1309
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001310 Inst.addOperand(MCOperand::CreateReg(Base));
1311 Inst.addOperand(MCOperand::CreateImm(Offset));
1312 }
Vladimir Medicdde3d582013-09-06 12:30:36 +00001313
1314 return MCDisassembler::Success;
1315}
1316
1317static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
1318 unsigned Insn,
1319 uint64_t Address,
1320 const void *Decoder) {
1321 int Offset = SignExtend32<16>(Insn & 0xffff);
1322 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1323 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1324
1325 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1326 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1327
1328 Inst.addOperand(MCOperand::CreateReg(Reg));
1329 Inst.addOperand(MCOperand::CreateReg(Base));
1330 Inst.addOperand(MCOperand::CreateImm(Offset));
1331
1332 return MCDisassembler::Success;
1333}
1334
Akira Hatanaka71928e62012-04-17 18:03:21 +00001335static DecodeStatus DecodeFMem(MCInst &Inst,
1336 unsigned Insn,
1337 uint64_t Address,
1338 const void *Decoder) {
1339 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001340 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1341 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001342
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001343 Reg = getReg(Decoder, Mips::FGR64RegClassID, Reg);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001344 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001345
1346 Inst.addOperand(MCOperand::CreateReg(Reg));
1347 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001348 Inst.addOperand(MCOperand::CreateImm(Offset));
1349
1350 return MCDisassembler::Success;
1351}
1352
Daniel Sanders92db6b72014-10-01 08:26:55 +00001353static DecodeStatus DecodeFMem2(MCInst &Inst,
1354 unsigned Insn,
1355 uint64_t Address,
1356 const void *Decoder) {
1357 int Offset = SignExtend32<16>(Insn & 0xffff);
1358 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1359 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1360
1361 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1362 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1363
1364 Inst.addOperand(MCOperand::CreateReg(Reg));
1365 Inst.addOperand(MCOperand::CreateReg(Base));
1366 Inst.addOperand(MCOperand::CreateImm(Offset));
1367
1368 return MCDisassembler::Success;
1369}
1370
1371static DecodeStatus DecodeFMem3(MCInst &Inst,
1372 unsigned Insn,
1373 uint64_t Address,
1374 const void *Decoder) {
1375 int Offset = SignExtend32<16>(Insn & 0xffff);
1376 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1377 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1378
1379 Reg = getReg(Decoder, Mips::COP3RegClassID, Reg);
1380 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1381
1382 Inst.addOperand(MCOperand::CreateReg(Reg));
1383 Inst.addOperand(MCOperand::CreateReg(Base));
1384 Inst.addOperand(MCOperand::CreateImm(Offset));
1385
1386 return MCDisassembler::Success;
1387}
1388
Vladimir Medic435cf8a2015-01-21 10:47:36 +00001389static DecodeStatus DecodeFMemCop2R6(MCInst &Inst,
1390 unsigned Insn,
1391 uint64_t Address,
1392 const void *Decoder) {
1393 int Offset = SignExtend32<11>(Insn & 0x07ff);
1394 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1395 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1396
1397 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1398 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1399
1400 Inst.addOperand(MCOperand::CreateReg(Reg));
1401 Inst.addOperand(MCOperand::CreateReg(Base));
1402 Inst.addOperand(MCOperand::CreateImm(Offset));
1403
1404 return MCDisassembler::Success;
1405}
Daniel Sanders6a803f62014-06-16 13:13:03 +00001406static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
1407 unsigned Insn,
1408 uint64_t Address,
1409 const void *Decoder) {
1410 int64_t Offset = SignExtend64<9>((Insn >> 7) & 0x1ff);
1411 unsigned Rt = fieldFromInstruction(Insn, 16, 5);
1412 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1413
1414 Rt = getReg(Decoder, Mips::GPR32RegClassID, Rt);
1415 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1416
1417 if(Inst.getOpcode() == Mips::SC_R6 || Inst.getOpcode() == Mips::SCD_R6){
1418 Inst.addOperand(MCOperand::CreateReg(Rt));
1419 }
1420
1421 Inst.addOperand(MCOperand::CreateReg(Rt));
1422 Inst.addOperand(MCOperand::CreateReg(Base));
1423 Inst.addOperand(MCOperand::CreateImm(Offset));
1424
1425 return MCDisassembler::Success;
1426}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001427
1428static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
1429 unsigned RegNo,
1430 uint64_t Address,
1431 const void *Decoder) {
1432 // Currently only hardware register 29 is supported.
1433 if (RegNo != 29)
1434 return MCDisassembler::Fail;
1435 Inst.addOperand(MCOperand::CreateReg(Mips::HWR29));
1436 return MCDisassembler::Success;
1437}
1438
Akira Hatanaka71928e62012-04-17 18:03:21 +00001439static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
1440 unsigned RegNo,
1441 uint64_t Address,
1442 const void *Decoder) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001443 if (RegNo > 30 || RegNo %2)
Akira Hatanaka71928e62012-04-17 18:03:21 +00001444 return MCDisassembler::Fail;
1445
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001446 ;
1447 unsigned Reg = getReg(Decoder, Mips::AFGR64RegClassID, RegNo /2);
1448 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001449 return MCDisassembler::Success;
1450}
1451
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001452static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
1453 unsigned RegNo,
1454 uint64_t Address,
1455 const void *Decoder) {
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001456 if (RegNo >= 4)
1457 return MCDisassembler::Fail;
1458
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001459 unsigned Reg = getReg(Decoder, Mips::ACC64DSPRegClassID, RegNo);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001460 Inst.addOperand(MCOperand::CreateReg(Reg));
1461 return MCDisassembler::Success;
1462}
1463
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001464static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
1465 unsigned RegNo,
1466 uint64_t Address,
1467 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001468 if (RegNo >= 4)
1469 return MCDisassembler::Fail;
1470
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001471 unsigned Reg = getReg(Decoder, Mips::HI32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001472 Inst.addOperand(MCOperand::CreateReg(Reg));
1473 return MCDisassembler::Success;
1474}
1475
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001476static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
1477 unsigned RegNo,
1478 uint64_t Address,
1479 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001480 if (RegNo >= 4)
1481 return MCDisassembler::Fail;
1482
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001483 unsigned Reg = getReg(Decoder, Mips::LO32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001484 Inst.addOperand(MCOperand::CreateReg(Reg));
1485 return MCDisassembler::Success;
1486}
1487
Jack Carter3eb663b2013-09-26 00:09:46 +00001488static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
1489 unsigned RegNo,
1490 uint64_t Address,
1491 const void *Decoder) {
1492 if (RegNo > 31)
1493 return MCDisassembler::Fail;
1494
1495 unsigned Reg = getReg(Decoder, Mips::MSA128BRegClassID, RegNo);
1496 Inst.addOperand(MCOperand::CreateReg(Reg));
1497 return MCDisassembler::Success;
1498}
1499
Jack Carter5dc8ac92013-09-25 23:50:44 +00001500static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
1501 unsigned RegNo,
1502 uint64_t Address,
1503 const void *Decoder) {
1504 if (RegNo > 31)
1505 return MCDisassembler::Fail;
1506
1507 unsigned Reg = getReg(Decoder, Mips::MSA128HRegClassID, RegNo);
1508 Inst.addOperand(MCOperand::CreateReg(Reg));
1509 return MCDisassembler::Success;
1510}
1511
1512static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
1513 unsigned RegNo,
1514 uint64_t Address,
1515 const void *Decoder) {
1516 if (RegNo > 31)
1517 return MCDisassembler::Fail;
1518
1519 unsigned Reg = getReg(Decoder, Mips::MSA128WRegClassID, RegNo);
1520 Inst.addOperand(MCOperand::CreateReg(Reg));
1521 return MCDisassembler::Success;
1522}
1523
1524static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
1525 unsigned RegNo,
1526 uint64_t Address,
1527 const void *Decoder) {
1528 if (RegNo > 31)
1529 return MCDisassembler::Fail;
1530
1531 unsigned Reg = getReg(Decoder, Mips::MSA128DRegClassID, RegNo);
1532 Inst.addOperand(MCOperand::CreateReg(Reg));
1533 return MCDisassembler::Success;
1534}
1535
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001536static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
1537 unsigned RegNo,
1538 uint64_t Address,
1539 const void *Decoder) {
1540 if (RegNo > 7)
1541 return MCDisassembler::Fail;
1542
1543 unsigned Reg = getReg(Decoder, Mips::MSACtrlRegClassID, RegNo);
1544 Inst.addOperand(MCOperand::CreateReg(Reg));
1545 return MCDisassembler::Success;
1546}
1547
Daniel Sanders2a83d682014-05-21 12:56:39 +00001548static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
1549 unsigned RegNo,
1550 uint64_t Address,
1551 const void *Decoder) {
1552 if (RegNo > 31)
1553 return MCDisassembler::Fail;
1554
1555 unsigned Reg = getReg(Decoder, Mips::COP2RegClassID, RegNo);
1556 Inst.addOperand(MCOperand::CreateReg(Reg));
1557 return MCDisassembler::Success;
1558}
1559
Akira Hatanaka71928e62012-04-17 18:03:21 +00001560static DecodeStatus DecodeBranchTarget(MCInst &Inst,
1561 unsigned Offset,
1562 uint64_t Address,
1563 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001564 int32_t BranchOffset = (SignExtend32<16>(Offset) * 4) + 4;
Akira Hatanaka71928e62012-04-17 18:03:21 +00001565 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1566 return MCDisassembler::Success;
1567}
1568
Akira Hatanaka71928e62012-04-17 18:03:21 +00001569static DecodeStatus DecodeJumpTarget(MCInst &Inst,
1570 unsigned Insn,
1571 uint64_t Address,
1572 const void *Decoder) {
1573
Jim Grosbachecaef492012-08-14 19:06:05 +00001574 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 2;
Akira Hatanaka71928e62012-04-17 18:03:21 +00001575 Inst.addOperand(MCOperand::CreateImm(JumpOffset));
1576 return MCDisassembler::Success;
1577}
1578
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001579static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
1580 unsigned Offset,
1581 uint64_t Address,
1582 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001583 int32_t BranchOffset = SignExtend32<21>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001584
1585 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1586 return MCDisassembler::Success;
1587}
1588
1589static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
1590 unsigned Offset,
1591 uint64_t Address,
1592 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001593 int32_t BranchOffset = SignExtend32<26>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001594
1595 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1596 return MCDisassembler::Success;
1597}
1598
Jozef Kolek9761e962015-01-12 12:03:34 +00001599static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
1600 unsigned Offset,
1601 uint64_t Address,
1602 const void *Decoder) {
1603 int32_t BranchOffset = SignExtend32<7>(Offset) << 1;
1604 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1605 return MCDisassembler::Success;
1606}
1607
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001608static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
1609 unsigned Offset,
1610 uint64_t Address,
1611 const void *Decoder) {
1612 int32_t BranchOffset = SignExtend32<10>(Offset) << 1;
1613 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1614 return MCDisassembler::Success;
1615}
1616
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001617static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
1618 unsigned Offset,
1619 uint64_t Address,
1620 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001621 int32_t BranchOffset = SignExtend32<16>(Offset) * 2;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001622 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
1623 return MCDisassembler::Success;
1624}
1625
Zoran Jovanovic507e0842013-10-29 16:38:59 +00001626static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
1627 unsigned Insn,
1628 uint64_t Address,
1629 const void *Decoder) {
1630 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 1;
1631 Inst.addOperand(MCOperand::CreateImm(JumpOffset));
1632 return MCDisassembler::Success;
1633}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001634
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001635static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
1636 unsigned Value,
1637 uint64_t Address,
1638 const void *Decoder) {
1639 if (Value == 0)
1640 Inst.addOperand(MCOperand::CreateImm(1));
1641 else if (Value == 0x7)
1642 Inst.addOperand(MCOperand::CreateImm(-1));
1643 else
1644 Inst.addOperand(MCOperand::CreateImm(Value << 2));
1645 return MCDisassembler::Success;
1646}
1647
1648static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
1649 unsigned Value,
1650 uint64_t Address,
1651 const void *Decoder) {
1652 Inst.addOperand(MCOperand::CreateImm(Value << 2));
1653 return MCDisassembler::Success;
1654}
1655
1656static DecodeStatus DecodeLiSimm7(MCInst &Inst,
1657 unsigned Value,
1658 uint64_t Address,
1659 const void *Decoder) {
1660 if (Value == 0x7F)
1661 Inst.addOperand(MCOperand::CreateImm(-1));
1662 else
1663 Inst.addOperand(MCOperand::CreateImm(Value));
1664 return MCDisassembler::Success;
1665}
1666
1667static DecodeStatus DecodeSimm4(MCInst &Inst,
1668 unsigned Value,
1669 uint64_t Address,
1670 const void *Decoder) {
1671 Inst.addOperand(MCOperand::CreateImm(SignExtend32<4>(Value)));
1672 return MCDisassembler::Success;
1673}
1674
Akira Hatanaka71928e62012-04-17 18:03:21 +00001675static DecodeStatus DecodeSimm16(MCInst &Inst,
1676 unsigned Insn,
1677 uint64_t Address,
1678 const void *Decoder) {
1679 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Insn)));
1680 return MCDisassembler::Success;
1681}
1682
Matheus Almeida779c5932013-11-18 12:32:49 +00001683static DecodeStatus DecodeLSAImm(MCInst &Inst,
1684 unsigned Insn,
1685 uint64_t Address,
1686 const void *Decoder) {
1687 // We add one to the immediate field as it was encoded as 'imm - 1'.
1688 Inst.addOperand(MCOperand::CreateImm(Insn + 1));
1689 return MCDisassembler::Success;
1690}
1691
Akira Hatanaka71928e62012-04-17 18:03:21 +00001692static DecodeStatus DecodeInsSize(MCInst &Inst,
1693 unsigned Insn,
1694 uint64_t Address,
1695 const void *Decoder) {
1696 // First we need to grab the pos(lsb) from MCInst.
1697 int Pos = Inst.getOperand(2).getImm();
1698 int Size = (int) Insn - Pos + 1;
1699 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
1700 return MCDisassembler::Success;
1701}
1702
1703static DecodeStatus DecodeExtSize(MCInst &Inst,
1704 unsigned Insn,
1705 uint64_t Address,
1706 const void *Decoder) {
1707 int Size = (int) Insn + 1;
1708 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
1709 return MCDisassembler::Success;
1710}
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001711
1712static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
1713 uint64_t Address, const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001714 Inst.addOperand(MCOperand::CreateImm(SignExtend32<19>(Insn) * 4));
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001715 return MCDisassembler::Success;
1716}
Zoran Jovanovic28551422014-06-09 09:49:51 +00001717
1718static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
1719 uint64_t Address, const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001720 Inst.addOperand(MCOperand::CreateImm(SignExtend32<18>(Insn) * 8));
Zoran Jovanovic28551422014-06-09 09:49:51 +00001721 return MCDisassembler::Success;
1722}
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001723
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001724static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
1725 uint64_t Address, const void *Decoder) {
1726 int32_t DecodedValue;
1727 switch (Insn) {
1728 case 0: DecodedValue = 256; break;
1729 case 1: DecodedValue = 257; break;
1730 case 510: DecodedValue = -258; break;
1731 case 511: DecodedValue = -257; break;
1732 default: DecodedValue = SignExtend32<9>(Insn); break;
1733 }
Alexey Samsonov2c559742014-12-23 04:15:53 +00001734 Inst.addOperand(MCOperand::CreateImm(DecodedValue * 4));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001735 return MCDisassembler::Success;
1736}
1737
1738static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
1739 uint64_t Address, const void *Decoder) {
1740 // Insn must be >= 0, since it is unsigned that condition is always true.
1741 assert(Insn < 16);
1742 int32_t DecodedValues[] = {128, 1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64,
1743 255, 32768, 65535};
1744 Inst.addOperand(MCOperand::CreateImm(DecodedValues[Insn]));
1745 return MCDisassembler::Success;
1746}
1747
1748static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
1749 uint64_t Address, const void *Decoder) {
1750 Inst.addOperand(MCOperand::CreateImm(Insn << 2));
1751 return MCDisassembler::Success;
1752}
1753
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001754static DecodeStatus DecodeRegListOperand(MCInst &Inst,
1755 unsigned Insn,
1756 uint64_t Address,
1757 const void *Decoder) {
1758 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3, Mips::S4, Mips::S5,
1759 Mips::S6, Mips::FP};
1760 unsigned RegNum;
1761
1762 unsigned RegLst = fieldFromInstruction(Insn, 21, 5);
1763 // Empty register lists are not allowed.
1764 if (RegLst == 0)
1765 return MCDisassembler::Fail;
1766
1767 RegNum = RegLst & 0xf;
1768 for (unsigned i = 0; i < RegNum; i++)
1769 Inst.addOperand(MCOperand::CreateReg(Regs[i]));
1770
1771 if (RegLst & 0x10)
1772 Inst.addOperand(MCOperand::CreateReg(Mips::RA));
1773
1774 return MCDisassembler::Success;
1775}
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001776
1777static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
1778 uint64_t Address,
1779 const void *Decoder) {
1780 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3};
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001781 unsigned RegLst = fieldFromInstruction(Insn, 4, 2);
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001782 unsigned RegNum = RegLst & 0x3;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001783
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001784 for (unsigned i = 0; i <= RegNum; i++)
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001785 Inst.addOperand(MCOperand::CreateReg(Regs[i]));
1786
1787 Inst.addOperand(MCOperand::CreateReg(Mips::RA));
1788
1789 return MCDisassembler::Success;
1790}
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001791
Zoran Jovanovic41688672015-02-10 16:36:20 +00001792static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
1793 uint64_t Address, const void *Decoder) {
1794
1795 unsigned RegPair = fieldFromInstruction(Insn, 7, 3);
1796
1797 switch (RegPair) {
1798 default:
1799 return MCDisassembler::Fail;
1800 case 0:
1801 Inst.addOperand(MCOperand::CreateReg(Mips::A1));
1802 Inst.addOperand(MCOperand::CreateReg(Mips::A2));
1803 break;
1804 case 1:
1805 Inst.addOperand(MCOperand::CreateReg(Mips::A1));
1806 Inst.addOperand(MCOperand::CreateReg(Mips::A3));
1807 break;
1808 case 2:
1809 Inst.addOperand(MCOperand::CreateReg(Mips::A2));
1810 Inst.addOperand(MCOperand::CreateReg(Mips::A3));
1811 break;
1812 case 3:
1813 Inst.addOperand(MCOperand::CreateReg(Mips::A0));
1814 Inst.addOperand(MCOperand::CreateReg(Mips::S5));
1815 break;
1816 case 4:
1817 Inst.addOperand(MCOperand::CreateReg(Mips::A0));
1818 Inst.addOperand(MCOperand::CreateReg(Mips::S6));
1819 break;
1820 case 5:
1821 Inst.addOperand(MCOperand::CreateReg(Mips::A0));
1822 Inst.addOperand(MCOperand::CreateReg(Mips::A1));
1823 break;
1824 case 6:
1825 Inst.addOperand(MCOperand::CreateReg(Mips::A0));
1826 Inst.addOperand(MCOperand::CreateReg(Mips::A2));
1827 break;
1828 case 7:
1829 Inst.addOperand(MCOperand::CreateReg(Mips::A0));
1830 Inst.addOperand(MCOperand::CreateReg(Mips::A3));
1831 break;
1832 }
1833
1834 return MCDisassembler::Success;
1835}
1836
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001837static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
1838 uint64_t Address, const void *Decoder) {
1839 Inst.addOperand(MCOperand::CreateImm(SignExtend32<23>(Insn) << 2));
1840 return MCDisassembler::Success;
1841}