blob: 02e9671697aeaf812f329031c85aff9e51066ceb [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +000050 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +000051 uint64_t &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +000055 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperb0c941b2014-04-29 07:57:13 +000056 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000057
David Blaikie960ea3f2014-06-08 16:18:35 +000058 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000060
61 // Custom parse functions for Sparc specific operands.
David Blaikie960ea3f2014-06-08 16:18:35 +000062 OperandMatchResultTy parseMEMOperand(OperandVector &Operands);
63
64 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Name);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +000067 parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Operand,
68 bool isCall = false);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000069
David Blaikie960ea3f2014-06-08 16:18:35 +000070 OperandMatchResultTy parseBranchModifiers(OperandVector &Operands);
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000071
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000072 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000073 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
74 unsigned &RegKind);
75
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000076 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000077 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000078
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000079 bool is64Bit() const {
Douglas Katzman63d64da2015-08-06 15:44:12 +000080 return STI.getTargetTriple().getArch() == Triple::sparcv9;
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000081 }
James Y Knightc49e7882015-05-18 16:43:33 +000082
83 void expandSET(MCInst &Inst, SMLoc IDLoc,
84 SmallVectorImpl<MCInst> &Instructions);
85
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000086public:
87 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000088 const MCInstrInfo &MII,
89 const MCTargetOptions &Options)
Colin LeMahieufe2c8b82015-07-27 21:56:53 +000090 : MCTargetAsmParser(Options), STI(sti), Parser(parser) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000091 // Initialize the set of available features.
92 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
93 }
94
95};
96
97 static unsigned IntRegs[32] = {
98 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
99 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
100 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
101 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
102 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
103 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
104 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
105 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
106
107 static unsigned FloatRegs[32] = {
108 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
109 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
110 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
111 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
112 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
113 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
114 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
115 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
116
117 static unsigned DoubleRegs[32] = {
118 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
119 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
120 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
121 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
122 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
123 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
124 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
125 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
126
127 static unsigned QuadFPRegs[32] = {
128 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
129 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000130 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000131 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
132
James Y Knight807563d2015-05-18 16:29:48 +0000133 static unsigned ASRRegs[32] = {
134 SP::Y, SP::ASR1, SP::ASR2, SP::ASR3,
135 SP::ASR4, SP::ASR5, SP::ASR6, SP::ASR7,
136 SP::ASR8, SP::ASR9, SP::ASR10, SP::ASR11,
137 SP::ASR12, SP::ASR13, SP::ASR14, SP::ASR15,
138 SP::ASR16, SP::ASR17, SP::ASR18, SP::ASR19,
139 SP::ASR20, SP::ASR21, SP::ASR22, SP::ASR23,
140 SP::ASR24, SP::ASR25, SP::ASR26, SP::ASR27,
141 SP::ASR28, SP::ASR29, SP::ASR30, SP::ASR31};
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000142
James Y Knight3994be82015-08-10 19:11:39 +0000143 static unsigned IntPairRegs[] = {
144 Sparc::G0_G1, Sparc::G2_G3, Sparc::G4_G5, Sparc::G6_G7,
145 Sparc::O0_O1, Sparc::O2_O3, Sparc::O4_O5, Sparc::O6_O7,
146 Sparc::L0_L1, Sparc::L2_L3, Sparc::L4_L5, Sparc::L6_L7,
147 Sparc::I0_I1, Sparc::I2_I3, Sparc::I4_I5, Sparc::I6_I7};
148
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000149/// SparcOperand - Instances of this class represent a parsed Sparc machine
150/// instruction.
151class SparcOperand : public MCParsedAsmOperand {
152public:
153 enum RegisterKind {
154 rk_None,
155 rk_IntReg,
James Y Knight3994be82015-08-10 19:11:39 +0000156 rk_IntPairReg,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000157 rk_FloatReg,
158 rk_DoubleReg,
159 rk_QuadReg,
James Y Knightf7e70172015-05-18 16:38:47 +0000160 rk_Special,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000161 };
James Y Knightf7e70172015-05-18 16:38:47 +0000162
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000163private:
164 enum KindTy {
165 k_Token,
166 k_Register,
167 k_Immediate,
168 k_MemoryReg,
169 k_MemoryImm
170 } Kind;
171
172 SMLoc StartLoc, EndLoc;
173
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000174 struct Token {
175 const char *Data;
176 unsigned Length;
177 };
178
179 struct RegOp {
180 unsigned RegNum;
181 RegisterKind Kind;
182 };
183
184 struct ImmOp {
185 const MCExpr *Val;
186 };
187
188 struct MemOp {
189 unsigned Base;
190 unsigned OffsetReg;
191 const MCExpr *Off;
192 };
193
194 union {
195 struct Token Tok;
196 struct RegOp Reg;
197 struct ImmOp Imm;
198 struct MemOp Mem;
199 };
200public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000201 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
202
Craig Topperb0c941b2014-04-29 07:57:13 +0000203 bool isToken() const override { return Kind == k_Token; }
204 bool isReg() const override { return Kind == k_Register; }
205 bool isImm() const override { return Kind == k_Immediate; }
206 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000207 bool isMEMrr() const { return Kind == k_MemoryReg; }
208 bool isMEMri() const { return Kind == k_MemoryImm; }
209
James Y Knight3994be82015-08-10 19:11:39 +0000210 bool isIntReg() const {
211 return (Kind == k_Register && Reg.Kind == rk_IntReg);
212 }
213
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000214 bool isFloatReg() const {
215 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
216 }
217
218 bool isFloatOrDoubleReg() const {
219 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
220 || Reg.Kind == rk_DoubleReg));
221 }
222
223
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000224 StringRef getToken() const {
225 assert(Kind == k_Token && "Invalid access!");
226 return StringRef(Tok.Data, Tok.Length);
227 }
228
Craig Topperb0c941b2014-04-29 07:57:13 +0000229 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000230 assert((Kind == k_Register) && "Invalid access!");
231 return Reg.RegNum;
232 }
233
234 const MCExpr *getImm() const {
235 assert((Kind == k_Immediate) && "Invalid access!");
236 return Imm.Val;
237 }
238
239 unsigned getMemBase() const {
240 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
241 return Mem.Base;
242 }
243
244 unsigned getMemOffsetReg() const {
245 assert((Kind == k_MemoryReg) && "Invalid access!");
246 return Mem.OffsetReg;
247 }
248
249 const MCExpr *getMemOff() const {
250 assert((Kind == k_MemoryImm) && "Invalid access!");
251 return Mem.Off;
252 }
253
254 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000255 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000256 return StartLoc;
257 }
258 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000259 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000260 return EndLoc;
261 }
262
Craig Topperb0c941b2014-04-29 07:57:13 +0000263 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000264 switch (Kind) {
265 case k_Token: OS << "Token: " << getToken() << "\n"; break;
266 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
267 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
268 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
269 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000270 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000271 OS << "Mem: " << getMemBase()
272 << "+" << *getMemOff()
273 << "\n"; break;
274 }
275 }
276
277 void addRegOperands(MCInst &Inst, unsigned N) const {
278 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000279 Inst.addOperand(MCOperand::createReg(getReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000280 }
281
282 void addImmOperands(MCInst &Inst, unsigned N) const {
283 assert(N == 1 && "Invalid number of operands!");
284 const MCExpr *Expr = getImm();
285 addExpr(Inst, Expr);
286 }
287
288 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
289 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000290 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +0000291 Inst.addOperand(MCOperand::createImm(0));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000292 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +0000293 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000294 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000295 Inst.addOperand(MCOperand::createExpr(Expr));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000296 }
297
298 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
299 assert(N == 2 && "Invalid number of operands!");
300
Jim Grosbache9119e42015-05-13 18:37:00 +0000301 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000302
303 assert(getMemOffsetReg() != 0 && "Invalid offset");
Jim Grosbache9119e42015-05-13 18:37:00 +0000304 Inst.addOperand(MCOperand::createReg(getMemOffsetReg()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000305 }
306
307 void addMEMriOperands(MCInst &Inst, unsigned N) const {
308 assert(N == 2 && "Invalid number of operands!");
309
Jim Grosbache9119e42015-05-13 18:37:00 +0000310 Inst.addOperand(MCOperand::createReg(getMemBase()));
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000311
312 const MCExpr *Expr = getMemOff();
313 addExpr(Inst, Expr);
314 }
315
David Blaikie960ea3f2014-06-08 16:18:35 +0000316 static std::unique_ptr<SparcOperand> CreateToken(StringRef Str, SMLoc S) {
317 auto Op = make_unique<SparcOperand>(k_Token);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000318 Op->Tok.Data = Str.data();
319 Op->Tok.Length = Str.size();
320 Op->StartLoc = S;
321 Op->EndLoc = S;
322 return Op;
323 }
324
David Blaikie960ea3f2014-06-08 16:18:35 +0000325 static std::unique_ptr<SparcOperand> CreateReg(unsigned RegNum, unsigned Kind,
326 SMLoc S, SMLoc E) {
327 auto Op = make_unique<SparcOperand>(k_Register);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000328 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000329 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000330 Op->StartLoc = S;
331 Op->EndLoc = E;
332 return Op;
333 }
334
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 static std::unique_ptr<SparcOperand> CreateImm(const MCExpr *Val, SMLoc S,
336 SMLoc E) {
337 auto Op = make_unique<SparcOperand>(k_Immediate);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000338 Op->Imm.Val = Val;
339 Op->StartLoc = S;
340 Op->EndLoc = E;
341 return Op;
342 }
343
James Y Knight3994be82015-08-10 19:11:39 +0000344 static bool MorphToIntPairReg(SparcOperand &Op) {
345 unsigned Reg = Op.getReg();
346 assert(Op.Reg.Kind == rk_IntReg);
347 unsigned regIdx = 32;
348 if (Reg >= Sparc::G0 && Reg <= Sparc::G7)
349 regIdx = Reg - Sparc::G0;
350 else if (Reg >= Sparc::O0 && Reg <= Sparc::O7)
351 regIdx = Reg - Sparc::O0 + 8;
352 else if (Reg >= Sparc::L0 && Reg <= Sparc::L7)
353 regIdx = Reg - Sparc::L0 + 16;
354 else if (Reg >= Sparc::I0 && Reg <= Sparc::I7)
355 regIdx = Reg - Sparc::I0 + 24;
356 if (regIdx % 2 || regIdx > 31)
357 return false;
358 Op.Reg.RegNum = IntPairRegs[regIdx / 2];
359 Op.Reg.Kind = rk_IntPairReg;
360 return true;
361 }
362
David Blaikie960ea3f2014-06-08 16:18:35 +0000363 static bool MorphToDoubleReg(SparcOperand &Op) {
364 unsigned Reg = Op.getReg();
365 assert(Op.Reg.Kind == rk_FloatReg);
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000366 unsigned regIdx = Reg - Sparc::F0;
367 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000368 return false;
369 Op.Reg.RegNum = DoubleRegs[regIdx / 2];
370 Op.Reg.Kind = rk_DoubleReg;
371 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000372 }
373
David Blaikie960ea3f2014-06-08 16:18:35 +0000374 static bool MorphToQuadReg(SparcOperand &Op) {
375 unsigned Reg = Op.getReg();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000376 unsigned regIdx = 0;
David Blaikie960ea3f2014-06-08 16:18:35 +0000377 switch (Op.Reg.Kind) {
Craig Topper2a30d782014-06-18 05:05:13 +0000378 default: llvm_unreachable("Unexpected register kind!");
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000379 case rk_FloatReg:
380 regIdx = Reg - Sparc::F0;
381 if (regIdx % 4 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000382 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000383 Reg = QuadFPRegs[regIdx / 4];
384 break;
385 case rk_DoubleReg:
386 regIdx = Reg - Sparc::D0;
387 if (regIdx % 2 || regIdx > 31)
David Blaikie960ea3f2014-06-08 16:18:35 +0000388 return false;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000389 Reg = QuadFPRegs[regIdx / 2];
390 break;
391 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000392 Op.Reg.RegNum = Reg;
393 Op.Reg.Kind = rk_QuadReg;
394 return true;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000395 }
396
David Blaikie960ea3f2014-06-08 16:18:35 +0000397 static std::unique_ptr<SparcOperand>
398 MorphToMEMrr(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000399 unsigned offsetReg = Op->getReg();
400 Op->Kind = k_MemoryReg;
401 Op->Mem.Base = Base;
402 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000403 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000404 return Op;
405 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000406
David Blaikie960ea3f2014-06-08 16:18:35 +0000407 static std::unique_ptr<SparcOperand>
James Y Knightc09bdfa2015-04-29 14:54:44 +0000408 CreateMEMr(unsigned Base, SMLoc S, SMLoc E) {
409 auto Op = make_unique<SparcOperand>(k_MemoryReg);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000410 Op->Mem.Base = Base;
James Y Knightc09bdfa2015-04-29 14:54:44 +0000411 Op->Mem.OffsetReg = Sparc::G0; // always 0
412 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000413 Op->StartLoc = S;
414 Op->EndLoc = E;
415 return Op;
416 }
417
David Blaikie960ea3f2014-06-08 16:18:35 +0000418 static std::unique_ptr<SparcOperand>
419 MorphToMEMri(unsigned Base, std::unique_ptr<SparcOperand> Op) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000420 const MCExpr *Imm = Op->getImm();
421 Op->Kind = k_MemoryImm;
422 Op->Mem.Base = Base;
423 Op->Mem.OffsetReg = 0;
424 Op->Mem.Off = Imm;
425 return Op;
426 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000427};
428
429} // end namespace
430
James Y Knightc49e7882015-05-18 16:43:33 +0000431void SparcAsmParser::expandSET(MCInst &Inst, SMLoc IDLoc,
432 SmallVectorImpl<MCInst> &Instructions) {
433 MCOperand MCRegOp = Inst.getOperand(0);
434 MCOperand MCValOp = Inst.getOperand(1);
435 assert(MCRegOp.isReg());
436 assert(MCValOp.isImm() || MCValOp.isExpr());
437
438 // the imm operand can be either an expression or an immediate.
439 bool IsImm = Inst.getOperand(1).isImm();
440 uint64_t ImmValue = IsImm ? MCValOp.getImm() : 0;
441 const MCExpr *ValExpr;
442 if (IsImm)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000443 ValExpr = MCConstantExpr::create(ImmValue, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000444 else
445 ValExpr = MCValOp.getExpr();
446
447 MCOperand PrevReg = MCOperand::createReg(Sparc::G0);
448
449 if (!IsImm || (ImmValue & ~0x1fff)) {
450 MCInst TmpInst;
451 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000452 SparcMCExpr::create(SparcMCExpr::VK_Sparc_HI, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000453 TmpInst.setLoc(IDLoc);
454 TmpInst.setOpcode(SP::SETHIi);
455 TmpInst.addOperand(MCRegOp);
456 TmpInst.addOperand(MCOperand::createExpr(Expr));
457 Instructions.push_back(TmpInst);
458 PrevReg = MCRegOp;
459 }
460
461 if (!IsImm || ((ImmValue & 0x1fff) != 0 || ImmValue == 0)) {
462 MCInst TmpInst;
463 const MCExpr *Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000464 SparcMCExpr::create(SparcMCExpr::VK_Sparc_LO, ValExpr, getContext());
James Y Knightc49e7882015-05-18 16:43:33 +0000465 TmpInst.setLoc(IDLoc);
466 TmpInst.setOpcode(SP::ORri);
467 TmpInst.addOperand(MCRegOp);
468 TmpInst.addOperand(PrevReg);
469 TmpInst.addOperand(MCOperand::createExpr(Expr));
470 Instructions.push_back(TmpInst);
471 }
472}
473
David Blaikie960ea3f2014-06-08 16:18:35 +0000474bool SparcAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
475 OperandVector &Operands,
476 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000477 uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +0000478 bool MatchingInlineAsm) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000479 MCInst Inst;
480 SmallVector<MCInst, 8> Instructions;
481 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
482 MatchingInlineAsm);
483 switch (MatchResult) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000484 case Match_Success: {
James Y Knightc49e7882015-05-18 16:43:33 +0000485 switch (Inst.getOpcode()) {
486 default:
487 Inst.setLoc(IDLoc);
488 Instructions.push_back(Inst);
489 break;
490 case SP::SET:
491 expandSET(Inst, IDLoc, Instructions);
492 break;
493 }
494
495 for (const MCInst &I : Instructions) {
496 Out.EmitInstruction(I, STI);
497 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000498 return false;
499 }
500
501 case Match_MissingFeature:
502 return Error(IDLoc,
503 "instruction requires a CPU feature not currently enabled");
504
505 case Match_InvalidOperand: {
506 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +0000507 if (ErrorInfo != ~0ULL) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000508 if (ErrorInfo >= Operands.size())
509 return Error(IDLoc, "too few operands for instruction");
510
David Blaikie960ea3f2014-06-08 16:18:35 +0000511 ErrorLoc = ((SparcOperand &)*Operands[ErrorInfo]).getStartLoc();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000512 if (ErrorLoc == SMLoc())
513 ErrorLoc = IDLoc;
514 }
515
516 return Error(ErrorLoc, "invalid operand for instruction");
517 }
518 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000519 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000520 }
Craig Topper589ceee2015-01-03 08:16:34 +0000521 llvm_unreachable("Implement any new match types added!");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000522}
523
524bool SparcAsmParser::
525ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
526{
527 const AsmToken &Tok = Parser.getTok();
528 StartLoc = Tok.getLoc();
529 EndLoc = Tok.getEndLoc();
530 RegNo = 0;
531 if (getLexer().getKind() != AsmToken::Percent)
532 return false;
533 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000534 unsigned regKind = SparcOperand::rk_None;
535 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000536 Parser.Lex();
537 return false;
538 }
539
540 return Error(StartLoc, "invalid register name");
541}
542
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000543static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000544 unsigned VariantID);
545
David Blaikie960ea3f2014-06-08 16:18:35 +0000546bool SparcAsmParser::ParseInstruction(ParseInstructionInfo &Info,
547 StringRef Name, SMLoc NameLoc,
548 OperandVector &Operands) {
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000549
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000550 // First operand in MCInst is instruction mnemonic.
551 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
552
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000553 // apply mnemonic aliases, if any, so that we can parse operands correctly.
554 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
555
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000556 if (getLexer().isNot(AsmToken::EndOfStatement)) {
557 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000558 if (getLexer().is(AsmToken::Comma)) {
559 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
560 SMLoc Loc = getLexer().getLoc();
561 Parser.eatToEndOfStatement();
562 return Error(Loc, "unexpected token");
563 }
564 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000565 if (parseOperand(Operands, Name) != MatchOperand_Success) {
566 SMLoc Loc = getLexer().getLoc();
567 Parser.eatToEndOfStatement();
568 return Error(Loc, "unexpected token");
569 }
570
571 while (getLexer().is(AsmToken::Comma)) {
572 Parser.Lex(); // Eat the comma.
573 // Parse and remember the operand.
574 if (parseOperand(Operands, Name) != MatchOperand_Success) {
575 SMLoc Loc = getLexer().getLoc();
576 Parser.eatToEndOfStatement();
577 return Error(Loc, "unexpected token");
578 }
579 }
580 }
581 if (getLexer().isNot(AsmToken::EndOfStatement)) {
582 SMLoc Loc = getLexer().getLoc();
583 Parser.eatToEndOfStatement();
584 return Error(Loc, "unexpected token");
585 }
586 Parser.Lex(); // Consume the EndOfStatement.
587 return false;
588}
589
590bool SparcAsmParser::
591ParseDirective(AsmToken DirectiveID)
592{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000593 StringRef IDVal = DirectiveID.getString();
594
595 if (IDVal == ".byte")
596 return parseDirectiveWord(1, DirectiveID.getLoc());
597
598 if (IDVal == ".half")
599 return parseDirectiveWord(2, DirectiveID.getLoc());
600
601 if (IDVal == ".word")
602 return parseDirectiveWord(4, DirectiveID.getLoc());
603
604 if (IDVal == ".nword")
605 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
606
607 if (is64Bit() && IDVal == ".xword")
608 return parseDirectiveWord(8, DirectiveID.getLoc());
609
610 if (IDVal == ".register") {
611 // For now, ignore .register directive.
612 Parser.eatToEndOfStatement();
613 return false;
614 }
615
616 // Let the MC layer to handle other directives.
617 return true;
618}
619
620bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
621 if (getLexer().isNot(AsmToken::EndOfStatement)) {
622 for (;;) {
623 const MCExpr *Value;
624 if (getParser().parseExpression(Value))
625 return true;
626
627 getParser().getStreamer().EmitValue(Value, Size);
628
629 if (getLexer().is(AsmToken::EndOfStatement))
630 break;
631
632 // FIXME: Improve diagnostic.
633 if (getLexer().isNot(AsmToken::Comma))
634 return Error(L, "unexpected token in directive");
635 Parser.Lex();
636 }
637 }
638 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000639 return false;
640}
641
David Blaikie960ea3f2014-06-08 16:18:35 +0000642SparcAsmParser::OperandMatchResultTy
643SparcAsmParser::parseMEMOperand(OperandVector &Operands) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000644
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000645 SMLoc S, E;
646 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000647
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000648 if (ParseRegister(BaseReg, S, E)) {
649 return MatchOperand_NoMatch;
650 }
651
652 switch (getLexer().getKind()) {
653 default: return MatchOperand_NoMatch;
654
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000655 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000656 case AsmToken::RBrac:
657 case AsmToken::EndOfStatement:
James Y Knightc09bdfa2015-04-29 14:54:44 +0000658 Operands.push_back(SparcOperand::CreateMEMr(BaseReg, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000659 return MatchOperand_Success;
660
661 case AsmToken:: Plus:
662 Parser.Lex(); // Eat the '+'
663 break;
664 case AsmToken::Minus:
665 break;
666 }
667
David Blaikie960ea3f2014-06-08 16:18:35 +0000668 std::unique_ptr<SparcOperand> Offset;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000669 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
670 if (ResTy != MatchOperand_Success || !Offset)
671 return MatchOperand_NoMatch;
672
David Blaikie960ea3f2014-06-08 16:18:35 +0000673 Operands.push_back(
674 Offset->isImm() ? SparcOperand::MorphToMEMri(BaseReg, std::move(Offset))
675 : SparcOperand::MorphToMEMrr(BaseReg, std::move(Offset)));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000676
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000677 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000678}
679
David Blaikie960ea3f2014-06-08 16:18:35 +0000680SparcAsmParser::OperandMatchResultTy
681SparcAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000682
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000683 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000684
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000685 // If there wasn't a custom match, try the generic matcher below. Otherwise,
686 // there was a match, but an error occurred, in which case, just return that
687 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000688 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000689 return ResTy;
690
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000691 if (getLexer().is(AsmToken::LBrac)) {
692 // Memory operand
693 Operands.push_back(SparcOperand::CreateToken("[",
694 Parser.getTok().getLoc()));
695 Parser.Lex(); // Eat the [
696
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000697 if (Mnemonic == "cas" || Mnemonic == "casx") {
698 SMLoc S = Parser.getTok().getLoc();
699 if (getLexer().getKind() != AsmToken::Percent)
700 return MatchOperand_NoMatch;
701 Parser.Lex(); // eat %
702
703 unsigned RegNo, RegKind;
704 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
705 return MatchOperand_NoMatch;
706
707 Parser.Lex(); // Eat the identifier token.
708 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
709 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
710 ResTy = MatchOperand_Success;
711 } else {
712 ResTy = parseMEMOperand(Operands);
713 }
714
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000715 if (ResTy != MatchOperand_Success)
716 return ResTy;
717
718 if (!getLexer().is(AsmToken::RBrac))
719 return MatchOperand_ParseFail;
720
721 Operands.push_back(SparcOperand::CreateToken("]",
722 Parser.getTok().getLoc()));
723 Parser.Lex(); // Eat the ]
James Y Knight24060be2015-05-18 16:35:04 +0000724
725 // Parse an optional address-space identifier after the address.
726 if (getLexer().is(AsmToken::Integer)) {
727 std::unique_ptr<SparcOperand> Op;
728 ResTy = parseSparcAsmOperand(Op, false);
729 if (ResTy != MatchOperand_Success || !Op)
730 return MatchOperand_ParseFail;
731 Operands.push_back(std::move(Op));
732 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000733 return MatchOperand_Success;
734 }
735
David Blaikie960ea3f2014-06-08 16:18:35 +0000736 std::unique_ptr<SparcOperand> Op;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000737
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000738 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000739 if (ResTy != MatchOperand_Success || !Op)
740 return MatchOperand_ParseFail;
741
742 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +0000743 Operands.push_back(std::move(Op));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000744
745 return MatchOperand_Success;
746}
747
748SparcAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +0000749SparcAsmParser::parseSparcAsmOperand(std::unique_ptr<SparcOperand> &Op,
750 bool isCall) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000751
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000752 SMLoc S = Parser.getTok().getLoc();
753 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
754 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000755
Craig Topper062a2ba2014-04-25 05:30:21 +0000756 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000757 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000758 default: break;
759
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000760 case AsmToken::Percent:
761 Parser.Lex(); // Eat the '%'.
762 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000763 unsigned RegKind;
764 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000765 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000766 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000767 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000768 switch (RegNo) {
769 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000770 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000771 break;
James Y Knightf7e70172015-05-18 16:38:47 +0000772 case Sparc::PSR:
773 Op = SparcOperand::CreateToken("%psr", S);
774 break;
775 case Sparc::WIM:
776 Op = SparcOperand::CreateToken("%wim", S);
777 break;
778 case Sparc::TBR:
779 Op = SparcOperand::CreateToken("%tbr", S);
780 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000781 case Sparc::ICC:
782 if (name == "xcc")
783 Op = SparcOperand::CreateToken("%xcc", S);
784 else
785 Op = SparcOperand::CreateToken("%icc", S);
786 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000787 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000788 break;
789 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000790 if (matchSparcAsmModifiers(EVal, E)) {
791 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
792 Op = SparcOperand::CreateImm(EVal, S, E);
793 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000794 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000795
796 case AsmToken::Minus:
797 case AsmToken::Integer:
Douglas Katzman9cb88b72015-04-29 18:48:29 +0000798 case AsmToken::LParen:
Douglas Katzman685a7d12015-08-17 19:55:01 +0000799 case AsmToken::Dot:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000800 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000801 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000802 break;
803
804 case AsmToken::Identifier: {
805 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000806 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000807 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Jim Grosbach6f482002015-05-18 18:43:14 +0000808 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000809
Jim Grosbach13760bd2015-05-30 01:25:56 +0000810 const MCExpr *Res = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None,
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000811 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000812 if (isCall &&
813 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000814 Res = SparcMCExpr::create(SparcMCExpr::VK_Sparc_WPLT30, Res,
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000815 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000816 Op = SparcOperand::CreateImm(Res, S, E);
817 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000818 break;
819 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000820 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000821 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000822}
823
David Blaikie960ea3f2014-06-08 16:18:35 +0000824SparcAsmParser::OperandMatchResultTy
825SparcAsmParser::parseBranchModifiers(OperandVector &Operands) {
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000826
827 // parse (,a|,pn|,pt)+
828
829 while (getLexer().is(AsmToken::Comma)) {
830
831 Parser.Lex(); // Eat the comma
832
833 if (!getLexer().is(AsmToken::Identifier))
834 return MatchOperand_ParseFail;
835 StringRef modName = Parser.getTok().getString();
836 if (modName == "a" || modName == "pn" || modName == "pt") {
837 Operands.push_back(SparcOperand::CreateToken(modName,
838 Parser.getTok().getLoc()));
839 Parser.Lex(); // eat the identifier.
840 }
841 }
842 return MatchOperand_Success;
843}
844
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000845bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
846 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000847 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000848{
849 int64_t intVal = 0;
850 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000851 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000852 if (Tok.is(AsmToken::Identifier)) {
853 StringRef name = Tok.getString();
854
855 // %fp
856 if (name.equals("fp")) {
857 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000858 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000859 return true;
860 }
861 // %sp
862 if (name.equals("sp")) {
863 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000864 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000865 return true;
866 }
867
868 if (name.equals("y")) {
869 RegNo = Sparc::Y;
James Y Knightf7e70172015-05-18 16:38:47 +0000870 RegKind = SparcOperand::rk_Special;
James Y Knight807563d2015-05-18 16:29:48 +0000871 return true;
872 }
873
874 if (name.substr(0, 3).equals_lower("asr")
875 && !name.substr(3).getAsInteger(10, intVal)
876 && intVal > 0 && intVal < 32) {
877 RegNo = ASRRegs[intVal];
James Y Knightf7e70172015-05-18 16:38:47 +0000878 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000879 return true;
880 }
881
882 if (name.equals("icc")) {
883 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000884 RegKind = SparcOperand::rk_Special;
885 return true;
886 }
887
888 if (name.equals("psr")) {
889 RegNo = Sparc::PSR;
890 RegKind = SparcOperand::rk_Special;
891 return true;
892 }
893
894 if (name.equals("wim")) {
895 RegNo = Sparc::WIM;
896 RegKind = SparcOperand::rk_Special;
897 return true;
898 }
899
900 if (name.equals("tbr")) {
901 RegNo = Sparc::TBR;
902 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000903 return true;
904 }
905
906 if (name.equals("xcc")) {
907 // FIXME:: check 64bit.
908 RegNo = Sparc::ICC;
James Y Knightf7e70172015-05-18 16:38:47 +0000909 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000910 return true;
911 }
912
913 // %fcc0 - %fcc3
914 if (name.substr(0, 3).equals_lower("fcc")
915 && !name.substr(3).getAsInteger(10, intVal)
916 && intVal < 4) {
917 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000918 RegNo = Sparc::FCC0 + intVal;
James Y Knightf7e70172015-05-18 16:38:47 +0000919 RegKind = SparcOperand::rk_Special;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000920 return true;
921 }
922
923 // %g0 - %g7
924 if (name.substr(0, 1).equals_lower("g")
925 && !name.substr(1).getAsInteger(10, intVal)
926 && intVal < 8) {
927 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000928 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000929 return true;
930 }
931 // %o0 - %o7
932 if (name.substr(0, 1).equals_lower("o")
933 && !name.substr(1).getAsInteger(10, intVal)
934 && intVal < 8) {
935 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000936 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000937 return true;
938 }
939 if (name.substr(0, 1).equals_lower("l")
940 && !name.substr(1).getAsInteger(10, intVal)
941 && intVal < 8) {
942 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000943 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000944 return true;
945 }
946 if (name.substr(0, 1).equals_lower("i")
947 && !name.substr(1).getAsInteger(10, intVal)
948 && intVal < 8) {
949 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000950 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000951 return true;
952 }
953 // %f0 - %f31
954 if (name.substr(0, 1).equals_lower("f")
955 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000956 RegNo = FloatRegs[intVal];
957 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000958 return true;
959 }
960 // %f32 - %f62
961 if (name.substr(0, 1).equals_lower("f")
962 && !name.substr(1, 2).getAsInteger(10, intVal)
963 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000964 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000965 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000966 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000967 return true;
968 }
969
970 // %r0 - %r31
971 if (name.substr(0, 1).equals_lower("r")
972 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
973 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000974 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000975 return true;
976 }
977 }
978 return false;
979}
980
James Y Knightf90346f2015-06-18 15:05:15 +0000981// Determine if an expression contains a reference to the symbol
982// "_GLOBAL_OFFSET_TABLE_".
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000983static bool hasGOTReference(const MCExpr *Expr) {
984 switch (Expr->getKind()) {
985 case MCExpr::Target:
986 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
987 return hasGOTReference(SE->getSubExpr());
988 break;
989
990 case MCExpr::Constant:
991 break;
992
993 case MCExpr::Binary: {
994 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
995 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
996 }
997
998 case MCExpr::SymbolRef: {
999 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
1000 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
1001 }
1002
1003 case MCExpr::Unary:
1004 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
1005 }
1006 return false;
1007}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001008
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001009bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
1010 SMLoc &EndLoc)
1011{
1012 AsmToken Tok = Parser.getTok();
1013 if (!Tok.is(AsmToken::Identifier))
1014 return false;
1015
1016 StringRef name = Tok.getString();
1017
1018 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
1019
1020 if (VK == SparcMCExpr::VK_Sparc_None)
1021 return false;
1022
1023 Parser.Lex(); // Eat the identifier.
1024 if (Parser.getTok().getKind() != AsmToken::LParen)
1025 return false;
1026
1027 Parser.Lex(); // Eat the LParen token.
1028 const MCExpr *subExpr;
1029 if (Parser.parseParenExpression(subExpr, EndLoc))
1030 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001031
1032 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
1033
James Y Knightf90346f2015-06-18 15:05:15 +00001034 // Ugly: if a sparc assembly expression says "%hi(...)" but the
1035 // expression within contains _GLOBAL_OFFSET_TABLE_, it REALLY means
1036 // %pc22. Same with %lo -> %pc10. Worse, if it doesn't contain that,
1037 // the meaning depends on whether the assembler was invoked with
1038 // -KPIC or not: if so, it really means %got22/%got10; if not, it
1039 // actually means what it said! Sigh, historical mistakes...
1040
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +00001041 switch(VK) {
1042 default: break;
1043 case SparcMCExpr::VK_Sparc_LO:
1044 VK = (hasGOTReference(subExpr)
1045 ? SparcMCExpr::VK_Sparc_PC10
1046 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
1047 break;
1048 case SparcMCExpr::VK_Sparc_HI:
1049 VK = (hasGOTReference(subExpr)
1050 ? SparcMCExpr::VK_Sparc_PC22
1051 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
1052 break;
1053 }
1054
Jim Grosbach13760bd2015-05-30 01:25:56 +00001055 EVal = SparcMCExpr::create(VK, subExpr, getContext());
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +00001056 return true;
1057}
1058
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001059extern "C" void LLVMInitializeSparcAsmParser() {
1060 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
1061 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +00001062 RegisterMCAsmParser<SparcAsmParser> C(TheSparcelTarget);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001063}
1064
1065#define GET_REGISTER_MATCHER
1066#define GET_MATCHER_IMPLEMENTATION
1067#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001068
David Blaikie960ea3f2014-06-08 16:18:35 +00001069unsigned SparcAsmParser::validateTargetOperandClass(MCParsedAsmOperand &GOp,
1070 unsigned Kind) {
1071 SparcOperand &Op = (SparcOperand &)GOp;
1072 if (Op.isFloatOrDoubleReg()) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001073 switch (Kind) {
1074 default: break;
1075 case MCK_DFPRegs:
David Blaikie960ea3f2014-06-08 16:18:35 +00001076 if (!Op.isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001077 return MCTargetAsmParser::Match_Success;
1078 break;
1079 case MCK_QFPRegs:
1080 if (SparcOperand::MorphToQuadReg(Op))
1081 return MCTargetAsmParser::Match_Success;
1082 break;
1083 }
1084 }
James Y Knight3994be82015-08-10 19:11:39 +00001085 if (Op.isIntReg() && Kind == MCK_IntPair) {
1086 if (SparcOperand::MorphToIntPairReg(Op))
1087 return MCTargetAsmParser::Match_Success;
1088 }
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +00001089 return Match_InvalidOperand;
1090}