Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "t2-reduce-size" |
| 11 | #include "ARM.h" |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 12 | #include "ARMAddressingModes.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
| 14 | #include "ARMBaseInstrInfo.h" |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 15 | #include "ARMSubtarget.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 16 | #include "Thumb2InstrInfo.h" |
| 17 | #include "llvm/CodeGen/MachineInstr.h" |
| 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 20 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 21 | #include "llvm/Support/Debug.h" |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/Statistic.h" |
| 25 | using namespace llvm; |
| 26 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 27 | STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones"); |
| 28 | STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones"); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 29 | STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones"); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 30 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 31 | static cl::opt<int> ReduceLimit("t2-reduce-limit", |
| 32 | cl::init(-1), cl::Hidden); |
| 33 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", |
| 34 | cl::init(-1), cl::Hidden); |
| 35 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", |
| 36 | cl::init(-1), cl::Hidden); |
Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 37 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 38 | namespace { |
| 39 | /// ReduceTable - A static table with information on mapping from wide |
| 40 | /// opcodes to narrow |
| 41 | struct ReduceEntry { |
| 42 | unsigned WideOpc; // Wide opcode |
| 43 | unsigned NarrowOpc1; // Narrow opcode to transform to |
| 44 | unsigned NarrowOpc2; // Narrow opcode when it's two-address |
| 45 | uint8_t Imm1Limit; // Limit of immediate field (bits) |
| 46 | uint8_t Imm2Limit; // Limit of immediate field when it's two-address |
| 47 | unsigned LowRegs1 : 1; // Only possible if low-registers are used |
| 48 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 49 | unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa. |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 50 | // 1 - No cc field. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 51 | // 2 - Always set CPSR. |
Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 52 | unsigned PredCC2 : 2; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 53 | unsigned PartFlag : 1; // 16-bit instruction does partial flag update |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 54 | unsigned Special : 1; // Needs to be dealt with specially |
| 55 | }; |
| 56 | |
| 57 | static const ReduceEntry ReduceTable[] = { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 58 | // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, PF, S |
| 59 | { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0 }, |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 60 | { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 61 | { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 62 | { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1 }, |
| 63 | { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 64 | { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0 }, |
| 65 | { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 66 | { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 67 | { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0 }, |
Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 68 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 69 | //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 70 | { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0 }, |
| 71 | { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1 }, |
| 72 | { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0 }, |
Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 73 | // FIXME: adr.n immediate offset must be multiple of 4. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 74 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 75 | { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 76 | { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 77 | { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0 }, |
| 78 | { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0 }, |
| 79 | // FIXME: tMOVi8 and tMVN also partially update CPSR but they are less |
| 80 | // likely to cause issue in the loop. As a size / performance workaround, |
| 81 | // they are not marked as such. |
| 82 | { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,0 }, |
| 83 | { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 84 | // FIXME: Do we need the 16-bit 'S' variant? |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 85 | { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0 }, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 86 | { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0 }, |
| 87 | { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 88 | { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 89 | { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 90 | { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 91 | { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 92 | { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0 }, |
| 93 | { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 94 | { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1 }, |
| 95 | { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0 }, |
| 96 | { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0 }, |
| 97 | { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0 }, |
| 98 | { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0 }, |
| 99 | { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 100 | { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 101 | { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 102 | { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0 }, |
| 103 | { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
| 104 | { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,0 }, |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 105 | |
| 106 | // FIXME: Clean this up after splitting each Thumb load / store opcode |
| 107 | // into multiple ones. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 108 | { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 109 | { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 110 | { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 111 | { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 112 | { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 113 | { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 114 | { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 115 | { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 116 | { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1 }, |
| 117 | { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 118 | { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 119 | { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
| 120 | { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1 }, |
| 121 | { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1 }, |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 122 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 123 | { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 124 | { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1 }, |
| 125 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1 }, |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 126 | // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 127 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1 }, |
| 128 | { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1 }, |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 129 | }; |
| 130 | |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 131 | class Thumb2SizeReduce : public MachineFunctionPass { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 132 | public: |
| 133 | static char ID; |
| 134 | Thumb2SizeReduce(); |
| 135 | |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 136 | const Thumb2InstrInfo *TII; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 137 | const ARMSubtarget *STI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 138 | |
| 139 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 140 | |
| 141 | virtual const char *getPassName() const { |
| 142 | return "Thumb2 instruction size reduction pass"; |
| 143 | } |
| 144 | |
| 145 | private: |
| 146 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. |
| 147 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; |
| 148 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 149 | bool canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use); |
| 150 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 151 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 152 | bool is2Addr, ARMCC::CondCodes Pred, |
| 153 | bool LiveCPSR, bool &HasCC, bool &CCDead); |
| 154 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 155 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 156 | const ReduceEntry &Entry); |
| 157 | |
| 158 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 159 | const ReduceEntry &Entry, bool LiveCPSR, |
| 160 | MachineInstr *CPSRDef); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 161 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 162 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address |
| 163 | /// instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 164 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 165 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 166 | bool LiveCPSR, MachineInstr *CPSRDef); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 167 | |
| 168 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit |
| 169 | /// non-two-address instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 170 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 171 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 172 | bool LiveCPSR, MachineInstr *CPSRDef); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 173 | |
| 174 | /// ReduceMBB - Reduce width of instructions in the specified basic block. |
| 175 | bool ReduceMBB(MachineBasicBlock &MBB); |
| 176 | }; |
| 177 | char Thumb2SizeReduce::ID = 0; |
| 178 | } |
| 179 | |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 180 | Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) { |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 181 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { |
| 182 | unsigned FromOpc = ReduceTable[i].WideOpc; |
| 183 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) |
| 184 | assert(false && "Duplicated entries?"); |
| 185 | } |
| 186 | } |
| 187 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 188 | static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) { |
| 189 | for (const unsigned *Regs = MCID.ImplicitDefs; *Regs; ++Regs) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 190 | if (*Regs == ARM::CPSR) |
| 191 | return true; |
| 192 | return false; |
| 193 | } |
| 194 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 195 | /// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations, |
| 196 | /// the 's' 16-bit instruction partially update CPSR. Abort the |
| 197 | /// transformation to avoid adding false dependency on last CPSR setting |
| 198 | /// instruction which hurts the ability for out-of-order execution engine |
| 199 | /// to do register renaming magic. |
| 200 | /// This function checks if there is a read-of-write dependency between the |
| 201 | /// last instruction that defines the CPSR and the current instruction. If there |
| 202 | /// is, then there is no harm done since the instruction cannot be retired |
| 203 | /// before the CPSR setting instruction anyway. |
| 204 | /// Note, we are not doing full dependency analysis here for the sake of compile |
| 205 | /// time. We're not looking for cases like: |
| 206 | /// r0 = muls ... |
| 207 | /// r1 = add.w r0, ... |
| 208 | /// ... |
| 209 | /// = mul.w r1 |
| 210 | /// In this case it would have been ok to narrow the mul.w to muls since there |
| 211 | /// are indirect RAW dependency between the muls and the mul.w |
| 212 | bool |
| 213 | Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Def, MachineInstr *Use) { |
| 214 | if (!Def || !STI->avoidCPSRPartialUpdate()) |
| 215 | return false; |
| 216 | |
| 217 | SmallSet<unsigned, 2> Defs; |
| 218 | for (unsigned i = 0, e = Def->getNumOperands(); i != e; ++i) { |
| 219 | const MachineOperand &MO = Def->getOperand(i); |
| 220 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
| 221 | continue; |
| 222 | unsigned Reg = MO.getReg(); |
| 223 | if (Reg == 0 || Reg == ARM::CPSR) |
| 224 | continue; |
| 225 | Defs.insert(Reg); |
| 226 | } |
| 227 | |
| 228 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 229 | const MachineOperand &MO = Use->getOperand(i); |
| 230 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 231 | continue; |
| 232 | unsigned Reg = MO.getReg(); |
| 233 | if (Defs.count(Reg)) |
| 234 | return false; |
| 235 | } |
| 236 | |
| 237 | // No read-after-write dependency. The narrowing will add false dependency. |
| 238 | return true; |
| 239 | } |
| 240 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 241 | bool |
| 242 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, |
| 243 | bool is2Addr, ARMCC::CondCodes Pred, |
| 244 | bool LiveCPSR, bool &HasCC, bool &CCDead) { |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 245 | if ((is2Addr && Entry.PredCC2 == 0) || |
| 246 | (!is2Addr && Entry.PredCC1 == 0)) { |
| 247 | if (Pred == ARMCC::AL) { |
| 248 | // Not predicated, must set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 249 | if (!HasCC) { |
| 250 | // Original instruction was not setting CPSR, but CPSR is not |
| 251 | // currently live anyway. It's ok to set it. The CPSR def is |
| 252 | // dead though. |
| 253 | if (!LiveCPSR) { |
| 254 | HasCC = true; |
| 255 | CCDead = true; |
| 256 | return true; |
| 257 | } |
| 258 | return false; |
| 259 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 260 | } else { |
| 261 | // Predicated, must not set CPSR. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 262 | if (HasCC) |
| 263 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 264 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 265 | } else if ((is2Addr && Entry.PredCC2 == 2) || |
| 266 | (!is2Addr && Entry.PredCC1 == 2)) { |
| 267 | /// Old opcode has an optional def of CPSR. |
| 268 | if (HasCC) |
| 269 | return true; |
Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 270 | // If old opcode does not implicitly define CPSR, then it's not ok since |
| 271 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 272 | if (!HasImplicitCPSRDef(MI->getDesc())) |
| 273 | return false; |
| 274 | HasCC = true; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 275 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 276 | // 16-bit instruction does not set CPSR. |
| 277 | if (HasCC) |
| 278 | return false; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | return true; |
| 282 | } |
| 283 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 284 | static bool VerifyLowRegs(MachineInstr *MI) { |
| 285 | unsigned Opc = MI->getOpcode(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 286 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA || |
| 287 | Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD || |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 288 | Opc == ARM::t2LDMDB_UPD); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 289 | bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 290 | bool isSPOk = isPCOk || isLROk; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 291 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 292 | const MachineOperand &MO = MI->getOperand(i); |
| 293 | if (!MO.isReg() || MO.isImplicit()) |
| 294 | continue; |
| 295 | unsigned Reg = MO.getReg(); |
| 296 | if (Reg == 0 || Reg == ARM::CPSR) |
| 297 | continue; |
| 298 | if (isPCOk && Reg == ARM::PC) |
| 299 | continue; |
| 300 | if (isLROk && Reg == ARM::LR) |
| 301 | continue; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 302 | if (Reg == ARM::SP) { |
| 303 | if (isSPOk) |
| 304 | continue; |
| 305 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) |
| 306 | // Special case for these ldr / str with sp as base register. |
| 307 | continue; |
| 308 | } |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 309 | if (!isARMLowRegister(Reg)) |
| 310 | return false; |
| 311 | } |
| 312 | return true; |
| 313 | } |
| 314 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 315 | bool |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 316 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, |
| 317 | const ReduceEntry &Entry) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 318 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) |
| 319 | return false; |
| 320 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 321 | unsigned Scale = 1; |
| 322 | bool HasImmOffset = false; |
| 323 | bool HasShift = false; |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 324 | bool HasOffReg = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 325 | bool isLdStMul = false; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 326 | unsigned Opc = Entry.NarrowOpc1; |
| 327 | unsigned OpNum = 3; // First 'rest' of operands. |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 328 | uint8_t ImmLimit = Entry.Imm1Limit; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 329 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 330 | switch (Entry.WideOpc) { |
| 331 | default: |
| 332 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); |
| 333 | case ARM::t2LDRi12: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 334 | case ARM::t2STRi12: |
| 335 | if (MI->getOperand(1).getReg() == ARM::SP) { |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 336 | Opc = Entry.NarrowOpc2; |
| 337 | ImmLimit = Entry.Imm2Limit; |
| 338 | HasOffReg = false; |
| 339 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 340 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 341 | Scale = 4; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 342 | HasImmOffset = true; |
| 343 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 344 | break; |
| 345 | case ARM::t2LDRBi12: |
| 346 | case ARM::t2STRBi12: |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 347 | HasImmOffset = true; |
| 348 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 349 | break; |
| 350 | case ARM::t2LDRHi12: |
| 351 | case ARM::t2STRHi12: |
| 352 | Scale = 2; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 353 | HasImmOffset = true; |
| 354 | HasOffReg = false; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 355 | break; |
| 356 | case ARM::t2LDRs: |
| 357 | case ARM::t2LDRBs: |
| 358 | case ARM::t2LDRHs: |
| 359 | case ARM::t2LDRSBs: |
| 360 | case ARM::t2LDRSHs: |
| 361 | case ARM::t2STRs: |
| 362 | case ARM::t2STRBs: |
| 363 | case ARM::t2STRHs: |
| 364 | HasShift = true; |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 365 | OpNum = 4; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 366 | break; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 367 | case ARM::t2LDMIA: |
| 368 | case ARM::t2LDMDB: { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 369 | unsigned BaseReg = MI->getOperand(0).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 370 | if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 371 | return false; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 372 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 373 | // For the non-writeback version (this one), the base register must be |
| 374 | // one of the registers being loaded. |
| 375 | bool isOK = false; |
| 376 | for (unsigned i = 4; i < MI->getNumOperands(); ++i) { |
| 377 | if (MI->getOperand(i).getReg() == BaseReg) { |
| 378 | isOK = true; |
| 379 | break; |
| 380 | } |
| 381 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 382 | |
Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 383 | if (!isOK) |
| 384 | return false; |
| 385 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 386 | OpNum = 0; |
| 387 | isLdStMul = true; |
| 388 | break; |
| 389 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 390 | case ARM::t2LDMIA_RET: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 391 | unsigned BaseReg = MI->getOperand(1).getReg(); |
| 392 | if (BaseReg != ARM::SP) |
| 393 | return false; |
| 394 | Opc = Entry.NarrowOpc2; // tPOP_RET |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 395 | OpNum = 2; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 396 | isLdStMul = true; |
| 397 | break; |
| 398 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 399 | case ARM::t2LDMIA_UPD: |
| 400 | case ARM::t2LDMDB_UPD: |
| 401 | case ARM::t2STMIA_UPD: |
| 402 | case ARM::t2STMDB_UPD: { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 403 | OpNum = 0; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 404 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 405 | unsigned BaseReg = MI->getOperand(1).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 406 | if (BaseReg == ARM::SP && |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 407 | (Entry.WideOpc == ARM::t2LDMIA_UPD || |
| 408 | Entry.WideOpc == ARM::t2STMDB_UPD)) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 409 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 410 | OpNum = 2; |
| 411 | } else if (!isARMLowRegister(BaseReg) || |
| 412 | (Entry.WideOpc != ARM::t2LDMIA_UPD && |
| 413 | Entry.WideOpc != ARM::t2STMIA_UPD)) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 414 | return false; |
| 415 | } |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 416 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 417 | isLdStMul = true; |
| 418 | break; |
| 419 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 420 | } |
| 421 | |
| 422 | unsigned OffsetReg = 0; |
| 423 | bool OffsetKill = false; |
| 424 | if (HasShift) { |
| 425 | OffsetReg = MI->getOperand(2).getReg(); |
| 426 | OffsetKill = MI->getOperand(2).isKill(); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 427 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 428 | if (MI->getOperand(3).getImm()) |
| 429 | // Thumb1 addressing mode doesn't support shift. |
| 430 | return false; |
| 431 | } |
| 432 | |
| 433 | unsigned OffsetImm = 0; |
| 434 | if (HasImmOffset) { |
| 435 | OffsetImm = MI->getOperand(2).getImm(); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 436 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 437 | |
| 438 | if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 439 | // Make sure the immediate field fits. |
| 440 | return false; |
| 441 | } |
| 442 | |
| 443 | // Add the 16-bit load / store instruction. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 444 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 445 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc)); |
| 446 | if (!isLdStMul) { |
Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 447 | MIB.addOperand(MI->getOperand(0)); |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 448 | MIB.addOperand(MI->getOperand(1)); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 449 | |
| 450 | if (HasImmOffset) |
| 451 | MIB.addImm(OffsetImm / Scale); |
| 452 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 453 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); |
| 454 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 455 | if (HasOffReg) |
| 456 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill)); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 457 | } |
Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 458 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 459 | // Transfer the rest of operands. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 460 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) |
| 461 | MIB.addOperand(MI->getOperand(OpNum)); |
| 462 | |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 463 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 464 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 465 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 466 | // Transfer MI flags. |
| 467 | MIB.setMIFlags(MI->getFlags()); |
| 468 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 469 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 470 | |
| 471 | MBB.erase(MI); |
| 472 | ++NumLdSts; |
| 473 | return true; |
| 474 | } |
| 475 | |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 476 | bool |
| 477 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, |
| 478 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 479 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 480 | unsigned Opc = MI->getOpcode(); |
| 481 | if (Opc == ARM::t2ADDri) { |
| 482 | // If the source register is SP, try to reduce to tADDrSPi, otherwise |
| 483 | // it's a normal reduce. |
| 484 | if (MI->getOperand(1).getReg() != ARM::SP) { |
| 485 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) |
| 486 | return true; |
| 487 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
| 488 | } |
| 489 | // Try to reduce to tADDrSPi. |
| 490 | unsigned Imm = MI->getOperand(2).getImm(); |
| 491 | // The immediate must be in range, the destination register must be a low |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 492 | // reg, the predicate must be "always" and the condition flags must not |
| 493 | // be being set. |
Jim Grosbach | 68b0e84 | 2011-07-01 19:07:09 +0000 | [diff] [blame^] | 494 | if (Imm & 3 || Imm > 1020) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 495 | return false; |
| 496 | if (!isARMLowRegister(MI->getOperand(0).getReg())) |
| 497 | return false; |
Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 498 | if (MI->getOperand(3).getImm() != ARMCC::AL) |
| 499 | return false; |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 500 | const MCInstrDesc &MCID = MI->getDesc(); |
| 501 | if (MCID.hasOptionalDef() && |
| 502 | MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR) |
| 503 | return false; |
| 504 | |
| 505 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, MI->getDebugLoc(), |
| 506 | TII->get(ARM::tADDrSPi)) |
| 507 | .addOperand(MI->getOperand(0)) |
| 508 | .addOperand(MI->getOperand(1)) |
| 509 | .addImm(Imm / 4); // The tADDrSPi has an implied scale by four. |
| 510 | |
| 511 | // Transfer MI flags. |
| 512 | MIB.setMIFlags(MI->getFlags()); |
| 513 | |
| 514 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB); |
| 515 | |
| 516 | MBB.erase(MI); |
| 517 | ++NumNarrows; |
| 518 | return true; |
| 519 | } |
| 520 | |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 521 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 522 | return false; |
| 523 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 524 | const MCInstrDesc &MCID = MI->getDesc(); |
| 525 | if (MCID.mayLoad() || MCID.mayStore()) |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 526 | return ReduceLoadStore(MBB, MI, Entry); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 527 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 528 | switch (Opc) { |
| 529 | default: break; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 530 | case ARM::t2ADDSri: |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 531 | case ARM::t2ADDSrr: { |
| 532 | unsigned PredReg = 0; |
| 533 | if (getInstrPredicate(MI, PredReg) == ARMCC::AL) { |
| 534 | switch (Opc) { |
| 535 | default: break; |
| 536 | case ARM::t2ADDSri: { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 537 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 538 | return true; |
| 539 | // fallthrough |
| 540 | } |
| 541 | case ARM::t2ADDSrr: |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 542 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 543 | } |
| 544 | } |
| 545 | break; |
| 546 | } |
| 547 | case ARM::t2RSBri: |
| 548 | case ARM::t2RSBSri: |
| 549 | if (MI->getOperand(2).getImm() == 0) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 550 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 551 | break; |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 552 | case ARM::t2MOVi16: |
| 553 | // Can convert only 'pure' immediate operands, not immediates obtained as |
| 554 | // globals' addresses. |
| 555 | if (MI->getOperand(1).isImm()) |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 556 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 557 | break; |
Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 558 | case ARM::t2CMPrr: { |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 559 | // Try to reduce to the lo-reg only version first. Why there are two |
| 560 | // versions of the instruction is a mystery. |
| 561 | // It would be nice to just have two entries in the master table that |
| 562 | // are prioritized, but the table assumes a unique entry for each |
| 563 | // source insn opcode. So for now, we hack a local entry record to use. |
| 564 | static const ReduceEntry NarrowEntry = |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 565 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1 }; |
| 566 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, CPSRDef)) |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 567 | return true; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 568 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef); |
Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 569 | } |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 570 | } |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 571 | return false; |
| 572 | } |
| 573 | |
| 574 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 575 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, |
| 576 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 577 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 578 | |
| 579 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) |
| 580 | return false; |
| 581 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 582 | unsigned Reg0 = MI->getOperand(0).getReg(); |
| 583 | unsigned Reg1 = MI->getOperand(1).getReg(); |
Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 584 | if (Reg0 != Reg1) { |
| 585 | // Try to commute the operands to make it a 2-address instruction. |
| 586 | unsigned CommOpIdx1, CommOpIdx2; |
| 587 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || |
| 588 | CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0) |
| 589 | return false; |
| 590 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); |
| 591 | if (!CommutedMI) |
| 592 | return false; |
| 593 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 594 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) |
| 595 | return false; |
| 596 | if (Entry.Imm2Limit) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 597 | unsigned Imm = MI->getOperand(2).getImm(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 598 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; |
| 599 | if (Imm > Limit) |
| 600 | return false; |
| 601 | } else { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 602 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 603 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) |
| 604 | return false; |
| 605 | } |
| 606 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 607 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 608 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 609 | unsigned PredReg = 0; |
| 610 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 611 | bool SkipPred = false; |
| 612 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 613 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 614 | // Can't transfer predicate, fail. |
| 615 | return false; |
| 616 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 617 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 618 | } |
| 619 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 620 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 621 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 622 | const MCInstrDesc &MCID = MI->getDesc(); |
| 623 | if (MCID.hasOptionalDef()) { |
| 624 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 625 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 626 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 627 | CCDead = true; |
| 628 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 629 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 630 | return false; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 631 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 632 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 633 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 634 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 635 | canAddPseudoFlagDep(CPSRDef, MI)) |
| 636 | return false; |
| 637 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 638 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 639 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 640 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 641 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 642 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 643 | if (HasCC) |
| 644 | AddDefaultT1CC(MIB, CCDead); |
| 645 | else |
| 646 | AddNoT1CC(MIB); |
| 647 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 648 | |
| 649 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 650 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 651 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 652 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 653 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 654 | if (SkipPred && MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 655 | continue; |
| 656 | MIB.addOperand(MI->getOperand(i)); |
| 657 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 658 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 659 | // Transfer MI flags. |
| 660 | MIB.setMIFlags(MI->getFlags()); |
| 661 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 662 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 663 | |
| 664 | MBB.erase(MI); |
| 665 | ++Num2Addrs; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 666 | return true; |
| 667 | } |
| 668 | |
| 669 | bool |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 670 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, |
| 671 | const ReduceEntry &Entry, |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 672 | bool LiveCPSR, MachineInstr *CPSRDef) { |
Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 673 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) |
| 674 | return false; |
| 675 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 676 | unsigned Limit = ~0U; |
| 677 | if (Entry.Imm1Limit) |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 678 | Limit = (1 << Entry.Imm1Limit) - 1; |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 679 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 680 | const MCInstrDesc &MCID = MI->getDesc(); |
| 681 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
| 682 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 683 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 684 | const MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 685 | if (MO.isReg()) { |
| 686 | unsigned Reg = MO.getReg(); |
| 687 | if (!Reg || Reg == ARM::CPSR) |
| 688 | continue; |
| 689 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) |
| 690 | return false; |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 691 | } else if (MO.isImm() && |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 692 | !MCID.OpInfo[i].isPredicate()) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 693 | if (((unsigned)MO.getImm()) > Limit) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 694 | return false; |
| 695 | } |
| 696 | } |
| 697 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 698 | // Check if it's possible / necessary to transfer the predicate. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 699 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 700 | unsigned PredReg = 0; |
| 701 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
| 702 | bool SkipPred = false; |
| 703 | if (Pred != ARMCC::AL) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 704 | if (!NewMCID.isPredicable()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 705 | // Can't transfer predicate, fail. |
| 706 | return false; |
| 707 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 708 | SkipPred = !NewMCID.isPredicable(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 711 | bool HasCC = false; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 712 | bool CCDead = false; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 713 | if (MCID.hasOptionalDef()) { |
| 714 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 715 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); |
| 716 | if (HasCC && MI->getOperand(NumOps-1).isDead()) |
| 717 | CCDead = true; |
| 718 | } |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 719 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 720 | return false; |
| 721 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 722 | // Avoid adding a false dependency on partial flag update by some 16-bit |
| 723 | // instructions which has the 's' bit set. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 724 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 725 | canAddPseudoFlagDep(CPSRDef, MI)) |
| 726 | return false; |
| 727 | |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 728 | // Add the 16-bit instruction. |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 729 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 730 | MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewMCID); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 731 | MIB.addOperand(MI->getOperand(0)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 732 | if (NewMCID.hasOptionalDef()) { |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 733 | if (HasCC) |
| 734 | AddDefaultT1CC(MIB, CCDead); |
| 735 | else |
| 736 | AddNoT1CC(MIB); |
| 737 | } |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 738 | |
| 739 | // Transfer the rest of operands. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 740 | unsigned NumOps = MCID.getNumOperands(); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 741 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 742 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 743 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 744 | if ((MCID.getOpcode() == ARM::t2RSBSri || |
| 745 | MCID.getOpcode() == ARM::t2RSBri) && i == 2) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 746 | // Skip the zero immediate operand, it's now implicit. |
| 747 | continue; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 748 | bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate()); |
Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 749 | if (SkipPred && isPred) |
| 750 | continue; |
| 751 | const MachineOperand &MO = MI->getOperand(i); |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 752 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) |
| 753 | // Skip implicit def of CPSR. Either it's modeled as an optional |
| 754 | // def now or it's already an implicit def on the new instruction. |
| 755 | continue; |
| 756 | MIB.addOperand(MO); |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 757 | } |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 758 | if (!MCID.isPredicable() && NewMCID.isPredicable()) |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 759 | AddDefaultPred(MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 760 | |
Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 761 | // Transfer MI flags. |
| 762 | MIB.setMIFlags(MI->getFlags()); |
| 763 | |
Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 764 | DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 765 | |
| 766 | MBB.erase(MI); |
Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 767 | ++NumNarrows; |
| 768 | return true; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 771 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 772 | bool HasDef = false; |
| 773 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 774 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 775 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 776 | continue; |
| 777 | if (MO.getReg() != ARM::CPSR) |
| 778 | continue; |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 779 | |
| 780 | DefCPSR = true; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 781 | if (!MO.isDead()) |
| 782 | HasDef = true; |
| 783 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 784 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 785 | return HasDef || LiveCPSR; |
| 786 | } |
| 787 | |
| 788 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { |
| 789 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 790 | const MachineOperand &MO = MI.getOperand(i); |
| 791 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) |
| 792 | continue; |
| 793 | if (MO.getReg() != ARM::CPSR) |
| 794 | continue; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 795 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); |
| 796 | if (MO.isKill()) { |
| 797 | LiveCPSR = false; |
| 798 | break; |
| 799 | } |
| 800 | } |
| 801 | |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 802 | return LiveCPSR; |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 805 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { |
| 806 | bool Modified = false; |
| 807 | |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 808 | // Yes, CPSR could be livein. |
Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 809 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 810 | MachineInstr *CPSRDef = 0; |
Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 811 | |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 812 | MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); |
Evan Cheng | 5bb93ce | 2009-08-10 08:10:13 +0000 | [diff] [blame] | 813 | MachineBasicBlock::iterator NextMII; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 814 | for (; MII != E; MII = NextMII) { |
Chris Lattner | a48f44d | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 815 | NextMII = llvm::next(MII); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 816 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 817 | MachineInstr *MI = &*MII; |
Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 818 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); |
| 819 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 820 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 821 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 822 | if (OPI != ReduceOpcodeMap.end()) { |
| 823 | const ReduceEntry &Entry = ReduceTable[OPI->second]; |
| 824 | // Ignore "special" cases for now. |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 825 | if (Entry.Special) { |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 826 | if (ReduceSpecial(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 827 | Modified = true; |
| 828 | MachineBasicBlock::iterator I = prior(NextMII); |
| 829 | MI = &*I; |
| 830 | } |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 831 | goto ProcessNext; |
Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 832 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 833 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 834 | // Try to transform to a 16-bit two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 835 | if (Entry.NarrowOpc2 && |
| 836 | ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 837 | Modified = true; |
| 838 | MachineBasicBlock::iterator I = prior(NextMII); |
| 839 | MI = &*I; |
| 840 | goto ProcessNext; |
| 841 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 842 | |
Jim Grosbach | 57c6fd4 | 2010-06-08 20:06:55 +0000 | [diff] [blame] | 843 | // Try to transform to a 16-bit non-two-address instruction. |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 844 | if (Entry.NarrowOpc1 && |
| 845 | ReduceToNarrow(MBB, MI, Entry, LiveCPSR, CPSRDef)) { |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 846 | Modified = true; |
Benjamin Kramer | 2c64130 | 2009-08-16 11:56:42 +0000 | [diff] [blame] | 847 | MachineBasicBlock::iterator I = prior(NextMII); |
| 848 | MI = &*I; |
| 849 | } |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 850 | } |
| 851 | |
Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 852 | ProcessNext: |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 853 | bool DefCPSR = false; |
| 854 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR); |
| 855 | if (MI->getDesc().isCall()) |
| 856 | // Calls don't really set CPSR. |
| 857 | CPSRDef = 0; |
| 858 | else if (DefCPSR) |
| 859 | // This is the last CPSR defining instruction. |
| 860 | CPSRDef = MI; |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 861 | } |
| 862 | |
| 863 | return Modified; |
| 864 | } |
| 865 | |
| 866 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { |
| 867 | const TargetMachine &TM = MF.getTarget(); |
Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 868 | TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo()); |
Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 869 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 870 | |
| 871 | bool Modified = false; |
| 872 | for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) |
| 873 | Modified |= ReduceMBB(*I); |
| 874 | return Modified; |
| 875 | } |
| 876 | |
| 877 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size |
| 878 | /// reduction pass. |
| 879 | FunctionPass *llvm::createThumb2SizeReductionPass() { |
| 880 | return new Thumb2SizeReduce(); |
| 881 | } |