blob: f20d07a4c7d3b4a823352632b51c4c275c73ab5b [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include <algorithm>
62using namespace llvm;
63
Chandler Carruth1b9dde02014-04-22 02:02:50 +000064#define DEBUG_TYPE "isel"
65
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000066/// LimitFloatPrecision - Generate low-precision inline sequences for
67/// some float libcalls (6, 8 or 12 bits).
68static unsigned LimitFloatPrecision;
69
70static cl::opt<unsigned, true>
71LimitFPPrecision("limit-float-precision",
72 cl::desc("Generate low-precision inline sequences "
73 "for some float libcalls"),
74 cl::location(LimitFloatPrecision),
75 cl::init(0));
76
Andrew Trick116efac2010-11-12 17:50:46 +000077// Limit the width of DAG chains. This is important in general to prevent
78// prevent DAG-based analysis from blowing up. For example, alias analysis and
79// load clustering may not complete in reasonable time. It is difficult to
80// recognize and avoid this situation within each individual analysis, and
81// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000082// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000083//
84// MaxParallelChains default is arbitrarily high to avoid affecting
85// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// sequence over this should have been converted to llvm.memcpy by the
87// frontend. It easy to induce this behavior with .ll code such as:
88// %buffer = alloca [4096 x i8]
89// %data = load [4096 x i8]* %argPtr
90// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000091static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000092
Andrew Trickef9de2a2013-05-25 02:42:55 +000093static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000094 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000095 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000096
Dan Gohman575fad32008-09-03 16:12:24 +000097/// getCopyFromParts - Create a value that contains the specified legal parts
98/// combined into the value they represent. If the parts combine to a type
99/// larger then ValueVT then AssertOp can be used to specify whether the extra
100/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
101/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000103 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000104 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000105 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000106 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000107 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000108 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
109 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000110
Dan Gohman575fad32008-09-03 16:12:24 +0000111 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000112 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000113 SDValue Val = Parts[0];
114
115 if (NumParts > 1) {
116 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000117 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000118 unsigned PartBits = PartVT.getSizeInBits();
119 unsigned ValueBits = ValueVT.getSizeInBits();
120
121 // Assemble the power of 2 part.
122 unsigned RoundParts = NumParts & (NumParts - 1) ?
123 1 << Log2_32(NumParts) : NumParts;
124 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000125 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000126 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000127 SDValue Lo, Hi;
128
Owen Anderson117c9e82009-08-12 00:36:31 +0000129 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000130
Dan Gohman575fad32008-09-03 16:12:24 +0000131 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000132 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000133 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000134 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000135 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000136 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000137 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
138 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000139 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000140
Dan Gohman575fad32008-09-03 16:12:24 +0000141 if (TLI.isBigEndian())
142 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000143
Chris Lattner05bcb482010-08-24 23:20:40 +0000144 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000145
146 if (RoundParts < NumParts) {
147 // Assemble the trailing non-power-of-2 part.
148 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000149 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000150 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000151 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000152
153 // Combine the round and odd parts.
154 Lo = Val;
155 if (TLI.isBigEndian())
156 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
159 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000160 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000161 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
163 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000164 }
Eli Friedman9030c352009-05-20 06:02:09 +0000165 } else if (PartVT.isFloatingPoint()) {
166 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000167 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000168 "Unexpected split");
169 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000170 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
171 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000172 if (TLI.isBigEndian())
173 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000174 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000175 } else {
176 // FP split into integer parts (soft fp)
177 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
178 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000179 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000180 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000181 }
182 }
183
184 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000185 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000186
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000187 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000188 return Val;
189
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000190 if (PartEVT.isInteger() && ValueVT.isInteger()) {
191 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000192 // For a truncate, see if we have any information to
193 // indicate whether the truncated bits will always be
194 // zero or sign-extension.
195 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000196 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000197 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000198 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000199 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000200 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000201 }
202
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000203 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 // FP_ROUND's are always exact here.
205 if (ValueVT.bitsLT(Val.getValueType()))
206 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000207 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000208
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000210 }
211
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000212 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000213 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214
Torok Edwinfbcc6632009-07-14 16:55:14 +0000215 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000216}
217
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000218static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
219 const Twine &ErrMsg) {
220 const Instruction *I = dyn_cast_or_null<Instruction>(V);
221 if (!V)
222 return Ctx.emitError(ErrMsg);
223
224 const char *AsmError = ", possible invalid constraint for vector type";
225 if (const CallInst *CI = dyn_cast<CallInst>(I))
226 if (isa<InlineAsm>(CI->getCalledValue()))
227 return Ctx.emitError(I, ErrMsg + AsmError);
228
229 return Ctx.emitError(I, ErrMsg);
230}
231
Bill Wendling81406f62012-09-26 04:04:19 +0000232/// getCopyFromPartsVector - Create a value that contains the specified legal
233/// parts combined into the value they represent. If the parts combine to a
234/// type larger then ValueVT then AssertOp can be used to specify whether the
235/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
236/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000237static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000238 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000239 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000240 assert(ValueVT.isVector() && "Not a vector value");
241 assert(NumParts > 0 && "No parts to assemble!");
242 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
243 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000244
Chris Lattner05bcb482010-08-24 23:20:40 +0000245 // Handle a multi-element vector.
246 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000247 EVT IntermediateVT;
248 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 unsigned NumIntermediates;
250 unsigned NumRegs =
251 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
252 NumIntermediates, RegisterVT);
253 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
254 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000255 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000256 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000257 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000258
Chris Lattner05bcb482010-08-24 23:20:40 +0000259 // Assemble the parts into intermediate operands.
260 SmallVector<SDValue, 8> Ops(NumIntermediates);
261 if (NumIntermediates == NumParts) {
262 // If the register was not expanded, truncate or copy the value,
263 // as appropriate.
264 for (unsigned i = 0; i != NumParts; ++i)
265 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000266 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000267 } else if (NumParts > 0) {
268 // If the intermediate type was expanded, build the intermediate
269 // operands from the parts.
270 assert(NumParts % NumIntermediates == 0 &&
271 "Must expand into a divisible number of parts!");
272 unsigned Factor = NumParts / NumIntermediates;
273 for (unsigned i = 0; i != NumIntermediates; ++i)
274 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000275 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000276 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000277
Chris Lattner05bcb482010-08-24 23:20:40 +0000278 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
279 // intermediate operands.
280 Val = DAG.getNode(IntermediateVT.isVector() ?
281 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
282 ValueVT, &Ops[0], NumIntermediates);
283 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000284
Chris Lattner05bcb482010-08-24 23:20:40 +0000285 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000286 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000287
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000288 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000290
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000291 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000292 // If the element type of the source/dest vectors are the same, but the
293 // parts vector has more elements than the value vector, then we have a
294 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
295 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000296 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
297 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000298 "Cannot narrow, it would be a lossy transformation");
299 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000300 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000301 }
302
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000304 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
306
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000308 "Cannot handle this kind of promotion");
309 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000310 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000311 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
312 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000313
Chris Lattner75ff0532010-08-25 22:49:25 +0000314 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000315
Eric Christopher690030c2011-06-01 19:55:10 +0000316 // Trivial bitcast if the types are the same size and the destination
317 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000318 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000319 TLI.isTypeLegal(ValueVT))
320 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000321
Nadav Rotem083837e2011-06-12 14:49:38 +0000322 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000323 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000324 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
325 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000326 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000327 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000328
329 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000330 ValueVT.getVectorElementType() != PartEVT) {
331 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000332 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
333 DL, ValueVT.getScalarType(), Val);
334 }
335
Chris Lattner05bcb482010-08-24 23:20:40 +0000336 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
337}
338
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000342
Dan Gohman575fad32008-09-03 16:12:24 +0000343/// getCopyToParts - Create a series of nodes that contain the specified value
344/// split into legal parts. If the parts contain more bits than Val, then, for
345/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000346static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000347 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000348 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000349 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000350 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000351
Chris Lattner96a77eb2010-08-24 23:10:06 +0000352 // Handle the vector case separately.
353 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000354 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000357 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000358 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000359 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
360
Chris Lattner96a77eb2010-08-24 23:10:06 +0000361 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000362 return;
363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000365 EVT PartEVT = PartVT;
366 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000367 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000368 Parts[0] = Val;
369 return;
370 }
371
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
373 // If the parts cover more bits than the value has, promote the value.
374 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
375 assert(NumParts == 1 && "Do not know what to promote to!");
376 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
377 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000378 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
379 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000380 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000383 if (PartVT == MVT::x86mmx)
384 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 }
386 } else if (PartBits == ValueVT.getSizeInBits()) {
387 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000388 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000390 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
391 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000392 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
393 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 "Unknown mismatch!");
395 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
396 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000397 if (PartVT == MVT::x86mmx)
398 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000399 }
400
401 // The value may have changed - recompute ValueVT.
402 ValueVT = Val.getValueType();
403 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
404 "Failed to tile the value with PartVT!");
405
406 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000407 if (PartEVT != ValueVT)
408 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
409 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000410
Chris Lattner96a77eb2010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000469static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000475
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000492 ElementVT, Val, DAG.getConstant(i,
493 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000494
Chris Lattner75ff0532010-08-25 22:49:25 +0000495 for (unsigned i = ValueVT.getVectorNumElements(),
496 e = PartVT.getVectorNumElements(); i != e; ++i)
497 Ops.push_back(DAG.getUNDEF(ElementVT));
498
499 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
500
501 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000502
Chris Lattner75ff0532010-08-25 22:49:25 +0000503 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
504 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000505 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000506 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000507 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509
510 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000511 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000512 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
513 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000514 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000515 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000516 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 "Only trivial vector-to-scalar conversions should get here!");
518 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000519 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000520
521 bool Smaller = ValueVT.bitsLE(PartVT);
522 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
523 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000524 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000525
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 Parts[0] = Val;
527 return;
528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000529
Dan Gohman575fad32008-09-03 16:12:24 +0000530 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000531 EVT IntermediateVT;
532 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000533 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000534 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000535 IntermediateVT,
536 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000537 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000538
Dan Gohman575fad32008-09-03 16:12:24 +0000539 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
540 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000541 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 // Split the vector into intermediate operands.
544 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000545 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000546 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000547 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000548 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000549 DAG.getConstant(i * (NumElements / NumIntermediates),
550 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000551 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000553 IntermediateVT, Val,
554 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000555 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000556
Dan Gohman575fad32008-09-03 16:12:24 +0000557 // Split the intermediate operands into legal parts.
558 if (NumParts == NumIntermediates) {
559 // If the register was not expanded, promote or copy the value,
560 // as appropriate.
561 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000562 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000563 } else if (NumParts > 0) {
564 // If the intermediate type was expanded, split each the value into
565 // legal parts.
566 assert(NumParts % NumIntermediates == 0 &&
567 "Must expand into a divisible number of parts!");
568 unsigned Factor = NumParts / NumIntermediates;
569 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000570 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000571 }
572}
573
Dan Gohman4db93c92010-05-29 17:53:24 +0000574namespace {
575 /// RegsForValue - This struct represents the registers (physical or virtual)
576 /// that a particular set of values is assigned, and the type information
577 /// about the value. The most common situation is to represent one value at a
578 /// time, but struct or array values are handled element-wise as multiple
579 /// values. The splitting of aggregates is performed recursively, so that we
580 /// never have aggregate-typed registers. The values at this point do not
581 /// necessarily have legal types, so each value may require one or more
582 /// registers of some legal type.
583 ///
584 struct RegsForValue {
585 /// ValueVTs - The value types of the values, which may not be legal, and
586 /// may need be promoted or synthesized from one or more registers.
587 ///
588 SmallVector<EVT, 4> ValueVTs;
589
590 /// RegVTs - The value types of the registers. This is the same size as
591 /// ValueVTs and it records, for each value, what the type of the assigned
592 /// register or registers are. (Individual values are never synthesized
593 /// from more than one type of register.)
594 ///
595 /// With virtual registers, the contents of RegVTs is redundant with TLI's
596 /// getRegisterType member function, however when with physical registers
597 /// it is necessary to have a separate record of the types.
598 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000599 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000600
601 /// Regs - This list holds the registers assigned to the values.
602 /// Each legal or promoted value requires one register, and each
603 /// expanded value requires multiple registers.
604 ///
605 SmallVector<unsigned, 4> Regs;
606
607 RegsForValue() {}
608
609 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000610 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000611 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
612
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000614 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 ComputeValueVTs(tli, Ty, ValueVTs);
616
617 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
618 EVT ValueVT = ValueVTs[Value];
619 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000620 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000621 for (unsigned i = 0; i != NumRegs; ++i)
622 Regs.push_back(Reg + i);
623 RegVTs.push_back(RegisterVT);
624 Reg += NumRegs;
625 }
626 }
627
Dan Gohman4db93c92010-05-29 17:53:24 +0000628 /// append - Add the specified values to this one.
629 void append(const RegsForValue &RHS) {
630 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
631 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
632 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
633 }
634
635 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
636 /// this value and returns the result as a ValueVTs value. This uses
637 /// Chain/Flag as the input and updates them for the output Chain/Flag.
638 /// If the Flag pointer is NULL, no flag is used.
639 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000640 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000641 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000642 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000643
644 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
645 /// specified value into the registers specified by this object. This uses
646 /// Chain/Flag as the input and updates them for the output Chain/Flag.
647 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000648 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000649 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000650
651 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
652 /// operand list. This adds the code marker, matching input operand index
653 /// (if applicable), and includes the number of values added into it.
654 void AddInlineAsmOperands(unsigned Kind,
655 bool HasMatching, unsigned MatchingIdx,
656 SelectionDAG &DAG,
657 std::vector<SDValue> &Ops) const;
658 };
659}
660
661/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
662/// this value and returns the result as a ValueVT value. This uses
663/// Chain/Flag as the input and updates them for the output Chain/Flag.
664/// If the Flag pointer is NULL, no flag is used.
665SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
666 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000667 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000668 SDValue &Chain, SDValue *Flag,
669 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000670 // A Value with type {} or [0 x %t] needs no registers.
671 if (ValueVTs.empty())
672 return SDValue();
673
Dan Gohman4db93c92010-05-29 17:53:24 +0000674 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
675
676 // Assemble the legal parts into the final values.
677 SmallVector<SDValue, 4> Values(ValueVTs.size());
678 SmallVector<SDValue, 8> Parts;
679 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
680 // Copy the legal parts from the registers.
681 EVT ValueVT = ValueVTs[Value];
682 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000683 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000684
685 Parts.resize(NumRegs);
686 for (unsigned i = 0; i != NumRegs; ++i) {
687 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000688 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000689 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
690 } else {
691 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
692 *Flag = P.getValue(2);
693 }
694
695 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000696 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000697
698 // If the source register was virtual and if we know something about it,
699 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000700 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000701 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000702 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000703
704 const FunctionLoweringInfo::LiveOutInfo *LOI =
705 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
706 if (!LOI)
707 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000708
Chris Lattnercb404362010-12-13 01:11:17 +0000709 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000710 unsigned NumSignBits = LOI->NumSignBits;
711 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000712
Quentin Colombetb51a6862013-06-18 20:14:39 +0000713 if (NumZeroBits == RegSize) {
714 // The current value is a zero.
715 // Explicitly express that as it would be easier for
716 // optimizations to kick in.
717 Parts[i] = DAG.getConstant(0, RegisterVT);
718 continue;
719 }
720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 // FIXME: We capture more information than the dag can represent. For
722 // now, just use the tightest assertzext/assertsext possible.
723 bool isSExt = true;
724 EVT FromVT(MVT::Other);
725 if (NumSignBits == RegSize)
726 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
727 else if (NumZeroBits >= RegSize-1)
728 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
729 else if (NumSignBits > RegSize-8)
730 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
731 else if (NumZeroBits >= RegSize-8)
732 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
733 else if (NumSignBits > RegSize-16)
734 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
735 else if (NumZeroBits >= RegSize-16)
736 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
737 else if (NumSignBits > RegSize-32)
738 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
739 else if (NumZeroBits >= RegSize-32)
740 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
741 else
742 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000743
Chris Lattnercb404362010-12-13 01:11:17 +0000744 // Add an assertion node.
745 assert(FromVT != MVT::Other);
746 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
747 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000748 }
749
750 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000751 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000752 Part += NumRegs;
753 Parts.clear();
754 }
755
756 return DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topperabb4ac72014-04-16 06:10:51 +0000757 DAG.getVTList(ValueVTs),
Dan Gohman4db93c92010-05-29 17:53:24 +0000758 &Values[0], ValueVTs.size());
759}
760
761/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
762/// specified value into the registers specified by this object. This uses
763/// Chain/Flag as the input and updates them for the output Chain/Flag.
764/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000765void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000766 SDValue &Chain, SDValue *Flag,
767 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000768 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
769
770 // Get the list of the values's legal parts.
771 unsigned NumRegs = Regs.size();
772 SmallVector<SDValue, 8> Parts(NumRegs);
773 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
774 EVT ValueVT = ValueVTs[Value];
775 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000776 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000777 ISD::NodeType ExtendKind =
778 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000779
Chris Lattner05bcb482010-08-24 23:20:40 +0000780 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000781 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000782 Part += NumParts;
783 }
784
785 // Copy the parts into the registers.
786 SmallVector<SDValue, 8> Chains(NumRegs);
787 for (unsigned i = 0; i != NumRegs; ++i) {
788 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000789 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000790 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
791 } else {
792 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
793 *Flag = Part.getValue(1);
794 }
795
796 Chains[i] = Part.getValue(0);
797 }
798
799 if (NumRegs == 1 || Flag)
800 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
801 // flagged to it. That is the CopyToReg nodes and the user are considered
802 // a single scheduling unit. If we create a TokenFactor and return it as
803 // chain, then the TokenFactor is both a predecessor (operand) of the
804 // user as well as a successor (the TF operands are flagged to the user).
805 // c1, f1 = CopyToReg
806 // c2, f2 = CopyToReg
807 // c3 = TokenFactor c1, c2
808 // ...
809 // = op c3, ..., f2
810 Chain = Chains[NumRegs-1];
811 else
812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
813}
814
815/// AddInlineAsmOperands - Add this value to the specified inlineasm node
816/// operand list. This adds the code marker and includes the number of
817/// values added into it.
818void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
819 unsigned MatchingIdx,
820 SelectionDAG &DAG,
821 std::vector<SDValue> &Ops) const {
822 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
823
824 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
825 if (HasMatching)
826 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000827 else if (!Regs.empty() &&
828 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
829 // Put the register class of the virtual registers in the flag word. That
830 // way, later passes can recompute register class constraints for inline
831 // assembly as well as normal instructions.
832 // Don't do this for tied operands that can use the regclass information
833 // from the def.
834 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
835 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
836 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
837 }
838
Dan Gohman4db93c92010-05-29 17:53:24 +0000839 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
840 Ops.push_back(Res);
841
Reid Kleckneree088972013-12-10 18:27:32 +0000842 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000843 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
844 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000845 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned i = 0; i != NumRegs; ++i) {
847 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000848 unsigned TheReg = Regs[Reg++];
849 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
850
Reid Kleckneree088972013-12-10 18:27:32 +0000851 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000852 // If we clobbered the stack pointer, MFI should know about it.
853 assert(DAG.getMachineFunction().getFrameInfo()->
854 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000855 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000856 }
857 }
858}
Dan Gohman575fad32008-09-03 16:12:24 +0000859
Owen Andersonbb15fec2011-12-08 22:15:21 +0000860void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
861 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000862 AA = &aa;
863 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000864 LibInfo = li;
Rafael Espindola5f57f462014-02-21 18:34:28 +0000865 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000866 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000867 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000868}
869
Dan Gohmanf5cca352010-04-14 18:24:06 +0000870/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000871/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000872/// for a new block. This doesn't clear out information about
873/// additional blocks that are needed to complete switch lowering
874/// or PHI node updating; that information is cleared out as it is
875/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000876void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000877 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000878 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000879 PendingLoads.clear();
880 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000881 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000882 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000883 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000884}
885
Devang Patel799288382011-05-23 17:44:13 +0000886/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000887/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000888/// information that is dangling in a basic block can be properly
889/// resolved in a different basic block. This allows the
890/// SelectionDAG to resolve dangling debug information attached
891/// to PHI nodes.
892void SelectionDAGBuilder::clearDanglingDebugInfo() {
893 DanglingDebugInfoMap.clear();
894}
895
Dan Gohman575fad32008-09-03 16:12:24 +0000896/// getRoot - Return the current virtual root of the Selection DAG,
897/// flushing any PendingLoad items. This must be done before emitting
898/// a store or any other node that may need to be ordered after any
899/// prior load instructions.
900///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000901SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000902 if (PendingLoads.empty())
903 return DAG.getRoot();
904
905 if (PendingLoads.size() == 1) {
906 SDValue Root = PendingLoads[0];
907 DAG.setRoot(Root);
908 PendingLoads.clear();
909 return Root;
910 }
911
912 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000913 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000914 &PendingLoads[0], PendingLoads.size());
915 PendingLoads.clear();
916 DAG.setRoot(Root);
917 return Root;
918}
919
920/// getControlRoot - Similar to getRoot, but instead of flushing all the
921/// PendingLoad items, flush all the PendingExports items. It is necessary
922/// to do this before emitting a terminator instruction.
923///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000924SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000925 SDValue Root = DAG.getRoot();
926
927 if (PendingExports.empty())
928 return Root;
929
930 // Turn all of the CopyToReg chains into one factored node.
931 if (Root.getOpcode() != ISD::EntryToken) {
932 unsigned i = 0, e = PendingExports.size();
933 for (; i != e; ++i) {
934 assert(PendingExports[i].getNode()->getNumOperands() > 1);
935 if (PendingExports[i].getNode()->getOperand(0) == Root)
936 break; // Don't add the root if we already indirectly depend on it.
937 }
938
939 if (i == e)
940 PendingExports.push_back(Root);
941 }
942
Andrew Trickef9de2a2013-05-25 02:42:55 +0000943 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000944 &PendingExports[0],
945 PendingExports.size());
946 PendingExports.clear();
947 DAG.setRoot(Root);
948 return Root;
949}
950
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000951void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000952 // Set up outgoing PHI node register values before emitting the terminator.
953 if (isa<TerminatorInst>(&I))
954 HandlePHINodesInSuccessorBlocks(I.getParent());
955
Andrew Tricke2431c62013-05-25 03:08:10 +0000956 ++SDNodeOrder;
957
Andrew Trick175143b2013-05-25 02:20:36 +0000958 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000959
Dan Gohman575fad32008-09-03 16:12:24 +0000960 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman950fe782010-04-20 15:03:56 +0000962 if (!isa<TerminatorInst>(&I) && !HasTailCall)
963 CopyToExportRegsIfNeeded(&I);
964
Craig Topperc0196b12014-04-14 00:51:57 +0000965 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000966}
967
Dan Gohmanf41ad472010-04-20 15:00:41 +0000968void SelectionDAGBuilder::visitPHI(const PHINode &) {
969 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
970}
971
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000972void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000973 // Note: this doesn't use InstVisitor, because it has to work with
974 // ConstantExpr's in addition to instructions.
975 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000976 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000977 // Build the switch statement using the Instruction.def file.
978#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000979 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000980#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000981 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000982}
Dan Gohman575fad32008-09-03 16:12:24 +0000983
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000984// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
985// generate the debug data structures now that we've seen its definition.
986void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
987 SDValue Val) {
988 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000989 if (DDI.getDI()) {
990 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000991 DebugLoc dl = DDI.getdl();
992 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000993 MDNode *Variable = DI->getVariable();
994 uint64_t Offset = DI->getOffset();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000995 SDDbgValue *SDV;
996 if (Val.getNode()) {
Adrian Prantld2d9b762014-04-25 18:18:09 +0000997 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 SDV = DAG.getDbgValue(Variable, Val.getNode(),
Adrian Prantld2d9b762014-04-25 18:18:09 +0000999 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 DAG.AddDbgValue(SDV, Val.getNode(), false);
1001 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001002 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001003 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001004 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1005 }
1006}
1007
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001008/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001009SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001010 // If we already have an SDValue for this value, use it. It's important
1011 // to do this first, so that we don't create a CopyFromReg if we already
1012 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001013 SDValue &N = NodeMap[V];
1014 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001015
Dan Gohmand4322232010-07-01 01:59:43 +00001016 // If there's a virtual register allocated and initialized for this
1017 // value, use it.
1018 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1019 if (It != FuncInfo.ValueMap.end()) {
1020 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001021 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1022 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001023 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001024 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001025 resolveDanglingDebugInfo(V, N);
1026 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001027 }
1028
1029 // Otherwise create a new SDValue and remember it.
1030 SDValue Val = getValueImpl(V);
1031 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001032 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001033 return Val;
1034}
1035
1036/// getNonRegisterValue - Return an SDValue for the given Value, but
1037/// don't look in FuncInfo.ValueMap for a virtual register.
1038SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1039 // If we already have an SDValue for this value, use it.
1040 SDValue &N = NodeMap[V];
1041 if (N.getNode()) return N;
1042
1043 // Otherwise create a new SDValue and remember it.
1044 SDValue Val = getValueImpl(V);
1045 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001046 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001047 return Val;
1048}
1049
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001050/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001051/// Create an SDValue for the given value.
1052SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001053 const TargetLowering *TLI = TM.getTargetLowering();
1054
Dan Gohman8422e572010-04-17 15:32:28 +00001055 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001056 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001057
Dan Gohman8422e572010-04-17 15:32:28 +00001058 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001060
Dan Gohman8422e572010-04-17 15:32:28 +00001061 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001062 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Matt Arsenault19231e62013-11-16 20:24:41 +00001064 if (isa<ConstantPointerNull>(C)) {
1065 unsigned AS = V->getType()->getPointerAddressSpace();
1066 return DAG.getConstant(0, TLI->getPointerTy(AS));
1067 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001068
Dan Gohman8422e572010-04-17 15:32:28 +00001069 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001070 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001071
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001072 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001073 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001074
Dan Gohman8422e572010-04-17 15:32:28 +00001075 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001076 visit(CE->getOpcode(), *CE);
1077 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001078 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001079 return N1;
1080 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001081
Dan Gohman575fad32008-09-03 16:12:24 +00001082 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1083 SmallVector<SDValue, 4> Constants;
1084 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1085 OI != OE; ++OI) {
1086 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001087 // If the operand is an empty aggregate, there are no values.
1088 if (!Val) continue;
1089 // Add each leaf value from the operand to the Constants list
1090 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001091 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1092 Constants.push_back(SDValue(Val, i));
1093 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001094
Bill Wendling954cb182010-01-28 21:51:40 +00001095 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001096 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001097 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001098
Chris Lattner00245f42012-01-24 13:41:11 +00001099 if (const ConstantDataSequential *CDS =
1100 dyn_cast<ConstantDataSequential>(C)) {
1101 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001102 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001103 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1104 // Add each leaf value from the operand to the Constants list
1105 // to form a flattened list of all the values.
1106 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1107 Ops.push_back(SDValue(Val, i));
1108 }
1109
1110 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001111 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1112 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001113 VT, &Ops[0], Ops.size());
1114 }
Dan Gohman575fad32008-09-03 16:12:24 +00001115
Duncan Sands19d0b472010-02-16 11:11:14 +00001116 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001117 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1118 "Unknown struct or array constant!");
1119
Owen Anderson53aa7a92009-08-10 22:56:29 +00001120 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001121 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001122 unsigned NumElts = ValueVTs.size();
1123 if (NumElts == 0)
1124 return SDValue(); // empty struct
1125 SmallVector<SDValue, 4> Constants(NumElts);
1126 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001127 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001128 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001129 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001130 else if (EltVT.isFloatingPoint())
1131 Constants[i] = DAG.getConstantFP(0, EltVT);
1132 else
1133 Constants[i] = DAG.getConstant(0, EltVT);
1134 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001135
Bill Wendling954cb182010-01-28 21:51:40 +00001136 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001137 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001138 }
1139
Dan Gohman8422e572010-04-17 15:32:28 +00001140 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001141 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001142
Chris Lattner229907c2011-07-18 04:54:35 +00001143 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001144 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001145
Dan Gohman575fad32008-09-03 16:12:24 +00001146 // Now that we know the number and type of the elements, get that number of
1147 // elements into the Ops array based on what kind of constant it is.
1148 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001149 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001150 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001151 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001152 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001153 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001154 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001155
1156 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001157 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001158 Op = DAG.getConstantFP(0, EltVT);
1159 else
1160 Op = DAG.getConstant(0, EltVT);
1161 Ops.assign(NumElements, Op);
1162 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001163
Dan Gohman575fad32008-09-03 16:12:24 +00001164 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001165 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001166 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001167 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001168
Dan Gohman575fad32008-09-03 16:12:24 +00001169 // If this is a static alloca, generate it as the frameindex instead of
1170 // computation.
1171 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1172 DenseMap<const AllocaInst*, int>::iterator SI =
1173 FuncInfo.StaticAllocaMap.find(AI);
1174 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001175 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001176 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001177
Dan Gohmand4322232010-07-01 01:59:43 +00001178 // If this is an instruction which fast-isel has deferred, select it now.
1179 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001180 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001181 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001182 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001183 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001184 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001185
Dan Gohmand4322232010-07-01 01:59:43 +00001186 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001187}
1188
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001189void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001190 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001191 SDValue Chain = getControlRoot();
1192 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001193 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001194
Dan Gohmand16aa542010-05-29 17:03:36 +00001195 if (!FuncInfo.CanLowerReturn) {
1196 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001197 const Function *F = I.getParent()->getParent();
1198
1199 // Emit a store of the return value through the virtual register.
1200 // Leave Outs empty so that LowerReturn won't try to load return
1201 // registers the usual way.
1202 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001203 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001204 PtrValueVTs);
1205
1206 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1207 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001208
Owen Anderson53aa7a92009-08-10 22:56:29 +00001209 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001210 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001211 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001212 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001213
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001214 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001215 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001216 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001217 RetPtr.getValueType(), RetPtr,
1218 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001219 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001220 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001221 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001222 // FIXME: better loc info would be nice.
1223 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001224 }
1225
Andrew Trickef9de2a2013-05-25 02:42:55 +00001226 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001227 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001228 } else if (I.getNumOperands() != 0) {
1229 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001230 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001231 unsigned NumValues = ValueVTs.size();
1232 if (NumValues) {
1233 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001234 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1235 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001236
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001238
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001239 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001240 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1241 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001243 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1244 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001246
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001247 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001248 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001250 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1251 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001253 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001254 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001255 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001256
1257 // 'inreg' on function refers to return value
1258 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001259 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1260 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001261 Flags.setInReg();
1262
1263 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001264 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001265 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001266 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001267 Flags.setZExt();
1268
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001269 for (unsigned i = 0; i < NumParts; ++i) {
1270 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001271 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001272 OutVals.push_back(Parts[i]);
1273 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001274 }
Dan Gohman575fad32008-09-03 16:12:24 +00001275 }
1276 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001277
1278 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001279 CallingConv::ID CallConv =
1280 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001281 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1282 Outs, OutVals, getCurSDLoc(),
1283 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001284
1285 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001286 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001287 "LowerReturn didn't return a valid chain!");
1288
1289 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001290 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001291}
1292
Dan Gohman9478c3f2009-04-23 23:13:24 +00001293/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1294/// created for it, emit nodes to copy the value into the virtual
1295/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001296void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001297 // Skip empty types
1298 if (V->getType()->isEmptyTy())
1299 return;
1300
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001301 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1302 if (VMI != FuncInfo.ValueMap.end()) {
1303 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1304 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001305 }
1306}
1307
Dan Gohman575fad32008-09-03 16:12:24 +00001308/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1309/// the current basic block, add it to ValueMap now so that we'll get a
1310/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001311void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001312 // No need to export constants.
1313 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001314
Dan Gohman575fad32008-09-03 16:12:24 +00001315 // Already exported?
1316 if (FuncInfo.isExportedInst(V)) return;
1317
1318 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1319 CopyValueToVirtualRegister(V, Reg);
1320}
1321
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001322bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001323 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001324 // The operands of the setcc have to be in this block. We don't know
1325 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001326 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // Can export from current BB.
1328 if (VI->getParent() == FromBB)
1329 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001330
Dan Gohman575fad32008-09-03 16:12:24 +00001331 // Is already exported, noop.
1332 return FuncInfo.isExportedInst(V);
1333 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001334
Dan Gohman575fad32008-09-03 16:12:24 +00001335 // If this is an argument, we can export it if the BB is the entry block or
1336 // if it is already exported.
1337 if (isa<Argument>(V)) {
1338 if (FromBB == &FromBB->getParent()->getEntryBlock())
1339 return true;
1340
1341 // Otherwise, can only export this if it is already exported.
1342 return FuncInfo.isExportedInst(V);
1343 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001344
Dan Gohman575fad32008-09-03 16:12:24 +00001345 // Otherwise, constants can always be exported.
1346 return true;
1347}
1348
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001349/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001350uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1351 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001352 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1353 if (!BPI)
1354 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001355 const BasicBlock *SrcBB = Src->getBasicBlock();
1356 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001357 return BPI->getEdgeWeight(SrcBB, DstBB);
1358}
1359
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001360void SelectionDAGBuilder::
1361addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1362 uint32_t Weight /* = 0 */) {
1363 if (!Weight)
1364 Weight = getEdgeWeight(Src, Dst);
1365 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001366}
1367
1368
Dan Gohman575fad32008-09-03 16:12:24 +00001369static bool InBlock(const Value *V, const BasicBlock *BB) {
1370 if (const Instruction *I = dyn_cast<Instruction>(V))
1371 return I->getParent() == BB;
1372 return true;
1373}
1374
Dan Gohmand01ddb52008-10-17 21:16:08 +00001375/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1376/// This function emits a branch and is used at the leaves of an OR or an
1377/// AND operator tree.
1378///
1379void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001380SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001381 MachineBasicBlock *TBB,
1382 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001383 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001384 MachineBasicBlock *SwitchBB,
1385 uint32_t TWeight,
1386 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001388
Dan Gohmand01ddb52008-10-17 21:16:08 +00001389 // If the leaf of the tree is a comparison, merge the condition into
1390 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001391 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001392 // The operands of the cmp have to be in this block. We don't know
1393 // how to export them from some other block. If this is the first block
1394 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001395 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001396 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1397 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001398 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001399 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001400 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001401 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001402 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001403 if (TM.Options.NoNaNsFPMath)
1404 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001405 } else {
1406 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001407 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001408 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001409
Craig Topperc0196b12014-04-14 00:51:57 +00001410 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1411 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001412 SwitchCases.push_back(CB);
1413 return;
1414 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001415 }
1416
1417 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001418 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001419 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001420 SwitchCases.push_back(CB);
1421}
1422
Manman Ren4ece7452014-01-31 00:42:44 +00001423/// Scale down both weights to fit into uint32_t.
1424static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1425 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1426 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1427 NewTrue = NewTrue / Scale;
1428 NewFalse = NewFalse / Scale;
1429}
1430
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001431/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001432void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001433 MachineBasicBlock *TBB,
1434 MachineBasicBlock *FBB,
1435 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001436 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001437 unsigned Opc, uint32_t TWeight,
1438 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001439 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001440 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001441 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001442 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1443 BOp->getParent() != CurBB->getBasicBlock() ||
1444 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1445 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001446 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1447 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001448 return;
1449 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001450
Dan Gohman575fad32008-09-03 16:12:24 +00001451 // Create TmpBB after CurBB.
1452 MachineFunction::iterator BBI = CurBB;
1453 MachineFunction &MF = DAG.getMachineFunction();
1454 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1455 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001456
Dan Gohman575fad32008-09-03 16:12:24 +00001457 if (Opc == Instruction::Or) {
1458 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001459 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001460 // jmp_if_X TBB
1461 // jmp TmpBB
1462 // TmpBB:
1463 // jmp_if_Y TBB
1464 // jmp FBB
1465 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001466
Manman Ren4ece7452014-01-31 00:42:44 +00001467 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1468 // The requirement is that
1469 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1470 // = TrueProb for orignal BB.
1471 // Assuming the orignal weights are A and B, one choice is to set BB1's
1472 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1473 // assumes that
1474 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1475 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1476 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001477
Manman Ren4ece7452014-01-31 00:42:44 +00001478 uint64_t NewTrueWeight = TWeight;
1479 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1480 ScaleWeights(NewTrueWeight, NewFalseWeight);
1481 // Emit the LHS condition.
1482 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1483 NewTrueWeight, NewFalseWeight);
1484
1485 NewTrueWeight = TWeight;
1486 NewFalseWeight = 2 * (uint64_t)FWeight;
1487 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001488 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001489 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1490 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001491 } else {
1492 assert(Opc == Instruction::And && "Unknown merge op!");
1493 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001494 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001495 // jmp_if_X TmpBB
1496 // jmp FBB
1497 // TmpBB:
1498 // jmp_if_Y TBB
1499 // jmp FBB
1500 //
1501 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001502
Manman Ren4ece7452014-01-31 00:42:44 +00001503 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1504 // The requirement is that
1505 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1506 // = FalseProb for orignal BB.
1507 // Assuming the orignal weights are A and B, one choice is to set BB1's
1508 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1509 // assumes that
1510 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001511
Manman Ren4ece7452014-01-31 00:42:44 +00001512 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1513 uint64_t NewFalseWeight = FWeight;
1514 ScaleWeights(NewTrueWeight, NewFalseWeight);
1515 // Emit the LHS condition.
1516 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1517 NewTrueWeight, NewFalseWeight);
1518
1519 NewTrueWeight = 2 * (uint64_t)TWeight;
1520 NewFalseWeight = FWeight;
1521 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001522 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001523 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1524 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001525 }
1526}
1527
1528/// If the set of cases should be emitted as a series of branches, return true.
1529/// If we should emit this as a bunch of and/or'd together conditions, return
1530/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001531bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001532SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001533 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001534
Dan Gohman575fad32008-09-03 16:12:24 +00001535 // If this is two comparisons of the same values or'd or and'd together, they
1536 // will get folded into a single comparison, so don't emit two blocks.
1537 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1538 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1539 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1540 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1541 return false;
1542 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001543
Chris Lattner1eea3b02010-01-02 00:00:03 +00001544 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1545 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1546 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1547 Cases[0].CC == Cases[1].CC &&
1548 isa<Constant>(Cases[0].CmpRHS) &&
1549 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1550 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1551 return false;
1552 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1553 return false;
1554 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001555
Dan Gohman575fad32008-09-03 16:12:24 +00001556 return true;
1557}
1558
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001559void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001560 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001561
Dan Gohman575fad32008-09-03 16:12:24 +00001562 // Update machine-CFG edges.
1563 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1564
1565 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001566 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001567 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001568 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001569 NextBlock = BBI;
1570
1571 if (I.isUnconditional()) {
1572 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001573 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001574
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001575 // If this is not a fall-through branch or optimizations are switched off,
1576 // emit the branch.
1577 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001578 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001579 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001580 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001581
Dan Gohman575fad32008-09-03 16:12:24 +00001582 return;
1583 }
1584
1585 // If this condition is one of the special cases we handle, do special stuff
1586 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001587 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001588 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1589
1590 // If this is a series of conditions that are or'd or and'd together, emit
1591 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001592 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001593 // For example, instead of something like:
1594 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001595 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001596 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // or C, F
1599 // jnz foo
1600 // Emit:
1601 // cmp A, B
1602 // je foo
1603 // cmp D, E
1604 // jle foo
1605 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001606 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001607 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001608 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001609 (BOp->getOpcode() == Instruction::And ||
1610 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001611 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001612 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1613 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001614 // If the compares in later blocks need to use values not currently
1615 // exported from this block, export them now. This block should always
1616 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001617 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001618
Dan Gohman575fad32008-09-03 16:12:24 +00001619 // Allow some cases to be rejected.
1620 if (ShouldEmitAsBranches(SwitchCases)) {
1621 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1622 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1623 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1624 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001625
Dan Gohman575fad32008-09-03 16:12:24 +00001626 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001627 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001628 SwitchCases.erase(SwitchCases.begin());
1629 return;
1630 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001631
Dan Gohman575fad32008-09-03 16:12:24 +00001632 // Okay, we decided not to do this, remove any inserted MBB's and clear
1633 // SwitchCases.
1634 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001635 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001636
Dan Gohman575fad32008-09-03 16:12:24 +00001637 SwitchCases.clear();
1638 }
1639 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001640
Dan Gohman575fad32008-09-03 16:12:24 +00001641 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001642 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001643 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001644
Dan Gohman575fad32008-09-03 16:12:24 +00001645 // Use visitSwitchCase to actually insert the fast branch sequence for this
1646 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001647 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001648}
1649
1650/// visitSwitchCase - Emits the necessary code to represent a single node in
1651/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001652void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1653 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001654 SDValue Cond;
1655 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001656 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001657
1658 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001659 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001660 // Fold "(X == true)" to X and "(X == false)" to !X to
1661 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001662 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001663 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001664 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001665 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001666 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001667 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001668 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001669 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001670 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001671 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001672 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001673
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001674 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1675 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001676
1677 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001678 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001679
Bob Wilsone4077362013-09-09 19:14:35 +00001680 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001681 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001682 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001683 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001684 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001685 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001686 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001687 DAG.getConstant(High-Low, VT), ISD::SETULE);
1688 }
1689 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001690
Dan Gohman575fad32008-09-03 16:12:24 +00001691 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001692 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001693 // TrueBB and FalseBB are always different unless the incoming IR is
1694 // degenerate. This only happens when running llc on weird IR.
1695 if (CB.TrueBB != CB.FalseBB)
1696 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001697
Dan Gohman575fad32008-09-03 16:12:24 +00001698 // Set NextBlock to be the MBB immediately after the current one, if any.
1699 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001700 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001701 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001702 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001703 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001704
Dan Gohman575fad32008-09-03 16:12:24 +00001705 // If the lhs block is the next block, invert the condition so that we can
1706 // fall through to the lhs instead of the rhs block.
1707 if (CB.TrueBB == NextBlock) {
1708 std::swap(CB.TrueBB, CB.FalseBB);
1709 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001710 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001711 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001712
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001713 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001714 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001715 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001716
Evan Cheng79687dd2010-09-23 06:51:55 +00001717 // Insert the false branch. Do this even if it's a fall through branch,
1718 // this makes it easier to do DAG optimizations which require inverting
1719 // the branch condition.
1720 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1721 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001722
1723 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001724}
1725
1726/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001727void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001728 // Emit the code for the jump table
1729 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001730 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001731 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001732 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001733 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001734 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001735 MVT::Other, Index.getValue(1),
1736 Table, Index);
1737 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001738}
1739
1740/// visitJumpTableHeader - This function emits necessary code to produce index
1741/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001742void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001743 JumpTableHeader &JTH,
1744 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001745 // Subtract the lowest switch case value from the value being switched on and
1746 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001747 // difference between smallest and largest cases.
1748 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001749 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001750 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001751 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001752
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001753 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001754 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001755 // can be used as an index into the jump table in a subsequent basic block.
1756 // This value may be smaller or larger than the target's pointer type, and
1757 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001758 const TargetLowering *TLI = TM.getTargetLowering();
1759 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001760
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001761 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001762 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001763 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001764 JT.Reg = JumpTableReg;
1765
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001766 // Emit the range check for the jump table, and branch to the default block
1767 // for the switch statement if the value being switched on exceeds the largest
1768 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001769 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001770 TLI->getSetCCResultType(*DAG.getContext(),
1771 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001772 Sub,
1773 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001774 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001775
1776 // Set NextBlock to be the MBB immediately after the current one, if any.
1777 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001778 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001779 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001780
Dan Gohmane8c913e2009-08-15 02:06:22 +00001781 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001782 NextBlock = BBI;
1783
Andrew Trickef9de2a2013-05-25 02:42:55 +00001784 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001785 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001786 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001787
Bill Wendling954cb182010-01-28 21:51:40 +00001788 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001789 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001790 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001791
Bill Wendlingc6b47342009-12-21 23:47:40 +00001792 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001793}
1794
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001795/// Codegen a new tail for a stack protector check ParentMBB which has had its
1796/// tail spliced into a stack protector check success bb.
1797///
1798/// For a high level explanation of how this fits into the stack protector
1799/// generation see the comment on the declaration of class
1800/// StackProtectorDescriptor.
1801void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1802 MachineBasicBlock *ParentBB) {
1803
1804 // First create the loads to the guard/stack slot for the comparison.
1805 const TargetLowering *TLI = TM.getTargetLowering();
1806 EVT PtrTy = TLI->getPointerTy();
1807
1808 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1809 int FI = MFI->getStackProtectorIndex();
1810
1811 const Value *IRGuard = SPD.getGuard();
1812 SDValue GuardPtr = getValue(IRGuard);
1813 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1814
1815 unsigned Align =
1816 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1817 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1818 GuardPtr, MachinePointerInfo(IRGuard, 0),
1819 true, false, false, Align);
1820
1821 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1822 StackSlotPtr,
1823 MachinePointerInfo::getFixedStack(FI),
1824 true, false, false, Align);
1825
1826 // Perform the comparison via a subtract/getsetcc.
1827 EVT VT = Guard.getValueType();
1828 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1829
1830 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1831 TLI->getSetCCResultType(*DAG.getContext(),
1832 Sub.getValueType()),
1833 Sub, DAG.getConstant(0, VT),
1834 ISD::SETNE);
1835
1836 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1837 // branch to failure MBB.
1838 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1839 MVT::Other, StackSlot.getOperand(0),
1840 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1841 // Otherwise branch to success MBB.
1842 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1843 MVT::Other, BrCond,
1844 DAG.getBasicBlock(SPD.getSuccessMBB()));
1845
1846 DAG.setRoot(Br);
1847}
1848
1849/// Codegen the failure basic block for a stack protector check.
1850///
1851/// A failure stack protector machine basic block consists simply of a call to
1852/// __stack_chk_fail().
1853///
1854/// For a high level explanation of how this fits into the stack protector
1855/// generation see the comment on the declaration of class
1856/// StackProtectorDescriptor.
1857void
1858SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1859 const TargetLowering *TLI = TM.getTargetLowering();
1860 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
Craig Topperc0196b12014-04-14 00:51:57 +00001861 MVT::isVoid, nullptr, 0, false,
1862 getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001863 DAG.setRoot(Chain);
1864}
1865
Dan Gohman575fad32008-09-03 16:12:24 +00001866/// visitBitTestHeader - This function emits necessary code to produce value
1867/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001868void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1869 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001870 // Subtract the minimum value
1871 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001872 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001873 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001874 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001875
1876 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001877 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001878 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001879 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001880 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001881 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001882 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001883
Evan Chengac730dd2011-01-06 01:02:44 +00001884 // Determine the type of the test operands.
1885 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001886 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001887 UsePtrType = true;
1888 else {
1889 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001890 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001891 // Switch table case range are encoded into series of masks.
1892 // Just use pointer type, it's guaranteed to fit.
1893 UsePtrType = true;
1894 break;
1895 }
1896 }
1897 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001898 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001899 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001900 }
Dan Gohman575fad32008-09-03 16:12:24 +00001901
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001902 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001903 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001904 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001905 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001906
1907 // Set NextBlock to be the MBB immediately after the current one, if any.
1908 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001909 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001910 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001911 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001912 NextBlock = BBI;
1913
1914 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1915
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001916 addSuccessorWithWeight(SwitchBB, B.Default);
1917 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001918
Andrew Trickef9de2a2013-05-25 02:42:55 +00001919 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001920 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001921 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001922
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001923 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001924 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001925 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001926
Bill Wendlingc6b47342009-12-21 23:47:40 +00001927 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001928}
1929
1930/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001931void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1932 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001933 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001934 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001935 BitTestCase &B,
1936 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001937 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001938 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001939 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001940 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001941 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001942 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001943 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001944 // Testing for a single bit; just compare the shift count with what it
1945 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001946 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001947 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001948 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001949 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001950 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001951 } else if (PopCount == BB.Range) {
1952 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001953 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001954 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001955 ShiftOp,
1956 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1957 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001958 } else {
1959 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001960 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001961 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001962
Dan Gohman0695e092010-06-24 02:06:24 +00001963 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001964 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001965 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001966 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001967 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001968 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001969 ISD::SETNE);
1970 }
Dan Gohman575fad32008-09-03 16:12:24 +00001971
Manman Rencf104462012-08-24 18:14:27 +00001972 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1973 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1974 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1975 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001976
Andrew Trickef9de2a2013-05-25 02:42:55 +00001977 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001978 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001979 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001980
1981 // Set NextBlock to be the MBB immediately after the current one, if any.
1982 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001983 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001984 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001985 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001986 NextBlock = BBI;
1987
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001988 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001989 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001990 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001991
Bill Wendlingc6b47342009-12-21 23:47:40 +00001992 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001993}
1994
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001995void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001996 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001997
Dan Gohman575fad32008-09-03 16:12:24 +00001998 // Retrieve successors.
1999 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2000 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2001
Gabor Greif08a4c282009-01-15 11:10:44 +00002002 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002003 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002004 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002005 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002006 else if (Fn && Fn->isIntrinsic()) {
2007 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002008 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002009 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002010 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002011
2012 // If the value of the invoke is used outside of its defining block, make it
2013 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002014 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002015
2016 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002017 addSuccessorWithWeight(InvokeMBB, Return);
2018 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002019
2020 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002021 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002022 MVT::Other, getControlRoot(),
2023 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002024}
2025
Bill Wendlingf891bf82011-07-31 06:30:59 +00002026void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2027 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2028}
2029
Bill Wendling247fd3b2011-08-17 21:56:44 +00002030void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2031 assert(FuncInfo.MBB->isLandingPad() &&
2032 "Call to landingpad not in landing pad!");
2033
2034 MachineBasicBlock *MBB = FuncInfo.MBB;
2035 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2036 AddLandingPadInfo(LP, MMI, MBB);
2037
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002038 // If there aren't registers to copy the values into (e.g., during SjLj
2039 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002040 const TargetLowering *TLI = TM.getTargetLowering();
2041 if (TLI->getExceptionPointerRegister() == 0 &&
2042 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002043 return;
2044
Bill Wendling247fd3b2011-08-17 21:56:44 +00002045 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002046 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002047 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002048
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002049 // Get the two live-in registers as SDValues. The physregs have already been
2050 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002051 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002052 Ops[0] = DAG.getZExtOrTrunc(
2053 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2054 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2055 getCurSDLoc(), ValueVTs[0]);
2056 Ops[1] = DAG.getZExtOrTrunc(
2057 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2058 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2059 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002060
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002061 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002062 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00002063 DAG.getVTList(ValueVTs),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002064 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002066}
2067
Dan Gohman575fad32008-09-03 16:12:24 +00002068/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2069/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002070bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2071 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002072 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002073 MachineBasicBlock *Default,
2074 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002075 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002076 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002077 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002078 return false;
2079
Dan Gohman575fad32008-09-03 16:12:24 +00002080 // Get the MachineFunction which holds the current MBB. This is used when
2081 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002082 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002083
2084 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002085 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002086 MachineFunction::iterator BBI = CR.CaseBB;
2087
Dan Gohmane8c913e2009-08-15 02:06:22 +00002088 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002089 NextBlock = BBI;
2090
Manman Rencf104462012-08-24 18:14:27 +00002091 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002092 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002093 // is the same as the other, but has one bit unset that the other has set,
2094 // use bit manipulation to do two compares at once. For example:
2095 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002096 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2097 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2098 if (Size == 2 && CR.CaseBB == SwitchBB) {
2099 Case &Small = *CR.Range.first;
2100 Case &Big = *(CR.Range.second-1);
2101
2102 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2103 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2104 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2105
2106 // Check that there is only one bit different.
2107 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2108 (SmallValue | BigValue) == BigValue) {
2109 // Isolate the common bit.
2110 APInt CommonBit = BigValue & ~SmallValue;
2111 assert((SmallValue | CommonBit) == BigValue &&
2112 CommonBit.countPopulation() == 1 && "Not a common bit?");
2113
2114 SDValue CondLHS = getValue(SV);
2115 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002116 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002117
2118 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2119 DAG.getConstant(CommonBit, VT));
2120 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2121 Or, DAG.getConstant(BigValue, VT),
2122 ISD::SETEQ);
2123
2124 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002125 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2126 addSuccessorWithWeight(SwitchBB, Small.BB,
2127 Small.ExtraWeight + Big.ExtraWeight);
2128 addSuccessorWithWeight(SwitchBB, Default,
2129 // The default destination is the first successor in IR.
2130 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002131
2132 // Insert the true branch.
2133 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2134 getControlRoot(), Cond,
2135 DAG.getBasicBlock(Small.BB));
2136
2137 // Insert the false branch.
2138 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2139 DAG.getBasicBlock(Default));
2140
2141 DAG.setRoot(BrCond);
2142 return true;
2143 }
2144 }
2145 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002146
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002147 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002148 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002149 if (BPI) {
2150 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002151 uint32_t IWeight = I->ExtraWeight;
2152 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002153 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002154 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002155 if (IWeight > JWeight)
2156 std::swap(*I, *J);
2157 }
2158 }
2159 }
Dan Gohman575fad32008-09-03 16:12:24 +00002160 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002161 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002162 if (Size > 1 &&
2163 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002164 // The last case block won't fall through into 'NextBlock' if we emit the
2165 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002166 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002167 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002168 if (I->BB == NextBlock) {
2169 std::swap(*I, BackCase);
2170 break;
2171 }
Dan Gohman575fad32008-09-03 16:12:24 +00002172 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002173
Dan Gohman575fad32008-09-03 16:12:24 +00002174 // Create a CaseBlock record representing a conditional branch to
2175 // the Case's target mbb if the value being switched on SV is equal
2176 // to C.
2177 MachineBasicBlock *CurBlock = CR.CaseBB;
2178 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2179 MachineBasicBlock *FallThrough;
2180 if (I != E-1) {
2181 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2182 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002183
2184 // Put SV in a virtual register to make it available from the new blocks.
2185 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002186 } else {
2187 // If the last case doesn't match, go to the default block.
2188 FallThrough = Default;
2189 }
2190
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002191 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002192 ISD::CondCode CC;
2193 if (I->High == I->Low) {
2194 // This is just small small case range :) containing exactly 1 case
2195 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002196 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002197 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002198 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002199 LHS = I->Low; MHS = SV; RHS = I->High;
2200 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002201
Manman Rencf104462012-08-24 18:14:27 +00002202 // The false weight should be sum of all un-handled cases.
2203 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002204 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2205 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002206 /* trueweight */ I->ExtraWeight,
2207 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002208
Dan Gohman575fad32008-09-03 16:12:24 +00002209 // If emitting the first comparison, just call visitSwitchCase to emit the
2210 // code into the current block. Otherwise, push the CaseBlock onto the
2211 // vector to be later processed by SDISel, and insert the node's MBB
2212 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002213 if (CurBlock == SwitchBB)
2214 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002215 else
2216 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002217
Dan Gohman575fad32008-09-03 16:12:24 +00002218 CurBlock = FallThrough;
2219 }
2220
2221 return true;
2222}
2223
2224static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002225 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002226 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2227 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002228}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002229
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002230static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002231 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002232 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002233 return (LastExt - FirstExt + 1ULL);
2234}
2235
Dan Gohman575fad32008-09-03 16:12:24 +00002236/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002237bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2238 CaseRecVector &WorkList,
2239 const Value *SV,
2240 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002241 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002242 Case& FrontCase = *CR.Range.first;
2243 Case& BackCase = *(CR.Range.second-1);
2244
Chris Lattner8e1d7222009-11-07 07:50:34 +00002245 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2246 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002247
Chris Lattner8e1d7222009-11-07 07:50:34 +00002248 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002249 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002250 TSize += I->size();
2251
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002252 const TargetLowering *TLI = TM.getTargetLowering();
2253 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002254 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002255
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002256 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002257 // The density is TSize / Range. Require at least 40%.
2258 // It should not be possible for IntTSize to saturate for sane code, but make
2259 // sure we handle Range saturation correctly.
2260 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2261 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2262 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002263 return false;
2264
David Greene5730f202010-01-05 01:24:57 +00002265 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002266 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002267 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002268
2269 // Get the MachineFunction which holds the current MBB. This is used when
2270 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002271 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002272
2273 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002274 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002275 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002276
2277 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2278
2279 // Create a new basic block to hold the code for loading the address
2280 // of the jump table, and jumping to it. Update successor information;
2281 // we will either branch to the default case for the switch, or the jump
2282 // table.
2283 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2284 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002285
2286 addSuccessorWithWeight(CR.CaseBB, Default);
2287 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002288
Dan Gohman575fad32008-09-03 16:12:24 +00002289 // Build a vector of destination BBs, corresponding to each target
2290 // of the jump table. If the value of the jump table slot corresponds to
2291 // a case statement, push the case's BB onto the vector, otherwise, push
2292 // the default BB.
2293 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002294 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002295 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002296 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2297 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002298
Bob Wilsone4077362013-09-09 19:14:35 +00002299 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002300 DestBBs.push_back(I->BB);
2301 if (TEI==High)
2302 ++I;
2303 } else {
2304 DestBBs.push_back(Default);
2305 }
2306 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002307
Manman Rencf104462012-08-24 18:14:27 +00002308 // Calculate weight for each unique destination in CR.
2309 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2310 if (FuncInfo.BPI)
2311 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2312 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2313 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002314 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002315 Itr->second += I->ExtraWeight;
2316 else
2317 DestWeights[I->BB] = I->ExtraWeight;
2318 }
2319
Dan Gohman575fad32008-09-03 16:12:24 +00002320 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002321 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2322 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002323 E = DestBBs.end(); I != E; ++I) {
2324 if (!SuccsHandled[(*I)->getNumber()]) {
2325 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002326 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2327 DestWeights.find(*I);
2328 addSuccessorWithWeight(JumpTableBB, *I,
2329 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002330 }
2331 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002332
Bob Wilson3c7cde42010-03-18 18:42:41 +00002333 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002334 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002335 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002336 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002337
Dan Gohman575fad32008-09-03 16:12:24 +00002338 // Set the jump table information so that we can codegen it as a second
2339 // MachineBasicBlock
2340 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002341 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2342 if (CR.CaseBB == SwitchBB)
2343 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002344
Dan Gohman575fad32008-09-03 16:12:24 +00002345 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002346 return true;
2347}
2348
2349/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2350/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002351bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2352 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002353 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002354 MachineBasicBlock* Default,
2355 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002356 // Get the MachineFunction which holds the current MBB. This is used when
2357 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002358 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002359
2360 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002361 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002362 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002363
2364 Case& FrontCase = *CR.Range.first;
2365 Case& BackCase = *(CR.Range.second-1);
2366 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2367
2368 // Size is the number of Cases represented by this range.
2369 unsigned Size = CR.Range.second - CR.Range.first;
2370
Chris Lattner8e1d7222009-11-07 07:50:34 +00002371 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2372 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002373 double FMetric = 0;
2374 CaseItr Pivot = CR.Range.first + Size/2;
2375
2376 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2377 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002378 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002379 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2380 I!=E; ++I)
2381 TSize += I->size();
2382
Chris Lattner8e1d7222009-11-07 07:50:34 +00002383 APInt LSize = FrontCase.size();
2384 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002385 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002386 << "First: " << First << ", Last: " << Last <<'\n'
2387 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002388 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2389 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002390 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2391 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002392 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002393 assert((Range - 2ULL).isNonNegative() &&
2394 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002395 // Use volatile double here to avoid excess precision issues on some hosts,
2396 // e.g. that use 80-bit X87 registers.
2397 volatile double LDensity =
2398 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002399 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002400 volatile double RDensity =
2401 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002402 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002403 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002404 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002405 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002406 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2407 << "LDensity: " << LDensity
2408 << ", RDensity: " << RDensity << '\n'
2409 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002410 if (FMetric < Metric) {
2411 Pivot = J;
2412 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002413 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002414 }
2415
2416 LSize += J->size();
2417 RSize -= J->size();
2418 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002419
2420 const TargetLowering *TLI = TM.getTargetLowering();
2421 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002422 // If our case is dense we *really* should handle it earlier!
2423 assert((FMetric > 0) && "Should handle dense range earlier!");
2424 } else {
2425 Pivot = CR.Range.first + Size/2;
2426 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002427
Dan Gohman575fad32008-09-03 16:12:24 +00002428 CaseRange LHSR(CR.Range.first, Pivot);
2429 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002430 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002431 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002432
Dan Gohman575fad32008-09-03 16:12:24 +00002433 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002434 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002435 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002436 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002437 // Pivot's Value, then we can branch directly to the LHS's Target,
2438 // rather than creating a leaf node for it.
2439 if ((LHSR.second - LHSR.first) == 1 &&
2440 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002441 cast<ConstantInt>(C)->getValue() ==
2442 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002443 TrueBB = LHSR.first->BB;
2444 } else {
2445 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2446 CurMF->insert(BBI, TrueBB);
2447 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002448
2449 // Put SV in a virtual register to make it available from the new blocks.
2450 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002451 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002452
Dan Gohman575fad32008-09-03 16:12:24 +00002453 // Similar to the optimization above, if the Value being switched on is
2454 // known to be less than the Constant CR.LT, and the current Case Value
2455 // is CR.LT - 1, then we can branch directly to the target block for
2456 // the current Case Value, rather than emitting a RHS leaf node for it.
2457 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002458 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2459 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002460 FalseBB = RHSR.first->BB;
2461 } else {
2462 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2463 CurMF->insert(BBI, FalseBB);
2464 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002465
2466 // Put SV in a virtual register to make it available from the new blocks.
2467 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002468 }
2469
2470 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002471 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002472 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002473 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002474
Dan Gohman7c0303a2010-04-19 22:41:47 +00002475 if (CR.CaseBB == SwitchBB)
2476 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002477 else
2478 SwitchCases.push_back(CB);
2479
2480 return true;
2481}
2482
2483/// handleBitTestsSwitchCase - if current case range has few destination and
2484/// range span less, than machine word bitwidth, encode case range into series
2485/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002486bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2487 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002488 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002489 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002490 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002491 const TargetLowering *TLI = TM.getTargetLowering();
2492 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002493 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002494
2495 Case& FrontCase = *CR.Range.first;
2496 Case& BackCase = *(CR.Range.second-1);
2497
2498 // Get the MachineFunction which holds the current MBB. This is used when
2499 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002500 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002501
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002502 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002503 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002504 return false;
2505
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002506 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002507 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2508 I!=E; ++I) {
2509 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002510 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002511 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002512
Dan Gohman575fad32008-09-03 16:12:24 +00002513 // Count unique destinations
2514 SmallSet<MachineBasicBlock*, 4> Dests;
2515 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2516 Dests.insert(I->BB);
2517 if (Dests.size() > 3)
2518 // Don't bother the code below, if there are too much unique destinations
2519 return false;
2520 }
David Greene5730f202010-01-05 01:24:57 +00002521 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002522 << Dests.size() << '\n'
2523 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002524
Dan Gohman575fad32008-09-03 16:12:24 +00002525 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002526 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2527 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002528 APInt cmpRange = maxValue - minValue;
2529
David Greene5730f202010-01-05 01:24:57 +00002530 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002531 << "Low bound: " << minValue << '\n'
2532 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002533
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002534 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002535 (!(Dests.size() == 1 && numCmps >= 3) &&
2536 !(Dests.size() == 2 && numCmps >= 5) &&
2537 !(Dests.size() >= 3 && numCmps >= 6)))
2538 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002539
David Greene5730f202010-01-05 01:24:57 +00002540 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002541 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2542
Dan Gohman575fad32008-09-03 16:12:24 +00002543 // Optimize the case where all the case values fit in a
2544 // word without having to subtract minValue. In this case,
2545 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002546 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002547 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002548 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002549 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002550 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002551
Dan Gohman575fad32008-09-03 16:12:24 +00002552 CaseBitsVector CasesBits;
2553 unsigned i, count = 0;
2554
2555 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2556 MachineBasicBlock* Dest = I->BB;
2557 for (i = 0; i < count; ++i)
2558 if (Dest == CasesBits[i].BB)
2559 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002560
Dan Gohman575fad32008-09-03 16:12:24 +00002561 if (i == count) {
2562 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002563 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002564 count++;
2565 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002566
2567 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2568 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2569
2570 uint64_t lo = (lowValue - lowBound).getZExtValue();
2571 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002572 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002573
Dan Gohman575fad32008-09-03 16:12:24 +00002574 for (uint64_t j = lo; j <= hi; j++) {
2575 CasesBits[i].Mask |= 1ULL << j;
2576 CasesBits[i].Bits++;
2577 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002578
Dan Gohman575fad32008-09-03 16:12:24 +00002579 }
2580 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002581
Dan Gohman575fad32008-09-03 16:12:24 +00002582 BitTestInfo BTC;
2583
2584 // Figure out which block is immediately after the current one.
2585 MachineFunction::iterator BBI = CR.CaseBB;
2586 ++BBI;
2587
2588 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2589
David Greene5730f202010-01-05 01:24:57 +00002590 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002591 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002592 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002593 << ", Bits: " << CasesBits[i].Bits
2594 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002595
2596 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2597 CurMF->insert(BBI, CaseBB);
2598 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2599 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002600 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002601
2602 // Put SV in a virtual register to make it available from the new blocks.
2603 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002604 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002605
2606 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002607 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002608 CR.CaseBB, Default, BTC);
2609
Dan Gohman7c0303a2010-04-19 22:41:47 +00002610 if (CR.CaseBB == SwitchBB)
2611 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002612
Dan Gohman575fad32008-09-03 16:12:24 +00002613 BitTestCases.push_back(BTB);
2614
2615 return true;
2616}
2617
Dan Gohman575fad32008-09-03 16:12:24 +00002618/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002619size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2620 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002621 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002622
Manman Rencf104462012-08-24 18:14:27 +00002623 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002624 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002625 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002626 i != e; ++i) {
2627 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002628 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2629
Bob Wilsone4077362013-09-09 19:14:35 +00002630 uint32_t ExtraWeight =
2631 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2632
2633 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2634 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002635 }
Bob Wilsone4077362013-09-09 19:14:35 +00002636 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002637
Bob Wilsone4077362013-09-09 19:14:35 +00002638 // Merge case into clusters
2639 if (Cases.size() >= 2)
2640 // Must recompute end() each iteration because it may be
2641 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002642 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002643 J != Cases.end(); ) {
2644 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2645 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2646 MachineBasicBlock* nextBB = J->BB;
2647 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002648
Bob Wilsone4077362013-09-09 19:14:35 +00002649 // If the two neighboring cases go to the same destination, merge them
2650 // into a single case.
2651 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2652 I->High = J->High;
2653 I->ExtraWeight += J->ExtraWeight;
2654 J = Cases.erase(J);
2655 } else {
2656 I = J++;
2657 }
2658 }
Dan Gohman575fad32008-09-03 16:12:24 +00002659
Bob Wilsone4077362013-09-09 19:14:35 +00002660 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2661 if (I->Low != I->High)
2662 // A range counts double, since it requires two compares.
2663 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002664 }
2665
2666 return numCmps;
2667}
2668
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002669void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2670 MachineBasicBlock *Last) {
2671 // Update JTCases.
2672 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2673 if (JTCases[i].first.HeaderBB == First)
2674 JTCases[i].first.HeaderBB = Last;
2675
2676 // Update BitTestCases.
2677 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2678 if (BitTestCases[i].Parent == First)
2679 BitTestCases[i].Parent = Last;
2680}
2681
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002682void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002683 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002684
Dan Gohman575fad32008-09-03 16:12:24 +00002685 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002686 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002687 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2688
2689 // If there is only the default destination, branch to it if it is not the
2690 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002691 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002692 // Update machine-CFG edges.
2693
2694 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002695 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002696 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002697 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002698 MVT::Other, getControlRoot(),
2699 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002700
Dan Gohman575fad32008-09-03 16:12:24 +00002701 return;
2702 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002703
Dan Gohman575fad32008-09-03 16:12:24 +00002704 // If there are any non-default case statements, create a vector of Cases
2705 // representing each one, and sort the vector so that we can efficiently
2706 // create a binary search tree from them.
2707 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002708 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002709 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002710 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002711 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002712
2713 // Get the Value to be switched on and default basic blocks, which will be
2714 // inserted into CaseBlock records, representing basic blocks in the binary
2715 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002716 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002717
2718 // Push the initial CaseRec onto the worklist
2719 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002720 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002721 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002722
2723 while (!WorkList.empty()) {
2724 // Grab a record representing a case range to process off the worklist
2725 CaseRec CR = WorkList.back();
2726 WorkList.pop_back();
2727
Dan Gohman7c0303a2010-04-19 22:41:47 +00002728 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002729 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002730
Dan Gohman575fad32008-09-03 16:12:24 +00002731 // If the range has few cases (two or less) emit a series of specific
2732 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002733 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002734 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002735
Sebastian Popedb31fa2012-09-25 20:35:36 +00002736 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002737 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002738 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002739 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002740 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002741 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002742
Dan Gohman575fad32008-09-03 16:12:24 +00002743 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2744 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002745 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002746 }
2747}
2748
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002749void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002750 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002751
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002752 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002753 SmallSet<BasicBlock*, 32> Done;
2754 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2755 BasicBlock *BB = I.getSuccessor(i);
2756 bool Inserted = Done.insert(BB);
2757 if (!Inserted)
2758 continue;
2759
2760 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002761 addSuccessorWithWeight(IndirectBrMBB, Succ);
2762 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002763
Andrew Trickef9de2a2013-05-25 02:42:55 +00002764 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002765 MVT::Other, getControlRoot(),
2766 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002767}
Dan Gohman575fad32008-09-03 16:12:24 +00002768
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002769void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2770 if (DAG.getTarget().Options.TrapUnreachable)
2771 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2772}
2773
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002774void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002775 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002776 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002777 if (isa<Constant>(I.getOperand(0)) &&
2778 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2779 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002780 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002781 Op2.getValueType(), Op2));
2782 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002783 }
Bill Wendling443d0722009-12-21 22:30:11 +00002784
Dan Gohmana5b96452009-06-04 22:49:04 +00002785 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002786}
2787
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002788void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002789 SDValue Op1 = getValue(I.getOperand(0));
2790 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002791 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002792 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002793}
2794
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002795void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002796 SDValue Op1 = getValue(I.getOperand(0));
2797 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002798
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002799 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002800
Chris Lattner2a720d92011-02-13 09:02:52 +00002801 // Coerce the shift amount to the right type if we can.
2802 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002803 unsigned ShiftSize = ShiftTy.getSizeInBits();
2804 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002805 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002806
Dan Gohman0e8d1992009-04-09 03:51:29 +00002807 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002808 if (ShiftSize > Op2Size)
2809 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002810
Dan Gohman0e8d1992009-04-09 03:51:29 +00002811 // If the operand is larger than the shift count type but the shift
2812 // count type has enough bits to represent any shift value, truncate
2813 // it now. This is a common case and it exposes the truncate to
2814 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002815 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2816 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2817 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002818 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002819 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002820 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002821 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002822
Andrew Trickef9de2a2013-05-25 02:42:55 +00002823 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002824 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002825}
2826
Benjamin Kramer9960a252011-07-08 10:31:30 +00002827void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002828 SDValue Op1 = getValue(I.getOperand(0));
2829 SDValue Op2 = getValue(I.getOperand(1));
2830
2831 // Turn exact SDivs into multiplications.
2832 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2833 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002834 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2835 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002836 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002837 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2838 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002839 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002840 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002841 Op1, Op2));
2842}
2843
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002844void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002845 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002846 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002847 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002848 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002849 predicate = ICmpInst::Predicate(IC->getPredicate());
2850 SDValue Op1 = getValue(I.getOperand(0));
2851 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002852 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002853
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002854 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002855 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002856}
2857
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002858void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002859 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002860 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002861 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002862 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002863 predicate = FCmpInst::Predicate(FC->getPredicate());
2864 SDValue Op1 = getValue(I.getOperand(0));
2865 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002866 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002867 if (TM.Options.NoNaNsFPMath)
2868 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002869 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002870 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002871}
2872
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002873void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002874 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002875 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002876 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002877 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002878
Bill Wendling443d0722009-12-21 22:30:11 +00002879 SmallVector<SDValue, 4> Values(NumValues);
2880 SDValue Cond = getValue(I.getOperand(0));
2881 SDValue TrueVal = getValue(I.getOperand(1));
2882 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002883 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2884 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002885
Bill Wendling954cb182010-01-28 21:51:40 +00002886 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002887 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002888 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002889 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002890 SDValue(TrueVal.getNode(),
2891 TrueVal.getResNo() + i),
2892 SDValue(FalseVal.getNode(),
2893 FalseVal.getResNo() + i));
2894
Andrew Trickef9de2a2013-05-25 02:42:55 +00002895 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00002896 DAG.getVTList(ValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00002897 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002898}
Dan Gohman575fad32008-09-03 16:12:24 +00002899
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002900void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002901 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2902 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002903 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002904 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002905}
2906
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002907void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002908 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2909 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2910 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002911 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002912 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002913}
2914
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002915void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002916 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2917 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2918 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002919 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002920 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002921}
2922
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002923void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002924 // FPTrunc is never a no-op cast, no need to check
2925 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002926 const TargetLowering *TLI = TM.getTargetLowering();
2927 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002928 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002929 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002930 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002931}
2932
Stephen Lin6d715e82013-07-06 21:44:25 +00002933void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002934 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002935 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002936 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002937 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002938}
2939
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002940void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002941 // FPToUI is never a no-op cast, no need to check
2942 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002943 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002944 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002945}
2946
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002947void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002948 // FPToSI is never a no-op cast, no need to check
2949 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002950 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002951 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002952}
2953
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002954void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002955 // UIToFP is never a no-op cast, no need to check
2956 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002957 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002958 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002959}
2960
Stephen Lin6d715e82013-07-06 21:44:25 +00002961void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002962 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002963 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002964 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002965 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002966}
2967
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002968void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002969 // What to do depends on the size of the integer and the size of the pointer.
2970 // We can either truncate, zero extend, or no-op, accordingly.
2971 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002972 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002973 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002974}
2975
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002976void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002977 // What to do depends on the size of the integer and the size of the pointer.
2978 // We can either truncate, zero extend, or no-op, accordingly.
2979 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002980 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002981 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002982}
2983
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002984void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002985 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002986 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002987
Bill Wendling443d0722009-12-21 22:30:11 +00002988 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002989 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002990 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002991 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002992 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002993 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2994 // might fold any kind of constant expression to an integer constant and that
2995 // is not what we are looking for. Only regcognize a bitcast of a genuine
2996 // constant integer as an opaque constant.
2997 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
2998 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
2999 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003000 else
Bill Wendling443d0722009-12-21 22:30:11 +00003001 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003002}
3003
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003004void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3005 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3006 const Value *SV = I.getOperand(0);
3007 SDValue N = getValue(SV);
3008 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3009
3010 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3011 unsigned DestAS = I.getType()->getPointerAddressSpace();
3012
3013 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3014 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3015
3016 setValue(&I, N);
3017}
3018
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003019void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003020 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003021 SDValue InVec = getValue(I.getOperand(0));
3022 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003023 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3024 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003025 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003026 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00003027 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003028}
3029
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003030void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003031 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003032 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003033 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3034 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003035 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003036 TM.getTargetLowering()->getValueType(I.getType()),
3037 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003038}
3039
Craig Topperf726e152012-01-04 09:23:09 +00003040// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003041// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003042// specified sequential range [L, L+Pos). or is undef.
3043static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003044 unsigned Pos, unsigned Size, int Low) {
3045 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003046 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003047 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003048 return true;
3049}
3050
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003051void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003052 SDValue Src1 = getValue(I.getOperand(0));
3053 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003054
Chris Lattnercf129702012-01-26 02:51:13 +00003055 SmallVector<int, 8> Mask;
3056 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3057 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003058
3059 const TargetLowering *TLI = TM.getTargetLowering();
3060 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003061 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003062 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003063
Mon P Wang7a824742008-11-16 05:06:27 +00003064 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003065 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003066 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003067 return;
3068 }
3069
3070 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003071 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3072 // Mask is longer than the source vectors and is a multiple of the source
3073 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003074 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003075 if (SrcNumElts*2 == MaskNumElts) {
3076 // First check for Src1 in low and Src2 in high
3077 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3078 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3079 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003080 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003081 VT, Src1, Src2));
3082 return;
3083 }
3084 // Then check for Src2 in low and Src1 in high
3085 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3086 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3087 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003088 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003089 VT, Src2, Src1));
3090 return;
3091 }
Mon P Wang25f01062008-11-10 04:46:22 +00003092 }
3093
Mon P Wang7a824742008-11-16 05:06:27 +00003094 // Pad both vectors with undefs to make them the same length as the mask.
3095 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003096 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3097 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003098 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003099
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003100 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3101 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003102 MOps1[0] = Src1;
3103 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003104
3105 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003106 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003107 &MOps1[0], NumConcat);
3108 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003109 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003110 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003111
Mon P Wang25f01062008-11-10 04:46:22 +00003112 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003113 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003114 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003115 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003116 if (Idx >= (int)SrcNumElts)
3117 Idx -= SrcNumElts - MaskNumElts;
3118 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003119 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003120
Andrew Trickef9de2a2013-05-25 02:42:55 +00003121 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003122 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003123 return;
3124 }
3125
Mon P Wang7a824742008-11-16 05:06:27 +00003126 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003127 // Analyze the access pattern of the vector to see if we can extract
3128 // two subvectors and do the shuffle. The analysis is done by calculating
3129 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003130 int MinRange[2] = { static_cast<int>(SrcNumElts),
3131 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003132 int MaxRange[2] = {-1, -1};
3133
Nate Begeman5f829d82009-04-29 05:20:52 +00003134 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003135 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003136 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003137 if (Idx < 0)
3138 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003139
Nate Begeman5f829d82009-04-29 05:20:52 +00003140 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003141 Input = 1;
3142 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003143 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003144 if (Idx > MaxRange[Input])
3145 MaxRange[Input] = Idx;
3146 if (Idx < MinRange[Input])
3147 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003148 }
Mon P Wang25f01062008-11-10 04:46:22 +00003149
Mon P Wang7a824742008-11-16 05:06:27 +00003150 // Check if the access is smaller than the vector size and can we find
3151 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003152 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3153 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003154 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003155 for (unsigned Input = 0; Input < 2; ++Input) {
3156 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003157 RangeUse[Input] = 0; // Unused
3158 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003159 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003160 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003161
3162 // Find a good start index that is a multiple of the mask length. Then
3163 // see if the rest of the elements are in range.
3164 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3165 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3166 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3167 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003168 }
3169
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003170 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003171 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003172 return;
3173 }
Craig Topper6148fe62012-04-08 23:15:04 +00003174 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003175 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003176 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003177 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003178 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003179 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003180 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003181 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003182 Src, DAG.getConstant(StartIdx[Input],
3183 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003184 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003185
Mon P Wang7a824742008-11-16 05:06:27 +00003186 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003187 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003188 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003189 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003190 if (Idx >= 0) {
3191 if (Idx < (int)SrcNumElts)
3192 Idx -= StartIdx[0];
3193 else
3194 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3195 }
3196 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003197 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003198
Andrew Trickef9de2a2013-05-25 02:42:55 +00003199 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003200 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003201 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003202 }
3203 }
3204
Mon P Wang7a824742008-11-16 05:06:27 +00003205 // We can't use either concat vectors or extract subvectors so fall back to
3206 // replacing the shuffle with extract and build vector.
3207 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003208 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003209 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003210 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003211 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003212 int Idx = Mask[i];
3213 SDValue Res;
3214
3215 if (Idx < 0) {
3216 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003217 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003218 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3219 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003220
Andrew Trickef9de2a2013-05-25 02:42:55 +00003221 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003222 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003223 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003224
3225 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003226 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003227
Andrew Trickef9de2a2013-05-25 02:42:55 +00003228 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003229 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003230}
3231
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003232void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003233 const Value *Op0 = I.getOperand(0);
3234 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003235 Type *AggTy = I.getType();
3236 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003237 bool IntoUndef = isa<UndefValue>(Op0);
3238 bool FromUndef = isa<UndefValue>(Op1);
3239
Jay Foad57aa6362011-07-13 10:26:04 +00003240 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003241
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003242 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003243 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003244 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003245 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003246 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003247
3248 unsigned NumAggValues = AggValueVTs.size();
3249 unsigned NumValValues = ValValueVTs.size();
3250 SmallVector<SDValue, 4> Values(NumAggValues);
3251
3252 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003253 unsigned i = 0;
3254 // Copy the beginning value(s) from the original aggregate.
3255 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003256 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003257 SDValue(Agg.getNode(), Agg.getResNo() + i);
3258 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003259 if (NumValValues) {
3260 SDValue Val = getValue(Op1);
3261 for (; i != LinearIndex + NumValValues; ++i)
3262 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3263 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3264 }
Dan Gohman575fad32008-09-03 16:12:24 +00003265 // Copy remaining value(s) from the original aggregate.
3266 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003267 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003268 SDValue(Agg.getNode(), Agg.getResNo() + i);
3269
Andrew Trickef9de2a2013-05-25 02:42:55 +00003270 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003271 DAG.getVTList(AggValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003272 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003273}
3274
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003275void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003276 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003277 Type *AggTy = Op0->getType();
3278 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003279 bool OutOfUndef = isa<UndefValue>(Op0);
3280
Jay Foad57aa6362011-07-13 10:26:04 +00003281 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003282
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003283 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003284 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003285 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003286
3287 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003288
3289 // Ignore a extractvalue that produces an empty object
3290 if (!NumValValues) {
3291 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3292 return;
3293 }
3294
Dan Gohman575fad32008-09-03 16:12:24 +00003295 SmallVector<SDValue, 4> Values(NumValValues);
3296
3297 SDValue Agg = getValue(Op0);
3298 // Copy out the selected value(s).
3299 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3300 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003301 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003302 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003303 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003304
Andrew Trickef9de2a2013-05-25 02:42:55 +00003305 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003306 DAG.getVTList(ValValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003307 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003308}
3309
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003310void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003311 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003312 // Note that the pointer operand may be a vector of pointers. Take the scalar
3313 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003314 Type *Ty = Op0->getType()->getScalarType();
3315 unsigned AS = Ty->getPointerAddressSpace();
3316 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003317
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003318 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003319 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003320 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003321 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003322 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003323 if (Field) {
3324 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003325 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003326 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003327 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003328 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003329
Dan Gohman575fad32008-09-03 16:12:24 +00003330 Ty = StTy->getElementType(Field);
3331 } else {
3332 Ty = cast<SequentialType>(Ty)->getElementType();
3333
3334 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003335 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003336 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003337 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003338 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003339 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003340 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003341 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003342 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003343 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003344 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003345 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003346 else
Tom Stellardfd155822013-08-26 15:05:36 +00003347 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003348
Andrew Trickef9de2a2013-05-25 02:42:55 +00003349 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003350 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003351 continue;
3352 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003353
Dan Gohman575fad32008-09-03 16:12:24 +00003354 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003355 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Rafael Espindola5f57f462014-02-21 18:34:28 +00003356 DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003357 SDValue IdxN = getValue(Idx);
3358
3359 // If the index is smaller or larger than intptr_t, truncate or extend
3360 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003361 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003362
3363 // If this is a multiply by a power of two, turn it into a shl
3364 // immediately. This is a very common case.
3365 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003366 if (ElementSize.isPowerOf2()) {
3367 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003368 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003369 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003370 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003371 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003372 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003373 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003374 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003375 }
3376 }
3377
Andrew Trickef9de2a2013-05-25 02:42:55 +00003378 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003379 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003380 }
3381 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003382
Dan Gohman575fad32008-09-03 16:12:24 +00003383 setValue(&I, N);
3384}
3385
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003386void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003387 // If this is a fixed sized alloca in the entry block of the function,
3388 // allocate it statically on the stack.
3389 if (FuncInfo.StaticAllocaMap.count(&I))
3390 return; // getValue will auto-populate this.
3391
Chris Lattner229907c2011-07-18 04:54:35 +00003392 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003393 const TargetLowering *TLI = TM.getTargetLowering();
3394 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003395 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003396 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003397 I.getAlignment());
3398
3399 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003400
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003401 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003402 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003403 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003404
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003406 AllocSize,
3407 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003408
Dan Gohman575fad32008-09-03 16:12:24 +00003409 // Handle alignment. If the requested alignment is less than or equal to
3410 // the stack alignment, ignore it. If the size is greater than or equal to
3411 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003412 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003413 if (Align <= StackAlign)
3414 Align = 0;
3415
3416 // Round the size of the allocation up to the stack alignment size
3417 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003418 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003419 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003420 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003421
Dan Gohman575fad32008-09-03 16:12:24 +00003422 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003423 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003424 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003425 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3426
3427 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003428 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003429 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003430 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003431 setValue(&I, DSA);
3432 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003433
Hans Wennborgacb842d2014-03-05 02:43:26 +00003434 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003435}
3436
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003437void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003438 if (I.isAtomic())
3439 return visitAtomicLoad(I);
3440
Dan Gohman575fad32008-09-03 16:12:24 +00003441 const Value *SV = I.getOperand(0);
3442 SDValue Ptr = getValue(SV);
3443
Chris Lattner229907c2011-07-18 04:54:35 +00003444 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003445
Dan Gohman575fad32008-09-03 16:12:24 +00003446 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003447 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3448 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003449 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003450 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003451 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003452
Owen Anderson53aa7a92009-08-10 22:56:29 +00003453 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003454 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003455 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003456 unsigned NumValues = ValueVTs.size();
3457 if (NumValues == 0)
3458 return;
3459
3460 SDValue Root;
3461 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003462 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003463 // Serialize volatile loads with other side effects.
3464 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003465 else if (AA->pointsToConstantMemory(
3466 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003467 // Do not serialize (non-volatile) loads of constant memory with anything.
3468 Root = DAG.getEntryNode();
3469 ConstantMemory = true;
3470 } else {
3471 // Do not serialize non-volatile loads against each other.
3472 Root = DAG.getRoot();
3473 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003474
Richard Sandiford9afe6132013-12-10 10:36:34 +00003475 const TargetLowering *TLI = TM.getTargetLowering();
3476 if (isVolatile)
3477 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3478
Dan Gohman575fad32008-09-03 16:12:24 +00003479 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003480 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3481 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003482 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003483 unsigned ChainI = 0;
3484 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3485 // Serializing loads here may result in excessive register pressure, and
3486 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3487 // could recover a bit by hoisting nodes upward in the chain by recognizing
3488 // they are side-effect free or do not alias. The optimizer should really
3489 // avoid this case by converting large object/array copies to llvm.memcpy
3490 // (MaxParallelChains should always remain as failsafe).
3491 if (ChainI == MaxParallelChains) {
3492 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003493 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003494 MVT::Other, &Chains[0], ChainI);
3495 Root = Chain;
3496 ChainI = 0;
3497 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003498 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003499 PtrVT, Ptr,
3500 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003502 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003503 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3504 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003505
Dan Gohman575fad32008-09-03 16:12:24 +00003506 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003507 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003508 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003509
Dan Gohman575fad32008-09-03 16:12:24 +00003510 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003511 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003512 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003513 if (isVolatile)
3514 DAG.setRoot(Chain);
3515 else
3516 PendingLoads.push_back(Chain);
3517 }
3518
Andrew Trickef9de2a2013-05-25 02:42:55 +00003519 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003520 DAG.getVTList(ValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003521 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003522}
Dan Gohman575fad32008-09-03 16:12:24 +00003523
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003524void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003525 if (I.isAtomic())
3526 return visitAtomicStore(I);
3527
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003528 const Value *SrcV = I.getOperand(0);
3529 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003530
Owen Anderson53aa7a92009-08-10 22:56:29 +00003531 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003532 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003533 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003534 unsigned NumValues = ValueVTs.size();
3535 if (NumValues == 0)
3536 return;
3537
3538 // Get the lowered operands. Note that we do this after
3539 // checking if NumResults is zero, because with zero results
3540 // the operands won't have values in the map.
3541 SDValue Src = getValue(SrcV);
3542 SDValue Ptr = getValue(PtrV);
3543
3544 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003545 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3546 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003547 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003548 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003549 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003550 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003551 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003552
Andrew Trick116efac2010-11-12 17:50:46 +00003553 unsigned ChainI = 0;
3554 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3555 // See visitLoad comments.
3556 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003557 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003558 MVT::Other, &Chains[0], ChainI);
3559 Root = Chain;
3560 ChainI = 0;
3561 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003562 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003563 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003564 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003565 SDValue(Src.getNode(), Src.getResNo() + i),
3566 Add, MachinePointerInfo(PtrV, Offsets[i]),
3567 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3568 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003569 }
3570
Andrew Trickef9de2a2013-05-25 02:42:55 +00003571 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003572 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003573 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003574}
3575
Eli Friedman30a49e92011-08-03 21:06:02 +00003576static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003577 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003578 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003579 SelectionDAG &DAG,
3580 const TargetLowering &TLI) {
3581 // Fence, if necessary
3582 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003583 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003584 Order = Release;
3585 else if (Order == Acquire || Order == Monotonic)
3586 return Chain;
3587 } else {
3588 if (Order == AcquireRelease)
3589 Order = Acquire;
3590 else if (Order == Release || Order == Monotonic)
3591 return Chain;
3592 }
3593 SDValue Ops[3];
3594 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003595 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3596 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003597 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3598}
3599
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003600void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003601 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003602 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3603 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003604 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003605
3606 SDValue InChain = getRoot();
3607
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003608 const TargetLowering *TLI = TM.getTargetLowering();
3609 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003610 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003611 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003612
Eli Friedmanadec5872011-07-29 03:05:32 +00003613 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003614 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003615 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003616 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003617 getValue(I.getPointerOperand()),
3618 getValue(I.getCompareOperand()),
3619 getValue(I.getNewValOperand()),
3620 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Tim Northovere94a5182014-03-11 10:48:52 +00003621 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3622 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder,
Eli Friedman342e8df2011-08-24 20:50:09 +00003623 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003624
3625 SDValue OutChain = L.getValue(1);
3626
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003627 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003628 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003629 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003630
Eli Friedmanadec5872011-07-29 03:05:32 +00003631 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003632 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003633}
3634
3635void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003636 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003637 ISD::NodeType NT;
3638 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003639 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003640 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3641 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3642 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3643 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3644 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3645 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3646 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3647 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3648 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3649 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3650 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3651 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003652 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003653 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003654
3655 SDValue InChain = getRoot();
3656
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003657 const TargetLowering *TLI = TM.getTargetLowering();
3658 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003659 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003660 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003661
Eli Friedmanadec5872011-07-29 03:05:32 +00003662 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003663 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003664 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003665 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003666 getValue(I.getPointerOperand()),
3667 getValue(I.getValOperand()),
3668 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003669 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003670 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003671
3672 SDValue OutChain = L.getValue(1);
3673
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003674 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003675 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003676 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003677
Eli Friedmanadec5872011-07-29 03:05:32 +00003678 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003679 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003680}
3681
Eli Friedmanfee02c62011-07-25 23:16:38 +00003682void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003683 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003684 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003685 SDValue Ops[3];
3686 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003687 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3688 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003689 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003690}
3691
Eli Friedman342e8df2011-08-24 20:50:09 +00003692void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003693 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003694 AtomicOrdering Order = I.getOrdering();
3695 SynchronizationScope Scope = I.getSynchScope();
3696
3697 SDValue InChain = getRoot();
3698
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003699 const TargetLowering *TLI = TM.getTargetLowering();
3700 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003701
Evan Chenga72b9702013-02-06 02:06:33 +00003702 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003703 report_fatal_error("Cannot generate unaligned atomic load");
3704
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003705 MachineMemOperand *MMO =
3706 DAG.getMachineFunction().
3707 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3708 MachineMemOperand::MOVolatile |
3709 MachineMemOperand::MOLoad,
3710 VT.getStoreSize(),
3711 I.getAlignment() ? I.getAlignment() :
3712 DAG.getEVTAlignment(VT));
3713
Richard Sandiford9afe6132013-12-10 10:36:34 +00003714 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003715 SDValue L =
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003716 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3717 getValue(I.getPointerOperand()), MMO,
3718 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
3719 Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003720
3721 SDValue OutChain = L.getValue(1);
3722
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003723 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003724 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003725 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003726
3727 setValue(&I, L);
3728 DAG.setRoot(OutChain);
3729}
3730
3731void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003732 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003733
3734 AtomicOrdering Order = I.getOrdering();
3735 SynchronizationScope Scope = I.getSynchScope();
3736
3737 SDValue InChain = getRoot();
3738
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003739 const TargetLowering *TLI = TM.getTargetLowering();
3740 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003741
Evan Chenga72b9702013-02-06 02:06:33 +00003742 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003743 report_fatal_error("Cannot generate unaligned atomic store");
3744
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003745 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003746 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003747 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003748
3749 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003750 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003751 InChain,
3752 getValue(I.getPointerOperand()),
3753 getValue(I.getValueOperand()),
3754 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003755 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003756 Scope);
3757
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003758 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003759 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003760 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003761
3762 DAG.setRoot(OutChain);
3763}
3764
Dan Gohman575fad32008-09-03 16:12:24 +00003765/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3766/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003767void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003768 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003769 bool HasChain = !I.doesNotAccessMemory();
3770 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3771
3772 // Build the operand list.
3773 SmallVector<SDValue, 8> Ops;
3774 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3775 if (OnlyLoad) {
3776 // We don't need to serialize loads against other loads.
3777 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003778 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003779 Ops.push_back(getRoot());
3780 }
3781 }
Mon P Wang769134b2008-11-01 20:24:53 +00003782
3783 // Info is set by getTgtMemInstrinsic
3784 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003785 const TargetLowering *TLI = TM.getTargetLowering();
3786 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003787
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003788 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003789 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3790 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003791 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003792
3793 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003794 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3795 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003796 Ops.push_back(Op);
3797 }
3798
Owen Anderson53aa7a92009-08-10 22:56:29 +00003799 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003800 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003801
Dan Gohman575fad32008-09-03 16:12:24 +00003802 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003803 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003804
Craig Topperabb4ac72014-04-16 06:10:51 +00003805 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003806
3807 // Create the node.
3808 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003809 if (IsTgtIntrinsic) {
3810 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003811 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003812 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003813 Info.memVT,
3814 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003815 Info.align, Info.vol,
3816 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003817 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003818 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003819 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003820 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003821 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003822 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003823 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003824 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003825 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003826 }
3827
Dan Gohman575fad32008-09-03 16:12:24 +00003828 if (HasChain) {
3829 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3830 if (OnlyLoad)
3831 PendingLoads.push_back(Chain);
3832 else
3833 DAG.setRoot(Chain);
3834 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003835
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003836 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003837 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003838 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003839 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003840 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003841
Dan Gohman575fad32008-09-03 16:12:24 +00003842 setValue(&I, Result);
3843 }
3844}
3845
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003846/// GetSignificand - Get the significand and build it into a floating-point
3847/// number with exponent of 1:
3848///
3849/// Op = (Op & 0x007fffff) | 0x3f800000;
3850///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003851/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003852static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003853GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003854 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3855 DAG.getConstant(0x007fffff, MVT::i32));
3856 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3857 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003858 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003859}
3860
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003861/// GetExponent - Get the exponent:
3862///
Bill Wendling23959162009-01-20 21:17:57 +00003863/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003864///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003865/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003866static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003867GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003868 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003869 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3870 DAG.getConstant(0x7f800000, MVT::i32));
3871 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003872 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003873 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3874 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003875 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003876}
3877
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003878/// getF32Constant - Get 32-bit floating point constant.
3879static SDValue
3880getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003881 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3882 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003883}
3884
Craig Topperd2638c12012-11-24 18:52:06 +00003885/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003886/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003887static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003888 const TargetLowering &TLI) {
3889 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003890 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003891
3892 // Put the exponent in the right bit position for later addition to the
3893 // final result:
3894 //
3895 // #define LOG2OFe 1.4426950f
3896 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003897 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003898 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003899 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003900
3901 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003902 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3903 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003904
3905 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003906 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003907 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003908
Craig Topper4a981752012-11-24 08:22:37 +00003909 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003910 if (LimitFloatPrecision <= 6) {
3911 // For floating-point precision of 6:
3912 //
3913 // TwoToFractionalPartOfX =
3914 // 0.997535578f +
3915 // (0.735607626f + 0.252464424f * x) * x;
3916 //
3917 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003918 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003920 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003922 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003923 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3924 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003925 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003926 // For floating-point precision of 12:
3927 //
3928 // TwoToFractionalPartOfX =
3929 // 0.999892986f +
3930 // (0.696457318f +
3931 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3932 //
3933 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003936 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003938 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3939 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003941 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003942 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3943 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003944 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003945 // For floating-point precision of 18:
3946 //
3947 // TwoToFractionalPartOfX =
3948 // 0.999999982f +
3949 // (0.693148872f +
3950 // (0.240227044f +
3951 // (0.554906021e-1f +
3952 // (0.961591928e-2f +
3953 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3954 //
3955 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003956 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003958 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003959 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003960 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3961 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003962 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003963 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3964 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003966 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3967 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003969 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3970 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003972 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003973 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3974 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003975 }
Craig Topper4a981752012-11-24 08:22:37 +00003976
3977 // Add the exponent into the result in integer domain.
3978 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003979 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3980 DAG.getNode(ISD::ADD, dl, MVT::i32,
3981 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003982 }
3983
Craig Topperd2638c12012-11-24 18:52:06 +00003984 // No special expansion.
3985 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003986}
3987
Craig Topperbef254a2012-11-23 18:38:31 +00003988/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003989/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003990static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003991 const TargetLowering &TLI) {
3992 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003993 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003994 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003995
3996 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003997 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003998 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004000
4001 // Get the significand and build it into a floating-point number with
4002 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004003 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004004
Craig Topper3669de42012-11-16 19:08:44 +00004005 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004006 if (LimitFloatPrecision <= 6) {
4007 // For floating-point precision of 6:
4008 //
4009 // LogofMantissa =
4010 // -1.1609546f +
4011 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004012 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004013 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004016 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004018 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004019 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4020 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004021 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004022 // For floating-point precision of 12:
4023 //
4024 // LogOfMantissa =
4025 // -1.7417939f +
4026 // (2.8212026f +
4027 // (-1.4699568f +
4028 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4029 //
4030 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004031 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004032 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004033 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4036 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004038 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4039 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004041 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004042 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4043 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004044 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004045 // For floating-point precision of 18:
4046 //
4047 // LogOfMantissa =
4048 // -2.1072184f +
4049 // (4.2372794f +
4050 // (-3.7029485f +
4051 // (2.2781945f +
4052 // (-0.87823314f +
4053 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4054 //
4055 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004056 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004058 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004060 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4061 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004063 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4064 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004066 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4067 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004069 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4070 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004072 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004073 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4074 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004075 }
Craig Topper3669de42012-11-16 19:08:44 +00004076
Craig Topperbef254a2012-11-23 18:38:31 +00004077 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004078 }
4079
Craig Topperbef254a2012-11-23 18:38:31 +00004080 // No special expansion.
4081 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004082}
4083
Craig Topperbef254a2012-11-23 18:38:31 +00004084/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004085/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004086static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004087 const TargetLowering &TLI) {
4088 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004089 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004090 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004091
Bill Wendlinged3bb782008-09-09 20:39:27 +00004092 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004093 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004094
Bill Wendling48416782008-09-09 00:28:24 +00004095 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004096 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004097 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004098
Bill Wendling48416782008-09-09 00:28:24 +00004099 // Different possible minimax approximations of significand in
4100 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004101 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004102 if (LimitFloatPrecision <= 6) {
4103 // For floating-point precision of 6:
4104 //
4105 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4106 //
4107 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004108 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004111 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004112 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004113 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4114 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004115 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004116 // For floating-point precision of 12:
4117 //
4118 // Log2ofMantissa =
4119 // -2.51285454f +
4120 // (4.07009056f +
4121 // (-2.12067489f +
4122 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004123 //
Bill Wendling48416782008-09-09 00:28:24 +00004124 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004125 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004129 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4130 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004131 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004132 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4133 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004135 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004136 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4137 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004138 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004139 // For floating-point precision of 18:
4140 //
4141 // Log2ofMantissa =
4142 // -3.0400495f +
4143 // (6.1129976f +
4144 // (-5.3420409f +
4145 // (3.2865683f +
4146 // (-1.2669343f +
4147 // (0.27515199f -
4148 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4149 //
4150 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004151 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004153 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004155 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4156 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004158 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4159 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004161 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4162 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004163 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004164 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4165 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004167 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004168 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4169 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004170 }
Craig Topper3669de42012-11-16 19:08:44 +00004171
Craig Topperbef254a2012-11-23 18:38:31 +00004172 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004173 }
Bill Wendling48416782008-09-09 00:28:24 +00004174
Craig Topperbef254a2012-11-23 18:38:31 +00004175 // No special expansion.
4176 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004177}
4178
Craig Topperbef254a2012-11-23 18:38:31 +00004179/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004180/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004181static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004182 const TargetLowering &TLI) {
4183 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004184 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004185 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004186
Bill Wendlinged3bb782008-09-09 20:39:27 +00004187 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004188 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004189 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004191
4192 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004193 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004194 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004195
Craig Topper3669de42012-11-16 19:08:44 +00004196 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004197 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004198 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004199 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004200 // Log10ofMantissa =
4201 // -0.50419619f +
4202 // (0.60948995f - 0.10380950f * x) * x;
4203 //
4204 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004205 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004207 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004209 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004210 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4211 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004212 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004213 // For floating-point precision of 12:
4214 //
4215 // Log10ofMantissa =
4216 // -0.64831180f +
4217 // (0.91751397f +
4218 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4219 //
4220 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004221 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004222 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004223 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004224 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004225 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4226 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004228 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004229 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4230 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004231 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004232 // For floating-point precision of 18:
4233 //
4234 // Log10ofMantissa =
4235 // -0.84299375f +
4236 // (1.5327582f +
4237 // (-1.0688956f +
4238 // (0.49102474f +
4239 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4240 //
4241 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004242 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004244 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004246 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4247 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004249 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4250 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004252 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4253 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004255 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004256 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4257 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004258 }
Craig Topper3669de42012-11-16 19:08:44 +00004259
Craig Topperbef254a2012-11-23 18:38:31 +00004260 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004261 }
Bill Wendling48416782008-09-09 00:28:24 +00004262
Craig Topperbef254a2012-11-23 18:38:31 +00004263 // No special expansion.
4264 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004265}
4266
Craig Topperd2638c12012-11-24 18:52:06 +00004267/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004268/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004269static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004270 const TargetLowering &TLI) {
4271 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004272 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004273 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004274
4275 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4277 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004278
4279 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004280 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004281 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004282
Craig Topper4a981752012-11-24 08:22:37 +00004283 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004284 if (LimitFloatPrecision <= 6) {
4285 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004286 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004287 // TwoToFractionalPartOfX =
4288 // 0.997535578f +
4289 // (0.735607626f + 0.252464424f * x) * x;
4290 //
4291 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004292 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004293 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004294 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004295 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004296 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004297 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4298 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004299 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004300 // For floating-point precision of 12:
4301 //
4302 // TwoToFractionalPartOfX =
4303 // 0.999892986f +
4304 // (0.696457318f +
4305 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4306 //
4307 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004308 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004310 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004311 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004312 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4313 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004315 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004316 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4317 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004318 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004319 // For floating-point precision of 18:
4320 //
4321 // TwoToFractionalPartOfX =
4322 // 0.999999982f +
4323 // (0.693148872f +
4324 // (0.240227044f +
4325 // (0.554906021e-1f +
4326 // (0.961591928e-2f +
4327 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4328 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004329 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004330 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004331 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004332 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004333 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4334 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004335 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004336 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4337 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004338 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004339 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4340 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004341 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004342 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4343 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004344 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004346 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4347 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004348 }
Craig Topper4a981752012-11-24 08:22:37 +00004349
4350 // Add the exponent into the result in integer domain.
4351 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4352 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004353 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4354 DAG.getNode(ISD::ADD, dl, MVT::i32,
4355 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004356 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004357
Craig Topperd2638c12012-11-24 18:52:06 +00004358 // No special expansion.
4359 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004360}
4361
Bill Wendling648930b2008-09-10 00:20:20 +00004362/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4363/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004364static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004365 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004366 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004367 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004368 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004369 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4370 APFloat Ten(10.0f);
4371 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004372 }
4373 }
4374
Craig Topper268b6222012-11-25 00:48:58 +00004375 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004376 // Put the exponent in the right bit position for later addition to the
4377 // final result:
4378 //
4379 // #define LOG2OF10 3.3219281f
4380 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004381 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004382 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004383 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004384
4385 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004386 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4387 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004388
4389 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004390 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004391 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004392
Craig Topper85719442012-11-25 00:15:07 +00004393 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004394 if (LimitFloatPrecision <= 6) {
4395 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004396 //
Bill Wendling648930b2008-09-10 00:20:20 +00004397 // twoToFractionalPartOfX =
4398 // 0.997535578f +
4399 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004400 //
Bill Wendling648930b2008-09-10 00:20:20 +00004401 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004402 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004403 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004404 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004405 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004406 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004407 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4408 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004409 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004410 // For floating-point precision of 12:
4411 //
4412 // TwoToFractionalPartOfX =
4413 // 0.999892986f +
4414 // (0.696457318f +
4415 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4416 //
4417 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004418 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004419 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004420 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004421 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004422 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4423 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004424 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004425 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004426 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4427 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004428 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004429 // For floating-point precision of 18:
4430 //
4431 // TwoToFractionalPartOfX =
4432 // 0.999999982f +
4433 // (0.693148872f +
4434 // (0.240227044f +
4435 // (0.554906021e-1f +
4436 // (0.961591928e-2f +
4437 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4438 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004439 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004440 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004441 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004442 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004443 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4444 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004445 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004446 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4447 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004448 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004449 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4450 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004451 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004452 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4453 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004454 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004455 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004456 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4457 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004458 }
Craig Topper85719442012-11-25 00:15:07 +00004459
4460 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004461 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4462 DAG.getNode(ISD::ADD, dl, MVT::i32,
4463 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004464 }
4465
Craig Topper79bd2052012-11-25 08:08:58 +00004466 // No special expansion.
4467 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004468}
4469
Chris Lattner39f18e52010-01-01 03:32:16 +00004470
4471/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004472static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004473 SelectionDAG &DAG) {
4474 // If RHS is a constant, we can expand this out to a multiplication tree,
4475 // otherwise we end up lowering to a call to __powidf2 (for example). When
4476 // optimizing for size, we only want to do this if the expansion would produce
4477 // a small number of multiplies, otherwise we do the full expansion.
4478 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4479 // Get the exponent as a positive value.
4480 unsigned Val = RHSC->getSExtValue();
4481 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004482
Chris Lattner39f18e52010-01-01 03:32:16 +00004483 // powi(x, 0) -> 1.0
4484 if (Val == 0)
4485 return DAG.getConstantFP(1.0, LHS.getValueType());
4486
Dan Gohman913c9982010-04-15 04:33:49 +00004487 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004488 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4489 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004490 // If optimizing for size, don't insert too many multiplies. This
4491 // inserts up to 5 multiplies.
4492 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4493 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004494 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004495 // powi(x,15) generates one more multiply than it should), but this has
4496 // the benefit of being both really simple and much better than a libcall.
4497 SDValue Res; // Logically starts equal to 1.0
4498 SDValue CurSquare = LHS;
4499 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004500 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004501 if (Res.getNode())
4502 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4503 else
4504 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004505 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004506
Chris Lattner39f18e52010-01-01 03:32:16 +00004507 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4508 CurSquare, CurSquare);
4509 Val >>= 1;
4510 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004511
Chris Lattner39f18e52010-01-01 03:32:16 +00004512 // If the original was negative, invert the result, producing 1/(x*x*x).
4513 if (RHSC->getSExtValue() < 0)
4514 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4515 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4516 return Res;
4517 }
4518 }
4519
4520 // Otherwise, expand to a libcall.
4521 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4522}
4523
Devang Patel8e60ff12011-05-16 21:24:05 +00004524// getTruncatedArgReg - Find underlying register used for an truncated
4525// argument.
4526static unsigned getTruncatedArgReg(const SDValue &N) {
4527 if (N.getOpcode() != ISD::TRUNCATE)
4528 return 0;
4529
4530 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004531 if (Ext.getOpcode() == ISD::AssertZext ||
4532 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004533 const SDValue &CFR = Ext.getOperand(0);
4534 if (CFR.getOpcode() == ISD::CopyFromReg)
4535 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004536 if (CFR.getOpcode() == ISD::TRUNCATE)
4537 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004538 }
4539 return 0;
4540}
4541
Evan Cheng6e822452010-04-28 23:08:54 +00004542/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4543/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4544/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004545bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004546SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Adrian Prantld2d9b762014-04-25 18:18:09 +00004547 int64_t Offset,
Dan Gohman63f31112010-05-01 00:33:16 +00004548 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004549 const Argument *Arg = dyn_cast<Argument>(V);
4550 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004551 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004552
Devang Patel03955532010-04-29 20:40:36 +00004553 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004554 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004555
Devang Patela46953d2010-04-29 18:50:36 +00004556 // Ignore inlined function arguments here.
4557 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004558 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004559 return false;
4560
David Blaikie0252265b2013-06-16 20:34:15 +00004561 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004562 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004563 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4564 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004565
David Blaikie0252265b2013-06-16 20:34:15 +00004566 if (!Op && N.getNode()) {
4567 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004568 if (N.getOpcode() == ISD::CopyFromReg)
4569 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4570 else
4571 Reg = getTruncatedArgReg(N);
4572 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004573 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4574 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4575 if (PR)
4576 Reg = PR;
4577 }
David Blaikie0252265b2013-06-16 20:34:15 +00004578 if (Reg)
4579 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004580 }
4581
David Blaikie0252265b2013-06-16 20:34:15 +00004582 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004583 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004584 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004585 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004586 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004587 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004588
David Blaikie0252265b2013-06-16 20:34:15 +00004589 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004590 // Check if frame index is available.
4591 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004592 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004593 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4594 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004595
David Blaikie0252265b2013-06-16 20:34:15 +00004596 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004597 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004598
Adrian Prantld2d9b762014-04-25 18:18:09 +00004599 // FIXME: This does not handle register-indirect values at offset 0.
4600 bool IsIndirect = Offset != 0;
David Blaikie0252265b2013-06-16 20:34:15 +00004601 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004602 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4603 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004604 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004605 Op->getReg(), Offset, Variable));
4606 else
4607 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004608 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4609 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004610
Evan Cheng5fb45a22010-04-29 01:40:30 +00004611 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004612}
Chris Lattner39f18e52010-01-01 03:32:16 +00004613
Douglas Gregor6739a892010-05-11 06:17:44 +00004614// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004615#if defined(_MSC_VER) && defined(setjmp) && \
4616 !defined(setjmp_undefined_for_msvc)
4617# pragma push_macro("setjmp")
4618# undef setjmp
4619# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004620#endif
4621
Dan Gohman575fad32008-09-03 16:12:24 +00004622/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4623/// we want to emit this as a call to a named external function, return the name
4624/// otherwise lower it and return null.
4625const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004626SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004627 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004628 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004629 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004630 SDValue Res;
4631
Dan Gohman575fad32008-09-03 16:12:24 +00004632 switch (Intrinsic) {
4633 default:
4634 // By default, turn this into a target intrinsic node.
4635 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004636 return nullptr;
4637 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4638 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4639 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004640 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004641 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004642 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004643 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004644 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004645 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004646 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004647 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004648 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004649 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004650 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004651 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004652 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004653 // Assert for address < 256 since we support only user defined address
4654 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004655 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004656 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004657 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004658 < 256 &&
4659 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004660 SDValue Op1 = getValue(I.getArgOperand(0));
4661 SDValue Op2 = getValue(I.getArgOperand(1));
4662 SDValue Op3 = getValue(I.getArgOperand(2));
4663 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004664 if (!Align)
4665 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004666 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004667 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004668 MachinePointerInfo(I.getArgOperand(0)),
4669 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004670 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004671 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004672 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004673 // Assert for address < 256 since we support only user defined address
4674 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004675 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004676 < 256 &&
4677 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004678 SDValue Op1 = getValue(I.getArgOperand(0));
4679 SDValue Op2 = getValue(I.getArgOperand(1));
4680 SDValue Op3 = getValue(I.getArgOperand(2));
4681 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004682 if (!Align)
4683 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004684 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004685 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004686 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004687 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004688 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004689 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004690 // Assert for address < 256 since we support only user defined address
4691 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004692 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004693 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004694 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004695 < 256 &&
4696 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004697 SDValue Op1 = getValue(I.getArgOperand(0));
4698 SDValue Op2 = getValue(I.getArgOperand(1));
4699 SDValue Op3 = getValue(I.getArgOperand(2));
4700 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004701 if (!Align)
4702 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004703 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004704 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004705 MachinePointerInfo(I.getArgOperand(0)),
4706 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004707 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004708 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004709 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004710 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004711 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004712 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004713 DIVariable DIVar(Variable);
4714 assert((!DIVar || DIVar.isVariable()) &&
4715 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4716 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004717 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004718 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004719 }
Dale Johannesene0983522010-04-26 20:06:49 +00004720
Devang Patel3bffd522010-09-02 21:29:42 +00004721 // Check if address has undef value.
4722 if (isa<UndefValue>(Address) ||
4723 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004724 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004725 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004726 }
4727
Dale Johannesene0983522010-04-26 20:06:49 +00004728 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004729 if (!N.getNode() && isa<Argument>(Address))
4730 // Check unused arguments map.
4731 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004732 SDDbgValue *SDV;
4733 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004734 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4735 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004736 // Parameters are handled specially.
4737 bool isParameter =
4738 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4739 isa<Argument>(Address));
4740
Devang Patel98d3edf2010-09-02 21:02:27 +00004741 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4742
Dale Johannesene0983522010-04-26 20:06:49 +00004743 if (isParameter && !AI) {
4744 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4745 if (FINode)
4746 // Byval parameter. We have a frame index at this point.
Adrian Prantld2d9b762014-04-25 18:18:09 +00004747 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4748 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004749 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004750 // Address is an argument, so try to emit its dbg value using
4751 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantld2d9b762014-04-25 18:18:09 +00004752 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004753 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004754 }
Dale Johannesene0983522010-04-26 20:06:49 +00004755 } else if (AI)
4756 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
Adrian Prantld2d9b762014-04-25 18:18:09 +00004757 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004758 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004759 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004760 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004761 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4762 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004763 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004764 }
Dale Johannesene0983522010-04-26 20:06:49 +00004765 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4766 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004767 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004768 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantld2d9b762014-04-25 18:18:09 +00004769 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004770 // If variable is pinned by a alloca in dominating bb then
4771 // use StaticAllocaMap.
4772 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004773 if (AI->getParent() != DI.getParent()) {
4774 DenseMap<const AllocaInst*, int>::iterator SI =
4775 FuncInfo.StaticAllocaMap.find(AI);
4776 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantld2d9b762014-04-25 18:18:09 +00004777 SDV = DAG.getDbgValue(Variable, SI->second,
4778 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004779 DAG.AddDbgValue(SDV, nullptr, false);
4780 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004781 }
Devang Patelda25de82010-09-15 14:48:53 +00004782 }
4783 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004784 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004785 }
Dale Johannesene0983522010-04-26 20:06:49 +00004786 }
Craig Topperc0196b12014-04-14 00:51:57 +00004787 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004788 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004789 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004790 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004791 DIVariable DIVar(DI.getVariable());
4792 assert((!DIVar || DIVar.isVariable()) &&
4793 "Variable in DbgValueInst should be either null or a DIVariable.");
4794 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004795 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004796
4797 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004798 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004799 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004800 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004801 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004802
Dale Johannesene0983522010-04-26 20:06:49 +00004803 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004804 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantld2d9b762014-04-25 18:18:09 +00004805 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004806 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004807 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004808 // Do not use getValue() in here; we don't want to generate code at
4809 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004810 SDValue N = NodeMap[V];
4811 if (!N.getNode() && isa<Argument>(V))
4812 // Check unused arguments map.
4813 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004814 if (N.getNode()) {
Adrian Prantld2d9b762014-04-25 18:18:09 +00004815 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004816 SDV = DAG.getDbgValue(Variable, N.getNode(),
Adrian Prantld2d9b762014-04-25 18:18:09 +00004817 N.getResNo(), Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004818 DAG.AddDbgValue(SDV, N.getNode(), false);
4819 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004820 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004821 // Do not call getValue(V) yet, as we don't want to generate code.
4822 // Remember it for later.
4823 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4824 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004825 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004826 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004827 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004828 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004829 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004830 }
4831
4832 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004833 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004834 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004835 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004836 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004837 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004838 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4839 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004840 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004841 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004842 DenseMap<const AllocaInst*, int>::iterator SI =
4843 FuncInfo.StaticAllocaMap.find(AI);
4844 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004845 return nullptr; // VLAs.
Adrian Prantld2d9b762014-04-25 18:18:09 +00004846 int FI = SI->second;
4847
4848 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4849 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4850 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Craig Topperc0196b12014-04-14 00:51:57 +00004851 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004852 }
Dan Gohman575fad32008-09-03 16:12:24 +00004853
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004854 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004855 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004856 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004857 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4858 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004859 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004860 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004861 }
4862
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004863 case Intrinsic::eh_return_i32:
4864 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004865 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004866 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004867 MVT::Other,
4868 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004869 getValue(I.getArgOperand(0)),
4870 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004871 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004872 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004873 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004874 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004875 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004876 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004877 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004878 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004879 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004880 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004881 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004882 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004883 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004884 TLI->getPointerTy(),
4885 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004886 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004887 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004888 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004889 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004890 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004891 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004892 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004893 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004894 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004895
Chris Lattnerfb964e52010-04-05 06:19:28 +00004896 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004897 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004898 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004899 case Intrinsic::eh_sjlj_functioncontext: {
4900 // Get and store the index of the function context.
4901 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004902 AllocaInst *FnCtx =
4903 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004904 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4905 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004906 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004907 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004908 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004909 SDValue Ops[2];
4910 Ops[0] = getRoot();
4911 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004912 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004913 DAG.getVTList(MVT::i32, MVT::Other),
4914 Ops, 2);
4915 setValue(&I, Op.getValue(0));
4916 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004917 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004918 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004919 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004920 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004921 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004922 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004923 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004924
Dale Johannesendd224d22010-09-30 23:57:10 +00004925 case Intrinsic::x86_mmx_pslli_w:
4926 case Intrinsic::x86_mmx_pslli_d:
4927 case Intrinsic::x86_mmx_pslli_q:
4928 case Intrinsic::x86_mmx_psrli_w:
4929 case Intrinsic::x86_mmx_psrli_d:
4930 case Intrinsic::x86_mmx_psrli_q:
4931 case Intrinsic::x86_mmx_psrai_w:
4932 case Intrinsic::x86_mmx_psrai_d: {
4933 SDValue ShAmt = getValue(I.getArgOperand(1));
4934 if (isa<ConstantSDNode>(ShAmt)) {
4935 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004936 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004937 }
4938 unsigned NewIntrinsic = 0;
4939 EVT ShAmtVT = MVT::v2i32;
4940 switch (Intrinsic) {
4941 case Intrinsic::x86_mmx_pslli_w:
4942 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4943 break;
4944 case Intrinsic::x86_mmx_pslli_d:
4945 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4946 break;
4947 case Intrinsic::x86_mmx_pslli_q:
4948 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4949 break;
4950 case Intrinsic::x86_mmx_psrli_w:
4951 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4952 break;
4953 case Intrinsic::x86_mmx_psrli_d:
4954 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4955 break;
4956 case Intrinsic::x86_mmx_psrli_q:
4957 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4958 break;
4959 case Intrinsic::x86_mmx_psrai_w:
4960 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4961 break;
4962 case Intrinsic::x86_mmx_psrai_d:
4963 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4964 break;
4965 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4966 }
4967
4968 // The vector shift intrinsics with scalars uses 32b shift amounts but
4969 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4970 // to be zero.
4971 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004972 SDValue ShOps[2];
4973 ShOps[0] = ShAmt;
4974 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004975 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004976 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004977 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4978 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004979 DAG.getConstant(NewIntrinsic, MVT::i32),
4980 getValue(I.getArgOperand(0)), ShAmt);
4981 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004982 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004983 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004984 case Intrinsic::x86_avx_vinsertf128_pd_256:
4985 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004986 case Intrinsic::x86_avx_vinsertf128_si_256:
4987 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004988 EVT DestVT = TLI->getValueType(I.getType());
4989 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004990 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4991 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004992 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004993 getValue(I.getArgOperand(0)),
4994 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004995 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004996 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004997 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00004998 }
4999 case Intrinsic::x86_avx_vextractf128_pd_256:
5000 case Intrinsic::x86_avx_vextractf128_ps_256:
5001 case Intrinsic::x86_avx_vextractf128_si_256:
5002 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005003 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005004 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5005 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005006 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005007 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005008 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005009 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005010 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005011 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005012 case Intrinsic::convertff:
5013 case Intrinsic::convertfsi:
5014 case Intrinsic::convertfui:
5015 case Intrinsic::convertsif:
5016 case Intrinsic::convertuif:
5017 case Intrinsic::convertss:
5018 case Intrinsic::convertsu:
5019 case Intrinsic::convertus:
5020 case Intrinsic::convertuu: {
5021 ISD::CvtCode Code = ISD::CVT_INVALID;
5022 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005023 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005024 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5025 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5026 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5027 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5028 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5029 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5030 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5031 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5032 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5033 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005034 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005035 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005036 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005037 DAG.getValueType(DestVT),
5038 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005039 getValue(I.getArgOperand(1)),
5040 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005041 Code);
5042 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005043 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005044 }
Dan Gohman575fad32008-09-03 16:12:24 +00005045 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005046 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005047 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005048 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005049 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005050 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005051 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005052 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005053 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005054 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005055 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005056 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005057 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005058 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005059 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005060 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005061 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005062 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005063 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005064 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005065 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005066 getValue(I.getArgOperand(1)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005067 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005068 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005069 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005070 case Intrinsic::sin:
5071 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005072 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005073 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005074 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005075 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005076 case Intrinsic::nearbyint:
5077 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005078 unsigned Opcode;
5079 switch (Intrinsic) {
5080 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5081 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5082 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5083 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5084 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5085 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5086 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5087 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5088 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5089 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005090 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005091 }
5092
Andrew Trickef9de2a2013-05-25 02:42:55 +00005093 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005094 getValue(I.getArgOperand(0)).getValueType(),
5095 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005096 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005097 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005098 case Intrinsic::copysign:
5099 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5100 getValue(I.getArgOperand(0)).getValueType(),
5101 getValue(I.getArgOperand(0)),
5102 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005103 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005104 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005105 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005106 getValue(I.getArgOperand(0)).getValueType(),
5107 getValue(I.getArgOperand(0)),
5108 getValue(I.getArgOperand(1)),
5109 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005110 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005111 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005112 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005113 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005114 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005115 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005116 getValue(I.getArgOperand(0)).getValueType(),
5117 getValue(I.getArgOperand(0)),
5118 getValue(I.getArgOperand(1)),
5119 getValue(I.getArgOperand(2))));
5120 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005121 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005122 getValue(I.getArgOperand(0)).getValueType(),
5123 getValue(I.getArgOperand(0)),
5124 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005125 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005126 getValue(I.getArgOperand(0)).getValueType(),
5127 Mul,
5128 getValue(I.getArgOperand(2)));
5129 setValue(&I, Add);
5130 }
Craig Topperc0196b12014-04-14 00:51:57 +00005131 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005132 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005133 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005134 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005135 MVT::i16, getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005136 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005137 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005138 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005139 MVT::f32, getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005140 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005141 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005142 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005143 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005144 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005145 }
5146 case Intrinsic::readcyclecounter: {
5147 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005148 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005149 DAG.getVTList(MVT::i64, MVT::Other),
5150 &Op, 1);
5151 setValue(&I, Res);
5152 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005153 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005154 }
Dan Gohman575fad32008-09-03 16:12:24 +00005155 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005156 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005157 getValue(I.getArgOperand(0)).getValueType(),
5158 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005159 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005160 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005161 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005162 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005163 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005164 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005165 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005166 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005167 }
5168 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005169 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005170 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005171 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005172 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005173 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005174 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005175 }
5176 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005177 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005178 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005179 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005180 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005181 }
5182 case Intrinsic::stacksave: {
5183 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005184 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005185 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005186 setValue(&I, Res);
5187 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005188 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005189 }
5190 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005191 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005192 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005193 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005194 }
Bill Wendling13020d22008-11-18 11:01:33 +00005195 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005196 // Emit code into the DAG to store the stack guard onto the stack.
5197 MachineFunction &MF = DAG.getMachineFunction();
5198 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005199 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005200
Gabor Greifeba0be72010-06-25 09:38:13 +00005201 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5202 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005203
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005204 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005205 MFI->setStackProtectorIndex(FI);
5206
5207 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5208
5209 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005210 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005211 MachinePointerInfo::getFixedStack(FI),
5212 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005213 setValue(&I, Res);
5214 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005215 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005216 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005217 case Intrinsic::objectsize: {
5218 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005219 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005220
5221 assert(CI && "Non-constant type in __builtin_object_size?");
5222
Gabor Greifeba0be72010-06-25 09:38:13 +00005223 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005224 EVT Ty = Arg.getValueType();
5225
Dan Gohmanf1d83042010-06-18 14:22:04 +00005226 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005227 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005228 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005229 Res = DAG.getConstant(0, Ty);
5230
5231 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005232 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005233 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005234 case Intrinsic::annotation:
5235 case Intrinsic::ptr_annotation:
5236 // Drop the intrinsic, but forward the value
5237 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005238 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005239 case Intrinsic::var_annotation:
5240 // Discard annotate attributes
Craig Topperc0196b12014-04-14 00:51:57 +00005241 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005242
5243 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005244 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005245
5246 SDValue Ops[6];
5247 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005248 Ops[1] = getValue(I.getArgOperand(0));
5249 Ops[2] = getValue(I.getArgOperand(1));
5250 Ops[3] = getValue(I.getArgOperand(2));
5251 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005252 Ops[5] = DAG.getSrcValue(F);
5253
Andrew Trickef9de2a2013-05-25 02:42:55 +00005254 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005255
Duncan Sandsa0984362011-09-06 13:37:06 +00005256 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005257 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005258 }
5259 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005260 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005261 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005262 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005263 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005264 }
Dan Gohman575fad32008-09-03 16:12:24 +00005265 case Intrinsic::gcroot:
5266 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005267 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005268 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005269
Dan Gohman575fad32008-09-03 16:12:24 +00005270 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5271 GFI->addStackRoot(FI->getIndex(), TypeMap);
5272 }
Craig Topperc0196b12014-04-14 00:51:57 +00005273 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005274 case Intrinsic::gcread:
5275 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005276 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005277 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005278 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005279 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005280
5281 case Intrinsic::expect: {
5282 // Just replace __builtin_expect(exp, c) with EXP.
5283 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005284 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005285 }
5286
Shuxin Yangcdde0592012-10-19 20:11:16 +00005287 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005288 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005289 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005290 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005291 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005292 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005293 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005294 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005295 }
5296 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005297 TargetLowering::
5298 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005299 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005300 /*isTailCall=*/false,
5301 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005302 DAG.getExternalSymbol(TrapFuncName.data(),
5303 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005304 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005305 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005306 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005307 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005308 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005309
Bill Wendling5eee7442008-11-21 02:38:44 +00005310 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005311 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005312 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005313 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005314 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005315 case Intrinsic::smul_with_overflow: {
5316 ISD::NodeType Op;
5317 switch (Intrinsic) {
5318 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5319 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5320 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5321 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5322 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5323 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5324 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5325 }
5326 SDValue Op1 = getValue(I.getArgOperand(0));
5327 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005328
Craig Topperbc680062012-04-11 04:34:11 +00005329 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005330 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005331 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005332 }
Dan Gohman575fad32008-09-03 16:12:24 +00005333 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005334 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005335 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005336 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005337 Ops[1] = getValue(I.getArgOperand(0));
5338 Ops[2] = getValue(I.getArgOperand(1));
5339 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005340 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005341 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005342 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005343 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005344 EVT::getIntegerVT(*Context, 8),
5345 MachinePointerInfo(I.getArgOperand(0)),
5346 0, /* align */
5347 false, /* volatile */
5348 rw==0, /* read */
5349 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005350 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005351 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005352 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005353 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005354 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005355 // Stack coloring is not enabled in O0, discard region information.
5356 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005357 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005358
Nadav Rotemd753a952012-09-10 08:43:23 +00005359 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005360 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005361
Craig Toppere1c1d362013-07-03 05:11:49 +00005362 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5363 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005364 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5365
5366 // Could not find an Alloca.
5367 if (!LifetimeObject)
5368 continue;
5369
5370 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5371
5372 SDValue Ops[2];
5373 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005374 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005375 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5376
Andrew Trickef9de2a2013-05-25 02:42:55 +00005377 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005378 DAG.setRoot(Res);
5379 }
Craig Topperc0196b12014-04-14 00:51:57 +00005380 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005381 }
5382 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005383 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005384 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005385 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005386 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005387 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005388 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005389 case Intrinsic::stackprotectorcheck: {
5390 // Do not actually emit anything for this basic block. Instead we initialize
5391 // the stack protector descriptor and export the guard variable so we can
5392 // access it in FinishBasicBlock.
5393 const BasicBlock *BB = I.getParent();
5394 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5395 ExportFromCurrentBlock(SPDescriptor.getGuard());
5396
5397 // Flush our exports since we are going to process a terminator.
5398 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005399 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005400 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005401 case Intrinsic::clear_cache:
5402 return TLI->getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005403 case Intrinsic::donothing:
5404 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005405 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005406 case Intrinsic::experimental_stackmap: {
5407 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005408 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005409 }
5410 case Intrinsic::experimental_patchpoint_void:
5411 case Intrinsic::experimental_patchpoint_i64: {
5412 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005413 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005414 }
Dan Gohman575fad32008-09-03 16:12:24 +00005415 }
5416}
5417
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005418void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005419 bool isTailCall,
5420 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005421 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5422 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5423 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005424 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005425 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005426
5427 TargetLowering::ArgListTy Args;
5428 TargetLowering::ArgListEntry Entry;
5429 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005430
5431 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005432 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005433 const TargetLowering *TLI = TM.getTargetLowering();
5434 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005435
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005436 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5437 DAG.getMachineFunction(),
5438 FTy->isVarArg(), Outs,
5439 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005440
5441 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005442 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005443
5444 if (!CanLowerReturn) {
Reid Klecknerf5b76512014-01-31 23:50:57 +00005445 assert(!CS.hasInAllocaArgument() &&
5446 "sret demotion is incompatible with inalloca");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005447 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005448 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005449 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005450 FTy->getReturnType());
5451 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005452 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005453 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005454
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005455 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005456 Entry.Node = DemoteStackSlot;
5457 Entry.Ty = StackSlotPtrType;
5458 Entry.isSExt = false;
5459 Entry.isZExt = false;
5460 Entry.isInReg = false;
5461 Entry.isSRet = true;
5462 Entry.isNest = false;
5463 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005464 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005465 Entry.Alignment = Align;
5466 Args.push_back(Entry);
5467 RetTy = Type::getVoidTy(FTy->getContext());
5468 }
5469
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005470 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005471 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005472 const Value *V = *i;
5473
5474 // Skip empty types
5475 if (V->getType()->isEmptyTy())
5476 continue;
5477
5478 SDValue ArgNode = getValue(V);
5479 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005480
Andrew Trick74f4c742013-10-31 17:18:24 +00005481 // Skip the first return-type Attribute to get to params.
5482 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005483 Args.push_back(Entry);
5484 }
5485
Chris Lattnerfb964e52010-04-05 06:19:28 +00005486 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005487 // Insert a label before the invoke call to mark the try range. This can be
5488 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005489 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005490
Jim Grosbach54c05302010-01-28 01:45:32 +00005491 // For SjLj, keep track of which landing pads go with which invokes
5492 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005493 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005494 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005495 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005496 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005497
Jim Grosbach54c05302010-01-28 01:45:32 +00005498 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005499 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005500 }
5501
Dan Gohman575fad32008-09-03 16:12:24 +00005502 // Both PendingLoads and PendingExports must be flushed here;
5503 // this call might not return.
5504 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005505 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005506 }
5507
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005508 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005509 // Target-dependent constraints are checked within TLI->LowerCallTo.
5510 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005511 isTailCall = false;
5512
Justin Holewinskiaa583972012-05-25 16:35:28 +00005513 TargetLowering::
5514 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005515 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005516 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005517 assert((isTailCall || Result.second.getNode()) &&
5518 "Non-null chain expected with non-tail call!");
5519 assert((Result.second.getNode() || !Result.first.getNode()) &&
5520 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005521 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005522 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005523 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005524 // The instruction result is the result of loading from the
5525 // hidden sret parameter.
5526 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005527 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005528
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005529 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005530 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5531 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005532
5533 SmallVector<EVT, 4> RetTys;
5534 SmallVector<uint64_t, 4> Offsets;
5535 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005536 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005537
5538 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005539 SmallVector<SDValue, 4> Values(NumValues);
5540 SmallVector<SDValue, 4> Chains(NumValues);
5541
5542 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005543 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005544 DemoteStackSlot,
5545 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005546 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005547 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005548 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005549 Values[i] = L;
5550 Chains[i] = L.getValue(1);
5551 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005552
Andrew Trickef9de2a2013-05-25 02:42:55 +00005553 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005554 MVT::Other, &Chains[0], NumValues);
5555 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005556
Bill Wendling954cb182010-01-28 21:51:40 +00005557 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005558 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00005559 DAG.getVTList(RetTys),
Eli Friedman315a0c72012-05-25 00:09:29 +00005560 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005561 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005562
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005563 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005564 // As a special case, a null chain means that a tail call has been emitted
5565 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005566 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005567
5568 // Since there's no actual continuation from this block, nothing can be
5569 // relying on us setting vregs for them.
5570 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005571 } else {
5572 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005573 }
Dan Gohman575fad32008-09-03 16:12:24 +00005574
Chris Lattnerfb964e52010-04-05 06:19:28 +00005575 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005576 // Insert a label at the end of the invoke call to mark the try range. This
5577 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005578 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005579 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005580
5581 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005582 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005583 }
5584}
5585
Chris Lattner1a32ede2009-12-24 00:37:38 +00005586/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5587/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005588static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005589 for (const User *U : V->users()) {
5590 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005591 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005592 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005593 if (C->isNullValue())
5594 continue;
5595 // Unknown instruction.
5596 return false;
5597 }
5598 return true;
5599}
5600
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005601static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005602 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005603 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005604
Chris Lattner1a32ede2009-12-24 00:37:38 +00005605 // Check to see if this load can be trivially constant folded, e.g. if the
5606 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005607 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005608 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005609 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005610 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005611
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005612 if (const Constant *LoadCst =
5613 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005614 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005615 return Builder.getValue(LoadCst);
5616 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005617
Chris Lattner1a32ede2009-12-24 00:37:38 +00005618 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5619 // still constant memory, the input chain can be the entry node.
5620 SDValue Root;
5621 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005622
Chris Lattner1a32ede2009-12-24 00:37:38 +00005623 // Do not serialize (non-volatile) loads of constant memory with anything.
5624 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5625 Root = Builder.DAG.getEntryNode();
5626 ConstantMemory = true;
5627 } else {
5628 // Do not serialize non-volatile loads against each other.
5629 Root = Builder.DAG.getRoot();
5630 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005631
Chris Lattner1a32ede2009-12-24 00:37:38 +00005632 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005633 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005634 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005635 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005636 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005637 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005638
Chris Lattner1a32ede2009-12-24 00:37:38 +00005639 if (!ConstantMemory)
5640 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5641 return LoadVal;
5642}
5643
Richard Sandiforde3827752013-08-16 10:55:47 +00005644/// processIntegerCallValue - Record the value for an instruction that
5645/// produces an integer result, converting the type where necessary.
5646void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5647 SDValue Value,
5648 bool IsSigned) {
5649 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5650 if (IsSigned)
5651 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5652 else
5653 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5654 setValue(&I, Value);
5655}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005656
5657/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5658/// If so, return true and lower it, otherwise return false and it will be
5659/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005660bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005661 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005662 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005663 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005664
Gabor Greifeba0be72010-06-25 09:38:13 +00005665 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005666 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005667 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005668 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005669 return false;
5670
Richard Sandiforde3827752013-08-16 10:55:47 +00005671 const Value *Size = I.getArgOperand(2);
5672 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5673 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005674 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5675 setValue(&I, DAG.getConstant(0, CallVT));
5676 return true;
5677 }
5678
Richard Sandiford564681c2013-08-12 10:28:10 +00005679 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5680 std::pair<SDValue, SDValue> Res =
5681 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005682 getValue(LHS), getValue(RHS), getValue(Size),
5683 MachinePointerInfo(LHS),
5684 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005685 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005686 processIntegerCallValue(I, Res.first, true);
5687 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005688 return true;
5689 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005690
Chris Lattner1a32ede2009-12-24 00:37:38 +00005691 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5692 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005693 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005694 bool ActuallyDoIt = true;
5695 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005696 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005697 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005698 default:
5699 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005700 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005701 ActuallyDoIt = false;
5702 break;
5703 case 2:
5704 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005705 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005706 break;
5707 case 4:
5708 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005709 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005710 break;
5711 case 8:
5712 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005713 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005714 break;
5715 /*
5716 case 16:
5717 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005718 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005719 LoadTy = VectorType::get(LoadTy, 4);
5720 break;
5721 */
5722 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005723
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005724 // This turns into unaligned loads. We only do this if the target natively
5725 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5726 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005727
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005728 // Require that we can find a legal MVT, and only do this if the target
5729 // supports unaligned loads of that type. Expanding into byte loads would
5730 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005731 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005732 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005733 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5734 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005735 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5736 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005737 if (!TLI->isTypeLegal(LoadVT) ||
5738 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) ||
5739 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005740 ActuallyDoIt = false;
5741 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005742
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005743 if (ActuallyDoIt) {
5744 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5745 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005746
Andrew Trickef9de2a2013-05-25 02:42:55 +00005747 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005748 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005749 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005750 return true;
5751 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005752 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005753
5754
Chris Lattner1a32ede2009-12-24 00:37:38 +00005755 return false;
5756}
5757
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005758/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5759/// form. If so, return true and lower it, otherwise return false and it
5760/// will be lowered like a normal call.
5761bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5762 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5763 if (I.getNumArgOperands() != 3)
5764 return false;
5765
5766 const Value *Src = I.getArgOperand(0);
5767 const Value *Char = I.getArgOperand(1);
5768 const Value *Length = I.getArgOperand(2);
5769 if (!Src->getType()->isPointerTy() ||
5770 !Char->getType()->isIntegerTy() ||
5771 !Length->getType()->isIntegerTy() ||
5772 !I.getType()->isPointerTy())
5773 return false;
5774
5775 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5776 std::pair<SDValue, SDValue> Res =
5777 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5778 getValue(Src), getValue(Char), getValue(Length),
5779 MachinePointerInfo(Src));
5780 if (Res.first.getNode()) {
5781 setValue(&I, Res.first);
5782 PendingLoads.push_back(Res.second);
5783 return true;
5784 }
5785
5786 return false;
5787}
5788
Richard Sandifordbb83a502013-08-16 11:29:37 +00005789/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5790/// optimized form. If so, return true and lower it, otherwise return false
5791/// and it will be lowered like a normal call.
5792bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5793 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5794 if (I.getNumArgOperands() != 2)
5795 return false;
5796
5797 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5798 if (!Arg0->getType()->isPointerTy() ||
5799 !Arg1->getType()->isPointerTy() ||
5800 !I.getType()->isPointerTy())
5801 return false;
5802
5803 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5804 std::pair<SDValue, SDValue> Res =
5805 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5806 getValue(Arg0), getValue(Arg1),
5807 MachinePointerInfo(Arg0),
5808 MachinePointerInfo(Arg1), isStpcpy);
5809 if (Res.first.getNode()) {
5810 setValue(&I, Res.first);
5811 DAG.setRoot(Res.second);
5812 return true;
5813 }
5814
5815 return false;
5816}
5817
Richard Sandifordca232712013-08-16 11:21:54 +00005818/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5819/// If so, return true and lower it, otherwise return false and it will be
5820/// lowered like a normal call.
5821bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5822 // Verify that the prototype makes sense. int strcmp(void*,void*)
5823 if (I.getNumArgOperands() != 2)
5824 return false;
5825
5826 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5827 if (!Arg0->getType()->isPointerTy() ||
5828 !Arg1->getType()->isPointerTy() ||
5829 !I.getType()->isIntegerTy())
5830 return false;
5831
5832 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5833 std::pair<SDValue, SDValue> Res =
5834 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5835 getValue(Arg0), getValue(Arg1),
5836 MachinePointerInfo(Arg0),
5837 MachinePointerInfo(Arg1));
5838 if (Res.first.getNode()) {
5839 processIntegerCallValue(I, Res.first, true);
5840 PendingLoads.push_back(Res.second);
5841 return true;
5842 }
5843
5844 return false;
5845}
5846
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005847/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5848/// form. If so, return true and lower it, otherwise return false and it
5849/// will be lowered like a normal call.
5850bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5851 // Verify that the prototype makes sense. size_t strlen(char *)
5852 if (I.getNumArgOperands() != 1)
5853 return false;
5854
5855 const Value *Arg0 = I.getArgOperand(0);
5856 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5857 return false;
5858
5859 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5860 std::pair<SDValue, SDValue> Res =
5861 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5862 getValue(Arg0), MachinePointerInfo(Arg0));
5863 if (Res.first.getNode()) {
5864 processIntegerCallValue(I, Res.first, false);
5865 PendingLoads.push_back(Res.second);
5866 return true;
5867 }
5868
5869 return false;
5870}
5871
5872/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5873/// form. If so, return true and lower it, otherwise return false and it
5874/// will be lowered like a normal call.
5875bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5876 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5877 if (I.getNumArgOperands() != 2)
5878 return false;
5879
5880 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5881 if (!Arg0->getType()->isPointerTy() ||
5882 !Arg1->getType()->isIntegerTy() ||
5883 !I.getType()->isIntegerTy())
5884 return false;
5885
5886 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5887 std::pair<SDValue, SDValue> Res =
5888 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5889 getValue(Arg0), getValue(Arg1),
5890 MachinePointerInfo(Arg0));
5891 if (Res.first.getNode()) {
5892 processIntegerCallValue(I, Res.first, false);
5893 PendingLoads.push_back(Res.second);
5894 return true;
5895 }
5896
5897 return false;
5898}
5899
Bob Wilson874886c2012-08-03 23:29:17 +00005900/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5901/// operation (as expected), translate it to an SDNode with the specified opcode
5902/// and return true.
5903bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5904 unsigned Opcode) {
5905 // Sanity check that it really is a unary floating-point call.
5906 if (I.getNumArgOperands() != 1 ||
5907 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5908 I.getType() != I.getArgOperand(0)->getType() ||
5909 !I.onlyReadsMemory())
5910 return false;
5911
5912 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005913 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005914 return true;
5915}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005916
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005917void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005918 // Handle inline assembly differently.
5919 if (isa<InlineAsm>(I.getCalledValue())) {
5920 visitInlineAsm(&I);
5921 return;
5922 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005923
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005924 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005925 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005926
Craig Topperc0196b12014-04-14 00:51:57 +00005927 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005928 if (Function *F = I.getCalledFunction()) {
5929 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005930 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005931 if (unsigned IID = II->getIntrinsicID(F)) {
5932 RenameFn = visitIntrinsicCall(I, IID);
5933 if (!RenameFn)
5934 return;
5935 }
5936 }
Dan Gohman575fad32008-09-03 16:12:24 +00005937 if (unsigned IID = F->getIntrinsicID()) {
5938 RenameFn = visitIntrinsicCall(I, IID);
5939 if (!RenameFn)
5940 return;
5941 }
5942 }
5943
5944 // Check for well-known libc/libm calls. If the function is internal, it
5945 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005946 LibFunc::Func Func;
5947 if (!F->hasLocalLinkage() && F->hasName() &&
5948 LibInfo->getLibFunc(F->getName(), Func) &&
5949 LibInfo->hasOptimizedCodeGen(Func)) {
5950 switch (Func) {
5951 default: break;
5952 case LibFunc::copysign:
5953 case LibFunc::copysignf:
5954 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005955 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005956 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5957 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005958 I.getType() == I.getArgOperand(1)->getType() &&
5959 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005960 SDValue LHS = getValue(I.getArgOperand(0));
5961 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005962 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005963 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005964 return;
5965 }
Bob Wilson871701c2012-08-03 21:26:24 +00005966 break;
5967 case LibFunc::fabs:
5968 case LibFunc::fabsf:
5969 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005970 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005971 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005972 break;
5973 case LibFunc::sin:
5974 case LibFunc::sinf:
5975 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005976 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005977 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005978 break;
5979 case LibFunc::cos:
5980 case LibFunc::cosf:
5981 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005982 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005983 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005984 break;
5985 case LibFunc::sqrt:
5986 case LibFunc::sqrtf:
5987 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005988 case LibFunc::sqrt_finite:
5989 case LibFunc::sqrtf_finite:
5990 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005991 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005992 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005993 break;
5994 case LibFunc::floor:
5995 case LibFunc::floorf:
5996 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005997 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005998 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005999 break;
6000 case LibFunc::nearbyint:
6001 case LibFunc::nearbyintf:
6002 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006003 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006004 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006005 break;
6006 case LibFunc::ceil:
6007 case LibFunc::ceilf:
6008 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006009 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006010 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006011 break;
6012 case LibFunc::rint:
6013 case LibFunc::rintf:
6014 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006015 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006016 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006017 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006018 case LibFunc::round:
6019 case LibFunc::roundf:
6020 case LibFunc::roundl:
6021 if (visitUnaryFloatCall(I, ISD::FROUND))
6022 return;
6023 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006024 case LibFunc::trunc:
6025 case LibFunc::truncf:
6026 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006027 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006028 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006029 break;
6030 case LibFunc::log2:
6031 case LibFunc::log2f:
6032 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006033 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006034 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006035 break;
6036 case LibFunc::exp2:
6037 case LibFunc::exp2f:
6038 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006039 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006040 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006041 break;
6042 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006043 if (visitMemCmpCall(I))
6044 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006045 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006046 case LibFunc::memchr:
6047 if (visitMemChrCall(I))
6048 return;
6049 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006050 case LibFunc::strcpy:
6051 if (visitStrCpyCall(I, false))
6052 return;
6053 break;
6054 case LibFunc::stpcpy:
6055 if (visitStrCpyCall(I, true))
6056 return;
6057 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006058 case LibFunc::strcmp:
6059 if (visitStrCmpCall(I))
6060 return;
6061 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006062 case LibFunc::strlen:
6063 if (visitStrLenCall(I))
6064 return;
6065 break;
6066 case LibFunc::strnlen:
6067 if (visitStrNLenCall(I))
6068 return;
6069 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006070 }
6071 }
Dan Gohman575fad32008-09-03 16:12:24 +00006072 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006073
Dan Gohman575fad32008-09-03 16:12:24 +00006074 SDValue Callee;
6075 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006076 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006077 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006078 Callee = DAG.getExternalSymbol(RenameFn,
6079 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006080
Bill Wendling0602f392009-12-23 01:28:19 +00006081 // Check if we can potentially perform a tail call. More detailed checking is
6082 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006083 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006084}
6085
Benjamin Kramer355ce072011-03-26 16:35:10 +00006086namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006087
Dan Gohman575fad32008-09-03 16:12:24 +00006088/// AsmOperandInfo - This contains information for each constraint that we are
6089/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006090class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006091public:
Dan Gohman575fad32008-09-03 16:12:24 +00006092 /// CallOperand - If this is the result output operand or a clobber
6093 /// this is null, otherwise it is the incoming operand to the CallInst.
6094 /// This gets modified as the asm is processed.
6095 SDValue CallOperand;
6096
6097 /// AssignedRegs - If this is a register or register class operand, this
6098 /// contains the set of register corresponding to the operand.
6099 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006100
John Thompson1094c802010-09-13 18:15:37 +00006101 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006102 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006103 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006104
Owen Anderson53aa7a92009-08-10 22:56:29 +00006105 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006106 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006107 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006108 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006109 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006110 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006111 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006112
Chris Lattner3b1833c2008-10-17 17:05:25 +00006113 if (isa<BasicBlock>(CallOperandVal))
6114 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006115
Chris Lattner229907c2011-07-18 04:54:35 +00006116 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006117
Eric Christopher44804282011-05-09 20:04:43 +00006118 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006119 // If this is an indirect operand, the operand is a pointer to the
6120 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006121 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006122 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006123 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006124 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006125 OpTy = PtrTy->getElementType();
6126 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006127
Eric Christopher44804282011-05-09 20:04:43 +00006128 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006129 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006130 if (STy->getNumElements() == 1)
6131 OpTy = STy->getElementType(0);
6132
Chris Lattner3b1833c2008-10-17 17:05:25 +00006133 // If OpTy is not a single value, it may be a struct/union that we
6134 // can tile with integers.
6135 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006136 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006137 switch (BitSize) {
6138 default: break;
6139 case 1:
6140 case 8:
6141 case 16:
6142 case 32:
6143 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006144 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006145 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006146 break;
6147 }
6148 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006149
Chris Lattner3b1833c2008-10-17 17:05:25 +00006150 return TLI.getValueType(OpTy, true);
6151 }
Dan Gohman575fad32008-09-03 16:12:24 +00006152};
Dan Gohman4db93c92010-05-29 17:53:24 +00006153
John Thompsone8360b72010-10-29 17:29:13 +00006154typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6155
Benjamin Kramer355ce072011-03-26 16:35:10 +00006156} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006157
Dan Gohman575fad32008-09-03 16:12:24 +00006158/// GetRegistersForValue - Assign registers (virtual or physical) for the
6159/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006160/// register allocator to handle the assignment process. However, if the asm
6161/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006162/// allocation. This produces generally horrible, but correct, code.
6163///
6164/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006165///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006166static void GetRegistersForValue(SelectionDAG &DAG,
6167 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006168 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006169 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006170 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006171
Dan Gohman575fad32008-09-03 16:12:24 +00006172 MachineFunction &MF = DAG.getMachineFunction();
6173 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006174
Dan Gohman575fad32008-09-03 16:12:24 +00006175 // If this is a constraint for a single physreg, or a constraint for a
6176 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006177 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006178 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6179 OpInfo.ConstraintVT);
6180
6181 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006182 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006183 // If this is a FP input in an integer register (or visa versa) insert a bit
6184 // cast of the input value. More generally, handle any case where the input
6185 // value disagrees with the register class we plan to stick this in.
6186 if (OpInfo.Type == InlineAsm::isInput &&
6187 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006188 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006189 // types are identical size, use a bitcast to convert (e.g. two differing
6190 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006191 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006192 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006193 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006194 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006195 OpInfo.ConstraintVT = RegVT;
6196 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6197 // If the input is a FP value and we want it in FP registers, do a
6198 // bitcast to the corresponding integer type. This turns an f64 value
6199 // into i64, which can be passed with two i32 values on a 32-bit
6200 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006201 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006202 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006203 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006204 OpInfo.ConstraintVT = RegVT;
6205 }
6206 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006207
Owen Anderson117c9e82009-08-12 00:36:31 +00006208 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006209 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006210
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006211 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006212 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006213
6214 // If this is a constraint for a specific physical register, like {r17},
6215 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006216 if (unsigned AssignedReg = PhysReg.first) {
6217 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006218 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006219 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006220
Dan Gohman575fad32008-09-03 16:12:24 +00006221 // Get the actual register value type. This is important, because the user
6222 // may have asked for (e.g.) the AX register in i32 type. We need to
6223 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006224 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006225
Dan Gohman575fad32008-09-03 16:12:24 +00006226 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006227 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006228
6229 // If this is an expanded reference, add the rest of the regs to Regs.
6230 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006231 TargetRegisterClass::iterator I = RC->begin();
6232 for (; *I != AssignedReg; ++I)
6233 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006234
Dan Gohman575fad32008-09-03 16:12:24 +00006235 // Already added the first reg.
6236 --NumRegs; ++I;
6237 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006238 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006239 Regs.push_back(*I);
6240 }
6241 }
Bill Wendlingac087582009-12-22 01:25:10 +00006242
Dan Gohmand16aa542010-05-29 17:03:36 +00006243 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006244 return;
6245 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006246
Dan Gohman575fad32008-09-03 16:12:24 +00006247 // Otherwise, if this was a reference to an LLVM register class, create vregs
6248 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006249 if (const TargetRegisterClass *RC = PhysReg.second) {
6250 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006251 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006252 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006253
Evan Cheng968c3b02009-03-23 08:01:15 +00006254 // Create the appropriate number of virtual registers.
6255 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6256 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006257 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006258
Dan Gohmand16aa542010-05-29 17:03:36 +00006259 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006260 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006261 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006262
Dan Gohman575fad32008-09-03 16:12:24 +00006263 // Otherwise, we couldn't allocate enough registers for this.
6264}
6265
Dan Gohman575fad32008-09-03 16:12:24 +00006266/// visitInlineAsm - Handle a call to an InlineAsm object.
6267///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006268void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6269 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006270
6271 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006272 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006273
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006274 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006275 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006276 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006277
John Thompson1094c802010-09-13 18:15:37 +00006278 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006279
Dan Gohman575fad32008-09-03 16:12:24 +00006280 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6281 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006282 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6283 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006284 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006285
Patrik Hagglundf9934612012-12-19 15:19:11 +00006286 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006287
6288 // Compute the value type for each operand.
6289 switch (OpInfo.Type) {
6290 case InlineAsm::isOutput:
6291 // Indirect outputs just consume an argument.
6292 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006293 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006294 break;
6295 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006296
Dan Gohman575fad32008-09-03 16:12:24 +00006297 // The return value of the call is this value. As such, there is no
6298 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006299 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006300 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006301 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006302 } else {
6303 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006304 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006305 }
6306 ++ResNo;
6307 break;
6308 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006309 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006310 break;
6311 case InlineAsm::isClobber:
6312 // Nothing to do.
6313 break;
6314 }
6315
6316 // If this is an input or an indirect output, process the call argument.
6317 // BasicBlocks are labels, currently appearing only in asm's.
6318 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006319 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006320 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006321 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006322 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006323 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006324
Rafael Espindola5f57f462014-02-21 18:34:28 +00006325 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006326 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006327 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006328
Dan Gohman575fad32008-09-03 16:12:24 +00006329 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006330
John Thompson1094c802010-09-13 18:15:37 +00006331 // Indirect operand accesses access memory.
6332 if (OpInfo.isIndirect)
6333 hasMemory = true;
6334 else {
6335 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006336 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006337 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006338 if (CType == TargetLowering::C_Memory) {
6339 hasMemory = true;
6340 break;
6341 }
6342 }
6343 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006344 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006345
John Thompson1094c802010-09-13 18:15:37 +00006346 SDValue Chain, Flag;
6347
6348 // We won't need to flush pending loads if this asm doesn't touch
6349 // memory and is nonvolatile.
6350 if (hasMemory || IA->hasSideEffects())
6351 Chain = getRoot();
6352 else
6353 Chain = DAG.getRoot();
6354
Chris Lattner160e8ab2008-10-18 18:49:30 +00006355 // Second pass over the constraints: compute which constraint option to use
6356 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006357 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006358 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006359
John Thompson8118ef82010-09-24 22:24:05 +00006360 // If this is an output operand with a matching input operand, look up the
6361 // matching input. If their types mismatch, e.g. one is an integer, the
6362 // other is floating point, or their sizes are different, flag it as an
6363 // error.
6364 if (OpInfo.hasMatchingInput()) {
6365 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006366
John Thompson8118ef82010-09-24 22:24:05 +00006367 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006368 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006369 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6370 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006371 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006372 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6373 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006374 if ((OpInfo.ConstraintVT.isInteger() !=
6375 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006376 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006377 report_fatal_error("Unsupported asm: input constraint"
6378 " with a matching output constraint of"
6379 " incompatible type!");
6380 }
6381 Input.ConstraintVT = OpInfo.ConstraintVT;
6382 }
6383 }
6384
Dan Gohman575fad32008-09-03 16:12:24 +00006385 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006386 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006387
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006388 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6389 OpInfo.Type == InlineAsm::isClobber)
6390 continue;
6391
Dan Gohman575fad32008-09-03 16:12:24 +00006392 // If this is a memory input, and if the operand is not indirect, do what we
6393 // need to to provide an address for the memory input.
6394 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6395 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006396 assert((OpInfo.isMultipleAlternative ||
6397 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006398 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006399
Dan Gohman575fad32008-09-03 16:12:24 +00006400 // Memory operands really want the address of the value. If we don't have
6401 // an indirect input, put it in the constpool if we can, otherwise spill
6402 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006403 // TODO: This isn't quite right. We need to handle these according to
6404 // the addressing mode that the constraint wants. Also, this may take
6405 // an additional register for the computation and we don't want that
6406 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006407
Dan Gohman575fad32008-09-03 16:12:24 +00006408 // If the operand is a float, integer, or vector constant, spill to a
6409 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006410 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006411 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006412 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006413 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006414 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006415 } else {
6416 // Otherwise, create a stack slot and emit a store to it before the
6417 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006418 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006419 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6420 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006421 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006422 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006423 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006424 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006425 OpInfo.CallOperand, StackSlot,
6426 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006427 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006428 OpInfo.CallOperand = StackSlot;
6429 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006430
Dan Gohman575fad32008-09-03 16:12:24 +00006431 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006432 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006433
Dan Gohman575fad32008-09-03 16:12:24 +00006434 // It is now an indirect operand.
6435 OpInfo.isIndirect = true;
6436 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006437
Dan Gohman575fad32008-09-03 16:12:24 +00006438 // If this constraint is for a specific register, allocate it before
6439 // anything else.
6440 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006441 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006442 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006443
Dan Gohman575fad32008-09-03 16:12:24 +00006444 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006445 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006446 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6447 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006448
Dan Gohman575fad32008-09-03 16:12:24 +00006449 // C_Register operands have already been allocated, Other/Memory don't need
6450 // to be.
6451 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006452 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006453 }
6454
Dan Gohman575fad32008-09-03 16:12:24 +00006455 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6456 std::vector<SDValue> AsmNodeOperands;
6457 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6458 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006459 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006460 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006461
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006462 // If we have a !srcloc metadata node associated with it, we want to attach
6463 // this to the ultimately generated inline asm machineinstr. To do this, we
6464 // pass in the third operand as this (potentially null) inline asm MDNode.
6465 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6466 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006467
Chad Rosier9e1274f2012-10-30 19:11:54 +00006468 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6469 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006470 unsigned ExtraInfo = 0;
6471 if (IA->hasSideEffects())
6472 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6473 if (IA->isAlignStack())
6474 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006475 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006476 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006477
6478 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6479 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6480 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6481
6482 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006483 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006484
Chad Rosier86f60502012-10-30 20:01:12 +00006485 // Ideally, we would only check against memory constraints. However, the
6486 // meaning of an other constraint can be target-specific and we can't easily
6487 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6488 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006489 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6490 OpInfo.ConstraintType == TargetLowering::C_Other) {
6491 if (OpInfo.Type == InlineAsm::isInput)
6492 ExtraInfo |= InlineAsm::Extra_MayLoad;
6493 else if (OpInfo.Type == InlineAsm::isOutput)
6494 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006495 else if (OpInfo.Type == InlineAsm::isClobber)
6496 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006497 }
6498 }
6499
Evan Cheng6eb516d2011-01-07 23:50:32 +00006500 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006501 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006502
Dan Gohman575fad32008-09-03 16:12:24 +00006503 // Loop over all of the inputs, copying the operand values into the
6504 // appropriate registers and processing the output regs.
6505 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006506
Dan Gohman575fad32008-09-03 16:12:24 +00006507 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6508 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006509
Dan Gohman575fad32008-09-03 16:12:24 +00006510 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6511 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6512
6513 switch (OpInfo.Type) {
6514 case InlineAsm::isOutput: {
6515 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6516 OpInfo.ConstraintType != TargetLowering::C_Register) {
6517 // Memory output, or 'other' output (e.g. 'X' constraint).
6518 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6519
6520 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006521 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6522 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006523 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006524 AsmNodeOperands.push_back(OpInfo.CallOperand);
6525 break;
6526 }
6527
6528 // Otherwise, this is a register or register class output.
6529
6530 // Copy the output from the appropriate register. Find a register that
6531 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006532 if (OpInfo.AssignedRegs.Regs.empty()) {
6533 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006534 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006535 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006536 Twine(OpInfo.ConstraintCode) + "'");
6537 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006538 }
Dan Gohman575fad32008-09-03 16:12:24 +00006539
6540 // If this is an indirect operand, store through the pointer after the
6541 // asm.
6542 if (OpInfo.isIndirect) {
6543 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6544 OpInfo.CallOperandVal));
6545 } else {
6546 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006547 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006548 // Concatenate this output onto the outputs list.
6549 RetValRegs.append(OpInfo.AssignedRegs);
6550 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006551
Dan Gohman575fad32008-09-03 16:12:24 +00006552 // Add information to the INLINEASM node to know that this register is
6553 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006554 OpInfo.AssignedRegs
6555 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6556 ? InlineAsm::Kind_RegDefEarlyClobber
6557 : InlineAsm::Kind_RegDef,
6558 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006559 break;
6560 }
6561 case InlineAsm::isInput: {
6562 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006563
Chris Lattner860df6e2008-10-17 16:47:46 +00006564 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006565 // If this is required to match an output register we have already set,
6566 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006567 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006568
Dan Gohman575fad32008-09-03 16:12:24 +00006569 // Scan until we find the definition we already emitted of this operand.
6570 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006571 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006572 for (; OperandNo; --OperandNo) {
6573 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006574 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006575 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006576 assert((InlineAsm::isRegDefKind(OpFlag) ||
6577 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6578 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006579 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006580 }
6581
Evan Cheng2e559232009-03-20 18:03:34 +00006582 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006583 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006584 if (InlineAsm::isRegDefKind(OpFlag) ||
6585 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006586 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006587 if (OpInfo.isIndirect) {
6588 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006589 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006590 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6591 " don't know how to handle tied "
6592 "indirect register inputs");
6593 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006594 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006595
Dan Gohman575fad32008-09-03 16:12:24 +00006596 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006597 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006598 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006599 MatchedRegs.RegVTs.push_back(RegVT);
6600 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006601 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006602 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006603 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006604 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6605 else {
6606 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006607 Ctx.emitError(CS.getInstruction(),
6608 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006609 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006610 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006611 }
6612 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006613 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006614 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006615 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006616 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006617 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006618 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006619 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006620 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006621
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006622 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6623 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6624 "Unexpected number of operands");
6625 // Add information to the INLINEASM node to know about this input.
6626 // See InlineAsm.h isUseOperandTiedToDef.
6627 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6628 OpInfo.getMatchedOperand());
6629 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006630 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006631 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6632 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006633 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006634
Dale Johannesencaca5482010-07-13 20:17:05 +00006635 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006636 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6637 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006638 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006639
Dale Johannesencaca5482010-07-13 20:17:05 +00006640 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006641 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006642 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6643 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006644 if (Ops.empty()) {
6645 LLVMContext &Ctx = *DAG.getContext();
6646 Ctx.emitError(CS.getInstruction(),
6647 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006648 Twine(OpInfo.ConstraintCode) + "'");
6649 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006650 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006651
Dan Gohman575fad32008-09-03 16:12:24 +00006652 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006653 unsigned ResOpType =
6654 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006655 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006656 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006657 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6658 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006659 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006660
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006661 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006662 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006663 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006664 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006665
Dan Gohman575fad32008-09-03 16:12:24 +00006666 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006667 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006668 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006669 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006670 AsmNodeOperands.push_back(InOperandVal);
6671 break;
6672 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006673
Dan Gohman575fad32008-09-03 16:12:24 +00006674 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6675 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6676 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006677
6678 // TODO: Support this.
6679 if (OpInfo.isIndirect) {
6680 LLVMContext &Ctx = *DAG.getContext();
6681 Ctx.emitError(CS.getInstruction(),
6682 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006683 "for constraint '" +
6684 Twine(OpInfo.ConstraintCode) + "'");
6685 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006686 }
Dan Gohman575fad32008-09-03 16:12:24 +00006687
6688 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006689 if (OpInfo.AssignedRegs.Regs.empty()) {
6690 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006691 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006692 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006693 Twine(OpInfo.ConstraintCode) + "'");
6694 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006695 }
Dan Gohman575fad32008-09-03 16:12:24 +00006696
Andrew Trickef9de2a2013-05-25 02:42:55 +00006697 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006698 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006699
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006700 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006701 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006702 break;
6703 }
6704 case InlineAsm::isClobber: {
6705 // Add the clobbered value to the operand list, so that the register
6706 // allocator is aware that the physreg got clobbered.
6707 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006708 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006709 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006710 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006711 break;
6712 }
6713 }
6714 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006715
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006716 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006717 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006718 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006719
Andrew Trickef9de2a2013-05-25 02:42:55 +00006720 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006721 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006722 &AsmNodeOperands[0], AsmNodeOperands.size());
6723 Flag = Chain.getValue(1);
6724
6725 // If this asm returns a register value, copy the result from that register
6726 // and set it as the value of the call.
6727 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006728 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006729 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006730
Chris Lattner160e8ab2008-10-18 18:49:30 +00006731 // FIXME: Why don't we do this for inline asms with MRVs?
6732 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006733 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006734
Chris Lattner160e8ab2008-10-18 18:49:30 +00006735 // If any of the results of the inline asm is a vector, it may have the
6736 // wrong width/num elts. This can happen for register classes that can
6737 // contain multiple different value types. The preg or vreg allocated may
6738 // not have the same VT as was expected. Convert it to the right type
6739 // with bit_convert.
6740 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006741 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006742 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006743
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006744 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006745 ResultType.isInteger() && Val.getValueType().isInteger()) {
6746 // If a result value was tied to an input value, the computed result may
6747 // have a wider width than the expected result. Extract the relevant
6748 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006749 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006750 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006751
Chris Lattner160e8ab2008-10-18 18:49:30 +00006752 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006753 }
Dan Gohman6de25562008-10-18 01:03:45 +00006754
Dan Gohman575fad32008-09-03 16:12:24 +00006755 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006756 // Don't need to use this as a chain in this case.
6757 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6758 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006759 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006760
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006761 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006762
Dan Gohman575fad32008-09-03 16:12:24 +00006763 // Process indirect outputs, first output all of the flagged copies out of
6764 // physregs.
6765 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6766 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006767 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006768 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006769 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006770 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6771 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006772
Dan Gohman575fad32008-09-03 16:12:24 +00006773 // Emit the non-flagged stores from the physregs.
6774 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006775 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006776 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006777 StoresToEmit[i].first,
6778 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006779 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006780 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006781 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006782 }
6783
Dan Gohman575fad32008-09-03 16:12:24 +00006784 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006785 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006786 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006787
Dan Gohman575fad32008-09-03 16:12:24 +00006788 DAG.setRoot(Chain);
6789}
6790
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006791void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006792 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006793 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006794 getValue(I.getArgOperand(0)),
6795 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006796}
6797
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006798void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006799 const TargetLowering *TLI = TM.getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006800 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006801 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006802 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006803 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006804 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006805 setValue(&I, V);
6806 DAG.setRoot(V.getValue(1));
6807}
6808
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006809void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006810 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006811 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006812 getValue(I.getArgOperand(0)),
6813 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006814}
6815
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006816void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006817 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006818 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006819 getValue(I.getArgOperand(0)),
6820 getValue(I.getArgOperand(1)),
6821 DAG.getSrcValue(I.getArgOperand(0)),
6822 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006823}
6824
Andrew Trick74f4c742013-10-31 17:18:24 +00006825/// \brief Lower an argument list according to the target calling convention.
6826///
6827/// \return A tuple of <return-value, token-chain>
6828///
6829/// This is a helper for lowering intrinsics that follow a target calling
6830/// convention or require stack pointer adjustment. Only a subset of the
6831/// intrinsic's operands need to participate in the calling convention.
6832std::pair<SDValue, SDValue>
6833SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006834 unsigned NumArgs, SDValue Callee,
6835 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006836 TargetLowering::ArgListTy Args;
6837 Args.reserve(NumArgs);
6838
6839 // Populate the argument list.
6840 // Attributes for args start at offset 1, after the return attribute.
6841 ImmutableCallSite CS(&CI);
6842 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6843 ArgI != ArgE; ++ArgI) {
6844 const Value *V = CI.getOperand(ArgI);
6845
6846 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6847
6848 TargetLowering::ArgListEntry Entry;
6849 Entry.Node = getValue(V);
6850 Entry.Ty = V->getType();
6851 Entry.setAttributes(&CS, AttrI);
6852 Args.push_back(Entry);
6853 }
6854
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006855 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6856 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6857 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6858 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006859 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6860
6861 const TargetLowering *TLI = TM.getTargetLowering();
6862 return TLI->LowerCallTo(CLI);
6863}
6864
Andrew Trick4a1abb72013-11-22 19:07:36 +00006865/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6866/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006867///
6868/// Constants are converted to TargetConstants purely as an optimization to
6869/// avoid constant materialization and register allocation.
6870///
6871/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6872/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6873/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6874/// address materialization and register allocation, but may also be required
6875/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6876/// alloca in the entry block, then the runtime may assume that the alloca's
6877/// StackMap location can be read immediately after compilation and that the
6878/// location is valid at any point during execution (this is similar to the
6879/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6880/// only available in a register, then the runtime would need to trap when
6881/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006882static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6883 SmallVectorImpl<SDValue> &Ops,
6884 SelectionDAGBuilder &Builder) {
6885 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6886 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6888 Ops.push_back(
6889 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6890 Ops.push_back(
6891 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006892 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6893 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6894 Ops.push_back(
6895 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006896 } else
6897 Ops.push_back(OpVal);
6898 }
6899}
6900
Andrew Trick74f4c742013-10-31 17:18:24 +00006901/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6902void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6903 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6904 // [live variables...])
6905
6906 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6907
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006908 SDValue Chain, InFlag, Callee, NullPtr;
6909 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006910
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006911 SDLoc DL = getCurSDLoc();
6912 Callee = getValue(CI.getCalledValue());
6913 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006914
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006915 // The stackmap intrinsic only records the live variables (the arguemnts
6916 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6917 // intrinsic, this won't be lowered to a function call. This means we don't
6918 // have to worry about calling conventions and target specific lowering code.
6919 // Instead we perform the call lowering right here.
6920 //
6921 // chain, flag = CALLSEQ_START(chain, 0)
6922 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6923 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6924 //
6925 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6926 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006927
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006928 // Add the <id> and <numBytes> constants.
6929 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6930 Ops.push_back(DAG.getTargetConstant(
6931 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6932 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6933 Ops.push_back(DAG.getTargetConstant(
6934 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006935
Andrew Trick74f4c742013-10-31 17:18:24 +00006936 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006937 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006938
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006939 // We are not pushing any register mask info here on the operands list,
6940 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006941
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006942 // Push the chain and the glue flag.
6943 Ops.push_back(Chain);
6944 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006945
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006946 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006947 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006948 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6949 Chain = SDValue(SM, 0);
6950 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006951
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006952 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006953
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006954 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006955
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006956 // Set the root to the target-lowered call chain.
6957 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006958
6959 // Inform the Frame Information that we have a stackmap in this function.
6960 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006961}
6962
6963/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6964void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006965 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006966 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006967 // i8* <target>,
6968 // i32 <numArgs>,
6969 // [Args...],
6970 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006971
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006972 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006973 bool isAnyRegCC = CC == CallingConv::AnyReg;
6974 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006975 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6976
6977 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006978 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6979 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006980
6981 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006982 // Intrinsics include all meta-operands up to but not including CC.
6983 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6984 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006985 "Not enough arguments provided to the patchpoint intrinsic");
6986
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006987 // For AnyRegCC the arguments are lowered later on manually.
6988 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006989 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006990 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006991
Andrew Trick74f4c742013-10-31 17:18:24 +00006992 // Set the root to the target-lowered call chain.
6993 SDValue Chain = Result.second;
6994 DAG.setRoot(Chain);
6995
6996 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006997 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6998 CallEnd = CallEnd->getOperand(0).getNode();
6999
Andrew Trick74f4c742013-10-31 17:18:24 +00007000 /// Get a call instruction from the call sequence chain.
7001 /// Tail calls are not allowed.
7002 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7003 "Expected a callseq node.");
7004 SDNode *Call = CallEnd->getOperand(0).getNode();
7005 bool hasGlue = Call->getGluedNode();
7006
7007 // Replace the target specific call node with the patchable intrinsic.
7008 SmallVector<SDValue, 8> Ops;
7009
Andrew Tricka2428e02013-11-22 19:07:33 +00007010 // Add the <id> and <numBytes> constants.
7011 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7012 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007013 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007014 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7015 Ops.push_back(DAG.getTargetConstant(
7016 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7017
Andrew Trick74f4c742013-10-31 17:18:24 +00007018 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007019 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007020 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007021 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7022 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007023
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007024 // Adjust <numArgs> to account for any arguments that have been passed on the
7025 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007026 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007027 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7028 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7029 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7030
7031 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007032 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007033
7034 // Add the arguments we omitted previously. The register allocator should
7035 // place these in any free register.
7036 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007037 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007038 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007039
Andrew Tricka2428e02013-11-22 19:07:33 +00007040 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007041 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7042 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7043 Ops.push_back(*i);
7044
7045 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007046 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007047
7048 // Push the register mask info.
7049 if (hasGlue)
7050 Ops.push_back(*(Call->op_end()-2));
7051 else
7052 Ops.push_back(*(Call->op_end()-1));
7053
7054 // Push the chain (this is originally the first operand of the call, but
7055 // becomes now the last or second to last operand).
7056 Ops.push_back(*(Call->op_begin()));
7057
7058 // Push the glue flag (last operand).
7059 if (hasGlue)
7060 Ops.push_back(*(Call->op_end()-1));
7061
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007062 SDVTList NodeTys;
7063 if (isAnyRegCC && hasDef) {
7064 // Create the return types based on the intrinsic definition
7065 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7066 SmallVector<EVT, 3> ValueVTs;
7067 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7068 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007069
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007070 // There is always a chain and a glue type at the end
7071 ValueVTs.push_back(MVT::Other);
7072 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007073 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007074 } else
7075 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7076
7077 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007078 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7079 getCurSDLoc(), NodeTys, Ops);
7080
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007081 // Update the NodeMap.
7082 if (hasDef) {
7083 if (isAnyRegCC)
7084 setValue(&CI, SDValue(MN, 0));
7085 else
7086 setValue(&CI, Result.first);
7087 }
Andrew Trick6664df12013-11-05 22:44:04 +00007088
7089 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007090 // call sequence. Furthermore the location of the chain and glue can change
7091 // when the AnyReg calling convention is used and the intrinsic returns a
7092 // value.
7093 if (isAnyRegCC && hasDef) {
7094 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7095 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7096 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7097 } else
7098 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007099 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007100
7101 // Inform the Frame Information that we have a patchpoint in this function.
7102 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007103}
7104
Dan Gohman575fad32008-09-03 16:12:24 +00007105/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007106/// implementation, which just calls LowerCall.
7107/// FIXME: When all targets are
7108/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007109std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007110TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007111 // Handle the incoming return values from the call.
7112 CLI.Ins.clear();
7113 SmallVector<EVT, 4> RetTys;
7114 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7115 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7116 EVT VT = RetTys[I];
7117 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7118 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7119 for (unsigned i = 0; i != NumRegs; ++i) {
7120 ISD::InputArg MyFlags;
7121 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007122 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007123 MyFlags.Used = CLI.IsReturnValueUsed;
7124 if (CLI.RetSExt)
7125 MyFlags.Flags.setSExt();
7126 if (CLI.RetZExt)
7127 MyFlags.Flags.setZExt();
7128 if (CLI.IsInReg)
7129 MyFlags.Flags.setInReg();
7130 CLI.Ins.push_back(MyFlags);
7131 }
7132 }
7133
Dan Gohman575fad32008-09-03 16:12:24 +00007134 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007135 CLI.Outs.clear();
7136 CLI.OutVals.clear();
7137 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007138 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007139 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007140 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7141 for (unsigned Value = 0, NumValues = ValueVTs.size();
7142 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007143 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007144 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007145 SDValue Op = SDValue(Args[i].Node.getNode(),
7146 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007147 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007148 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007149
7150 if (Args[i].isZExt)
7151 Flags.setZExt();
7152 if (Args[i].isSExt)
7153 Flags.setSExt();
7154 if (Args[i].isInReg)
7155 Flags.setInReg();
7156 if (Args[i].isSRet)
7157 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007158 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007159 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007160 if (Args[i].isInAlloca) {
7161 Flags.setInAlloca();
7162 // Set the byval flag for CCAssignFn callbacks that don't know about
7163 // inalloca. This way we can know how many bytes we should've allocated
7164 // and how many bytes a callee cleanup function will pop. If we port
7165 // inalloca to more targets, we'll have to add custom inalloca handling
7166 // in the various CC lowering callbacks.
7167 Flags.setByVal();
7168 }
7169 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007170 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7171 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007172 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007173 // For ByVal, alignment should come from FE. BE will guess if this
7174 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007175 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007176 if (Args[i].Alignment)
7177 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007178 else
7179 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007180 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007181 }
7182 if (Args[i].isNest)
7183 Flags.setNest();
7184 Flags.setOrigAlign(OriginalAlignment);
7185
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007186 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007187 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007188 SmallVector<SDValue, 4> Parts(NumParts);
7189 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7190
7191 if (Args[i].isSExt)
7192 ExtendKind = ISD::SIGN_EXTEND;
7193 else if (Args[i].isZExt)
7194 ExtendKind = ISD::ZERO_EXTEND;
7195
Stephen Lin699808c2013-04-30 22:49:28 +00007196 // Conservatively only handle 'returned' on non-vectors for now
7197 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7198 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7199 "unexpected use of 'returned'");
7200 // Before passing 'returned' to the target lowering code, ensure that
7201 // either the register MVT and the actual EVT are the same size or that
7202 // the return value and argument are extended in the same way; in these
7203 // cases it's safe to pass the argument register value unchanged as the
7204 // return register value (although it's at the target's option whether
7205 // to do so)
7206 // TODO: allow code generation to take advantage of partially preserved
7207 // registers rather than clobbering the entire register when the
7208 // parameter extension method is not compatible with the return
7209 // extension method
7210 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7211 (ExtendKind != ISD::ANY_EXTEND &&
7212 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7213 Flags.setReturned();
7214 }
7215
Craig Topperc0196b12014-04-14 00:51:57 +00007216 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7217 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007218
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007219 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007220 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007221 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007222 i < CLI.NumFixedArgs,
7223 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007224 if (NumParts > 1 && j == 0)
7225 MyFlags.Flags.setSplit();
7226 else if (j != 0)
7227 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007228
Justin Holewinskiaa583972012-05-25 16:35:28 +00007229 CLI.Outs.push_back(MyFlags);
7230 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007231 }
7232 }
7233 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007234
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007235 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007236 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007237
7238 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007239 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007240 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007241 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007242 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007243 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007244 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007245
7246 // For a tail call, the return value is merely live-out and there aren't
7247 // any nodes in the DAG representing it. Return a special value to
7248 // indicate that a tail call has been emitted and no more Instructions
7249 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007250 if (CLI.IsTailCall) {
7251 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007252 return std::make_pair(SDValue(), SDValue());
7253 }
7254
Justin Holewinskiaa583972012-05-25 16:35:28 +00007255 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007256 assert(InVals[i].getNode() &&
7257 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007258 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007259 "LowerCall emitted a value with the wrong type!");
7260 });
7261
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007262 // Collect the legal value parts into potentially illegal values
7263 // that correspond to the original function's return values.
7264 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007265 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007266 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007267 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007268 AssertOp = ISD::AssertZext;
7269 SmallVector<SDValue, 4> ReturnValues;
7270 unsigned CurReg = 0;
7271 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007272 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007273 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007274 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007275
Justin Holewinskiaa583972012-05-25 16:35:28 +00007276 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Craig Topperc0196b12014-04-14 00:51:57 +00007277 NumRegs, RegisterVT, VT, nullptr,
Bill Wendling954cb182010-01-28 21:51:40 +00007278 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007279 CurReg += NumRegs;
7280 }
7281
7282 // For a function returning void, there is no return value. We can't create
7283 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007284 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007285 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007286 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007287
Justin Holewinskiaa583972012-05-25 16:35:28 +00007288 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topperabb4ac72014-04-16 06:10:51 +00007289 CLI.DAG.getVTList(RetTys),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007290 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007291 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007292}
7293
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007294void TargetLowering::LowerOperationWrapper(SDNode *N,
7295 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007296 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007297 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007298 if (Res.getNode())
7299 Results.push_back(Res);
7300}
7301
Dan Gohman21cea8a2010-04-17 15:26:15 +00007302SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007303 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007304}
7305
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007306void
7307SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007308 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007309 assert((Op.getOpcode() != ISD::CopyFromReg ||
7310 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7311 "Copy from a reg to the same reg!");
7312 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7313
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007314 const TargetLowering *TLI = TM.getTargetLowering();
7315 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007316 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00007317 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007318 PendingExports.push_back(Chain);
7319}
7320
7321#include "llvm/CodeGen/SelectionDAGISel.h"
7322
Eli Friedman441a01a2011-05-05 16:53:34 +00007323/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7324/// entry block, return true. This includes arguments used by switches, since
7325/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007326static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007327 // With FastISel active, we may be splitting blocks, so force creation
7328 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007329 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007330 return A->use_empty();
7331
7332 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007333 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007334 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7335 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007336
Eli Friedman441a01a2011-05-05 16:53:34 +00007337 return true;
7338}
7339
Eli Bendersky33ebf832013-02-28 23:09:18 +00007340void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007341 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007342 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007343 const TargetLowering *TLI = getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007344 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007345 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007346
Dan Gohmand16aa542010-05-29 17:03:36 +00007347 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007348 // Put in an sret pointer parameter before all the other parameters.
7349 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007350 ComputeValueVTs(*getTargetLowering(),
7351 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007352
7353 // NOTE: Assuming that a pointer will never break down to more than one VT
7354 // or one register.
7355 ISD::ArgFlagsTy Flags;
7356 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007357 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007358 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007359 Ins.push_back(RetArg);
7360 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007361
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007362 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007363 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007364 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007365 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007366 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007367 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007368 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007369 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007370 for (unsigned Value = 0, NumValues = ValueVTs.size();
7371 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007372 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007373 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007374 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007375 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007376
Bill Wendling94dcaf82012-12-30 12:45:13 +00007377 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007378 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007379 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007380 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007381 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007382 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007383 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007384 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007385 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007386 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007387 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7388 Flags.setInAlloca();
7389 // Set the byval flag for CCAssignFn callbacks that don't know about
7390 // inalloca. This way we can know how many bytes we should've allocated
7391 // and how many bytes a callee cleanup function will pop. If we port
7392 // inalloca to more targets, we'll have to add custom inalloca handling
7393 // in the various CC lowering callbacks.
7394 Flags.setByVal();
7395 }
7396 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007397 PointerType *Ty = cast<PointerType>(I->getType());
7398 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007399 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007400 // For ByVal, alignment should be passed from FE. BE will guess if
7401 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007402 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007403 if (F.getParamAlignment(Idx))
7404 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007405 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007406 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007407 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007408 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007409 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007410 Flags.setNest();
7411 Flags.setOrigAlign(OriginalAlignment);
7412
Bill Wendlingf7719082013-06-06 00:43:09 +00007413 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7414 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007415 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007416 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7417 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007418 if (NumRegs > 1 && i == 0)
7419 MyFlags.Flags.setSplit();
7420 // if it isn't first piece, alignment must be 1
7421 else if (i > 0)
7422 MyFlags.Flags.setOrigAlign(1);
7423 Ins.push_back(MyFlags);
7424 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007425 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007426 }
7427 }
7428
7429 // Call the target to set up the argument values.
7430 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007431 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7432 F.isVarArg(), Ins,
7433 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007434
7435 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007436 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007437 "LowerFormalArguments didn't return a valid chain!");
7438 assert(InVals.size() == Ins.size() &&
7439 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007440 DEBUG({
7441 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7442 assert(InVals[i].getNode() &&
7443 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007444 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007445 "LowerFormalArguments emitted a value with the wrong type!");
7446 }
7447 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007448
Dan Gohman695d8112009-08-06 15:37:27 +00007449 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007450 DAG.setRoot(NewRoot);
7451
7452 // Set up the argument values.
7453 unsigned i = 0;
7454 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007455 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007456 // Create a virtual register for the sret pointer, and put in a copy
7457 // from the sret argument into it.
7458 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007459 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007460 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007461 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007462 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007463 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007464 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007465
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007466 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007467 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007468 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007469 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007470 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007471 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007472 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007473
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007474 // i indexes lowered arguments. Bump it past the hidden sret argument.
7475 // Idx indexes LLVM arguments. Don't touch it.
7476 ++i;
7477 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007478
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007479 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007480 ++I, ++Idx) {
7481 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007482 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007483 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007484 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007485
7486 // If this argument is unused then remember its value. It is used to generate
7487 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007488 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007489 SDB->setUnusedArgValue(I, InVals[i]);
7490
Adrian Prantl9c930592013-05-16 23:44:12 +00007491 // Also remember any frame index for use in FastISel.
7492 if (FrameIndexSDNode *FI =
7493 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7494 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7495 }
7496
Eli Friedman441a01a2011-05-05 16:53:34 +00007497 for (unsigned Val = 0; Val != NumValues; ++Val) {
7498 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007499 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7500 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007501
7502 if (!I->use_empty()) {
7503 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007504 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007505 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007506 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007507 AssertOp = ISD::AssertZext;
7508
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007509 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007510 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007511 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007512 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007513
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007514 i += NumParts;
7515 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007516
Eli Friedman441a01a2011-05-05 16:53:34 +00007517 // We don't need to do anything else for unused arguments.
7518 if (ArgValues.empty())
7519 continue;
7520
Devang Patel9d904e12011-09-08 22:59:09 +00007521 // Note down frame index.
7522 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007523 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007524 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007525
Eli Friedman441a01a2011-05-05 16:53:34 +00007526 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007527 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007528
Eli Friedman441a01a2011-05-05 16:53:34 +00007529 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007530 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007531 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007532 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7533 if (FrameIndexSDNode *FI =
7534 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7535 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7536 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007537
Eli Friedman441a01a2011-05-05 16:53:34 +00007538 // If this argument is live outside of the entry block, insert a copy from
7539 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007540 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007541 // If we can, though, try to skip creating an unnecessary vreg.
7542 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007543 // general. It's also subtly incompatible with the hacks FastISel
7544 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007545 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7546 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7547 FuncInfo->ValueMap[I] = Reg;
7548 continue;
7549 }
7550 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007551 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007552 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007553 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007554 }
Dan Gohman575fad32008-09-03 16:12:24 +00007555 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007556
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007557 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007558
7559 // Finally, if the target has anything special to do, allow it to do so.
7560 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007561 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007562}
7563
7564/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7565/// ensure constants are generated when needed. Remember the virtual registers
7566/// that need to be added to the Machine PHI nodes as input. We cannot just
7567/// directly add them, because expansion might result in multiple MBB's for one
7568/// BB. As such, the start of the BB might correspond to a different MBB than
7569/// the end.
7570///
7571void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007572SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007573 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007574
7575 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7576
7577 // Check successor nodes' PHI nodes that expect a constant to be available
7578 // from this block.
7579 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007580 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007581 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007582 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007583
Dan Gohman575fad32008-09-03 16:12:24 +00007584 // If this terminator has multiple identical successors (common for
7585 // switches), only handle each succ once.
7586 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007587
Dan Gohman575fad32008-09-03 16:12:24 +00007588 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007589
7590 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7591 // nodes and Machine PHI nodes, but the incoming operands have not been
7592 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007593 for (BasicBlock::const_iterator I = SuccBB->begin();
7594 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007595 // Ignore dead phi's.
7596 if (PN->use_empty()) continue;
7597
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007598 // Skip empty types
7599 if (PN->getType()->isEmptyTy())
7600 continue;
7601
Dan Gohman575fad32008-09-03 16:12:24 +00007602 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007603 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007604
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007605 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007606 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007607 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007608 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007609 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007610 }
7611 Reg = RegOut;
7612 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007613 DenseMap<const Value *, unsigned>::iterator I =
7614 FuncInfo.ValueMap.find(PHIOp);
7615 if (I != FuncInfo.ValueMap.end())
7616 Reg = I->second;
7617 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007618 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007619 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007620 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007621 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007622 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007623 }
7624 }
7625
7626 // Remember that this register needs to added to the machine PHI node as
7627 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007628 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007629 const TargetLowering *TLI = TM.getTargetLowering();
7630 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007631 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007632 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007633 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007634 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007635 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007636 Reg += NumRegisters;
7637 }
7638 }
7639 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007640
Dan Gohmanc594eab2010-04-22 20:46:50 +00007641 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007642}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007643
7644/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7645/// is 0.
7646MachineBasicBlock *
7647SelectionDAGBuilder::StackProtectorDescriptor::
7648AddSuccessorMBB(const BasicBlock *BB,
7649 MachineBasicBlock *ParentMBB,
7650 MachineBasicBlock *SuccMBB) {
7651 // If SuccBB has not been created yet, create it.
7652 if (!SuccMBB) {
7653 MachineFunction *MF = ParentMBB->getParent();
7654 MachineFunction::iterator BBI = ParentMBB;
7655 SuccMBB = MF->CreateMachineBasicBlock(BB);
7656 MF->insert(++BBI, SuccMBB);
7657 }
7658 // Add it as a successor of ParentMBB.
7659 ParentMBB->addSuccessor(SuccMBB);
7660 return SuccMBB;
7661}