blob: 303289744680c1b298f70a2a00bd04b5f7162e6b [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Toppera0869dc2014-02-10 06:55:41 +000066 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +000067 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000068 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
69 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
70 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000071 RawFrmImm8 = 43,
72 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000073#define MAP(from, to) MRM_##from = to,
74 MRM_MAPPING
75#undef MAP
76 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000077 };
Craig Topperac172e22012-07-30 04:48:12 +000078
Sean Callanan04cc3072009-12-19 02:59:52 +000079 enum {
Craig Topper10243c82014-01-31 08:47:06 +000080 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
81 D8 = 7, D9 = 8, DA = 9, DB = 10,
82 DC = 11, DD = 12, DE = 13, DF = 14,
83 A6 = 15, A7 = 16
84 };
85
86 enum {
87 PD = 1, XS = 2, XD = 3
Sean Callanan04cc3072009-12-19 02:59:52 +000088 };
Craig Topperd402df32014-02-02 07:08:01 +000089
90 enum {
91 VEX = 1, XOP = 2, EVEX = 3
92 };
Craig Topperfa6298a2014-02-02 09:25:09 +000093
94 enum {
95 OpSize16 = 1, OpSize32 = 2
96 };
Sean Callanan04cc3072009-12-19 02:59:52 +000097}
Sean Callanandde9c122010-02-12 23:39:46 +000098
Sean Callanan04cc3072009-12-19 02:59:52 +000099using namespace X86Disassembler;
100
Sean Callanan04cc3072009-12-19 02:59:52 +0000101/// isRegFormat - Indicates whether a particular form requires the Mod field of
102/// the ModR/M byte to be 0b11.
103///
104/// @param form - The form of the instruction.
105/// @return - true if the form implies that Mod must be 0b11, false
106/// otherwise.
107static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000108 return (form == X86Local::MRMDestReg ||
109 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000110 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000111 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000112}
113
114/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
115/// Useful for switch statements and the like.
116///
117/// @param init - A reference to the BitsInit to be decoded.
118/// @return - The field, with the first bit in the BitsInit as the lowest
119/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000120static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000121 int width = init.getNumBits();
122
123 assert(width <= 8 && "Field is too large for uint8_t!");
124
125 int index;
126 uint8_t mask = 0x01;
127
128 uint8_t ret = 0;
129
130 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000131 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 ret |= mask;
133
134 mask <<= 1;
135 }
136
137 return ret;
138}
139
140/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
141/// name of the field.
142///
143/// @param rec - The record from which to extract the value.
144/// @param name - The name of the field in the record.
145/// @return - The field, as translated by byteFromBitsInit().
146static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000147 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000148 return byteFromBitsInit(*bits);
149}
150
151RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
152 const CodeGenInstruction &insn,
153 InstrUID uid) {
154 UID = uid;
155
156 Rec = insn.TheDef;
157 Name = Rec->getName();
158 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000159
Sean Callanan04cc3072009-12-19 02:59:52 +0000160 if (!Rec->isSubClassOf("X86Inst")) {
161 ShouldBeEmitted = false;
162 return;
163 }
Craig Topperac172e22012-07-30 04:48:12 +0000164
Craig Topper10243c82014-01-31 08:47:06 +0000165 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
166 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000167 Opcode = byteFromRec(Rec, "Opcode");
168 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000169 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000170
Craig Topperfa6298a2014-02-02 09:25:09 +0000171 OpSize = byteFromRec(Rec->getValueAsDef("OpSize"), "Value");
Craig Topper6491c802012-02-27 01:54:29 +0000172 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000173 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000174 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
175 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000176 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000177 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000178 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000179 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
180 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000181 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000182 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Craig Topperec688662014-01-31 07:00:55 +0000183 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000184 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000185 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000186
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 Name = Rec->getName();
188 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000189
Chris Lattnerd8adec72010-11-01 04:03:32 +0000190 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000191
Craig Topper3f23c1a2012-09-19 06:37:45 +0000192 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000193
Eli Friedman03180362011-07-16 02:41:28 +0000194 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000195 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000196 Is64Bit = false;
197 // FIXME: Is there some better way to check for In64BitMode?
198 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
199 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000200 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
201 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000202 Is32Bit = true;
203 break;
204 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000205 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000206 Is64Bit = true;
207 break;
208 }
209 }
Eli Friedman03180362011-07-16 02:41:28 +0000210
Sean Callanan04cc3072009-12-19 02:59:52 +0000211 ShouldBeEmitted = true;
212}
Craig Topperac172e22012-07-30 04:48:12 +0000213
Sean Callanan04cc3072009-12-19 02:59:52 +0000214void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000215 const CodeGenInstruction &insn,
216 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000217{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000218 // Ignore "asm parser only" instructions.
219 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
220 return;
Craig Topperac172e22012-07-30 04:48:12 +0000221
Sean Callanan04cc3072009-12-19 02:59:52 +0000222 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000223
Craig Topper83b7e242014-01-02 03:58:45 +0000224 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000225
Sean Callanan04cc3072009-12-19 02:59:52 +0000226 if (recogInstr.shouldBeEmitted())
227 recogInstr.emitDecodePath(tables);
228}
229
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000230#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
231 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
232 (HasEVEX_KZ ? n##_KZ : \
233 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000234
Sean Callanan04cc3072009-12-19 02:59:52 +0000235InstructionContext RecognizableInstr::insnContext() const {
236 InstructionContext insnContext;
237
Craig Topperd402df32014-02-02 07:08:01 +0000238 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000239 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000240 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
241 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000242 }
243 // VEX_L & VEX_W
244 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000245 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000247 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000248 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000249 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000250 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
251 else
252 insnContext = EVEX_KB(IC_EVEX_L_W);
253 } else if (HasVEX_LPrefix) {
254 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000255 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000256 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000257 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000258 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000259 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000260 insnContext = EVEX_KB(IC_EVEX_L_XD);
261 else
262 insnContext = EVEX_KB(IC_EVEX_L);
263 }
264 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
265 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000266 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000267 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000268 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000269 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000270 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000271 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
272 else
273 insnContext = EVEX_KB(IC_EVEX_L2_W);
274 } else if (HasEVEX_L2Prefix) {
275 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000276 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000277 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000278 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000279 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000280 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000281 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000282 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000283 insnContext = EVEX_KB(IC_EVEX_L2);
284 }
285 else if (HasVEX_WPrefix) {
286 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000287 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000288 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000289 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000290 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000291 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000292 insnContext = EVEX_KB(IC_EVEX_W_XD);
293 else
294 insnContext = EVEX_KB(IC_EVEX_W);
295 }
296 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000297 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000298 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000299 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000300 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000301 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302 insnContext = EVEX_KB(IC_EVEX_XS);
303 else
304 insnContext = EVEX_KB(IC_EVEX);
305 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000306 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000307 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000308 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000309 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000310 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000314 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = IC_VEX_L_W;
Craig Topper8e92e852014-02-02 07:46:05 +0000316 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000317 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000318 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000319 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000320 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000321 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000322 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000323 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000324 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000325 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000326 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000327 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000328 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000329 insnContext = IC_VEX_W_XD;
330 else if (HasVEX_WPrefix)
331 insnContext = IC_VEX_W;
332 else if (HasVEX_LPrefix)
333 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000334 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000335 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000336 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000337 insnContext = IC_VEX_XS;
338 else
339 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000340 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000341 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000342 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000343 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000344 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000345 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000346 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000347 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000348 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000349 else if (HasAdSizePrefix)
350 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000351 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000352 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000353 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000354 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000355 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000356 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000357 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000358 insnContext = IC_64BIT_XS;
359 else if (HasREX_WPrefix)
360 insnContext = IC_64BIT_REXW;
361 else
362 insnContext = IC_64BIT;
363 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000364 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000365 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000366 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000367 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000368 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000369 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000370 else if (HasAdSizePrefix)
371 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000372 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000373 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000374 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000375 insnContext = IC_XS;
376 else
377 insnContext = IC;
378 }
379
380 return insnContext;
381}
Craig Topperac172e22012-07-30 04:48:12 +0000382
Sean Callanan04cc3072009-12-19 02:59:52 +0000383RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000384 ///////////////////
385 // FILTER_STRONG
386 //
Craig Topperac172e22012-07-30 04:48:12 +0000387
Sean Callanan04cc3072009-12-19 02:59:52 +0000388 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000389
Craig Topper6f4ad802012-07-30 05:39:34 +0000390 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000391
Craig Topper5165cf72014-01-05 04:32:42 +0000392 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000393 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000394
Craig Topperac172e22012-07-30 04:48:12 +0000395
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000396 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
397 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000398
Sean Callananc3fd5232011-03-15 01:23:15 +0000399
400 /////////////////
401 // FILTER_WEAK
402 //
403
Craig Topperac172e22012-07-30 04:48:12 +0000404
Sean Callanan04cc3072009-12-19 02:59:52 +0000405 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000406
Craig Topperd9e16692014-01-05 06:55:48 +0000407 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000408 return FILTER_WEAK;
409
Sean Callanan04cc3072009-12-19 02:59:52 +0000410 return FILTER_NORMAL;
411}
Sean Callananc3fd5232011-03-15 01:23:15 +0000412
Craig Topperf7755df2012-07-12 06:52:41 +0000413void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
414 unsigned &physicalOperandIndex,
415 unsigned &numPhysicalOperands,
416 const unsigned *operandMapping,
417 OperandEncoding (*encodingFromString)
418 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000419 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000420 if (optional) {
421 if (physicalOperandIndex >= numPhysicalOperands)
422 return;
423 } else {
424 assert(physicalOperandIndex < numPhysicalOperands);
425 }
Craig Topperac172e22012-07-30 04:48:12 +0000426
Sean Callanan04cc3072009-12-19 02:59:52 +0000427 while (operandMapping[operandIndex] != operandIndex) {
428 Spec->operands[operandIndex].encoding = ENCODING_DUP;
429 Spec->operands[operandIndex].type =
430 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
431 ++operandIndex;
432 }
Craig Topperac172e22012-07-30 04:48:12 +0000433
Sean Callanan04cc3072009-12-19 02:59:52 +0000434 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000435
Sean Callanan04cc3072009-12-19 02:59:52 +0000436 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000437 OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000438 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000439 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000440
Sean Callanan04cc3072009-12-19 02:59:52 +0000441 ++operandIndex;
442 ++physicalOperandIndex;
443}
444
Craig Topper83b7e242014-01-02 03:58:45 +0000445void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000447
Craig Topper6f4ad802012-07-30 05:39:34 +0000448 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000449 return;
Craig Topperac172e22012-07-30 04:48:12 +0000450
Sean Callanan04cc3072009-12-19 02:59:52 +0000451 switch (filter()) {
452 case FILTER_WEAK:
453 Spec->filtered = true;
454 break;
455 case FILTER_STRONG:
456 ShouldBeEmitted = false;
457 return;
458 case FILTER_NORMAL:
459 break;
460 }
Craig Topperac172e22012-07-30 04:48:12 +0000461
Sean Callanan04cc3072009-12-19 02:59:52 +0000462 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000463
Chris Lattnerd8adec72010-11-01 04:03:32 +0000464 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000465
Sean Callanan04cc3072009-12-19 02:59:52 +0000466 unsigned numOperands = OperandList.size();
467 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000468
Sean Callanan04cc3072009-12-19 02:59:52 +0000469 // operandMapping maps from operands in OperandList to their originals.
470 // If operandMapping[i] != i, then the entry is a duplicate.
471 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000472 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000473
Craig Topperf7755df2012-07-12 06:52:41 +0000474 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000475 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000476 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000477 OperandList[operandIndex].Constraints[0];
478 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000479 operandMapping[operandIndex] = operandIndex;
480 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000481 } else {
482 ++numPhysicalOperands;
483 operandMapping[operandIndex] = operandIndex;
484 }
485 } else {
486 ++numPhysicalOperands;
487 operandMapping[operandIndex] = operandIndex;
488 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000489 }
Craig Topperac172e22012-07-30 04:48:12 +0000490
Sean Callanan04cc3072009-12-19 02:59:52 +0000491#define HANDLE_OPERAND(class) \
492 handleOperand(false, \
493 operandIndex, \
494 physicalOperandIndex, \
495 numPhysicalOperands, \
496 operandMapping, \
497 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000498
Sean Callanan04cc3072009-12-19 02:59:52 +0000499#define HANDLE_OPTIONAL(class) \
500 handleOperand(true, \
501 operandIndex, \
502 physicalOperandIndex, \
503 numPhysicalOperands, \
504 operandMapping, \
505 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000506
Sean Callanan04cc3072009-12-19 02:59:52 +0000507 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000508 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000509 // physicalOperandIndex should always be < numPhysicalOperands
510 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000511
Sean Callanan04cc3072009-12-19 02:59:52 +0000512 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000513 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000514 case X86Local::RawFrmSrc:
515 HANDLE_OPERAND(relocation);
516 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000517 case X86Local::RawFrmDst:
518 HANDLE_OPERAND(relocation);
519 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000520 case X86Local::RawFrmDstSrc:
521 HANDLE_OPERAND(relocation);
522 HANDLE_OPERAND(relocation);
523 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000524 case X86Local::RawFrm:
525 // Operand 1 (optional) is an address or immediate.
526 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000527 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000528 "Unexpected number of operands for RawFrm");
529 HANDLE_OPTIONAL(relocation)
530 HANDLE_OPTIONAL(immediate)
531 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000532 case X86Local::RawFrmMemOffs:
533 // Operand 1 is an address.
534 HANDLE_OPERAND(relocation);
535 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000536 case X86Local::AddRegFrm:
537 // Operand 1 is added to the opcode.
538 // Operand 2 (optional) is an address.
539 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
540 "Unexpected number of operands for AddRegFrm");
541 HANDLE_OPERAND(opcodeModifier)
542 HANDLE_OPTIONAL(relocation)
543 break;
544 case X86Local::MRMDestReg:
545 // Operand 1 is a register operand in the R/M field.
546 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000547 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000549 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000550 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
551 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
552 else
553 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
554 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000555
Sean Callanan04cc3072009-12-19 02:59:52 +0000556 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000557
Craig Topperd402df32014-02-02 07:08:01 +0000558 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000559 // FIXME: In AVX, the register below becomes the one encoded
560 // in ModRMVEX and the one above the one in the VEX.VVVV field
561 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000562
Sean Callanan04cc3072009-12-19 02:59:52 +0000563 HANDLE_OPERAND(roRegister)
564 HANDLE_OPTIONAL(immediate)
565 break;
566 case X86Local::MRMDestMem:
567 // Operand 1 is a memory operand (possibly SIB-extended)
568 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000569 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000571 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000572 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
573 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
574 else
575 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
576 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000577 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000578
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000579 if (HasEVEX_K)
580 HANDLE_OPERAND(writemaskRegister)
581
Craig Topperd402df32014-02-02 07:08:01 +0000582 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000583 // FIXME: In AVX, the register below becomes the one encoded
584 // in ModRMVEX and the one above the one in the VEX.VVVV field
585 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000586
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 HANDLE_OPERAND(roRegister)
588 HANDLE_OPTIONAL(immediate)
589 break;
590 case X86Local::MRMSrcReg:
591 // Operand 1 is a register operand in the Reg/Opcode field.
592 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000593 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000594 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000595 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000596
Craig Topperd402df32014-02-02 07:08:01 +0000597 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000598 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000599 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000600 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000601 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000602 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000603
Sean Callananc3fd5232011-03-15 01:23:15 +0000604 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000605
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000606 if (HasEVEX_K)
607 HANDLE_OPERAND(writemaskRegister)
608
Craig Topperd402df32014-02-02 07:08:01 +0000609 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000610 // FIXME: In AVX, the register below becomes the one encoded
611 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000612 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000613
Craig Topper03a0bed2011-12-30 05:20:36 +0000614 if (HasMemOp4Prefix)
615 HANDLE_OPERAND(immediate)
616
Sean Callananc3fd5232011-03-15 01:23:15 +0000617 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000618
Craig Topperd402df32014-02-02 07:08:01 +0000619 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000620 HANDLE_OPERAND(vvvvRegister)
621
Craig Topper2ba766a2011-12-30 06:23:39 +0000622 if (!HasMemOp4Prefix)
623 HANDLE_OPTIONAL(immediate)
624 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000625 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000626 break;
627 case X86Local::MRMSrcMem:
628 // Operand 1 is a register operand in the Reg/Opcode field.
629 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000630 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000631 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000632
Craig Topperd402df32014-02-02 07:08:01 +0000633 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000634 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000635 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000636 else
637 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
638 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000639
Sean Callanan04cc3072009-12-19 02:59:52 +0000640 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000641
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000642 if (HasEVEX_K)
643 HANDLE_OPERAND(writemaskRegister)
644
Craig Topperd402df32014-02-02 07:08:01 +0000645 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000646 // FIXME: In AVX, the register below becomes the one encoded
647 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000648 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000649
Craig Topper03a0bed2011-12-30 05:20:36 +0000650 if (HasMemOp4Prefix)
651 HANDLE_OPERAND(immediate)
652
Sean Callanan04cc3072009-12-19 02:59:52 +0000653 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000654
Craig Topperd402df32014-02-02 07:08:01 +0000655 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000656 HANDLE_OPERAND(vvvvRegister)
657
Craig Topper2ba766a2011-12-30 06:23:39 +0000658 if (!HasMemOp4Prefix)
659 HANDLE_OPTIONAL(immediate)
660 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000661 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000662 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000663 case X86Local::MRM0r:
664 case X86Local::MRM1r:
665 case X86Local::MRM2r:
666 case X86Local::MRM3r:
667 case X86Local::MRM4r:
668 case X86Local::MRM5r:
669 case X86Local::MRM6r:
670 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000671 {
672 // Operand 1 is a register operand in the R/M field.
673 // Operand 2 (optional) is an immediate or relocation.
674 // Operand 3 (optional) is an immediate.
675 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000676 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000677 if (numPhysicalOperands > 3 + kOp + Op4v)
678 llvm_unreachable("Unexpected number of operands for MRMnr");
679 }
Craig Topperd402df32014-02-02 07:08:01 +0000680 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000681 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000682
683 if (HasEVEX_K)
684 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000685 HANDLE_OPTIONAL(rmRegister)
686 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000687 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000688 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000689 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000690 case X86Local::MRM0m:
691 case X86Local::MRM1m:
692 case X86Local::MRM2m:
693 case X86Local::MRM3m:
694 case X86Local::MRM4m:
695 case X86Local::MRM5m:
696 case X86Local::MRM6m:
697 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000698 {
699 // Operand 1 is a memory operand (possibly SIB-extended)
700 // Operand 2 (optional) is an immediate or relocation.
701 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000702 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000703 if (numPhysicalOperands < 1 + kOp + Op4v ||
704 numPhysicalOperands > 2 + kOp + Op4v)
705 llvm_unreachable("Unexpected number of operands for MRMnm");
706 }
Craig Topperd402df32014-02-02 07:08:01 +0000707 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000708 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000709 if (HasEVEX_K)
710 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000711 HANDLE_OPERAND(memory)
712 HANDLE_OPTIONAL(relocation)
713 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000714 case X86Local::RawFrmImm8:
715 // operand 1 is a 16-bit immediate
716 // operand 2 is an 8-bit immediate
717 assert(numPhysicalOperands == 2 &&
718 "Unexpected number of operands for X86Local::RawFrmImm8");
719 HANDLE_OPERAND(immediate)
720 HANDLE_OPERAND(immediate)
721 break;
722 case X86Local::RawFrmImm16:
723 // operand 1 is a 16-bit immediate
724 // operand 2 is a 16-bit immediate
725 HANDLE_OPERAND(immediate)
726 HANDLE_OPERAND(immediate)
727 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000728 case X86Local::MRM_F8:
729 if (Opcode == 0xc6) {
730 assert(numPhysicalOperands == 1 &&
731 "Unexpected number of operands for X86Local::MRM_F8");
732 HANDLE_OPERAND(immediate)
733 } else if (Opcode == 0xc7) {
734 assert(numPhysicalOperands == 1 &&
735 "Unexpected number of operands for X86Local::MRM_F8");
736 HANDLE_OPERAND(relocation)
737 }
738 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000739 case X86Local::MRM_C1:
740 case X86Local::MRM_C2:
741 case X86Local::MRM_C3:
742 case X86Local::MRM_C4:
743 case X86Local::MRM_C8:
744 case X86Local::MRM_C9:
745 case X86Local::MRM_CA:
746 case X86Local::MRM_CB:
747 case X86Local::MRM_E8:
748 case X86Local::MRM_F0:
749 case X86Local::MRM_F9:
750 case X86Local::MRM_D0:
751 case X86Local::MRM_D1:
752 case X86Local::MRM_D4:
753 case X86Local::MRM_D5:
754 case X86Local::MRM_D6:
755 case X86Local::MRM_D8:
756 case X86Local::MRM_D9:
757 case X86Local::MRM_DA:
758 case X86Local::MRM_DB:
759 case X86Local::MRM_DC:
760 case X86Local::MRM_DD:
761 case X86Local::MRM_DE:
762 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000763 // Ignored.
764 break;
765 }
Craig Topperac172e22012-07-30 04:48:12 +0000766
Sean Callanan04cc3072009-12-19 02:59:52 +0000767 #undef HANDLE_OPERAND
768 #undef HANDLE_OPTIONAL
769}
770
771void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
772 // Special cases where the LLVM tables are not complete
773
Sean Callanandde9c122010-02-12 23:39:46 +0000774#define MAP(from, to) \
775 case X86Local::MRM_##from: \
776 filter = new ExactFilter(0x##from); \
777 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000778
779 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000780
781 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000782 uint8_t opcodeToSet = 0;
783
Craig Topper10243c82014-01-31 08:47:06 +0000784 switch (OpMap) {
785 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000786 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000787 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000788 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000789 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000790 case X86Local::A6:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000791 case X86Local::A7:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000792 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000793 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000794 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000795 switch (OpMap) {
796 default: llvm_unreachable("Unexpected map!");
797 case X86Local::OB: opcodeType = ONEBYTE; break;
798 case X86Local::TB: opcodeType = TWOBYTE; break;
799 case X86Local::T8: opcodeType = THREEBYTE_38; break;
800 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
801 case X86Local::A6: opcodeType = THREEBYTE_A6; break;
802 case X86Local::A7: opcodeType = THREEBYTE_A7; break;
803 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
804 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
805 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
806 }
807
808 switch (Form) {
809 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000810 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000811 break;
812 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
813 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
814 case X86Local::MRMXr: case X86Local::MRMXm:
815 filter = new ModFilter(isRegFormat(Form));
816 break;
817 case X86Local::MRM0r: case X86Local::MRM1r:
818 case X86Local::MRM2r: case X86Local::MRM3r:
819 case X86Local::MRM4r: case X86Local::MRM5r:
820 case X86Local::MRM6r: case X86Local::MRM7r:
821 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
822 break;
823 case X86Local::MRM0m: case X86Local::MRM1m:
824 case X86Local::MRM2m: case X86Local::MRM3m:
825 case X86Local::MRM4m: case X86Local::MRM5m:
826 case X86Local::MRM6m: case X86Local::MRM7m:
827 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
828 break;
829 MRM_MAPPING
830 } // switch (Form)
831
Craig Topper9e3e38a2013-10-03 05:17:48 +0000832 opcodeToSet = Opcode;
833 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000834 case X86Local::D8:
835 case X86Local::D9:
836 case X86Local::DA:
837 case X86Local::DB:
838 case X86Local::DC:
839 case X86Local::DD:
840 case X86Local::DE:
841 case X86Local::DF:
842 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +0000843 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +0000844 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +0000845 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +0000846 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +0000847 break;
Craig Topper10243c82014-01-31 08:47:06 +0000848 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000849
850 assert(opcodeType != (OpcodeType)-1 &&
851 "Opcode type not set");
852 assert(filter && "Filter not set");
853
854 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000855 assert(((opcodeToSet & 7) == 0) &&
856 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000857
Craig Topper623b0d62014-01-01 14:22:37 +0000858 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000859
Craig Topper623b0d62014-01-01 14:22:37 +0000860 for (currentOpcode = opcodeToSet;
861 currentOpcode < opcodeToSet + 8;
862 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000863 tables.setTableFields(opcodeType,
864 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000865 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000866 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000867 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000868 } else {
869 tables.setTableFields(opcodeType,
870 insnContext(),
871 opcodeToSet,
872 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000873 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000874 }
Craig Topperac172e22012-07-30 04:48:12 +0000875
Sean Callanan04cc3072009-12-19 02:59:52 +0000876 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000877
Sean Callanandde9c122010-02-12 23:39:46 +0000878#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000879}
880
881#define TYPE(str, type) if (s == str) return type;
882OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000883 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000884 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000885 if(hasREX_WPrefix) {
886 // For instructions with a REX_W prefix, a declared 32-bit register encoding
887 // is special.
888 TYPE("GR32", TYPE_R32)
889 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000890 if(OpSize == X86Local::OpSize16) {
891 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000892 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000893 TYPE("GR16", TYPE_Rv)
894 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000895 } else if(OpSize == X86Local::OpSize32) {
896 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000897 // immediate encoding is special.
898 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 }
900 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000901 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000902 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000903 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000904 TYPE("i32mem", TYPE_Mv)
905 TYPE("i32imm", TYPE_IMMv)
906 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000907 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000908 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000909 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000910 TYPE("i64mem", TYPE_Mv)
911 TYPE("i64i32imm", TYPE_IMM64)
912 TYPE("i64i8imm", TYPE_IMM64)
913 TYPE("GR64", TYPE_R64)
914 TYPE("i8mem", TYPE_M8)
915 TYPE("i8imm", TYPE_IMM8)
916 TYPE("GR8", TYPE_R8)
917 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000918 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000919 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000920 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000921 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000922 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000923 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000924 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000925 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000926 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000927 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000928 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000929 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000930 TYPE("RST", TYPE_ST)
931 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000932 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000933 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000934 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000935 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000936 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000937 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000938 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000939 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000940 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +0000941 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 TYPE("brtarget8", TYPE_REL8)
943 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000944 TYPE("lea32mem", TYPE_LEA)
945 TYPE("lea64_32mem", TYPE_LEA)
946 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 TYPE("VR64", TYPE_MM64)
948 TYPE("i64imm", TYPE_IMMv)
949 TYPE("opaque32mem", TYPE_M1616)
950 TYPE("opaque48mem", TYPE_M1632)
951 TYPE("opaque80mem", TYPE_M1664)
952 TYPE("opaque512mem", TYPE_M512)
953 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
954 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000955 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000956 TYPE("srcidx8", TYPE_SRCIDX8)
957 TYPE("srcidx16", TYPE_SRCIDX16)
958 TYPE("srcidx32", TYPE_SRCIDX32)
959 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000960 TYPE("dstidx8", TYPE_DSTIDX8)
961 TYPE("dstidx16", TYPE_DSTIDX16)
962 TYPE("dstidx32", TYPE_DSTIDX32)
963 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000964 TYPE("offset8", TYPE_MOFFS8)
965 TYPE("offset16", TYPE_MOFFS16)
966 TYPE("offset32", TYPE_MOFFS32)
967 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +0000968 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000969 TYPE("VR256X", TYPE_XMM256)
970 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000971 TYPE("VK1", TYPE_VK1)
972 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000973 TYPE("VK8", TYPE_VK8)
974 TYPE("VK8WM", TYPE_VK8)
975 TYPE("VK16", TYPE_VK16)
976 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +0000977 TYPE("GR16_NOAX", TYPE_Rv)
978 TYPE("GR32_NOAX", TYPE_Rv)
979 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +0000980 TYPE("vx32mem", TYPE_M32)
981 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000982 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +0000983 TYPE("vx64mem", TYPE_M64)
984 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000985 TYPE("vy64xmem", TYPE_M64)
986 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000987 errs() << "Unhandled type string " << s << "\n";
988 llvm_unreachable("Unhandled type string");
989}
990#undef TYPE
991
992#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000993OperandEncoding
994RecognizableInstr::immediateEncodingFromString(const std::string &s,
995 uint8_t OpSize) {
996 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000997 // For instructions without an OpSize prefix, a declared 16-bit register or
998 // immediate encoding is special.
999 ENCODING("i16imm", ENCODING_IW)
1000 }
1001 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001002 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001003 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001004 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001005 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001006 ENCODING("i16imm", ENCODING_Iv)
1007 ENCODING("i16i8imm", ENCODING_IB)
1008 ENCODING("i32imm", ENCODING_Iv)
1009 ENCODING("i64i32imm", ENCODING_ID)
1010 ENCODING("i64i8imm", ENCODING_IB)
1011 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001012 // This is not a typo. Instructions like BLENDVPD put
1013 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001014 ENCODING("FR32", ENCODING_IB)
1015 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001016 ENCODING("VR128", ENCODING_IB)
1017 ENCODING("VR256", ENCODING_IB)
1018 ENCODING("FR32X", ENCODING_IB)
1019 ENCODING("FR64X", ENCODING_IB)
1020 ENCODING("VR128X", ENCODING_IB)
1021 ENCODING("VR256X", ENCODING_IB)
1022 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001023 errs() << "Unhandled immediate encoding " << s << "\n";
1024 llvm_unreachable("Unhandled immediate encoding");
1025}
1026
Craig Topperfa6298a2014-02-02 09:25:09 +00001027OperandEncoding
1028RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1029 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001030 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001031 ENCODING("GR16", ENCODING_RM)
1032 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001033 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001034 ENCODING("GR64", ENCODING_RM)
1035 ENCODING("GR8", ENCODING_RM)
1036 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001037 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001038 ENCODING("FR64", ENCODING_RM)
1039 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001040 ENCODING("FR64X", ENCODING_RM)
1041 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001042 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001043 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001044 ENCODING("VR256X", ENCODING_RM)
1045 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001046 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001047 ENCODING("VK8", ENCODING_RM)
1048 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001049 errs() << "Unhandled R/M register encoding " << s << "\n";
1050 llvm_unreachable("Unhandled R/M register encoding");
1051}
1052
Craig Topperfa6298a2014-02-02 09:25:09 +00001053OperandEncoding
1054RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1055 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001056 ENCODING("GR16", ENCODING_REG)
1057 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001058 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001059 ENCODING("GR64", ENCODING_REG)
1060 ENCODING("GR8", ENCODING_REG)
1061 ENCODING("VR128", ENCODING_REG)
1062 ENCODING("FR64", ENCODING_REG)
1063 ENCODING("FR32", ENCODING_REG)
1064 ENCODING("VR64", ENCODING_REG)
1065 ENCODING("SEGMENT_REG", ENCODING_REG)
1066 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001067 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001068 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001069 ENCODING("VR256X", ENCODING_REG)
1070 ENCODING("VR128X", ENCODING_REG)
1071 ENCODING("FR64X", ENCODING_REG)
1072 ENCODING("FR32X", ENCODING_REG)
1073 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001074 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001075 ENCODING("VK8", ENCODING_REG)
1076 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001077 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001078 ENCODING("VK8WM", ENCODING_REG)
1079 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001080 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1081 llvm_unreachable("Unhandled reg/opcode register encoding");
1082}
1083
Craig Topperfa6298a2014-02-02 09:25:09 +00001084OperandEncoding
1085RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1086 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001087 ENCODING("GR32", ENCODING_VVVV)
1088 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001089 ENCODING("FR32", ENCODING_VVVV)
1090 ENCODING("FR64", ENCODING_VVVV)
1091 ENCODING("VR128", ENCODING_VVVV)
1092 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001093 ENCODING("FR32X", ENCODING_VVVV)
1094 ENCODING("FR64X", ENCODING_VVVV)
1095 ENCODING("VR128X", ENCODING_VVVV)
1096 ENCODING("VR256X", ENCODING_VVVV)
1097 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001098 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001099 ENCODING("VK8", ENCODING_VVVV)
1100 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001101 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1102 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1103}
1104
Craig Topperfa6298a2014-02-02 09:25:09 +00001105OperandEncoding
1106RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1107 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001108 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001109 ENCODING("VK8WM", ENCODING_WRITEMASK)
1110 ENCODING("VK16WM", ENCODING_WRITEMASK)
1111 errs() << "Unhandled mask register encoding " << s << "\n";
1112 llvm_unreachable("Unhandled mask register encoding");
1113}
1114
Craig Topperfa6298a2014-02-02 09:25:09 +00001115OperandEncoding
1116RecognizableInstr::memoryEncodingFromString(const std::string &s,
1117 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001118 ENCODING("i16mem", ENCODING_RM)
1119 ENCODING("i32mem", ENCODING_RM)
1120 ENCODING("i64mem", ENCODING_RM)
1121 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001122 ENCODING("ssmem", ENCODING_RM)
1123 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001124 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001125 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001126 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001127 ENCODING("f64mem", ENCODING_RM)
1128 ENCODING("f32mem", ENCODING_RM)
1129 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001130 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001131 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001132 ENCODING("f80mem", ENCODING_RM)
1133 ENCODING("lea32mem", ENCODING_RM)
1134 ENCODING("lea64_32mem", ENCODING_RM)
1135 ENCODING("lea64mem", ENCODING_RM)
1136 ENCODING("opaque32mem", ENCODING_RM)
1137 ENCODING("opaque48mem", ENCODING_RM)
1138 ENCODING("opaque80mem", ENCODING_RM)
1139 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001140 ENCODING("vx32mem", ENCODING_RM)
1141 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001142 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001143 ENCODING("vx64mem", ENCODING_RM)
1144 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001145 ENCODING("vy64xmem", ENCODING_RM)
1146 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001147 errs() << "Unhandled memory encoding " << s << "\n";
1148 llvm_unreachable("Unhandled memory encoding");
1149}
1150
Craig Topperfa6298a2014-02-02 09:25:09 +00001151OperandEncoding
1152RecognizableInstr::relocationEncodingFromString(const std::string &s,
1153 uint8_t OpSize) {
1154 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001155 // For instructions without an OpSize prefix, a declared 16-bit register or
1156 // immediate encoding is special.
1157 ENCODING("i16imm", ENCODING_IW)
1158 }
1159 ENCODING("i16imm", ENCODING_Iv)
1160 ENCODING("i16i8imm", ENCODING_IB)
1161 ENCODING("i32imm", ENCODING_Iv)
1162 ENCODING("i32i8imm", ENCODING_IB)
1163 ENCODING("i64i32imm", ENCODING_ID)
1164 ENCODING("i64i8imm", ENCODING_IB)
1165 ENCODING("i8imm", ENCODING_IB)
1166 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001167 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001168 ENCODING("i32imm_pcrel", ENCODING_ID)
1169 ENCODING("brtarget", ENCODING_Iv)
1170 ENCODING("brtarget8", ENCODING_IB)
1171 ENCODING("i64imm", ENCODING_IO)
1172 ENCODING("offset8", ENCODING_Ia)
1173 ENCODING("offset16", ENCODING_Ia)
1174 ENCODING("offset32", ENCODING_Ia)
1175 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001176 ENCODING("srcidx8", ENCODING_SI)
1177 ENCODING("srcidx16", ENCODING_SI)
1178 ENCODING("srcidx32", ENCODING_SI)
1179 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001180 ENCODING("dstidx8", ENCODING_DI)
1181 ENCODING("dstidx16", ENCODING_DI)
1182 ENCODING("dstidx32", ENCODING_DI)
1183 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001184 errs() << "Unhandled relocation encoding " << s << "\n";
1185 llvm_unreachable("Unhandled relocation encoding");
1186}
1187
Craig Topperfa6298a2014-02-02 09:25:09 +00001188OperandEncoding
1189RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1190 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001191 ENCODING("GR32", ENCODING_Rv)
1192 ENCODING("GR64", ENCODING_RO)
1193 ENCODING("GR16", ENCODING_Rv)
1194 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001195 ENCODING("GR16_NOAX", ENCODING_Rv)
1196 ENCODING("GR32_NOAX", ENCODING_Rv)
1197 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001198 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1199 llvm_unreachable("Unhandled opcode modifier encoding");
1200}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001201#undef ENCODING