blob: 72f19d82e1f20b2b2c6e9e5092aa3977472fb500 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Toppera0869dc2014-02-10 06:55:41 +000066 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +000067 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000068 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
69 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
70 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000071 RawFrmImm8 = 43,
72 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000073#define MAP(from, to) MRM_##from = to,
74 MRM_MAPPING
75#undef MAP
76 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000077 };
Craig Topperac172e22012-07-30 04:48:12 +000078
Sean Callanan04cc3072009-12-19 02:59:52 +000079 enum {
Craig Topper10243c82014-01-31 08:47:06 +000080 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
81 D8 = 7, D9 = 8, DA = 9, DB = 10,
82 DC = 11, DD = 12, DE = 13, DF = 14,
83 A6 = 15, A7 = 16
84 };
85
86 enum {
87 PD = 1, XS = 2, XD = 3
Sean Callanan04cc3072009-12-19 02:59:52 +000088 };
Craig Topperd402df32014-02-02 07:08:01 +000089
90 enum {
91 VEX = 1, XOP = 2, EVEX = 3
92 };
Craig Topperfa6298a2014-02-02 09:25:09 +000093
94 enum {
95 OpSize16 = 1, OpSize32 = 2
96 };
Sean Callanan04cc3072009-12-19 02:59:52 +000097}
Sean Callanandde9c122010-02-12 23:39:46 +000098
Sean Callanan04cc3072009-12-19 02:59:52 +000099using namespace X86Disassembler;
100
Sean Callanan04cc3072009-12-19 02:59:52 +0000101/// isRegFormat - Indicates whether a particular form requires the Mod field of
102/// the ModR/M byte to be 0b11.
103///
104/// @param form - The form of the instruction.
105/// @return - true if the form implies that Mod must be 0b11, false
106/// otherwise.
107static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000108 return (form == X86Local::MRMDestReg ||
109 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000110 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000111 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000112}
113
114/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
115/// Useful for switch statements and the like.
116///
117/// @param init - A reference to the BitsInit to be decoded.
118/// @return - The field, with the first bit in the BitsInit as the lowest
119/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000120static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000121 int width = init.getNumBits();
122
123 assert(width <= 8 && "Field is too large for uint8_t!");
124
125 int index;
126 uint8_t mask = 0x01;
127
128 uint8_t ret = 0;
129
130 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000131 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 ret |= mask;
133
134 mask <<= 1;
135 }
136
137 return ret;
138}
139
140/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
141/// name of the field.
142///
143/// @param rec - The record from which to extract the value.
144/// @param name - The name of the field in the record.
145/// @return - The field, as translated by byteFromBitsInit().
146static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000147 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000148 return byteFromBitsInit(*bits);
149}
150
151RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
152 const CodeGenInstruction &insn,
153 InstrUID uid) {
154 UID = uid;
155
156 Rec = insn.TheDef;
157 Name = Rec->getName();
158 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000159
Sean Callanan04cc3072009-12-19 02:59:52 +0000160 if (!Rec->isSubClassOf("X86Inst")) {
161 ShouldBeEmitted = false;
162 return;
163 }
Craig Topperac172e22012-07-30 04:48:12 +0000164
Craig Topper10243c82014-01-31 08:47:06 +0000165 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
166 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000167 Opcode = byteFromRec(Rec, "Opcode");
168 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000169 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000170
Craig Topperfa6298a2014-02-02 09:25:09 +0000171 OpSize = byteFromRec(Rec->getValueAsDef("OpSize"), "Value");
Craig Topper6491c802012-02-27 01:54:29 +0000172 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000173 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000174 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
175 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000176 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000177 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000178 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000179 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
180 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000181 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000182 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Craig Topperec688662014-01-31 07:00:55 +0000183 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000184 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000185 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000186
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 Name = Rec->getName();
188 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000189
Chris Lattnerd8adec72010-11-01 04:03:32 +0000190 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000191
Craig Topper3f23c1a2012-09-19 06:37:45 +0000192 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000193
Eli Friedman03180362011-07-16 02:41:28 +0000194 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000195 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000196 Is64Bit = false;
197 // FIXME: Is there some better way to check for In64BitMode?
198 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
199 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000200 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
201 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000202 Is32Bit = true;
203 break;
204 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000205 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000206 Is64Bit = true;
207 break;
208 }
209 }
Eli Friedman03180362011-07-16 02:41:28 +0000210
Craig Topper69e245c2014-02-13 07:07:16 +0000211 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
212 ShouldBeEmitted = false;
213 return;
214 }
215
216 // Special case since there is no attribute class for 64-bit and VEX
217 if (Name == "VMASKMOVDQU64") {
218 ShouldBeEmitted = false;
219 return;
220 }
221
Sean Callanan04cc3072009-12-19 02:59:52 +0000222 ShouldBeEmitted = true;
223}
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000226 const CodeGenInstruction &insn,
227 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000228{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000229 // Ignore "asm parser only" instructions.
230 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
231 return;
Craig Topperac172e22012-07-30 04:48:12 +0000232
Sean Callanan04cc3072009-12-19 02:59:52 +0000233 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000234
Craig Topper69e245c2014-02-13 07:07:16 +0000235 if (recogInstr.shouldBeEmitted()) {
236 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000238 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000239}
240
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000241#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
242 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
243 (HasEVEX_KZ ? n##_KZ : \
244 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000245
Sean Callanan04cc3072009-12-19 02:59:52 +0000246InstructionContext RecognizableInstr::insnContext() const {
247 InstructionContext insnContext;
248
Craig Topperd402df32014-02-02 07:08:01 +0000249 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000250 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000251 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
252 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000253 }
254 // VEX_L & VEX_W
255 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000256 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000257 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000258 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000259 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000260 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000261 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
262 else
263 insnContext = EVEX_KB(IC_EVEX_L_W);
264 } else if (HasVEX_LPrefix) {
265 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000266 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000267 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000268 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000269 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000270 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000271 insnContext = EVEX_KB(IC_EVEX_L_XD);
272 else
273 insnContext = EVEX_KB(IC_EVEX_L);
274 }
275 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
276 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000277 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000278 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000279 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000280 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000281 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000282 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
283 else
284 insnContext = EVEX_KB(IC_EVEX_L2_W);
285 } else if (HasEVEX_L2Prefix) {
286 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000287 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000288 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000289 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000290 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000291 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000292 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000293 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000294 insnContext = EVEX_KB(IC_EVEX_L2);
295 }
296 else if (HasVEX_WPrefix) {
297 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000298 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000299 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000300 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000302 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 insnContext = EVEX_KB(IC_EVEX_W_XD);
304 else
305 insnContext = EVEX_KB(IC_EVEX_W);
306 }
307 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000308 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000309 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000310 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000312 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_XS);
314 else
315 insnContext = EVEX_KB(IC_EVEX);
316 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000317 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000318 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000319 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000320 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000321 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000322 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000323 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000324 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000325 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 insnContext = IC_VEX_L_W;
Craig Topper8e92e852014-02-02 07:46:05 +0000327 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000328 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000329 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000330 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000331 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000332 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000333 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000334 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000335 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000336 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000337 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000338 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000339 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000340 insnContext = IC_VEX_W_XD;
341 else if (HasVEX_WPrefix)
342 insnContext = IC_VEX_W;
343 else if (HasVEX_LPrefix)
344 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000345 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000346 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000347 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000348 insnContext = IC_VEX_XS;
349 else
350 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000351 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000352 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000353 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000354 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000355 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000356 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000357 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000358 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000359 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000360 else if (HasAdSizePrefix)
361 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000362 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000363 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000364 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000365 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000366 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000367 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000368 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000369 insnContext = IC_64BIT_XS;
370 else if (HasREX_WPrefix)
371 insnContext = IC_64BIT_REXW;
372 else
373 insnContext = IC_64BIT;
374 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000375 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000376 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000377 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000378 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000379 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000380 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000381 else if (HasAdSizePrefix)
382 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000383 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000384 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000385 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000386 insnContext = IC_XS;
387 else
388 insnContext = IC;
389 }
390
391 return insnContext;
392}
Craig Topperac172e22012-07-30 04:48:12 +0000393
Craig Topperf7755df2012-07-12 06:52:41 +0000394void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
395 unsigned &physicalOperandIndex,
396 unsigned &numPhysicalOperands,
397 const unsigned *operandMapping,
398 OperandEncoding (*encodingFromString)
399 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000400 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000401 if (optional) {
402 if (physicalOperandIndex >= numPhysicalOperands)
403 return;
404 } else {
405 assert(physicalOperandIndex < numPhysicalOperands);
406 }
Craig Topperac172e22012-07-30 04:48:12 +0000407
Sean Callanan04cc3072009-12-19 02:59:52 +0000408 while (operandMapping[operandIndex] != operandIndex) {
409 Spec->operands[operandIndex].encoding = ENCODING_DUP;
410 Spec->operands[operandIndex].type =
411 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
412 ++operandIndex;
413 }
Craig Topperac172e22012-07-30 04:48:12 +0000414
Sean Callanan04cc3072009-12-19 02:59:52 +0000415 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000416
Sean Callanan04cc3072009-12-19 02:59:52 +0000417 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000418 OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000419 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000420 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000421
Sean Callanan04cc3072009-12-19 02:59:52 +0000422 ++operandIndex;
423 ++physicalOperandIndex;
424}
425
Craig Topper83b7e242014-01-02 03:58:45 +0000426void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000427 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000428
Sean Callanan04cc3072009-12-19 02:59:52 +0000429 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000430
Chris Lattnerd8adec72010-11-01 04:03:32 +0000431 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000432
Sean Callanan04cc3072009-12-19 02:59:52 +0000433 unsigned numOperands = OperandList.size();
434 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000435
Sean Callanan04cc3072009-12-19 02:59:52 +0000436 // operandMapping maps from operands in OperandList to their originals.
437 // If operandMapping[i] != i, then the entry is a duplicate.
438 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000439 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000440
Craig Topperf7755df2012-07-12 06:52:41 +0000441 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000442 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000443 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000444 OperandList[operandIndex].Constraints[0];
445 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000446 operandMapping[operandIndex] = operandIndex;
447 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000448 } else {
449 ++numPhysicalOperands;
450 operandMapping[operandIndex] = operandIndex;
451 }
452 } else {
453 ++numPhysicalOperands;
454 operandMapping[operandIndex] = operandIndex;
455 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 }
Craig Topperac172e22012-07-30 04:48:12 +0000457
Sean Callanan04cc3072009-12-19 02:59:52 +0000458#define HANDLE_OPERAND(class) \
459 handleOperand(false, \
460 operandIndex, \
461 physicalOperandIndex, \
462 numPhysicalOperands, \
463 operandMapping, \
464 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000465
Sean Callanan04cc3072009-12-19 02:59:52 +0000466#define HANDLE_OPTIONAL(class) \
467 handleOperand(true, \
468 operandIndex, \
469 physicalOperandIndex, \
470 numPhysicalOperands, \
471 operandMapping, \
472 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000473
Sean Callanan04cc3072009-12-19 02:59:52 +0000474 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000475 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000476 // physicalOperandIndex should always be < numPhysicalOperands
477 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000478
Sean Callanan04cc3072009-12-19 02:59:52 +0000479 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000480 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000481 case X86Local::RawFrmSrc:
482 HANDLE_OPERAND(relocation);
483 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000484 case X86Local::RawFrmDst:
485 HANDLE_OPERAND(relocation);
486 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000487 case X86Local::RawFrmDstSrc:
488 HANDLE_OPERAND(relocation);
489 HANDLE_OPERAND(relocation);
490 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000491 case X86Local::RawFrm:
492 // Operand 1 (optional) is an address or immediate.
493 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000494 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000495 "Unexpected number of operands for RawFrm");
496 HANDLE_OPTIONAL(relocation)
497 HANDLE_OPTIONAL(immediate)
498 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000499 case X86Local::RawFrmMemOffs:
500 // Operand 1 is an address.
501 HANDLE_OPERAND(relocation);
502 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000503 case X86Local::AddRegFrm:
504 // Operand 1 is added to the opcode.
505 // Operand 2 (optional) is an address.
506 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
507 "Unexpected number of operands for AddRegFrm");
508 HANDLE_OPERAND(opcodeModifier)
509 HANDLE_OPTIONAL(relocation)
510 break;
511 case X86Local::MRMDestReg:
512 // Operand 1 is a register operand in the R/M field.
513 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000514 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000515 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000516 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000517 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
518 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
519 else
520 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
521 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000522
Sean Callanan04cc3072009-12-19 02:59:52 +0000523 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000524
Craig Topperd402df32014-02-02 07:08:01 +0000525 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000526 // FIXME: In AVX, the register below becomes the one encoded
527 // in ModRMVEX and the one above the one in the VEX.VVVV field
528 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000529
Sean Callanan04cc3072009-12-19 02:59:52 +0000530 HANDLE_OPERAND(roRegister)
531 HANDLE_OPTIONAL(immediate)
532 break;
533 case X86Local::MRMDestMem:
534 // Operand 1 is a memory operand (possibly SIB-extended)
535 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000536 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000537 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000538 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000539 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
540 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
541 else
542 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
543 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000544 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000545
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000546 if (HasEVEX_K)
547 HANDLE_OPERAND(writemaskRegister)
548
Craig Topperd402df32014-02-02 07:08:01 +0000549 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000550 // FIXME: In AVX, the register below becomes the one encoded
551 // in ModRMVEX and the one above the one in the VEX.VVVV field
552 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000553
Sean Callanan04cc3072009-12-19 02:59:52 +0000554 HANDLE_OPERAND(roRegister)
555 HANDLE_OPTIONAL(immediate)
556 break;
557 case X86Local::MRMSrcReg:
558 // Operand 1 is a register operand in the Reg/Opcode field.
559 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000560 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000561 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000562 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000563
Craig Topperd402df32014-02-02 07:08:01 +0000564 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000565 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000566 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000567 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000568 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000569 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000570
Sean Callananc3fd5232011-03-15 01:23:15 +0000571 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000572
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000573 if (HasEVEX_K)
574 HANDLE_OPERAND(writemaskRegister)
575
Craig Topperd402df32014-02-02 07:08:01 +0000576 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000577 // FIXME: In AVX, the register below becomes the one encoded
578 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000579 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000580
Craig Topper03a0bed2011-12-30 05:20:36 +0000581 if (HasMemOp4Prefix)
582 HANDLE_OPERAND(immediate)
583
Sean Callananc3fd5232011-03-15 01:23:15 +0000584 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000585
Craig Topperd402df32014-02-02 07:08:01 +0000586 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000587 HANDLE_OPERAND(vvvvRegister)
588
Craig Topper2ba766a2011-12-30 06:23:39 +0000589 if (!HasMemOp4Prefix)
590 HANDLE_OPTIONAL(immediate)
591 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000592 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000593 break;
594 case X86Local::MRMSrcMem:
595 // Operand 1 is a register operand in the Reg/Opcode field.
596 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000597 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000598 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000599
Craig Topperd402df32014-02-02 07:08:01 +0000600 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000601 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000602 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000603 else
604 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
605 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000606
Sean Callanan04cc3072009-12-19 02:59:52 +0000607 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000608
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000609 if (HasEVEX_K)
610 HANDLE_OPERAND(writemaskRegister)
611
Craig Topperd402df32014-02-02 07:08:01 +0000612 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000613 // FIXME: In AVX, the register below becomes the one encoded
614 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000615 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000616
Craig Topper03a0bed2011-12-30 05:20:36 +0000617 if (HasMemOp4Prefix)
618 HANDLE_OPERAND(immediate)
619
Sean Callanan04cc3072009-12-19 02:59:52 +0000620 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000621
Craig Topperd402df32014-02-02 07:08:01 +0000622 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000623 HANDLE_OPERAND(vvvvRegister)
624
Craig Topper2ba766a2011-12-30 06:23:39 +0000625 if (!HasMemOp4Prefix)
626 HANDLE_OPTIONAL(immediate)
627 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000628 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000629 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 case X86Local::MRM0r:
631 case X86Local::MRM1r:
632 case X86Local::MRM2r:
633 case X86Local::MRM3r:
634 case X86Local::MRM4r:
635 case X86Local::MRM5r:
636 case X86Local::MRM6r:
637 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000638 {
639 // Operand 1 is a register operand in the R/M field.
640 // Operand 2 (optional) is an immediate or relocation.
641 // Operand 3 (optional) is an immediate.
642 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000643 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000644 if (numPhysicalOperands > 3 + kOp + Op4v)
645 llvm_unreachable("Unexpected number of operands for MRMnr");
646 }
Craig Topperd402df32014-02-02 07:08:01 +0000647 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000648 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000649
650 if (HasEVEX_K)
651 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000652 HANDLE_OPTIONAL(rmRegister)
653 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000654 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000655 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000656 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000657 case X86Local::MRM0m:
658 case X86Local::MRM1m:
659 case X86Local::MRM2m:
660 case X86Local::MRM3m:
661 case X86Local::MRM4m:
662 case X86Local::MRM5m:
663 case X86Local::MRM6m:
664 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000665 {
666 // Operand 1 is a memory operand (possibly SIB-extended)
667 // Operand 2 (optional) is an immediate or relocation.
668 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000669 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000670 if (numPhysicalOperands < 1 + kOp + Op4v ||
671 numPhysicalOperands > 2 + kOp + Op4v)
672 llvm_unreachable("Unexpected number of operands for MRMnm");
673 }
Craig Topperd402df32014-02-02 07:08:01 +0000674 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000675 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000676 if (HasEVEX_K)
677 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000678 HANDLE_OPERAND(memory)
679 HANDLE_OPTIONAL(relocation)
680 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000681 case X86Local::RawFrmImm8:
682 // operand 1 is a 16-bit immediate
683 // operand 2 is an 8-bit immediate
684 assert(numPhysicalOperands == 2 &&
685 "Unexpected number of operands for X86Local::RawFrmImm8");
686 HANDLE_OPERAND(immediate)
687 HANDLE_OPERAND(immediate)
688 break;
689 case X86Local::RawFrmImm16:
690 // operand 1 is a 16-bit immediate
691 // operand 2 is a 16-bit immediate
692 HANDLE_OPERAND(immediate)
693 HANDLE_OPERAND(immediate)
694 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000695 case X86Local::MRM_F8:
696 if (Opcode == 0xc6) {
697 assert(numPhysicalOperands == 1 &&
698 "Unexpected number of operands for X86Local::MRM_F8");
699 HANDLE_OPERAND(immediate)
700 } else if (Opcode == 0xc7) {
701 assert(numPhysicalOperands == 1 &&
702 "Unexpected number of operands for X86Local::MRM_F8");
703 HANDLE_OPERAND(relocation)
704 }
705 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000706 case X86Local::MRM_C1:
707 case X86Local::MRM_C2:
708 case X86Local::MRM_C3:
709 case X86Local::MRM_C4:
710 case X86Local::MRM_C8:
711 case X86Local::MRM_C9:
712 case X86Local::MRM_CA:
713 case X86Local::MRM_CB:
714 case X86Local::MRM_E8:
715 case X86Local::MRM_F0:
716 case X86Local::MRM_F9:
717 case X86Local::MRM_D0:
718 case X86Local::MRM_D1:
719 case X86Local::MRM_D4:
720 case X86Local::MRM_D5:
721 case X86Local::MRM_D6:
722 case X86Local::MRM_D8:
723 case X86Local::MRM_D9:
724 case X86Local::MRM_DA:
725 case X86Local::MRM_DB:
726 case X86Local::MRM_DC:
727 case X86Local::MRM_DD:
728 case X86Local::MRM_DE:
729 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000730 // Ignored.
731 break;
732 }
Craig Topperac172e22012-07-30 04:48:12 +0000733
Sean Callanan04cc3072009-12-19 02:59:52 +0000734 #undef HANDLE_OPERAND
735 #undef HANDLE_OPTIONAL
736}
737
738void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
739 // Special cases where the LLVM tables are not complete
740
Sean Callanandde9c122010-02-12 23:39:46 +0000741#define MAP(from, to) \
742 case X86Local::MRM_##from: \
743 filter = new ExactFilter(0x##from); \
744 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000745
746 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000747
748 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000749 uint8_t opcodeToSet = 0;
750
Craig Topper10243c82014-01-31 08:47:06 +0000751 switch (OpMap) {
752 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000753 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000754 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000755 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000756 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000757 case X86Local::A6:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000758 case X86Local::A7:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000759 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000760 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000761 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000762 switch (OpMap) {
763 default: llvm_unreachable("Unexpected map!");
764 case X86Local::OB: opcodeType = ONEBYTE; break;
765 case X86Local::TB: opcodeType = TWOBYTE; break;
766 case X86Local::T8: opcodeType = THREEBYTE_38; break;
767 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
768 case X86Local::A6: opcodeType = THREEBYTE_A6; break;
769 case X86Local::A7: opcodeType = THREEBYTE_A7; break;
770 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
771 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
772 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
773 }
774
775 switch (Form) {
776 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000777 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000778 break;
779 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
780 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
781 case X86Local::MRMXr: case X86Local::MRMXm:
782 filter = new ModFilter(isRegFormat(Form));
783 break;
784 case X86Local::MRM0r: case X86Local::MRM1r:
785 case X86Local::MRM2r: case X86Local::MRM3r:
786 case X86Local::MRM4r: case X86Local::MRM5r:
787 case X86Local::MRM6r: case X86Local::MRM7r:
788 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
789 break;
790 case X86Local::MRM0m: case X86Local::MRM1m:
791 case X86Local::MRM2m: case X86Local::MRM3m:
792 case X86Local::MRM4m: case X86Local::MRM5m:
793 case X86Local::MRM6m: case X86Local::MRM7m:
794 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
795 break;
796 MRM_MAPPING
797 } // switch (Form)
798
Craig Topper9e3e38a2013-10-03 05:17:48 +0000799 opcodeToSet = Opcode;
800 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000801 case X86Local::D8:
802 case X86Local::D9:
803 case X86Local::DA:
804 case X86Local::DB:
805 case X86Local::DC:
806 case X86Local::DD:
807 case X86Local::DE:
808 case X86Local::DF:
809 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +0000810 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +0000811 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +0000812 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +0000813 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +0000814 break;
Craig Topper10243c82014-01-31 08:47:06 +0000815 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000816
817 assert(opcodeType != (OpcodeType)-1 &&
818 "Opcode type not set");
819 assert(filter && "Filter not set");
820
821 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000822 assert(((opcodeToSet & 7) == 0) &&
823 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000824
Craig Topper623b0d62014-01-01 14:22:37 +0000825 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000826
Craig Topper623b0d62014-01-01 14:22:37 +0000827 for (currentOpcode = opcodeToSet;
828 currentOpcode < opcodeToSet + 8;
829 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000830 tables.setTableFields(opcodeType,
831 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000832 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000833 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000834 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000835 } else {
836 tables.setTableFields(opcodeType,
837 insnContext(),
838 opcodeToSet,
839 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000840 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000841 }
Craig Topperac172e22012-07-30 04:48:12 +0000842
Sean Callanan04cc3072009-12-19 02:59:52 +0000843 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000844
Sean Callanandde9c122010-02-12 23:39:46 +0000845#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000846}
847
848#define TYPE(str, type) if (s == str) return type;
849OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000850 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000851 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000852 if(hasREX_WPrefix) {
853 // For instructions with a REX_W prefix, a declared 32-bit register encoding
854 // is special.
855 TYPE("GR32", TYPE_R32)
856 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000857 if(OpSize == X86Local::OpSize16) {
858 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000859 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000860 TYPE("GR16", TYPE_Rv)
861 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000862 } else if(OpSize == X86Local::OpSize32) {
863 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000864 // immediate encoding is special.
865 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000866 }
867 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000868 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000869 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000870 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000871 TYPE("i32mem", TYPE_Mv)
872 TYPE("i32imm", TYPE_IMMv)
873 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000874 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000875 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000876 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000877 TYPE("i64mem", TYPE_Mv)
878 TYPE("i64i32imm", TYPE_IMM64)
879 TYPE("i64i8imm", TYPE_IMM64)
880 TYPE("GR64", TYPE_R64)
881 TYPE("i8mem", TYPE_M8)
882 TYPE("i8imm", TYPE_IMM8)
883 TYPE("GR8", TYPE_R8)
884 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000885 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000886 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000887 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000888 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000889 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000890 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000891 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000892 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000893 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000894 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000895 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000896 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000897 TYPE("RST", TYPE_ST)
898 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000899 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000900 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000901 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000902 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000904 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000905 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000906 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000907 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +0000908 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000909 TYPE("brtarget8", TYPE_REL8)
910 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000911 TYPE("lea32mem", TYPE_LEA)
912 TYPE("lea64_32mem", TYPE_LEA)
913 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000914 TYPE("VR64", TYPE_MM64)
915 TYPE("i64imm", TYPE_IMMv)
916 TYPE("opaque32mem", TYPE_M1616)
917 TYPE("opaque48mem", TYPE_M1632)
918 TYPE("opaque80mem", TYPE_M1664)
919 TYPE("opaque512mem", TYPE_M512)
920 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
921 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000922 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000923 TYPE("srcidx8", TYPE_SRCIDX8)
924 TYPE("srcidx16", TYPE_SRCIDX16)
925 TYPE("srcidx32", TYPE_SRCIDX32)
926 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000927 TYPE("dstidx8", TYPE_DSTIDX8)
928 TYPE("dstidx16", TYPE_DSTIDX16)
929 TYPE("dstidx32", TYPE_DSTIDX32)
930 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000931 TYPE("offset8", TYPE_MOFFS8)
932 TYPE("offset16", TYPE_MOFFS16)
933 TYPE("offset32", TYPE_MOFFS32)
934 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +0000935 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000936 TYPE("VR256X", TYPE_XMM256)
937 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000938 TYPE("VK1", TYPE_VK1)
939 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000940 TYPE("VK8", TYPE_VK8)
941 TYPE("VK8WM", TYPE_VK8)
942 TYPE("VK16", TYPE_VK16)
943 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +0000944 TYPE("GR16_NOAX", TYPE_Rv)
945 TYPE("GR32_NOAX", TYPE_Rv)
946 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +0000947 TYPE("vx32mem", TYPE_M32)
948 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000949 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +0000950 TYPE("vx64mem", TYPE_M64)
951 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000952 TYPE("vy64xmem", TYPE_M64)
953 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000954 errs() << "Unhandled type string " << s << "\n";
955 llvm_unreachable("Unhandled type string");
956}
957#undef TYPE
958
959#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000960OperandEncoding
961RecognizableInstr::immediateEncodingFromString(const std::string &s,
962 uint8_t OpSize) {
963 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000964 // For instructions without an OpSize prefix, a declared 16-bit register or
965 // immediate encoding is special.
966 ENCODING("i16imm", ENCODING_IW)
967 }
968 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000969 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000970 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +0000971 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000972 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000973 ENCODING("i16imm", ENCODING_Iv)
974 ENCODING("i16i8imm", ENCODING_IB)
975 ENCODING("i32imm", ENCODING_Iv)
976 ENCODING("i64i32imm", ENCODING_ID)
977 ENCODING("i64i8imm", ENCODING_IB)
978 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +0000979 // This is not a typo. Instructions like BLENDVPD put
980 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +0000981 ENCODING("FR32", ENCODING_IB)
982 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000983 ENCODING("VR128", ENCODING_IB)
984 ENCODING("VR256", ENCODING_IB)
985 ENCODING("FR32X", ENCODING_IB)
986 ENCODING("FR64X", ENCODING_IB)
987 ENCODING("VR128X", ENCODING_IB)
988 ENCODING("VR256X", ENCODING_IB)
989 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000990 errs() << "Unhandled immediate encoding " << s << "\n";
991 llvm_unreachable("Unhandled immediate encoding");
992}
993
Craig Topperfa6298a2014-02-02 09:25:09 +0000994OperandEncoding
995RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
996 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +0000997 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000998 ENCODING("GR16", ENCODING_RM)
999 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001000 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001001 ENCODING("GR64", ENCODING_RM)
1002 ENCODING("GR8", ENCODING_RM)
1003 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001004 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001005 ENCODING("FR64", ENCODING_RM)
1006 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001007 ENCODING("FR64X", ENCODING_RM)
1008 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001009 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001010 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001011 ENCODING("VR256X", ENCODING_RM)
1012 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001013 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001014 ENCODING("VK8", ENCODING_RM)
1015 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001016 errs() << "Unhandled R/M register encoding " << s << "\n";
1017 llvm_unreachable("Unhandled R/M register encoding");
1018}
1019
Craig Topperfa6298a2014-02-02 09:25:09 +00001020OperandEncoding
1021RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1022 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001023 ENCODING("GR16", ENCODING_REG)
1024 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001025 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001026 ENCODING("GR64", ENCODING_REG)
1027 ENCODING("GR8", ENCODING_REG)
1028 ENCODING("VR128", ENCODING_REG)
1029 ENCODING("FR64", ENCODING_REG)
1030 ENCODING("FR32", ENCODING_REG)
1031 ENCODING("VR64", ENCODING_REG)
1032 ENCODING("SEGMENT_REG", ENCODING_REG)
1033 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001034 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001035 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001036 ENCODING("VR256X", ENCODING_REG)
1037 ENCODING("VR128X", ENCODING_REG)
1038 ENCODING("FR64X", ENCODING_REG)
1039 ENCODING("FR32X", ENCODING_REG)
1040 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001041 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001042 ENCODING("VK8", ENCODING_REG)
1043 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001044 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001045 ENCODING("VK8WM", ENCODING_REG)
1046 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001047 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1048 llvm_unreachable("Unhandled reg/opcode register encoding");
1049}
1050
Craig Topperfa6298a2014-02-02 09:25:09 +00001051OperandEncoding
1052RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1053 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001054 ENCODING("GR32", ENCODING_VVVV)
1055 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001056 ENCODING("FR32", ENCODING_VVVV)
1057 ENCODING("FR64", ENCODING_VVVV)
1058 ENCODING("VR128", ENCODING_VVVV)
1059 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001060 ENCODING("FR32X", ENCODING_VVVV)
1061 ENCODING("FR64X", ENCODING_VVVV)
1062 ENCODING("VR128X", ENCODING_VVVV)
1063 ENCODING("VR256X", ENCODING_VVVV)
1064 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001065 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001066 ENCODING("VK8", ENCODING_VVVV)
1067 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001068 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1069 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1070}
1071
Craig Topperfa6298a2014-02-02 09:25:09 +00001072OperandEncoding
1073RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1074 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001075 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001076 ENCODING("VK8WM", ENCODING_WRITEMASK)
1077 ENCODING("VK16WM", ENCODING_WRITEMASK)
1078 errs() << "Unhandled mask register encoding " << s << "\n";
1079 llvm_unreachable("Unhandled mask register encoding");
1080}
1081
Craig Topperfa6298a2014-02-02 09:25:09 +00001082OperandEncoding
1083RecognizableInstr::memoryEncodingFromString(const std::string &s,
1084 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001085 ENCODING("i16mem", ENCODING_RM)
1086 ENCODING("i32mem", ENCODING_RM)
1087 ENCODING("i64mem", ENCODING_RM)
1088 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001089 ENCODING("ssmem", ENCODING_RM)
1090 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001091 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001092 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001093 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001094 ENCODING("f64mem", ENCODING_RM)
1095 ENCODING("f32mem", ENCODING_RM)
1096 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001097 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001098 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001099 ENCODING("f80mem", ENCODING_RM)
1100 ENCODING("lea32mem", ENCODING_RM)
1101 ENCODING("lea64_32mem", ENCODING_RM)
1102 ENCODING("lea64mem", ENCODING_RM)
1103 ENCODING("opaque32mem", ENCODING_RM)
1104 ENCODING("opaque48mem", ENCODING_RM)
1105 ENCODING("opaque80mem", ENCODING_RM)
1106 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001107 ENCODING("vx32mem", ENCODING_RM)
1108 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001109 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001110 ENCODING("vx64mem", ENCODING_RM)
1111 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001112 ENCODING("vy64xmem", ENCODING_RM)
1113 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001114 errs() << "Unhandled memory encoding " << s << "\n";
1115 llvm_unreachable("Unhandled memory encoding");
1116}
1117
Craig Topperfa6298a2014-02-02 09:25:09 +00001118OperandEncoding
1119RecognizableInstr::relocationEncodingFromString(const std::string &s,
1120 uint8_t OpSize) {
1121 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001122 // For instructions without an OpSize prefix, a declared 16-bit register or
1123 // immediate encoding is special.
1124 ENCODING("i16imm", ENCODING_IW)
1125 }
1126 ENCODING("i16imm", ENCODING_Iv)
1127 ENCODING("i16i8imm", ENCODING_IB)
1128 ENCODING("i32imm", ENCODING_Iv)
1129 ENCODING("i32i8imm", ENCODING_IB)
1130 ENCODING("i64i32imm", ENCODING_ID)
1131 ENCODING("i64i8imm", ENCODING_IB)
1132 ENCODING("i8imm", ENCODING_IB)
1133 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001134 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001135 ENCODING("i32imm_pcrel", ENCODING_ID)
1136 ENCODING("brtarget", ENCODING_Iv)
1137 ENCODING("brtarget8", ENCODING_IB)
1138 ENCODING("i64imm", ENCODING_IO)
1139 ENCODING("offset8", ENCODING_Ia)
1140 ENCODING("offset16", ENCODING_Ia)
1141 ENCODING("offset32", ENCODING_Ia)
1142 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001143 ENCODING("srcidx8", ENCODING_SI)
1144 ENCODING("srcidx16", ENCODING_SI)
1145 ENCODING("srcidx32", ENCODING_SI)
1146 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001147 ENCODING("dstidx8", ENCODING_DI)
1148 ENCODING("dstidx16", ENCODING_DI)
1149 ENCODING("dstidx32", ENCODING_DI)
1150 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001151 errs() << "Unhandled relocation encoding " << s << "\n";
1152 llvm_unreachable("Unhandled relocation encoding");
1153}
1154
Craig Topperfa6298a2014-02-02 09:25:09 +00001155OperandEncoding
1156RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1157 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001158 ENCODING("GR32", ENCODING_Rv)
1159 ENCODING("GR64", ENCODING_RO)
1160 ENCODING("GR16", ENCODING_Rv)
1161 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001162 ENCODING("GR16_NOAX", ENCODING_Rv)
1163 ENCODING("GR32_NOAX", ENCODING_Rv)
1164 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001165 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1166 llvm_unreachable("Unhandled opcode modifier encoding");
1167}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001168#undef ENCODING