blob: 41056b92b0b1efd311aa58a19e55c6c3a42eed7c [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnere45b6992003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattner845ed842003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnereaa5b962003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000021//
Chris Lattnereaa5b962003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattnere45b6992003-07-30 05:50:12 +000027
Chris Lattner391e9432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnereaa5b962003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
34def i128 : ValueType<128, 5>; // 128-bit integer value
35def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
38def f128 : ValueType<128, 9>; // 128-bit floating point value
39def isVoid : ValueType<0 , 11>; // Produces no value
Chris Lattnere45b6992003-07-30 05:50:12 +000040
41//===----------------------------------------------------------------------===//
42// Register file description - These classes are used to fill in the target
43// description classes in llvm/Target/MRegisterInfo.h
44
45
46// Register - You should define one instance of this class for each register in
47// the target machine.
48//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000049class Register {
50 string Namespace = "";
Chris Lattner9c66ed82003-08-03 22:12:37 +000051 string Name = "";
52}
53
54// NamedReg - If the name for the 'def' of the register should not become the
55// "name" of the register, you can use this to specify a custom name instead.
56//
57class NamedReg<string n> : Register {
Chris Lattnercb7489c2003-08-04 04:58:12 +000058 let Name = n;
Misha Brukmanbb053ce2003-05-29 18:48:17 +000059}
60
Chris Lattnere45b6992003-07-30 05:50:12 +000061// RegisterAliases - You should define instances of this class to indicate which
62// registers in the register file are aliased together. This allows the code
63// generator to be careful not to put two values with overlapping live ranges
64// into registers which alias.
65//
66class RegisterAliases<Register reg, list<Register> aliases> {
67 Register Reg = reg;
68 list<Register> Aliases = aliases;
69}
70
71// RegisterClass - Now that all of the registers are defined, and aliases
72// between registers are defined, specify which registers belong to which
73// register classes. This also defines the default allocation order of
74// registers by register allocators.
75//
76class RegisterClass<ValueType regType, int alignment, list<Register> regList> {
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000077 // RegType - Specify the ValueType of the registers in this register class.
78 // Note that all registers in a register class must have the same ValueType.
79 //
Chris Lattnere45b6992003-07-30 05:50:12 +000080 ValueType RegType = regType;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000081
82 // Alignment - Specify the alignment required of the registers when they are
83 // stored or loaded to memory.
84 //
Chris Lattner75c817a2003-08-01 05:18:03 +000085 int Size = RegType.Size;
Chris Lattnere45b6992003-07-30 05:50:12 +000086 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000087
88 // MemberList - Specify which registers are in this class. If the
89 // allocation_order_* method are not specified, this also defines the order of
90 // allocation used by the register allocator.
91 //
Chris Lattnere45b6992003-07-30 05:50:12 +000092 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000093
Chris Lattnerd20486a2003-08-01 22:21:49 +000094 // Methods - This member can be used to insert arbitrary code into a generated
95 // register class. The normal usage of this is to overload virtual methods.
96 code Methods = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +000097}
98
99
100//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000101// Instruction set description - These classes correspond to the C++ classes in
102// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000103//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000104class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000105 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000106 string Namespace = "";
107
Chris Lattnerfc24e832004-08-01 03:23:34 +0000108 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000109 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000110
111 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
112 // otherwise, uninitialized.
113 list<dag> Pattern;
114
115 // The follow state will eventually be inferred automatically from the
116 // instruction pattern.
117
118 list<Register> Uses = []; // Default to using no non-operand registers
119 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000120
121 // These bits capture information about the high-level semantics of the
122 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000123 bit isReturn = 0; // Is this instruction a return instruction?
124 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000125 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000126 bit isCall = 0; // Is this instruction a call instruction?
127 bit isTwoAddress = 0; // Is this a two address instruction?
128 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000129}
130
131
Chris Lattnerfd689382004-08-01 04:40:43 +0000132/// ops definition - This is just a simple marker used to identify the operands
133/// list for an instruction. This should be used like this:
134/// (ops R32:$dst, R32:$src) or something similar.
135def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000136
137/// Operand Types - These provide the built-in operand types that may be used
138/// by a target. Targets can optionally provide their own operand types as
139/// needed, though this should not be needed for RISC targets.
140class Operand<ValueType ty> {
141 int NumMIOperands = 1;
142 ValueType Type = ty;
143 string PrintMethod = "printOperand";
144}
145
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000146def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000147def i8imm : Operand<i8>;
148def i16imm : Operand<i16>;
149def i32imm : Operand<i32>;
150def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000151
Chris Lattner6ffa5012004-08-14 22:50:53 +0000152// InstrInfo - This class should only be instantiated once to provide parameters
153// which are global to the the target machine.
154//
155class InstrInfo {
156 Instruction PHIInst;
157
158 // If the target wants to associate some target-specific information with each
159 // instruction, it should provide these two lists to indicate how to assemble
160 // the target specific information into the 32 bits available.
161 //
162 list<string> TSFlagsFields = [];
163 list<int> TSFlagsShifts = [];
164}
165
166//===----------------------------------------------------------------------===//
167// AsmWriter - This class can be implemented by targets that need to customize
168// the format of the .s file writer.
169//
170// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
171// on X86 for example).
172//
173class AsmWriter {
174 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
175 // class. Generated AsmWriter classes are always prefixed with the target
176 // name.
177 string AsmWriterClassName = "AsmPrinter";
178
179 // InstFormatName - AsmWriters can specify the name of the format string to
180 // print instructions with.
181 string InstFormatName = "AsmString";
182}
183def DefaultAsmWriter : AsmWriter;
184
185
Chris Lattner6a7439f2003-08-03 18:18:31 +0000186//===----------------------------------------------------------------------===//
187// Target - This class contains the "global" target information
188//
189class Target {
190 // CalleeSavedRegisters - As you might guess, this is a list of the callee
191 // saved registers for a target.
192 list<Register> CalleeSavedRegisters = [];
193
194 // PointerType - Specify the value type to be used to represent pointers in
195 // this target. Typically this is an i32 or i64 type.
196 ValueType PointerType;
197
Chris Lattner6ffa5012004-08-14 22:50:53 +0000198 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000199 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000200
201 // AssemblyWriter - The AsmWriter instance to use for this target.
202 AsmWriter AssemblyWriter = DefaultAsmWriter;
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000203}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000204
205
206//===----------------------------------------------------------------------===//
Chris Lattnerfc24e832004-08-01 03:23:34 +0000207// DAG node definitions used by the instruction selector.
Chris Lattner0d74deb2003-08-04 21:07:37 +0000208//
Chris Lattnerfc24e832004-08-01 03:23:34 +0000209// NOTE: all of this is a work-in-progress and should be ignored for now.
210//
Chris Lattneraa6a8ab2004-08-15 23:02:34 +0000211/*
Chris Lattnerfc24e832004-08-01 03:23:34 +0000212class Expander<dag pattern, list<dag> result> {
213 dag Pattern = pattern;
214 list<dag> Result = result;
215}
216
Chris Lattnereaa5b962003-08-07 13:52:22 +0000217class DagNodeValType;
Chris Lattner572c69e2003-08-15 04:35:14 +0000218def DNVT_any : DagNodeValType; // No constraint on tree node
Chris Lattnereaa5b962003-08-07 13:52:22 +0000219def DNVT_void : DagNodeValType; // Tree node always returns void
220def DNVT_val : DagNodeValType; // A non-void type
221def DNVT_arg0 : DagNodeValType; // Tree node returns same type as Arg0
Chris Lattner6088a0b2003-08-11 21:29:40 +0000222def DNVT_arg1 : DagNodeValType; // Tree node returns same type as Arg1
Chris Lattnereaa5b962003-08-07 13:52:22 +0000223def DNVT_ptr : DagNodeValType; // The target pointer type
Chris Lattner58dc2182003-08-12 04:28:21 +0000224def DNVT_i8 : DagNodeValType; // Always have an i8 value
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000225
Chris Lattnereaa5b962003-08-07 13:52:22 +0000226class DagNode<DagNodeValType ret, list<DagNodeValType> args> {
227 DagNodeValType RetType = ret;
228 list<DagNodeValType> ArgTypes = args;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000229 string EnumName = ?;
230}
231
232// BuiltinDagNodes are built into the instruction selector and correspond to
233// enum values.
Chris Lattnereaa5b962003-08-07 13:52:22 +0000234class BuiltinDagNode<DagNodeValType Ret, list<DagNodeValType> Args,
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000235 string Ename> : DagNode<Ret, Args> {
236 let EnumName = Ename;
237}
238
239// Magic nodes...
Chris Lattner572c69e2003-08-15 04:35:14 +0000240def Void : RegisterClass<isVoid,0,[]> { let isDummyClass = 1; }
241def set : DagNode<DNVT_void, [DNVT_val, DNVT_arg0]>;
242def chain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void], "ChainNode">;
243def blockchain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void],
244 "BlockChainNode">;
245def ChainExpander : Expander<(chain Void, Void), []>;
246def BlockChainExpander : Expander<(blockchain Void, Void), []>;
247
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000248
249// Terminals...
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000250def imm : BuiltinDagNode<DNVT_val, [], "Constant">;
251def frameidx : BuiltinDagNode<DNVT_ptr, [], "FrameIndex">;
252def basicblock : BuiltinDagNode<DNVT_ptr, [], "BasicBlock">;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000253
254// Arithmetic...
Chris Lattner6088a0b2003-08-11 21:29:40 +0000255def plus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Plus">;
256def minus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Minus">;
257def times : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Times">;
258def sdiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SDiv">;
259def udiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "UDiv">;
260def srem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SRem">;
261def urem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "URem">;
262def and : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "And">;
263def or : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Or">;
264def xor : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Xor">;
Chris Lattnerc914a482003-08-11 15:23:05 +0000265
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000266// Comparisons...
Chris Lattner58dc2182003-08-12 04:28:21 +0000267def seteq : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetEQ">;
268def setne : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetNE">;
269def setlt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLT">;
270def setle : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLE">;
271def setgt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGT">;
272def setge : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGE">;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000273
Chris Lattner6088a0b2003-08-11 21:29:40 +0000274def load : BuiltinDagNode<DNVT_val, [DNVT_ptr], "Load">;
275//def store : BuiltinDagNode<DNVT_Void, [DNVT_ptr, DNVT_val]>;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000276
277// Other...
Chris Lattnereaa5b962003-08-07 13:52:22 +0000278def ret : BuiltinDagNode<DNVT_void, [DNVT_val], "Ret">;
279def retvoid : BuiltinDagNode<DNVT_void, [], "RetVoid">;
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000280def br : BuiltinDagNode<DNVT_void, [DNVT_ptr], "Br">;
Chris Lattner58dc2182003-08-12 04:28:21 +0000281def brcond : BuiltinDagNode<DNVT_void, [DNVT_i8, DNVT_ptr, DNVT_ptr],
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000282 "BrCond">;
Chris Lattnereaa5b962003-08-07 13:52:22 +0000283
Chris Lattner572c69e2003-08-15 04:35:14 +0000284def unspec1 : BuiltinDagNode<DNVT_any , [DNVT_val], "Unspec1">;
285def unspec2 : BuiltinDagNode<DNVT_any , [DNVT_val, DNVT_val], "Unspec2">;
286
Chris Lattnereaa5b962003-08-07 13:52:22 +0000287//===----------------------------------------------------------------------===//
288// DAG nonterminals definitions used by the instruction selector...
289//
290class Nonterminal<dag pattern> {
291 dag Pattern = pattern;
292 bit BuiltIn = 0;
293}
294
Chris Lattneraa6a8ab2004-08-15 23:02:34 +0000295*/