blob: 7c6ecc387bef76da66fca52b892041bde06ec0e1 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Eli Bendersky264cd462014-03-31 15:56:26 +000053void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000054void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Justin Holewinski3d140fc2014-11-05 18:19:30 +000055void initializeNVPTXLowerStructArgsPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000056}
57
Justin Holewinskiae556d32012-05-04 20:18:50 +000058extern "C" void LLVMInitializeNVPTXTarget() {
59 // Register the target.
60 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
61 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
62
Justin Holewinskib94bd052013-03-30 14:29:25 +000063 // FIXME: This pass is really intended to be invoked during IR optimization,
64 // but it's very NVPTX-specific.
65 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000066 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000067 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000068 initializeNVPTXFavorNonGenericAddrSpacesPass(
69 *PassRegistry::getPassRegistry());
Justin Holewinski3d140fc2014-11-05 18:19:30 +000070 initializeNVPTXLowerStructArgsPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000071}
72
Eric Christopher8b770652015-01-26 19:03:15 +000073static std::string computeDataLayout(bool is64Bit) {
74 std::string Ret = "e";
75
76 if (!is64Bit)
77 Ret += "-p:32:32";
78
79 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
80
81 return Ret;
82}
83
Eric Christophera1869462014-06-27 01:27:06 +000084NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT,
85 StringRef CPU, StringRef FS,
86 const TargetOptions &Options,
87 Reloc::Model RM, CodeModel::Model CM,
88 CodeGenOpt::Level OL, bool is64bit)
Eric Christopher6aad8b12015-02-19 00:08:14 +000089 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL), is64bit(is64bit),
Aditya Nandakumara2719322014-11-13 09:26:31 +000090 TLOF(make_unique<NVPTXTargetObjectFile>()),
Eric Christopher6aad8b12015-02-19 00:08:14 +000091 DL(computeDataLayout(is64bit)), Subtarget(TT, CPU, FS, *this, is64bit) {
92 if (Triple(TT).getOS() == Triple::NVCL)
93 drvInterface = NVPTX::NVCL;
94 else
95 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +000096 initAsmInfo();
97}
Justin Holewinskiae556d32012-05-04 20:18:50 +000098
Reid Kleckner357600e2014-11-20 23:37:18 +000099NVPTXTargetMachine::~NVPTXTargetMachine() {}
100
Justin Holewinskiae556d32012-05-04 20:18:50 +0000101void NVPTXTargetMachine32::anchor() {}
102
Justin Holewinski0497ab12013-03-30 14:29:21 +0000103NVPTXTargetMachine32::NVPTXTargetMachine32(
104 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
105 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
106 CodeGenOpt::Level OL)
107 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108
109void NVPTXTargetMachine64::anchor() {}
110
Justin Holewinski0497ab12013-03-30 14:29:21 +0000111NVPTXTargetMachine64::NVPTXTargetMachine64(
112 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
113 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
114 CodeGenOpt::Level OL)
115 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000117namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000118class NVPTXPassConfig : public TargetPassConfig {
119public:
120 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000121 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 NVPTXTargetMachine &getNVPTXTargetMachine() const {
124 return getTM<NVPTXTargetMachine>();
125 }
126
Craig Topper2865c982014-04-29 07:57:44 +0000127 void addIRPasses() override;
128 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000129 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000130 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000131
Craig Topper2865c982014-04-29 07:57:44 +0000132 FunctionPass *createTargetRegisterAllocator(bool) override;
133 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
134 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000135};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000136} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000137
138TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
139 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
140 return PassConfig;
141}
142
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000143TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
144 return TargetIRAnalysis(
145 [this](Function &) { return TargetTransformInfo(NVPTXTTIImpl(this)); });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000146}
147
Justin Holewinski01f89f02013-05-20 12:13:32 +0000148void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000149 // The following passes are known to not play well with virtual regs hanging
150 // around after register allocation (which in our case, is *all* registers).
151 // We explicitly disable them here. We do, however, need some functionality
152 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
153 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
154 disablePass(&PrologEpilogCodeInserterID);
155 disablePass(&MachineCopyPropagationID);
156 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000157 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000158
Justin Holewinski30d56a72014-04-09 15:39:15 +0000159 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000160 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000161 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000162 addPass(createGenericToNVVMPass());
Eli Benderskybbef1722014-04-03 21:18:25 +0000163 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Jingyue Wud7966ff2015-02-03 19:37:06 +0000164 addPass(createStraightLineStrengthReducePass());
Eli Benderskya108a652014-05-01 18:38:36 +0000165 addPass(createSeparateConstOffsetFromGEPPass());
166 // The SeparateConstOffsetFromGEP pass creates variadic bases that can be used
167 // by multiple GEPs. Run GVN or EarlyCSE to really reuse them. GVN generates
168 // significantly better code than EarlyCSE for some of our benchmarks.
169 if (getOptLevel() == CodeGenOpt::Aggressive)
170 addPass(createGVNPass());
171 else
172 addPass(createEarlyCSEPass());
173 // Both FavorNonGenericAddrSpaces and SeparateConstOffsetFromGEP may leave
174 // some dead code. We could remove dead code in an ad-hoc manner, but that
175 // requires manual work and might be error-prone.
176 //
177 // The FavorNonGenericAddrSpaces pass shortcuts unnecessary addrspacecasts,
178 // and leave them unused.
179 //
180 // SeparateConstOffsetFromGEP rebuilds a new index from the old index, and the
181 // old index and some of its intermediate results may become unused.
Eli Benderskybbef1722014-04-03 21:18:25 +0000182 addPass(createDeadCodeEliminationPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000183}
184
Justin Holewinskiae556d32012-05-04 20:18:50 +0000185bool NVPTXPassConfig::addInstSelector() {
Justin Holewinski30d56a72014-04-09 15:39:15 +0000186 const NVPTXSubtarget &ST =
187 getTM<NVPTXTargetMachine>().getSubtarget<NVPTXSubtarget>();
188
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000189 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000190 addPass(createAllocaHoisting());
191 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000192
193 if (!ST.hasImageHandles())
194 addPass(createNVPTXReplaceImageHandlesPass());
195
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196 return false;
197}
198
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000199void NVPTXPassConfig::addPostRegAlloc() {
200 addPass(createNVPTXPrologEpilogPass(), false);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000201}
202
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000203FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000204 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000205}
206
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000207void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000208 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000209 addPass(&PHIEliminationID);
210 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000211}
212
213void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000214 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000215
216 addPass(&ProcessImplicitDefsID);
217 addPass(&LiveVariablesID);
218 addPass(&MachineLoopInfoID);
219 addPass(&PHIEliminationID);
220
221 addPass(&TwoAddressInstructionPassID);
222 addPass(&RegisterCoalescerID);
223
224 // PreRA instruction scheduling.
225 if (addPass(&MachineSchedulerID))
226 printAndVerify("After Machine Scheduling");
227
228
229 addPass(&StackSlotColoringID);
230
231 // FIXME: Needs physical registers
232 //addPass(&PostRAMachineLICMID);
233
234 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000235}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000236
237void NVPTXPassConfig::addMachineSSAOptimization() {
238 // Pre-ra tail duplication.
239 if (addPass(&EarlyTailDuplicateID))
240 printAndVerify("After Pre-RegAlloc TailDuplicate");
241
242 // Optimize PHIs before DCE: removing dead PHI cycles may make more
243 // instructions dead.
244 addPass(&OptimizePHIsID);
245
246 // This pass merges large allocas. StackSlotColoring is a different pass
247 // which merges spill slots.
248 addPass(&StackColoringID);
249
250 // If the target requests it, assign local variables to stack slots relative
251 // to one another and simplify frame index references where possible.
252 addPass(&LocalStackSlotAllocationID);
253
254 // With optimization, dead code should already be eliminated. However
255 // there is one known exception: lowered code for arguments that are only
256 // used by tail calls, where the tail calls reuse the incoming stack
257 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
258 addPass(&DeadMachineInstructionElimID);
259 printAndVerify("After codegen DCE pass");
260
261 // Allow targets to insert passes that improve instruction level parallelism,
262 // like if-conversion. Such passes will typically need dominator trees and
263 // loop info, just like LICM and CSE below.
264 if (addILPOpts())
265 printAndVerify("After ILP optimizations");
266
267 addPass(&MachineLICMID);
268 addPass(&MachineCSEID);
269
270 addPass(&MachineSinkingID);
271 printAndVerify("After Machine LICM, CSE and Sinking passes");
272
273 addPass(&PeepholeOptimizerID);
274 printAndVerify("After codegen peephole optimization pass");
275}