blob: 6e99c37c2bc7df95d47fb83e5ecbf33175b6d0f5 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86Disassembler.cpp - Disassembler for x86 and x86_64 -------------===//
Daniel Dunbar900f2ce2009-11-25 06:53:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Sean Callanan04cc3072009-12-19 02:59:52 +00009//
10// This file is part of the X86 Disassembler.
11// It contains code to translate the data produced by the decoder into
12// MCInsts.
13// Documentation for the disassembler can be found in X86Disassembler.h.
14//
15//===----------------------------------------------------------------------===//
16
17#include "X86Disassembler.h"
18#include "X86DisassemblerDecoder.h"
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000019#include "llvm/MC/MCContext.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/MC/MCDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCExpr.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000022#include "llvm/MC/MCInst.h"
Benjamin Kramer478e8de2012-02-11 14:50:54 +000023#include "llvm/MC/MCInstrInfo.h"
James Molloy4c493e82011-09-07 17:24:38 +000024#include "llvm/MC/MCSubtargetInfo.h"
Sean Callanan010b3732010-04-02 21:23:51 +000025#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000027#include "llvm/Support/raw_ostream.h"
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000028
Chandler Carruthd174b722014-04-22 02:03:14 +000029using namespace llvm;
30using namespace llvm::X86Disassembler;
31
32#define DEBUG_TYPE "x86-disassembler"
33
Evan Chengd9997ac2011-06-27 18:32:37 +000034#define GET_REGINFO_ENUM
35#include "X86GenRegisterInfo.inc"
Kevin Enderby5b03f722011-09-02 20:01:23 +000036#define GET_INSTRINFO_ENUM
37#include "X86GenInstrInfo.inc"
David Woodhouse7dd21822014-01-20 12:02:31 +000038#define GET_SUBTARGETINFO_ENUM
39#include "X86GenSubtargetInfo.inc"
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000040
Richard Smith89ee75d2014-04-20 21:07:34 +000041void llvm::X86Disassembler::Debug(const char *file, unsigned line,
42 const char *s) {
Sean Callanan010b3732010-04-02 21:23:51 +000043 dbgs() << file << ":" << line << ": " << s;
44}
45
Richard Smith89ee75d2014-04-20 21:07:34 +000046const char *llvm::X86Disassembler::GetInstrName(unsigned Opcode,
47 const void *mii) {
Benjamin Kramer478e8de2012-02-11 14:50:54 +000048 const MCInstrInfo *MII = static_cast<const MCInstrInfo *>(mii);
49 return MII->getName(Opcode);
50}
51
Richard Smith89ee75d2014-04-20 21:07:34 +000052#define debug(s) DEBUG(Debug(__FILE__, __LINE__, s));
Sean Callanan010b3732010-04-02 21:23:51 +000053
Michael Liao5bf95782014-12-04 05:20:33 +000054namespace llvm {
55
Sean Callanan04cc3072009-12-19 02:59:52 +000056// Fill-ins to make the compiler happy. These constants are never actually
57// assigned; they are just filler to make an automatically-generated switch
58// statement work.
59namespace X86 {
60 enum {
61 BX_SI = 500,
62 BX_DI = 501,
63 BP_SI = 502,
64 BP_DI = 503,
65 sib = 504,
66 sib64 = 505
67 };
68}
69
Sean Callanan5c8f4cd2009-12-22 01:11:26 +000070extern Target TheX86_32Target, TheX86_64Target;
71
Sean Callanan04cc3072009-12-19 02:59:52 +000072}
73
Sean Callanan010b3732010-04-02 21:23:51 +000074static bool translateInstruction(MCInst &target,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000075 InternalInstruction &source,
76 const MCDisassembler *Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +000077
Lang Hames0563ca12014-04-13 04:09:16 +000078X86GenericDisassembler::X86GenericDisassembler(
79 const MCSubtargetInfo &STI,
Lang Hamesa1bc0f52014-04-15 04:40:56 +000080 MCContext &Ctx,
Lang Hames0563ca12014-04-13 04:09:16 +000081 std::unique_ptr<const MCInstrInfo> MII)
Lang Hamesa1bc0f52014-04-15 04:40:56 +000082 : MCDisassembler(STI, Ctx), MII(std::move(MII)) {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000083 const FeatureBitset &FB = STI.getFeatureBits();
84 if (FB[X86::Mode16Bit]) {
David Woodhouse7dd21822014-01-20 12:02:31 +000085 fMode = MODE_16BIT;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000086 return;
87 } else if (FB[X86::Mode32Bit]) {
David Woodhouse7dd21822014-01-20 12:02:31 +000088 fMode = MODE_32BIT;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000089 return;
90 } else if (FB[X86::Mode64Bit]) {
David Woodhouse7dd21822014-01-20 12:02:31 +000091 fMode = MODE_64BIT;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000092 return;
David Woodhouse7dd21822014-01-20 12:02:31 +000093 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +000094
95 llvm_unreachable("Invalid CPU mode");
David Woodhouse7dd21822014-01-20 12:02:31 +000096}
Sean Callanan04cc3072009-12-19 02:59:52 +000097
Rafael Espindola7fc5b872014-11-12 02:04:27 +000098struct Region {
99 ArrayRef<uint8_t> Bytes;
100 uint64_t Base;
101 Region(ArrayRef<uint8_t> Bytes, uint64_t Base) : Bytes(Bytes), Base(Base) {}
102};
103
104/// A callback function that wraps the readByte method from Region.
Sean Callanan04cc3072009-12-19 02:59:52 +0000105///
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000106/// @param Arg - The generic callback parameter. In this case, this should
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000107/// be a pointer to a Region.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000108/// @param Byte - A pointer to the byte to be read.
109/// @param Address - The address to be read.
110static int regionReader(const void *Arg, uint8_t *Byte, uint64_t Address) {
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000111 auto *R = static_cast<const Region *>(Arg);
112 ArrayRef<uint8_t> Bytes = R->Bytes;
113 unsigned Index = Address - R->Base;
114 if (Bytes.size() <= Index)
115 return -1;
116 *Byte = Bytes[Index];
117 return 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000118}
119
120/// logger - a callback function that wraps the operator<< method from
121/// raw_ostream.
122///
123/// @param arg - The generic callback parameter. This should be a pointe
124/// to a raw_ostream.
125/// @param log - A string to be logged. logger() adds a newline.
126static void logger(void* arg, const char* log) {
127 if (!arg)
128 return;
Michael Liao5bf95782014-12-04 05:20:33 +0000129
Sean Callanan04cc3072009-12-19 02:59:52 +0000130 raw_ostream &vStream = *(static_cast<raw_ostream*>(arg));
131 vStream << log << "\n";
Michael Liao5bf95782014-12-04 05:20:33 +0000132}
133
Sean Callanan04cc3072009-12-19 02:59:52 +0000134//
135// Public interface for the disassembler
136//
137
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000138MCDisassembler::DecodeStatus X86GenericDisassembler::getInstruction(
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000139 MCInst &Instr, uint64_t &Size, ArrayRef<uint8_t> Bytes, uint64_t Address,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000140 raw_ostream &VStream, raw_ostream &CStream) const {
141 CommentStream = &CStream;
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000142
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000143 InternalInstruction InternalInstr;
Benjamin Kramere5e189f2011-09-21 21:47:35 +0000144
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000145 dlog_t LoggerFn = logger;
146 if (&VStream == &nulls())
147 LoggerFn = nullptr; // Disable logging completely if it's going to nulls().
Sean Callanan04cc3072009-12-19 02:59:52 +0000148
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000149 Region R(Bytes, Address);
150
151 int Ret = decodeInstruction(&InternalInstr, regionReader, (const void *)&R,
152 LoggerFn, (void *)&VStream,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000153 (const void *)MII.get(), Address, fMode);
154
155 if (Ret) {
156 Size = InternalInstr.readerCursor - Address;
Owen Andersona4043c42011-08-17 17:44:15 +0000157 return Fail;
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000158 } else {
159 Size = InternalInstr.length;
160 return (!translateInstruction(Instr, InternalInstr, this)) ? Success : Fail;
Sean Callanan04cc3072009-12-19 02:59:52 +0000161 }
162}
163
164//
165// Private code that translates from struct InternalInstructions to MCInsts.
166//
167
168/// translateRegister - Translates an internal register to the appropriate LLVM
169/// register, and appends it as an operand to an MCInst.
170///
171/// @param mcInst - The MCInst to append to.
172/// @param reg - The Reg to append.
173static void translateRegister(MCInst &mcInst, Reg reg) {
174#define ENTRY(x) X86::x,
175 uint8_t llvmRegnums[] = {
176 ALL_REGS
177 0
178 };
179#undef ENTRY
180
181 uint8_t llvmRegnum = llvmRegnums[reg];
Jim Grosbache9119e42015-05-13 18:37:00 +0000182 mcInst.addOperand(MCOperand::createReg(llvmRegnum));
Sean Callanan04cc3072009-12-19 02:59:52 +0000183}
184
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000185/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
Michael Liao5bf95782014-12-04 05:20:33 +0000186/// immediate Value in the MCInst.
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000187///
188/// @param Value - The immediate Value, has had any PC adjustment made by
189/// the caller.
190/// @param isBranch - If the instruction is a branch instruction
191/// @param Address - The starting address of the instruction
192/// @param Offset - The byte offset to this immediate in the instruction
193/// @param Width - The byte width of this immediate in the instruction
194///
195/// If the getOpInfo() function was set when setupForSymbolicDisassembly() was
196/// called then that function is called to get any symbolic information for the
197/// immediate in the instruction using the Address, Offset and Width. If that
Michael Liao5bf95782014-12-04 05:20:33 +0000198/// returns non-zero then the symbolic information it returns is used to create
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000199/// an MCExpr and that is added as an operand to the MCInst. If getOpInfo()
200/// returns zero and isBranch is true then a symbol look up for immediate Value
201/// is done and if a symbol is found an MCExpr is created with that, else
202/// an MCExpr with the immediate Value is created. This function returns true
203/// if it adds an operand to the MCInst and false otherwise.
204static bool tryAddingSymbolicOperand(int64_t Value, bool isBranch,
205 uint64_t Address, uint64_t Offset,
Michael Liao5bf95782014-12-04 05:20:33 +0000206 uint64_t Width, MCInst &MI,
207 const MCDisassembler *Dis) {
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000208 return Dis->tryAddingSymbolicOperand(MI, Value, Address, isBranch,
209 Offset, Width);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000210}
211
Kevin Enderbyb119c082012-02-29 22:58:34 +0000212/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
213/// referenced by a load instruction with the base register that is the rip.
214/// These can often be addresses in a literal pool. The Address of the
215/// instruction and its immediate Value are used to determine the address
216/// being referenced in the literal pool entry. The SymbolLookUp call back will
Michael Liao5bf95782014-12-04 05:20:33 +0000217/// return a pointer to a literal 'C' string if the referenced address is an
Kevin Enderbyb119c082012-02-29 22:58:34 +0000218/// address into a section with 'C' string literals.
219static void tryAddingPcLoadReferenceComment(uint64_t Address, uint64_t Value,
220 const void *Decoder) {
221 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
Ahmed Bougachaad1084d2013-05-24 00:39:57 +0000222 Dis->tryAddingPcLoadReferenceComment(Value, Address);
Kevin Enderbyb119c082012-02-29 22:58:34 +0000223}
224
Craig Topper35da3d12014-01-16 07:36:58 +0000225static const uint8_t segmentRegnums[SEG_OVERRIDE_max] = {
226 0, // SEG_OVERRIDE_NONE
227 X86::CS,
228 X86::SS,
229 X86::DS,
230 X86::ES,
231 X86::FS,
232 X86::GS
233};
234
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000235/// translateSrcIndex - Appends a source index operand to an MCInst.
236///
237/// @param mcInst - The MCInst to append to.
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000238/// @param insn - The internal instruction.
239static bool translateSrcIndex(MCInst &mcInst, InternalInstruction &insn) {
240 unsigned baseRegNo;
241
242 if (insn.mode == MODE_64BIT)
243 baseRegNo = insn.prefixPresent[0x67] ? X86::ESI : X86::RSI;
244 else if (insn.mode == MODE_32BIT)
245 baseRegNo = insn.prefixPresent[0x67] ? X86::SI : X86::ESI;
David Woodhousefee418c2014-01-22 15:31:29 +0000246 else {
247 assert(insn.mode == MODE_16BIT);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000248 baseRegNo = insn.prefixPresent[0x67] ? X86::ESI : X86::SI;
David Woodhousefee418c2014-01-22 15:31:29 +0000249 }
Jim Grosbache9119e42015-05-13 18:37:00 +0000250 MCOperand baseReg = MCOperand::createReg(baseRegNo);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000251 mcInst.addOperand(baseReg);
252
253 MCOperand segmentReg;
Jim Grosbache9119e42015-05-13 18:37:00 +0000254 segmentReg = MCOperand::createReg(segmentRegnums[insn.segmentOverride]);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000255 mcInst.addOperand(segmentReg);
256 return false;
257}
258
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000259/// translateDstIndex - Appends a destination index operand to an MCInst.
260///
261/// @param mcInst - The MCInst to append to.
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000262/// @param insn - The internal instruction.
263
264static bool translateDstIndex(MCInst &mcInst, InternalInstruction &insn) {
265 unsigned baseRegNo;
266
267 if (insn.mode == MODE_64BIT)
268 baseRegNo = insn.prefixPresent[0x67] ? X86::EDI : X86::RDI;
269 else if (insn.mode == MODE_32BIT)
270 baseRegNo = insn.prefixPresent[0x67] ? X86::DI : X86::EDI;
David Woodhousefee418c2014-01-22 15:31:29 +0000271 else {
272 assert(insn.mode == MODE_16BIT);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000273 baseRegNo = insn.prefixPresent[0x67] ? X86::EDI : X86::DI;
David Woodhousefee418c2014-01-22 15:31:29 +0000274 }
Jim Grosbache9119e42015-05-13 18:37:00 +0000275 MCOperand baseReg = MCOperand::createReg(baseRegNo);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000276 mcInst.addOperand(baseReg);
277 return false;
278}
279
Sean Callanan04cc3072009-12-19 02:59:52 +0000280/// translateImmediate - Appends an immediate operand to an MCInst.
281///
282/// @param mcInst - The MCInst to append to.
283/// @param immediate - The immediate value to append.
Sean Callanan4cd930f2010-05-05 22:47:27 +0000284/// @param operand - The operand, as stored in the descriptor table.
285/// @param insn - The internal instruction.
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000286static void translateImmediate(MCInst &mcInst, uint64_t immediate,
287 const OperandSpecifier &operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000288 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000289 const MCDisassembler *Dis) {
Sean Callanan4cd930f2010-05-05 22:47:27 +0000290 // Sign-extend the immediate if necessary.
291
Craig Topper6dedbae2012-03-04 02:16:41 +0000292 OperandType type = (OperandType)operand.type;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000293
Kevin Enderbyec4bd312012-04-18 23:12:11 +0000294 bool isBranch = false;
295 uint64_t pcrel = 0;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000296 if (type == TYPE_RELv) {
Kevin Enderbyec4bd312012-04-18 23:12:11 +0000297 isBranch = true;
298 pcrel = insn.startLocation +
Kevin Enderby216ac312012-07-24 21:40:01 +0000299 insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000300 switch (insn.displacementSize) {
301 default:
302 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000303 case 1:
Craig Topper18854172013-08-25 22:23:38 +0000304 if(immediate & 0x80)
305 immediate |= ~(0xffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000306 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000307 case 2:
Craig Topper18854172013-08-25 22:23:38 +0000308 if(immediate & 0x8000)
309 immediate |= ~(0xffffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000310 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000311 case 4:
Craig Topper18854172013-08-25 22:23:38 +0000312 if(immediate & 0x80000000)
313 immediate |= ~(0xffffffffull);
Sean Callanan4cd930f2010-05-05 22:47:27 +0000314 break;
Sean Callanan5e8603d2011-02-21 21:55:05 +0000315 case 8:
Sean Callanan4cd930f2010-05-05 22:47:27 +0000316 break;
317 }
318 }
Kevin Enderby5b03f722011-09-02 20:01:23 +0000319 // By default sign-extend all X86 immediates based on their encoding.
320 else if (type == TYPE_IMM8 || type == TYPE_IMM16 || type == TYPE_IMM32 ||
Elena Demikhovsky8ac0bf92014-04-23 07:21:04 +0000321 type == TYPE_IMM64 || type == TYPE_IMMv) {
Kevin Enderby5b03f722011-09-02 20:01:23 +0000322 switch (operand.encoding) {
323 default:
324 break;
325 case ENCODING_IB:
Craig Topper620b50c2015-01-21 08:15:54 +0000326 if(immediate & 0x80)
327 immediate |= ~(0xffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000328 break;
329 case ENCODING_IW:
Craig Topper18854172013-08-25 22:23:38 +0000330 if(immediate & 0x8000)
331 immediate |= ~(0xffffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000332 break;
333 case ENCODING_ID:
Craig Topper18854172013-08-25 22:23:38 +0000334 if(immediate & 0x80000000)
335 immediate |= ~(0xffffffffull);
Kevin Enderby5b03f722011-09-02 20:01:23 +0000336 break;
337 case ENCODING_IO:
Kevin Enderby5b03f722011-09-02 20:01:23 +0000338 break;
339 }
Craig Topperee9eef22014-12-26 06:36:28 +0000340 } else if (type == TYPE_IMM3) {
341 // Check for immediates that printSSECC can't handle.
342 if (immediate >= 8) {
343 unsigned NewOpc;
344 switch (mcInst.getOpcode()) {
345 default: llvm_unreachable("unexpected opcode");
Craig Topper916708f2015-02-13 07:42:25 +0000346 case X86::CMPPDrmi: NewOpc = X86::CMPPDrmi_alt; break;
347 case X86::CMPPDrri: NewOpc = X86::CMPPDrri_alt; break;
348 case X86::CMPPSrmi: NewOpc = X86::CMPPSrmi_alt; break;
349 case X86::CMPPSrri: NewOpc = X86::CMPPSrri_alt; break;
350 case X86::CMPSDrm: NewOpc = X86::CMPSDrm_alt; break;
351 case X86::CMPSDrr: NewOpc = X86::CMPSDrr_alt; break;
352 case X86::CMPSSrm: NewOpc = X86::CMPSSrm_alt; break;
353 case X86::CMPSSrr: NewOpc = X86::CMPSSrr_alt; break;
354 case X86::VPCOMBri: NewOpc = X86::VPCOMBri_alt; break;
355 case X86::VPCOMBmi: NewOpc = X86::VPCOMBmi_alt; break;
356 case X86::VPCOMWri: NewOpc = X86::VPCOMWri_alt; break;
357 case X86::VPCOMWmi: NewOpc = X86::VPCOMWmi_alt; break;
358 case X86::VPCOMDri: NewOpc = X86::VPCOMDri_alt; break;
359 case X86::VPCOMDmi: NewOpc = X86::VPCOMDmi_alt; break;
360 case X86::VPCOMQri: NewOpc = X86::VPCOMQri_alt; break;
361 case X86::VPCOMQmi: NewOpc = X86::VPCOMQmi_alt; break;
362 case X86::VPCOMUBri: NewOpc = X86::VPCOMUBri_alt; break;
363 case X86::VPCOMUBmi: NewOpc = X86::VPCOMUBmi_alt; break;
364 case X86::VPCOMUWri: NewOpc = X86::VPCOMUWri_alt; break;
365 case X86::VPCOMUWmi: NewOpc = X86::VPCOMUWmi_alt; break;
366 case X86::VPCOMUDri: NewOpc = X86::VPCOMUDri_alt; break;
367 case X86::VPCOMUDmi: NewOpc = X86::VPCOMUDmi_alt; break;
368 case X86::VPCOMUQri: NewOpc = X86::VPCOMUQri_alt; break;
369 case X86::VPCOMUQmi: NewOpc = X86::VPCOMUQmi_alt; break;
Craig Topperee9eef22014-12-26 06:36:28 +0000370 }
371 // Switch opcode to the one that doesn't get special printing.
372 mcInst.setOpcode(NewOpc);
373 }
374 } else if (type == TYPE_IMM5) {
375 // Check for immediates that printAVXCC can't handle.
376 if (immediate >= 32) {
377 unsigned NewOpc;
378 switch (mcInst.getOpcode()) {
379 default: llvm_unreachable("unexpected opcode");
Craig Topper09b27e72015-03-02 00:22:29 +0000380 case X86::VCMPPDrmi: NewOpc = X86::VCMPPDrmi_alt; break;
381 case X86::VCMPPDrri: NewOpc = X86::VCMPPDrri_alt; break;
382 case X86::VCMPPSrmi: NewOpc = X86::VCMPPSrmi_alt; break;
383 case X86::VCMPPSrri: NewOpc = X86::VCMPPSrri_alt; break;
384 case X86::VCMPSDrm: NewOpc = X86::VCMPSDrm_alt; break;
385 case X86::VCMPSDrr: NewOpc = X86::VCMPSDrr_alt; break;
386 case X86::VCMPSSrm: NewOpc = X86::VCMPSSrm_alt; break;
387 case X86::VCMPSSrr: NewOpc = X86::VCMPSSrr_alt; break;
388 case X86::VCMPPDYrmi: NewOpc = X86::VCMPPDYrmi_alt; break;
389 case X86::VCMPPDYrri: NewOpc = X86::VCMPPDYrri_alt; break;
390 case X86::VCMPPSYrmi: NewOpc = X86::VCMPPSYrmi_alt; break;
391 case X86::VCMPPSYrri: NewOpc = X86::VCMPPSYrri_alt; break;
392 case X86::VCMPPDZrmi: NewOpc = X86::VCMPPDZrmi_alt; break;
393 case X86::VCMPPDZrri: NewOpc = X86::VCMPPDZrri_alt; break;
394 case X86::VCMPPDZrrib: NewOpc = X86::VCMPPDZrrib_alt; break;
395 case X86::VCMPPSZrmi: NewOpc = X86::VCMPPSZrmi_alt; break;
396 case X86::VCMPPSZrri: NewOpc = X86::VCMPPSZrri_alt; break;
397 case X86::VCMPPSZrrib: NewOpc = X86::VCMPPSZrrib_alt; break;
398 case X86::VCMPSDZrm: NewOpc = X86::VCMPSDZrmi_alt; break;
399 case X86::VCMPSDZrr: NewOpc = X86::VCMPSDZrri_alt; break;
400 case X86::VCMPSSZrm: NewOpc = X86::VCMPSSZrmi_alt; break;
401 case X86::VCMPSSZrr: NewOpc = X86::VCMPSSZrri_alt; break;
Craig Topperee9eef22014-12-26 06:36:28 +0000402 }
403 // Switch opcode to the one that doesn't get special printing.
404 mcInst.setOpcode(NewOpc);
405 }
Craig Topper7d3c6d32015-01-28 10:09:56 +0000406 } else if (type == TYPE_AVX512ICC) {
407 if (immediate >= 8 || ((immediate & 0x3) == 3)) {
408 unsigned NewOpc;
409 switch (mcInst.getOpcode()) {
410 default: llvm_unreachable("unexpected opcode");
411 case X86::VPCMPBZ128rmi: NewOpc = X86::VPCMPBZ128rmi_alt; break;
412 case X86::VPCMPBZ128rmik: NewOpc = X86::VPCMPBZ128rmik_alt; break;
413 case X86::VPCMPBZ128rri: NewOpc = X86::VPCMPBZ128rri_alt; break;
414 case X86::VPCMPBZ128rrik: NewOpc = X86::VPCMPBZ128rrik_alt; break;
415 case X86::VPCMPBZ256rmi: NewOpc = X86::VPCMPBZ256rmi_alt; break;
416 case X86::VPCMPBZ256rmik: NewOpc = X86::VPCMPBZ256rmik_alt; break;
417 case X86::VPCMPBZ256rri: NewOpc = X86::VPCMPBZ256rri_alt; break;
418 case X86::VPCMPBZ256rrik: NewOpc = X86::VPCMPBZ256rrik_alt; break;
419 case X86::VPCMPBZrmi: NewOpc = X86::VPCMPBZrmi_alt; break;
420 case X86::VPCMPBZrmik: NewOpc = X86::VPCMPBZrmik_alt; break;
421 case X86::VPCMPBZrri: NewOpc = X86::VPCMPBZrri_alt; break;
422 case X86::VPCMPBZrrik: NewOpc = X86::VPCMPBZrrik_alt; break;
423 case X86::VPCMPDZ128rmi: NewOpc = X86::VPCMPDZ128rmi_alt; break;
424 case X86::VPCMPDZ128rmib: NewOpc = X86::VPCMPDZ128rmib_alt; break;
425 case X86::VPCMPDZ128rmibk: NewOpc = X86::VPCMPDZ128rmibk_alt; break;
426 case X86::VPCMPDZ128rmik: NewOpc = X86::VPCMPDZ128rmik_alt; break;
427 case X86::VPCMPDZ128rri: NewOpc = X86::VPCMPDZ128rri_alt; break;
428 case X86::VPCMPDZ128rrik: NewOpc = X86::VPCMPDZ128rrik_alt; break;
429 case X86::VPCMPDZ256rmi: NewOpc = X86::VPCMPDZ256rmi_alt; break;
430 case X86::VPCMPDZ256rmib: NewOpc = X86::VPCMPDZ256rmib_alt; break;
431 case X86::VPCMPDZ256rmibk: NewOpc = X86::VPCMPDZ256rmibk_alt; break;
432 case X86::VPCMPDZ256rmik: NewOpc = X86::VPCMPDZ256rmik_alt; break;
433 case X86::VPCMPDZ256rri: NewOpc = X86::VPCMPDZ256rri_alt; break;
434 case X86::VPCMPDZ256rrik: NewOpc = X86::VPCMPDZ256rrik_alt; break;
435 case X86::VPCMPDZrmi: NewOpc = X86::VPCMPDZrmi_alt; break;
436 case X86::VPCMPDZrmib: NewOpc = X86::VPCMPDZrmib_alt; break;
437 case X86::VPCMPDZrmibk: NewOpc = X86::VPCMPDZrmibk_alt; break;
438 case X86::VPCMPDZrmik: NewOpc = X86::VPCMPDZrmik_alt; break;
439 case X86::VPCMPDZrri: NewOpc = X86::VPCMPDZrri_alt; break;
440 case X86::VPCMPDZrrik: NewOpc = X86::VPCMPDZrrik_alt; break;
441 case X86::VPCMPQZ128rmi: NewOpc = X86::VPCMPQZ128rmi_alt; break;
442 case X86::VPCMPQZ128rmib: NewOpc = X86::VPCMPQZ128rmib_alt; break;
443 case X86::VPCMPQZ128rmibk: NewOpc = X86::VPCMPQZ128rmibk_alt; break;
444 case X86::VPCMPQZ128rmik: NewOpc = X86::VPCMPQZ128rmik_alt; break;
445 case X86::VPCMPQZ128rri: NewOpc = X86::VPCMPQZ128rri_alt; break;
446 case X86::VPCMPQZ128rrik: NewOpc = X86::VPCMPQZ128rrik_alt; break;
447 case X86::VPCMPQZ256rmi: NewOpc = X86::VPCMPQZ256rmi_alt; break;
448 case X86::VPCMPQZ256rmib: NewOpc = X86::VPCMPQZ256rmib_alt; break;
449 case X86::VPCMPQZ256rmibk: NewOpc = X86::VPCMPQZ256rmibk_alt; break;
450 case X86::VPCMPQZ256rmik: NewOpc = X86::VPCMPQZ256rmik_alt; break;
451 case X86::VPCMPQZ256rri: NewOpc = X86::VPCMPQZ256rri_alt; break;
452 case X86::VPCMPQZ256rrik: NewOpc = X86::VPCMPQZ256rrik_alt; break;
453 case X86::VPCMPQZrmi: NewOpc = X86::VPCMPQZrmi_alt; break;
454 case X86::VPCMPQZrmib: NewOpc = X86::VPCMPQZrmib_alt; break;
455 case X86::VPCMPQZrmibk: NewOpc = X86::VPCMPQZrmibk_alt; break;
456 case X86::VPCMPQZrmik: NewOpc = X86::VPCMPQZrmik_alt; break;
457 case X86::VPCMPQZrri: NewOpc = X86::VPCMPQZrri_alt; break;
458 case X86::VPCMPQZrrik: NewOpc = X86::VPCMPQZrrik_alt; break;
459 case X86::VPCMPUBZ128rmi: NewOpc = X86::VPCMPUBZ128rmi_alt; break;
460 case X86::VPCMPUBZ128rmik: NewOpc = X86::VPCMPUBZ128rmik_alt; break;
461 case X86::VPCMPUBZ128rri: NewOpc = X86::VPCMPUBZ128rri_alt; break;
462 case X86::VPCMPUBZ128rrik: NewOpc = X86::VPCMPUBZ128rrik_alt; break;
463 case X86::VPCMPUBZ256rmi: NewOpc = X86::VPCMPUBZ256rmi_alt; break;
464 case X86::VPCMPUBZ256rmik: NewOpc = X86::VPCMPUBZ256rmik_alt; break;
465 case X86::VPCMPUBZ256rri: NewOpc = X86::VPCMPUBZ256rri_alt; break;
466 case X86::VPCMPUBZ256rrik: NewOpc = X86::VPCMPUBZ256rrik_alt; break;
467 case X86::VPCMPUBZrmi: NewOpc = X86::VPCMPUBZrmi_alt; break;
468 case X86::VPCMPUBZrmik: NewOpc = X86::VPCMPUBZrmik_alt; break;
469 case X86::VPCMPUBZrri: NewOpc = X86::VPCMPUBZrri_alt; break;
470 case X86::VPCMPUBZrrik: NewOpc = X86::VPCMPUBZrrik_alt; break;
471 case X86::VPCMPUDZ128rmi: NewOpc = X86::VPCMPUDZ128rmi_alt; break;
472 case X86::VPCMPUDZ128rmib: NewOpc = X86::VPCMPUDZ128rmib_alt; break;
473 case X86::VPCMPUDZ128rmibk: NewOpc = X86::VPCMPUDZ128rmibk_alt; break;
474 case X86::VPCMPUDZ128rmik: NewOpc = X86::VPCMPUDZ128rmik_alt; break;
475 case X86::VPCMPUDZ128rri: NewOpc = X86::VPCMPUDZ128rri_alt; break;
476 case X86::VPCMPUDZ128rrik: NewOpc = X86::VPCMPUDZ128rrik_alt; break;
477 case X86::VPCMPUDZ256rmi: NewOpc = X86::VPCMPUDZ256rmi_alt; break;
478 case X86::VPCMPUDZ256rmib: NewOpc = X86::VPCMPUDZ256rmib_alt; break;
479 case X86::VPCMPUDZ256rmibk: NewOpc = X86::VPCMPUDZ256rmibk_alt; break;
480 case X86::VPCMPUDZ256rmik: NewOpc = X86::VPCMPUDZ256rmik_alt; break;
481 case X86::VPCMPUDZ256rri: NewOpc = X86::VPCMPUDZ256rri_alt; break;
482 case X86::VPCMPUDZ256rrik: NewOpc = X86::VPCMPUDZ256rrik_alt; break;
483 case X86::VPCMPUDZrmi: NewOpc = X86::VPCMPUDZrmi_alt; break;
484 case X86::VPCMPUDZrmib: NewOpc = X86::VPCMPUDZrmib_alt; break;
485 case X86::VPCMPUDZrmibk: NewOpc = X86::VPCMPUDZrmibk_alt; break;
486 case X86::VPCMPUDZrmik: NewOpc = X86::VPCMPUDZrmik_alt; break;
487 case X86::VPCMPUDZrri: NewOpc = X86::VPCMPUDZrri_alt; break;
488 case X86::VPCMPUDZrrik: NewOpc = X86::VPCMPUDZrrik_alt; break;
489 case X86::VPCMPUQZ128rmi: NewOpc = X86::VPCMPUQZ128rmi_alt; break;
490 case X86::VPCMPUQZ128rmib: NewOpc = X86::VPCMPUQZ128rmib_alt; break;
491 case X86::VPCMPUQZ128rmibk: NewOpc = X86::VPCMPUQZ128rmibk_alt; break;
492 case X86::VPCMPUQZ128rmik: NewOpc = X86::VPCMPUQZ128rmik_alt; break;
493 case X86::VPCMPUQZ128rri: NewOpc = X86::VPCMPUQZ128rri_alt; break;
494 case X86::VPCMPUQZ128rrik: NewOpc = X86::VPCMPUQZ128rrik_alt; break;
495 case X86::VPCMPUQZ256rmi: NewOpc = X86::VPCMPUQZ256rmi_alt; break;
496 case X86::VPCMPUQZ256rmib: NewOpc = X86::VPCMPUQZ256rmib_alt; break;
497 case X86::VPCMPUQZ256rmibk: NewOpc = X86::VPCMPUQZ256rmibk_alt; break;
498 case X86::VPCMPUQZ256rmik: NewOpc = X86::VPCMPUQZ256rmik_alt; break;
499 case X86::VPCMPUQZ256rri: NewOpc = X86::VPCMPUQZ256rri_alt; break;
500 case X86::VPCMPUQZ256rrik: NewOpc = X86::VPCMPUQZ256rrik_alt; break;
501 case X86::VPCMPUQZrmi: NewOpc = X86::VPCMPUQZrmi_alt; break;
502 case X86::VPCMPUQZrmib: NewOpc = X86::VPCMPUQZrmib_alt; break;
503 case X86::VPCMPUQZrmibk: NewOpc = X86::VPCMPUQZrmibk_alt; break;
504 case X86::VPCMPUQZrmik: NewOpc = X86::VPCMPUQZrmik_alt; break;
505 case X86::VPCMPUQZrri: NewOpc = X86::VPCMPUQZrri_alt; break;
506 case X86::VPCMPUQZrrik: NewOpc = X86::VPCMPUQZrrik_alt; break;
507 case X86::VPCMPUWZ128rmi: NewOpc = X86::VPCMPUWZ128rmi_alt; break;
508 case X86::VPCMPUWZ128rmik: NewOpc = X86::VPCMPUWZ128rmik_alt; break;
509 case X86::VPCMPUWZ128rri: NewOpc = X86::VPCMPUWZ128rri_alt; break;
510 case X86::VPCMPUWZ128rrik: NewOpc = X86::VPCMPUWZ128rrik_alt; break;
511 case X86::VPCMPUWZ256rmi: NewOpc = X86::VPCMPUWZ256rmi_alt; break;
512 case X86::VPCMPUWZ256rmik: NewOpc = X86::VPCMPUWZ256rmik_alt; break;
513 case X86::VPCMPUWZ256rri: NewOpc = X86::VPCMPUWZ256rri_alt; break;
514 case X86::VPCMPUWZ256rrik: NewOpc = X86::VPCMPUWZ256rrik_alt; break;
515 case X86::VPCMPUWZrmi: NewOpc = X86::VPCMPUWZrmi_alt; break;
516 case X86::VPCMPUWZrmik: NewOpc = X86::VPCMPUWZrmik_alt; break;
517 case X86::VPCMPUWZrri: NewOpc = X86::VPCMPUWZrri_alt; break;
518 case X86::VPCMPUWZrrik: NewOpc = X86::VPCMPUWZrrik_alt; break;
519 case X86::VPCMPWZ128rmi: NewOpc = X86::VPCMPWZ128rmi_alt; break;
520 case X86::VPCMPWZ128rmik: NewOpc = X86::VPCMPWZ128rmik_alt; break;
521 case X86::VPCMPWZ128rri: NewOpc = X86::VPCMPWZ128rri_alt; break;
522 case X86::VPCMPWZ128rrik: NewOpc = X86::VPCMPWZ128rrik_alt; break;
523 case X86::VPCMPWZ256rmi: NewOpc = X86::VPCMPWZ256rmi_alt; break;
524 case X86::VPCMPWZ256rmik: NewOpc = X86::VPCMPWZ256rmik_alt; break;
525 case X86::VPCMPWZ256rri: NewOpc = X86::VPCMPWZ256rri_alt; break;
526 case X86::VPCMPWZ256rrik: NewOpc = X86::VPCMPWZ256rrik_alt; break;
527 case X86::VPCMPWZrmi: NewOpc = X86::VPCMPWZrmi_alt; break;
528 case X86::VPCMPWZrmik: NewOpc = X86::VPCMPWZrmik_alt; break;
529 case X86::VPCMPWZrri: NewOpc = X86::VPCMPWZrri_alt; break;
530 case X86::VPCMPWZrrik: NewOpc = X86::VPCMPWZrrik_alt; break;
531 }
532 // Switch opcode to the one that doesn't get special printing.
533 mcInst.setOpcode(NewOpc);
534 }
Kevin Enderby5b03f722011-09-02 20:01:23 +0000535 }
Sean Callanan4cd930f2010-05-05 22:47:27 +0000536
537 switch (type) {
Craig Topperc30fdbc2012-08-31 15:40:30 +0000538 case TYPE_XMM32:
539 case TYPE_XMM64:
Craig Topper96e00e52011-09-14 05:55:28 +0000540 case TYPE_XMM128:
Jim Grosbache9119e42015-05-13 18:37:00 +0000541 mcInst.addOperand(MCOperand::createReg(X86::XMM0 + (immediate >> 4)));
Craig Topper96e00e52011-09-14 05:55:28 +0000542 return;
543 case TYPE_XMM256:
Jim Grosbache9119e42015-05-13 18:37:00 +0000544 mcInst.addOperand(MCOperand::createReg(X86::YMM0 + (immediate >> 4)));
Craig Topper96e00e52011-09-14 05:55:28 +0000545 return;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000546 case TYPE_XMM512:
Jim Grosbache9119e42015-05-13 18:37:00 +0000547 mcInst.addOperand(MCOperand::createReg(X86::ZMM0 + (immediate >> 4)));
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000548 return;
Elena Demikhovsky6b62b652015-06-09 13:02:10 +0000549 case TYPE_BNDR:
550 mcInst.addOperand(MCOperand::createReg(X86::BND0 + (immediate >> 4)));
Sean Callanan4cd930f2010-05-05 22:47:27 +0000551 case TYPE_REL8:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000552 isBranch = true;
553 pcrel = insn.startLocation + insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000554 if(immediate & 0x80)
555 immediate |= ~(0xffull);
556 break;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000557 case TYPE_REL32:
558 case TYPE_REL64:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000559 isBranch = true;
560 pcrel = insn.startLocation + insn.immediateOffset + insn.immediateSize;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000561 if(immediate & 0x80000000)
562 immediate |= ~(0xffffffffull);
563 break;
Sean Callanan4cd930f2010-05-05 22:47:27 +0000564 default:
565 // operand is 64 bits wide. Do nothing.
566 break;
567 }
Craig Topper092e2fe2013-08-24 19:50:11 +0000568
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000569 if(!tryAddingSymbolicOperand(immediate + pcrel, isBranch, insn.startLocation,
570 insn.immediateOffset, insn.immediateSize,
571 mcInst, Dis))
Jim Grosbache9119e42015-05-13 18:37:00 +0000572 mcInst.addOperand(MCOperand::createImm(immediate));
Craig Topper35da3d12014-01-16 07:36:58 +0000573
574 if (type == TYPE_MOFFS8 || type == TYPE_MOFFS16 ||
575 type == TYPE_MOFFS32 || type == TYPE_MOFFS64) {
576 MCOperand segmentReg;
Jim Grosbache9119e42015-05-13 18:37:00 +0000577 segmentReg = MCOperand::createReg(segmentRegnums[insn.segmentOverride]);
Craig Topper35da3d12014-01-16 07:36:58 +0000578 mcInst.addOperand(segmentReg);
579 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000580}
581
582/// translateRMRegister - Translates a register stored in the R/M field of the
583/// ModR/M byte to its LLVM equivalent and appends it to an MCInst.
584/// @param mcInst - The MCInst to append to.
585/// @param insn - The internal instruction to extract the R/M field
586/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000587/// @return - 0 on success; -1 otherwise
588static bool translateRMRegister(MCInst &mcInst,
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 InternalInstruction &insn) {
Sean Callanan010b3732010-04-02 21:23:51 +0000590 if (insn.eaBase == EA_BASE_sib || insn.eaBase == EA_BASE_sib64) {
591 debug("A R/M register operand may not have a SIB byte");
592 return true;
593 }
Michael Liao5bf95782014-12-04 05:20:33 +0000594
Sean Callanan04cc3072009-12-19 02:59:52 +0000595 switch (insn.eaBase) {
Sean Callanan010b3732010-04-02 21:23:51 +0000596 default:
597 debug("Unexpected EA base register");
598 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000599 case EA_BASE_NONE:
Sean Callanan010b3732010-04-02 21:23:51 +0000600 debug("EA_BASE_NONE for ModR/M base");
601 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000602#define ENTRY(x) case EA_BASE_##x:
603 ALL_EA_BASES
604#undef ENTRY
Sean Callanan010b3732010-04-02 21:23:51 +0000605 debug("A R/M register operand may not have a base; "
606 "the operand must be a register.");
607 return true;
608#define ENTRY(x) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000609 case EA_REG_##x: \
Jim Grosbache9119e42015-05-13 18:37:00 +0000610 mcInst.addOperand(MCOperand::createReg(X86::x)); break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000611 ALL_REGS
612#undef ENTRY
Sean Callanan04cc3072009-12-19 02:59:52 +0000613 }
Michael Liao5bf95782014-12-04 05:20:33 +0000614
Sean Callanan010b3732010-04-02 21:23:51 +0000615 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000616}
617
618/// translateRMMemory - Translates a memory operand stored in the Mod and R/M
619/// fields of an internal instruction (and possibly its SIB byte) to a memory
620/// operand in LLVM's format, and appends it to an MCInst.
621///
622/// @param mcInst - The MCInst to append to.
623/// @param insn - The instruction to extract Mod, R/M, and SIB fields
624/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000625/// @return - 0 on success; nonzero otherwise
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000626static bool translateRMMemory(MCInst &mcInst, InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000627 const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000628 // Addresses in an MCInst are represented as five operands:
Michael Liao5bf95782014-12-04 05:20:33 +0000629 // 1. basereg (register) The R/M base, or (if there is a SIB) the
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 // SIB base
Michael Liao5bf95782014-12-04 05:20:33 +0000631 // 2. scaleamount (immediate) 1, or (if there is a SIB) the specified
Sean Callanan04cc3072009-12-19 02:59:52 +0000632 // scale amount
633 // 3. indexreg (register) x86_registerNONE, or (if there is a SIB)
Michael Liao5bf95782014-12-04 05:20:33 +0000634 // the index (which is multiplied by the
Sean Callanan04cc3072009-12-19 02:59:52 +0000635 // scale amount)
636 // 4. displacement (immediate) 0, or the displacement if there is one
637 // 5. segmentreg (register) x86_registerNONE for now, but could be set
638 // if we have segment overrides
Michael Liao5bf95782014-12-04 05:20:33 +0000639
Sean Callanan04cc3072009-12-19 02:59:52 +0000640 MCOperand baseReg;
641 MCOperand scaleAmount;
642 MCOperand indexReg;
643 MCOperand displacement;
644 MCOperand segmentReg;
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000645 uint64_t pcrel = 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000646
Sean Callanan04cc3072009-12-19 02:59:52 +0000647 if (insn.eaBase == EA_BASE_sib || insn.eaBase == EA_BASE_sib64) {
648 if (insn.sibBase != SIB_BASE_NONE) {
649 switch (insn.sibBase) {
650 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000651 debug("Unexpected sibBase");
652 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000653#define ENTRY(x) \
Sean Callanan36eab802009-12-22 21:12:55 +0000654 case SIB_BASE_##x: \
Jim Grosbache9119e42015-05-13 18:37:00 +0000655 baseReg = MCOperand::createReg(X86::x); break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000656 ALL_SIB_BASES
657#undef ENTRY
658 }
659 } else {
Jim Grosbache9119e42015-05-13 18:37:00 +0000660 baseReg = MCOperand::createReg(0);
Sean Callanan04cc3072009-12-19 02:59:52 +0000661 }
Manman Rena0982042012-06-26 19:47:59 +0000662
663 // Check whether we are handling VSIB addressing mode for GATHER.
664 // If sibIndex was set to SIB_INDEX_NONE, index offset is 4 and
665 // we should use SIB_INDEX_XMM4|YMM4 for VSIB.
666 // I don't see a way to get the correct IndexReg in readSIB:
667 // We can tell whether it is VSIB or SIB after instruction ID is decoded,
668 // but instruction ID may not be decoded yet when calling readSIB.
669 uint32_t Opcode = mcInst.getOpcode();
Manman Ren98a5bf22012-06-29 00:54:20 +0000670 bool IndexIs128 = (Opcode == X86::VGATHERDPDrm ||
671 Opcode == X86::VGATHERDPDYrm ||
672 Opcode == X86::VGATHERQPDrm ||
673 Opcode == X86::VGATHERDPSrm ||
674 Opcode == X86::VGATHERQPSrm ||
675 Opcode == X86::VPGATHERDQrm ||
676 Opcode == X86::VPGATHERDQYrm ||
677 Opcode == X86::VPGATHERQQrm ||
678 Opcode == X86::VPGATHERDDrm ||
679 Opcode == X86::VPGATHERQDrm);
680 bool IndexIs256 = (Opcode == X86::VGATHERQPDYrm ||
681 Opcode == X86::VGATHERDPSYrm ||
682 Opcode == X86::VGATHERQPSYrm ||
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000683 Opcode == X86::VGATHERDPDZrm ||
684 Opcode == X86::VPGATHERDQZrm ||
Manman Ren98a5bf22012-06-29 00:54:20 +0000685 Opcode == X86::VPGATHERQQYrm ||
686 Opcode == X86::VPGATHERDDYrm ||
687 Opcode == X86::VPGATHERQDYrm);
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000688 bool IndexIs512 = (Opcode == X86::VGATHERQPDZrm ||
689 Opcode == X86::VGATHERDPSZrm ||
690 Opcode == X86::VGATHERQPSZrm ||
691 Opcode == X86::VPGATHERQQZrm ||
692 Opcode == X86::VPGATHERDDZrm ||
693 Opcode == X86::VPGATHERQDZrm);
694 if (IndexIs128 || IndexIs256 || IndexIs512) {
Manman Rena0982042012-06-26 19:47:59 +0000695 unsigned IndexOffset = insn.sibIndex -
696 (insn.addressSize == 8 ? SIB_INDEX_RAX:SIB_INDEX_EAX);
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000697 SIBIndex IndexBase = IndexIs512 ? SIB_INDEX_ZMM0 :
698 IndexIs256 ? SIB_INDEX_YMM0 : SIB_INDEX_XMM0;
Michael Liao5bf95782014-12-04 05:20:33 +0000699 insn.sibIndex = (SIBIndex)(IndexBase +
Manman Rena0982042012-06-26 19:47:59 +0000700 (insn.sibIndex == SIB_INDEX_NONE ? 4 : IndexOffset));
701 }
702
Sean Callanan04cc3072009-12-19 02:59:52 +0000703 if (insn.sibIndex != SIB_INDEX_NONE) {
704 switch (insn.sibIndex) {
705 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000706 debug("Unexpected sibIndex");
707 return true;
Sean Callanan36eab802009-12-22 21:12:55 +0000708#define ENTRY(x) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000709 case SIB_INDEX_##x: \
Jim Grosbache9119e42015-05-13 18:37:00 +0000710 indexReg = MCOperand::createReg(X86::x); break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000711 EA_BASES_32BIT
712 EA_BASES_64BIT
Manman Rena0982042012-06-26 19:47:59 +0000713 REGS_XMM
714 REGS_YMM
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000715 REGS_ZMM
Sean Callanan04cc3072009-12-19 02:59:52 +0000716#undef ENTRY
717 }
718 } else {
Jim Grosbache9119e42015-05-13 18:37:00 +0000719 indexReg = MCOperand::createReg(0);
Sean Callanan04cc3072009-12-19 02:59:52 +0000720 }
Michael Liao5bf95782014-12-04 05:20:33 +0000721
Jim Grosbache9119e42015-05-13 18:37:00 +0000722 scaleAmount = MCOperand::createImm(insn.sibScale);
Sean Callanan04cc3072009-12-19 02:59:52 +0000723 } else {
724 switch (insn.eaBase) {
725 case EA_BASE_NONE:
Sean Callanan010b3732010-04-02 21:23:51 +0000726 if (insn.eaDisplacement == EA_DISP_NONE) {
727 debug("EA_BASE_NONE and EA_DISP_NONE for ModR/M base");
728 return true;
729 }
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000730 if (insn.mode == MODE_64BIT){
731 pcrel = insn.startLocation +
732 insn.displacementOffset + insn.displacementSize;
Kevin Enderbyb119c082012-02-29 22:58:34 +0000733 tryAddingPcLoadReferenceComment(insn.startLocation +
734 insn.displacementOffset,
735 insn.displacement + pcrel, Dis);
Jim Grosbache9119e42015-05-13 18:37:00 +0000736 baseReg = MCOperand::createReg(X86::RIP); // Section 2.2.1.6
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000737 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000738 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000739 baseReg = MCOperand::createReg(0);
Michael Liao5bf95782014-12-04 05:20:33 +0000740
Jim Grosbache9119e42015-05-13 18:37:00 +0000741 indexReg = MCOperand::createReg(0);
Sean Callanan04cc3072009-12-19 02:59:52 +0000742 break;
743 case EA_BASE_BX_SI:
Jim Grosbache9119e42015-05-13 18:37:00 +0000744 baseReg = MCOperand::createReg(X86::BX);
745 indexReg = MCOperand::createReg(X86::SI);
Sean Callanan04cc3072009-12-19 02:59:52 +0000746 break;
747 case EA_BASE_BX_DI:
Jim Grosbache9119e42015-05-13 18:37:00 +0000748 baseReg = MCOperand::createReg(X86::BX);
749 indexReg = MCOperand::createReg(X86::DI);
Sean Callanan04cc3072009-12-19 02:59:52 +0000750 break;
751 case EA_BASE_BP_SI:
Jim Grosbache9119e42015-05-13 18:37:00 +0000752 baseReg = MCOperand::createReg(X86::BP);
753 indexReg = MCOperand::createReg(X86::SI);
Sean Callanan04cc3072009-12-19 02:59:52 +0000754 break;
755 case EA_BASE_BP_DI:
Jim Grosbache9119e42015-05-13 18:37:00 +0000756 baseReg = MCOperand::createReg(X86::BP);
757 indexReg = MCOperand::createReg(X86::DI);
Sean Callanan04cc3072009-12-19 02:59:52 +0000758 break;
759 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000760 indexReg = MCOperand::createReg(0);
Sean Callanan04cc3072009-12-19 02:59:52 +0000761 switch (insn.eaBase) {
762 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000763 debug("Unexpected eaBase");
764 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000765 // Here, we will use the fill-ins defined above. However,
766 // BX_SI, BX_DI, BP_SI, and BP_DI are all handled above and
767 // sib and sib64 were handled in the top-level if, so they're only
768 // placeholders to keep the compiler happy.
769#define ENTRY(x) \
770 case EA_BASE_##x: \
Jim Grosbache9119e42015-05-13 18:37:00 +0000771 baseReg = MCOperand::createReg(X86::x); break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000772 ALL_EA_BASES
773#undef ENTRY
774#define ENTRY(x) case EA_REG_##x:
775 ALL_REGS
776#undef ENTRY
Sean Callanan010b3732010-04-02 21:23:51 +0000777 debug("A R/M memory operand may not be a register; "
778 "the base field must be a base.");
779 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000780 }
781 }
Michael Liao5bf95782014-12-04 05:20:33 +0000782
Jim Grosbache9119e42015-05-13 18:37:00 +0000783 scaleAmount = MCOperand::createImm(1);
Sean Callanan04cc3072009-12-19 02:59:52 +0000784 }
Michael Liao5bf95782014-12-04 05:20:33 +0000785
Jim Grosbache9119e42015-05-13 18:37:00 +0000786 displacement = MCOperand::createImm(insn.displacement);
Craig Topper35da3d12014-01-16 07:36:58 +0000787
Jim Grosbache9119e42015-05-13 18:37:00 +0000788 segmentReg = MCOperand::createReg(segmentRegnums[insn.segmentOverride]);
Michael Liao5bf95782014-12-04 05:20:33 +0000789
Sean Callanan04cc3072009-12-19 02:59:52 +0000790 mcInst.addOperand(baseReg);
791 mcInst.addOperand(scaleAmount);
792 mcInst.addOperand(indexReg);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000793 if(!tryAddingSymbolicOperand(insn.displacement + pcrel, false,
794 insn.startLocation, insn.displacementOffset,
795 insn.displacementSize, mcInst, Dis))
796 mcInst.addOperand(displacement);
Chris Lattner55595fb2010-07-13 04:23:55 +0000797 mcInst.addOperand(segmentReg);
Sean Callanan010b3732010-04-02 21:23:51 +0000798 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000799}
800
801/// translateRM - Translates an operand stored in the R/M (and possibly SIB)
802/// byte of an instruction to LLVM form, and appends it to an MCInst.
803///
804/// @param mcInst - The MCInst to append to.
805/// @param operand - The operand, as stored in the descriptor table.
806/// @param insn - The instruction to extract Mod, R/M, and SIB fields
807/// from.
Sean Callanan010b3732010-04-02 21:23:51 +0000808/// @return - 0 on success; nonzero otherwise
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000809static bool translateRM(MCInst &mcInst, const OperandSpecifier &operand,
Michael Liao5bf95782014-12-04 05:20:33 +0000810 InternalInstruction &insn, const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000811 switch (operand.type) {
812 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000813 debug("Unexpected type for a R/M operand");
814 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000815 case TYPE_R8:
816 case TYPE_R16:
817 case TYPE_R32:
818 case TYPE_R64:
819 case TYPE_Rv:
Sean Callanan04cc3072009-12-19 02:59:52 +0000820 case TYPE_MM64:
821 case TYPE_XMM:
822 case TYPE_XMM32:
823 case TYPE_XMM64:
824 case TYPE_XMM128:
Sean Callananc3fd5232011-03-15 01:23:15 +0000825 case TYPE_XMM256:
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000826 case TYPE_XMM512:
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000827 case TYPE_VK1:
828 case TYPE_VK8:
829 case TYPE_VK16:
Sean Callanan04cc3072009-12-19 02:59:52 +0000830 case TYPE_DEBUGREG:
Sean Callanane7e1cf92010-05-06 20:59:00 +0000831 case TYPE_CONTROLREG:
Elena Demikhovsky6b62b652015-06-09 13:02:10 +0000832 case TYPE_BNDR:
Sean Callanan010b3732010-04-02 21:23:51 +0000833 return translateRMRegister(mcInst, insn);
Sean Callanan04cc3072009-12-19 02:59:52 +0000834 case TYPE_M:
835 case TYPE_M8:
836 case TYPE_M16:
837 case TYPE_M32:
838 case TYPE_M64:
839 case TYPE_M128:
Sean Callananc3fd5232011-03-15 01:23:15 +0000840 case TYPE_M256:
Sean Callanan04cc3072009-12-19 02:59:52 +0000841 case TYPE_M512:
842 case TYPE_Mv:
843 case TYPE_M32FP:
844 case TYPE_M64FP:
845 case TYPE_M80FP:
Sean Callanan04cc3072009-12-19 02:59:52 +0000846 case TYPE_M1616:
847 case TYPE_M1632:
848 case TYPE_M1664:
Sean Callanan36eab802009-12-22 21:12:55 +0000849 case TYPE_LEA:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000850 return translateRMMemory(mcInst, insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000851 }
852}
Michael Liao5bf95782014-12-04 05:20:33 +0000853
Sean Callanan04cc3072009-12-19 02:59:52 +0000854/// translateFPRegister - Translates a stack position on the FPU stack to its
855/// LLVM form, and appends it to an MCInst.
856///
857/// @param mcInst - The MCInst to append to.
858/// @param stackPos - The stack position to translate.
Craig Topper91551182014-01-01 15:29:32 +0000859static void translateFPRegister(MCInst &mcInst,
860 uint8_t stackPos) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000861 mcInst.addOperand(MCOperand::createReg(X86::ST0 + stackPos));
Sean Callanan04cc3072009-12-19 02:59:52 +0000862}
863
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000864/// translateMaskRegister - Translates a 3-bit mask register number to
865/// LLVM form, and appends it to an MCInst.
866///
867/// @param mcInst - The MCInst to append to.
868/// @param maskRegNum - Number of mask register from 0 to 7.
869/// @return - false on success; true otherwise.
870static bool translateMaskRegister(MCInst &mcInst,
871 uint8_t maskRegNum) {
872 if (maskRegNum >= 8) {
873 debug("Invalid mask register number");
874 return true;
875 }
876
Jim Grosbache9119e42015-05-13 18:37:00 +0000877 mcInst.addOperand(MCOperand::createReg(X86::K0 + maskRegNum));
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000878 return false;
879}
880
Michael Liao5bf95782014-12-04 05:20:33 +0000881/// translateOperand - Translates an operand stored in an internal instruction
Sean Callanan04cc3072009-12-19 02:59:52 +0000882/// to LLVM's format and appends it to an MCInst.
883///
884/// @param mcInst - The MCInst to append to.
885/// @param operand - The operand, as stored in the descriptor table.
886/// @param insn - The internal instruction.
Sean Callanan010b3732010-04-02 21:23:51 +0000887/// @return - false on success; true otherwise.
Benjamin Kramerde0a4fb2010-10-23 09:10:44 +0000888static bool translateOperand(MCInst &mcInst, const OperandSpecifier &operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000889 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000890 const MCDisassembler *Dis) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000891 switch (operand.encoding) {
892 default:
Sean Callanan010b3732010-04-02 21:23:51 +0000893 debug("Unhandled operand encoding during translation");
894 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000895 case ENCODING_REG:
896 translateRegister(mcInst, insn.reg);
Sean Callanan010b3732010-04-02 21:23:51 +0000897 return false;
Elena Demikhovsky371e3632013-12-25 11:40:51 +0000898 case ENCODING_WRITEMASK:
899 return translateMaskRegister(mcInst, insn.writemask);
Adam Nemet5933c2f2014-07-17 17:04:56 +0000900 CASE_ENCODING_RM:
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000901 return translateRM(mcInst, operand, insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000902 case ENCODING_CB:
903 case ENCODING_CW:
904 case ENCODING_CD:
905 case ENCODING_CP:
906 case ENCODING_CO:
907 case ENCODING_CT:
Sean Callanan010b3732010-04-02 21:23:51 +0000908 debug("Translation of code offsets isn't supported.");
909 return true;
Sean Callanan04cc3072009-12-19 02:59:52 +0000910 case ENCODING_IB:
911 case ENCODING_IW:
912 case ENCODING_ID:
913 case ENCODING_IO:
914 case ENCODING_Iv:
915 case ENCODING_Ia:
Sean Callanan4cd930f2010-05-05 22:47:27 +0000916 translateImmediate(mcInst,
917 insn.immediates[insn.numImmediatesTranslated++],
918 operand,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000919 insn,
920 Dis);
Sean Callanan010b3732010-04-02 21:23:51 +0000921 return false;
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000922 case ENCODING_SI:
923 return translateSrcIndex(mcInst, insn);
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000924 case ENCODING_DI:
925 return translateDstIndex(mcInst, insn);
Sean Callanan04cc3072009-12-19 02:59:52 +0000926 case ENCODING_RB:
927 case ENCODING_RW:
928 case ENCODING_RD:
929 case ENCODING_RO:
Craig Topper91551182014-01-01 15:29:32 +0000930 case ENCODING_Rv:
Sean Callanan04cc3072009-12-19 02:59:52 +0000931 translateRegister(mcInst, insn.opcodeRegister);
Sean Callanan010b3732010-04-02 21:23:51 +0000932 return false;
Craig Topper623b0d62014-01-01 14:22:37 +0000933 case ENCODING_FP:
Craig Topper91551182014-01-01 15:29:32 +0000934 translateFPRegister(mcInst, insn.modRM & 7);
Sean Callanan010b3732010-04-02 21:23:51 +0000935 return false;
Sean Callananc3fd5232011-03-15 01:23:15 +0000936 case ENCODING_VVVV:
937 translateRegister(mcInst, insn.vvvv);
938 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000939 case ENCODING_DUP:
Craig Topperb8aec082012-08-01 07:39:18 +0000940 return translateOperand(mcInst, insn.operands[operand.type - TYPE_DUP0],
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000941 insn, Dis);
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 }
943}
Michael Liao5bf95782014-12-04 05:20:33 +0000944
Sean Callanan04cc3072009-12-19 02:59:52 +0000945/// translateInstruction - Translates an internal instruction and all its
946/// operands to an MCInst.
947///
948/// @param mcInst - The MCInst to populate with the instruction's data.
949/// @param insn - The internal instruction.
Sean Callanan010b3732010-04-02 21:23:51 +0000950/// @return - false on success; true otherwise.
951static bool translateInstruction(MCInst &mcInst,
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000952 InternalInstruction &insn,
Michael Liao5bf95782014-12-04 05:20:33 +0000953 const MCDisassembler *Dis) {
Sean Callanan010b3732010-04-02 21:23:51 +0000954 if (!insn.spec) {
955 debug("Instruction has no specification");
956 return true;
957 }
Michael Liao5bf95782014-12-04 05:20:33 +0000958
Sean Callanan04cc3072009-12-19 02:59:52 +0000959 mcInst.setOpcode(insn.instructionID);
Kevin Enderby35fd7922013-06-20 22:32:18 +0000960 // If when reading the prefix bytes we determined the overlapping 0xf2 or 0xf3
961 // prefix bytes should be disassembled as xrelease and xacquire then set the
962 // opcode to those instead of the rep and repne opcodes.
963 if (insn.xAcquireRelease) {
964 if(mcInst.getOpcode() == X86::REP_PREFIX)
965 mcInst.setOpcode(X86::XRELEASE_PREFIX);
966 else if(mcInst.getOpcode() == X86::REPNE_PREFIX)
967 mcInst.setOpcode(X86::XACQUIRE_PREFIX);
968 }
Michael Liao5bf95782014-12-04 05:20:33 +0000969
Sean Callanan04cc3072009-12-19 02:59:52 +0000970 insn.numImmediatesTranslated = 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000971
Patrik Hagglund31998382014-04-28 12:12:27 +0000972 for (const auto &Op : insn.operands) {
973 if (Op.encoding != ENCODING_NONE) {
974 if (translateOperand(mcInst, Op, insn, Dis)) {
Sean Callanan010b3732010-04-02 21:23:51 +0000975 return true;
976 }
977 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000978 }
Michael Liao5bf95782014-12-04 05:20:33 +0000979
Sean Callanan010b3732010-04-02 21:23:51 +0000980 return false;
Sean Callanan04cc3072009-12-19 02:59:52 +0000981}
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000982
David Woodhouse7dd21822014-01-20 12:02:31 +0000983static MCDisassembler *createX86Disassembler(const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000984 const MCSubtargetInfo &STI,
985 MCContext &Ctx) {
Lang Hames0563ca12014-04-13 04:09:16 +0000986 std::unique_ptr<const MCInstrInfo> MII(T.createMCInstrInfo());
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000987 return new X86Disassembler::X86GenericDisassembler(STI, Ctx, std::move(MII));
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000988}
989
Michael Liao5bf95782014-12-04 05:20:33 +0000990extern "C" void LLVMInitializeX86Disassembler() {
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000991 // Register the disassembler.
Michael Liao5bf95782014-12-04 05:20:33 +0000992 TargetRegistry::RegisterMCDisassembler(TheX86_32Target,
David Woodhouse7dd21822014-01-20 12:02:31 +0000993 createX86Disassembler);
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000994 TargetRegistry::RegisterMCDisassembler(TheX86_64Target,
David Woodhouse7dd21822014-01-20 12:02:31 +0000995 createX86Disassembler);
Daniel Dunbar900f2ce2009-11-25 06:53:08 +0000996}