blob: 251c2f9bb25a752a303744af03dc61cb76bb4fd2 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000018#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000020#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000021#include "SIISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000022#include "SIInstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000023#include "SIMachineFunctionInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "SIRegisterInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000025#include "llvm/ADT/APInt.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000028#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000036#include "llvm/CodeGen/SelectionDAGNodes.h"
37#include "llvm/CodeGen/ValueTypes.h"
38#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/Instruction.h"
40#include "llvm/MC/MCInstrDesc.h"
41#include "llvm/Support/Casting.h"
42#include "llvm/Support/CodeGen.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/MathExtras.h"
45#include <cassert>
46#include <cstdint>
47#include <new>
48#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000049
50using namespace llvm;
51
Matt Arsenaultd2759212016-02-13 01:24:08 +000052namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000053
Matt Arsenaultd2759212016-02-13 01:24:08 +000054class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000055
56} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058//===----------------------------------------------------------------------===//
59// Instruction Selector Implementation
60//===----------------------------------------------------------------------===//
61
62namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000063
Tom Stellard75aadc22012-12-11 21:25:42 +000064/// AMDGPU specific code to select AMDGPU machine instructions for
65/// SelectionDAG operations.
66class AMDGPUDAGToDAGISel : public SelectionDAGISel {
67 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
68 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000069 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000070 AMDGPUAS AMDGPUASI;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000071
Tom Stellard75aadc22012-12-11 21:25:42 +000072public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000073 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000074 : SelectionDAGISel(TM, OptLevel){
75 AMDGPUASI = AMDGPU::getAMDGPUAS(TM);
76 }
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000077 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000078
Eric Christopher7792e322015-01-30 23:24:40 +000079 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000080 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000081 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000082 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000083
84private:
Matt Arsenault156d3ae2017-05-17 21:02:58 +000085 std::pair<SDValue, SDValue> foldFrameIndex(SDValue N) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +000086 bool isNoNanSrc(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000087 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000088 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000089 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000090 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000091 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000092
Jan Vesely43b7b5b2016-04-07 19:23:11 +000093 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000094 bool isUniformBr(const SDNode *N) const;
95
Tom Stellard381a94a2015-05-12 15:00:49 +000096 SDNode *glueCopyToM0(SDNode *N) const;
97
Tom Stellarddf94dc32013-08-14 23:24:24 +000098 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000099 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000100 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
101 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +0000102 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000103 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000104 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
105 unsigned OffsetBits) const;
106 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000107 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
108 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000109 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000110 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
111 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
112 SDValue &TFE) const;
113 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000114 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
115 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000116 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000117 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000118 SDValue &SLC) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000119 bool SelectMUBUFScratchOffen(SDNode *Root,
120 SDValue Addr, SDValue &RSrc, SDValue &VAddr,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000121 SDValue &SOffset, SDValue &ImmOffset) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000122 bool SelectMUBUFScratchOffset(SDNode *Root,
123 SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000124 SDValue &Offset) const;
125
Tom Stellard155bbb72014-08-11 22:18:17 +0000126 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
127 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000128 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000129 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000130 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000131 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
132 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000133 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000134 SDValue &SOffset,
135 SDValue &ImmOffset) const;
136 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
137 SDValue &ImmOffset) const;
138 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
139 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000140
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000141 bool SelectFlat(SDValue Addr, SDValue &VAddr, SDValue &SLC) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000142
Tom Stellarddee26a22015-08-06 19:28:30 +0000143 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
144 bool &Imm) const;
145 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
146 bool &Imm) const;
147 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000148 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000149 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
150 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000151 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000152 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000153 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000154
155 bool SelectVOP3Mods_NNaN(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000156 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Matt Arsenaultdf58e822017-04-25 21:17:38 +0000157 bool SelectVOP3NoMods(SDValue In, SDValue &Src) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000158 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
159 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000160 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
161 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
Matt Arsenault4831ce52015-01-06 23:00:37 +0000163 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
164 SDValue &Clamp,
165 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000166
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +0000167 bool SelectVOP3OMods(SDValue In, SDValue &Src,
168 SDValue &Clamp, SDValue &Omod) const;
169
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000170 bool SelectVOP3PMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
171 bool SelectVOP3PMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
172 SDValue &Clamp) const;
173
Justin Bogner95927c02016-05-12 21:03:32 +0000174 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000175 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000176 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000177 void SelectFMA_W_CHAIN(SDNode *N);
178 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000179
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000180 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000181 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000182 void SelectS_BFEFromShifts(SDNode *N);
183 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000184 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000185 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000186 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000187
Tom Stellard75aadc22012-12-11 21:25:42 +0000188 // Include the pieces autogenerated from the target description.
189#include "AMDGPUGenDAGISel.inc"
190};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000191
Tom Stellard75aadc22012-12-11 21:25:42 +0000192} // end anonymous namespace
193
194/// \brief This pass converts a legalized DAG into a AMDGPU-specific
195// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000196FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
197 CodeGenOpt::Level OptLevel) {
198 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000199}
200
Eric Christopher7792e322015-01-30 23:24:40 +0000201bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000202 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000203 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000204}
205
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000206bool AMDGPUDAGToDAGISel::isNoNanSrc(SDValue N) const {
207 if (TM.Options.NoNaNsFPMath)
208 return true;
209
210 // TODO: Move into isKnownNeverNaN
Amara Emersond28f0cd42017-05-01 15:17:51 +0000211 if (N->getFlags().isDefined())
212 return N->getFlags().hasNoNaNs();
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000213
214 return CurDAG->isKnownNeverNaN(N);
215}
216
Matt Arsenaultfe267752016-07-28 00:32:02 +0000217bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
218 const SIInstrInfo *TII
219 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
220
221 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
222 return TII->isInlineConstant(C->getAPIntValue());
223
224 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
225 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
226
227 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000228}
229
Tom Stellarddf94dc32013-08-14 23:24:24 +0000230/// \brief Determine the register class for \p OpNo
231/// \returns The register class of the virtual register that will be used for
232/// the given operand number \OpNo or NULL if the register class cannot be
233/// determined.
234const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
235 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000236 if (!N->isMachineOpcode()) {
237 if (N->getOpcode() == ISD::CopyToReg) {
238 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
239 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
240 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
241 return MRI.getRegClass(Reg);
242 }
243
244 const SIRegisterInfo *TRI
245 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
246 return TRI->getPhysRegClass(Reg);
247 }
248
Matt Arsenault209a7b92014-04-18 07:40:20 +0000249 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000250 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000251
Tom Stellarddf94dc32013-08-14 23:24:24 +0000252 switch (N->getMachineOpcode()) {
253 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000254 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000255 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000256 unsigned OpIdx = Desc.getNumDefs() + OpNo;
257 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000258 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000259 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000260 if (RegClass == -1)
261 return nullptr;
262
Eric Christopher7792e322015-01-30 23:24:40 +0000263 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000264 }
265 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000266 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000267 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000268 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000269
270 SDValue SubRegOp = N->getOperand(OpNo + 1);
271 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000272 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
273 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000274 }
275 }
276}
277
Tom Stellard381a94a2015-05-12 15:00:49 +0000278SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
279 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000280 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUASI.LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000281 return N;
282
283 const SITargetLowering& Lowering =
284 *static_cast<const SITargetLowering*>(getTargetLowering());
285
286 // Write max value to m0 before each load operation
287
288 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
289 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
290
291 SDValue Glue = M0.getValue(1);
292
293 SmallVector <SDValue, 8> Ops;
294 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
295 Ops.push_back(N->getOperand(i));
296 }
297 Ops.push_back(Glue);
298 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
299
300 return N;
301}
302
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000303static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000304 switch (NumVectorElts) {
305 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000306 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000307 case 2:
308 return AMDGPU::SReg_64RegClassID;
309 case 4:
310 return AMDGPU::SReg_128RegClassID;
311 case 8:
312 return AMDGPU::SReg_256RegClassID;
313 case 16:
314 return AMDGPU::SReg_512RegClassID;
315 }
316
317 llvm_unreachable("invalid vector size");
318}
319
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000320static bool getConstantValue(SDValue N, uint32_t &Out) {
321 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
322 Out = C->getAPIntValue().getZExtValue();
323 return true;
324 }
325
326 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) {
327 Out = C->getValueAPF().bitcastToAPInt().getZExtValue();
328 return true;
329 }
330
331 return false;
332}
333
Justin Bogner95927c02016-05-12 21:03:32 +0000334void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000335 unsigned int Opc = N->getOpcode();
336 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000337 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000338 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000339 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000340
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000341 if (isa<AtomicSDNode>(N) ||
342 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000343 N = glueCopyToM0(N);
344
Tom Stellard75aadc22012-12-11 21:25:42 +0000345 switch (Opc) {
346 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000347 // We are selecting i64 ADD here instead of custom lower it during
348 // DAG legalization, so we can fold some i64 ADDs used for address
349 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000350 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000351 case ISD::ADDC:
352 case ISD::ADDE:
353 case ISD::SUB:
354 case ISD::SUBC:
355 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000356 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000357 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000358 break;
359
Justin Bogner95927c02016-05-12 21:03:32 +0000360 SelectADD_SUB_I64(N);
361 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000362 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000363 case ISD::UADDO:
364 case ISD::USUBO: {
365 SelectUADDO_USUBO(N);
366 return;
367 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000368 case AMDGPUISD::FMUL_W_CHAIN: {
369 SelectFMUL_W_CHAIN(N);
370 return;
371 }
372 case AMDGPUISD::FMA_W_CHAIN: {
373 SelectFMA_W_CHAIN(N);
374 return;
375 }
376
Matt Arsenault064c2062014-06-11 17:40:32 +0000377 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000378 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000379 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000380 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000381 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000382 EVT VT = N->getValueType(0);
383 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000384 EVT EltVT = VT.getVectorElementType();
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000385
386 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
387 if (Opc == ISD::BUILD_VECTOR) {
388 uint32_t LHSVal, RHSVal;
389 if (getConstantValue(N->getOperand(0), LHSVal) &&
390 getConstantValue(N->getOperand(1), RHSVal)) {
391 uint32_t K = LHSVal | (RHSVal << 16);
392 CurDAG->SelectNodeTo(N, AMDGPU::S_MOV_B32, VT,
393 CurDAG->getTargetConstant(K, SDLoc(N), MVT::i32));
394 return;
395 }
396 }
397
398 break;
399 }
400
Matt Arsenault064c2062014-06-11 17:40:32 +0000401 assert(EltVT.bitsEq(MVT::i32));
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000402
Eric Christopher7792e322015-01-30 23:24:40 +0000403 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000404 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000405 } else {
406 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
407 // that adds a 128 bits reg copy when going through TwoAddressInstructions
408 // pass. We want to avoid 128 bits copies as much as possible because they
409 // can't be bundled by our scheduler.
410 switch(NumVectorElts) {
411 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000412 case 4:
413 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
414 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
415 else
416 RegClassID = AMDGPU::R600_Reg128RegClassID;
417 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000418 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
419 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000420 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000421
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000422 SDLoc DL(N);
423 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000424
425 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000426 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
427 RegClass);
428 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000429 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000430
431 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
432 "supported yet");
433 // 16 = Max Num Vector Elements
434 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
435 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000436 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000437
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000438 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000439 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000440 unsigned NOps = N->getNumOperands();
441 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000442 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000443 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000444 IsRegSeq = false;
445 break;
446 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000447 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
448 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000449 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
450 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000451 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000452
453 if (NOps != NumVectorElts) {
454 // Fill in the missing undef elements if this was a scalar_to_vector.
455 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
456
457 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000458 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000459 for (unsigned i = NOps; i < NumVectorElts; ++i) {
460 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
461 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000462 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000463 }
464 }
465
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000466 if (!IsRegSeq)
467 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000468 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
469 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000470 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000471 case ISD::BUILD_PAIR: {
472 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000473 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000474 break;
475 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000476 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000477 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000478 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
479 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
480 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000481 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000482 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
483 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
484 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000485 } else {
486 llvm_unreachable("Unhandled value type for BUILD_PAIR");
487 }
488 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
489 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000490 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
491 N->getValueType(0), Ops));
492 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000493 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000494
495 case ISD::Constant:
496 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000497 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000498 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
499 break;
500
501 uint64_t Imm;
502 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
503 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
504 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000505 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000506 Imm = C->getZExtValue();
507 }
508
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000509 SDLoc DL(N);
510 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
511 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
512 MVT::i32));
513 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
514 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000515 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000516 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
517 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
518 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000519 };
520
Justin Bogner95927c02016-05-12 21:03:32 +0000521 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
522 N->getValueType(0), Ops));
523 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000524 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000525 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000526 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000527 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000528 break;
529 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000530
531 case AMDGPUISD::BFE_I32:
532 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000533 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000534 break;
535
536 // There is a scalar version available, but unlike the vector version which
537 // has a separate operand for the offset and width, the scalar version packs
538 // the width and offset into a single operand. Try to move to the scalar
539 // version if the offsets are constant, so that we can try to keep extended
540 // loads of kernel arguments in SGPRs.
541
542 // TODO: Technically we could try to pattern match scalar bitshifts of
543 // dynamic values, but it's probably not useful.
544 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
545 if (!Offset)
546 break;
547
548 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
549 if (!Width)
550 break;
551
552 bool Signed = Opc == AMDGPUISD::BFE_I32;
553
Matt Arsenault78b86702014-04-18 05:19:26 +0000554 uint32_t OffsetVal = Offset->getZExtValue();
555 uint32_t WidthVal = Width->getZExtValue();
556
Justin Bogner95927c02016-05-12 21:03:32 +0000557 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
558 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
559 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000560 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000561 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000562 SelectDIV_SCALE(N);
563 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000564 }
Tom Stellard3457a842014-10-09 19:06:00 +0000565 case ISD::CopyToReg: {
566 const SITargetLowering& Lowering =
567 *static_cast<const SITargetLowering*>(getTargetLowering());
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000568 N = Lowering.legalizeTargetIndependentNode(N, *CurDAG);
Tom Stellard3457a842014-10-09 19:06:00 +0000569 break;
570 }
Marek Olsak9b728682015-03-24 13:40:27 +0000571 case ISD::AND:
572 case ISD::SRL:
573 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000574 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000575 if (N->getValueType(0) != MVT::i32 ||
576 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
577 break;
578
Justin Bogner95927c02016-05-12 21:03:32 +0000579 SelectS_BFE(N);
580 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000581 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000582 SelectBRCOND(N);
583 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000584
585 case AMDGPUISD::ATOMIC_CMP_SWAP:
586 SelectATOMIC_CMP_SWAP(N);
587 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000588 }
Tom Stellard3457a842014-10-09 19:06:00 +0000589
Justin Bogner95927c02016-05-12 21:03:32 +0000590 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000591}
592
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000593bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
594 if (!N->readMem())
595 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000596 if (CbId == -1)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000597 return N->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000598
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000599 return N->getAddressSpace() == AMDGPUASI.CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000600}
601
Tom Stellardbc4497b2016-02-12 23:45:29 +0000602bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
603 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000604 const Instruction *Term = BB->getTerminator();
605 return Term->getMetadata("amdgpu.uniform") ||
606 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000607}
608
Mehdi Amini117296c2016-10-01 02:56:57 +0000609StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000610 return "AMDGPU DAG->DAG Pattern Instruction Selection";
611}
612
Tom Stellard41fc7852013-07-23 01:48:42 +0000613//===----------------------------------------------------------------------===//
614// Complex Patterns
615//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000616
Tom Stellard365366f2013-01-23 02:09:06 +0000617bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000618 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000619 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000620 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
621 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000622 return true;
623 }
624 return false;
625}
626
627bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
628 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000629 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000630 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000631 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000632 return true;
633 }
634 return false;
635}
636
Tom Stellard75aadc22012-12-11 21:25:42 +0000637bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
638 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000639 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
641 if (Addr.getOpcode() == ISD::ADD
642 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
643 && isInt<16>(IMMOffset->getZExtValue())) {
644
645 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000646 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
647 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000648 return true;
649 // If the pointer address is constant, we can move it to the offset field.
650 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
651 && isInt<16>(IMMOffset->getZExtValue())) {
652 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000653 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000654 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000655 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
656 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000657 return true;
658 }
659
660 // Default case, no offset
661 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000662 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000663 return true;
664}
665
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000666bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
667 SDValue &Offset) {
668 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000669 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000670
671 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
672 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000673 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000674 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
675 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
676 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
677 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000678 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
679 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
680 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000681 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000682 } else {
683 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000684 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000685 }
686
687 return true;
688}
Christian Konigd910b7d2013-02-26 17:52:16 +0000689
Justin Bogner95927c02016-05-12 21:03:32 +0000690void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000691 SDLoc DL(N);
692 SDValue LHS = N->getOperand(0);
693 SDValue RHS = N->getOperand(1);
694
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000695 unsigned Opcode = N->getOpcode();
696 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
697 bool ProduceCarry =
698 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
699 bool IsAdd =
700 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000701
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000702 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
703 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000704
705 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
706 DL, MVT::i32, LHS, Sub0);
707 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
708 DL, MVT::i32, LHS, Sub1);
709
710 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
711 DL, MVT::i32, RHS, Sub0);
712 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
713 DL, MVT::i32, RHS, Sub1);
714
715 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000716
Tom Stellard80942a12014-09-05 14:07:59 +0000717 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000718 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
719
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000720 SDNode *AddLo;
721 if (!ConsumeCarry) {
722 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
723 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
724 } else {
725 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
726 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
727 }
728 SDValue AddHiArgs[] = {
729 SDValue(Hi0, 0),
730 SDValue(Hi1, 0),
731 SDValue(AddLo, 1)
732 };
733 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000734
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000735 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000736 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000737 SDValue(AddLo,0),
738 Sub0,
739 SDValue(AddHi,0),
740 Sub1,
741 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000742 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
743 MVT::i64, RegSequenceArgs);
744
745 if (ProduceCarry) {
746 // Replace the carry-use
747 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
748 }
749
750 // Replace the remaining uses.
751 CurDAG->ReplaceAllUsesWith(N, RegSequence);
752 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000753}
754
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000755void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
756 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
757 // carry out despite the _i32 name. These were renamed in VI to _U32.
758 // FIXME: We should probably rename the opcodes here.
759 unsigned Opc = N->getOpcode() == ISD::UADDO ?
760 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
761
762 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
763 { N->getOperand(0), N->getOperand(1) });
764}
765
Tom Stellard8485fa02016-12-07 02:42:15 +0000766void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
767 SDLoc SL(N);
768 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
769 SDValue Ops[10];
770
771 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
772 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
773 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
774 Ops[8] = N->getOperand(0);
775 Ops[9] = N->getOperand(4);
776
777 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
778}
779
780void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
781 SDLoc SL(N);
782 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
783 SDValue Ops[8];
784
785 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
786 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
787 Ops[6] = N->getOperand(0);
788 Ops[7] = N->getOperand(3);
789
790 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
791}
792
Matt Arsenault044f1d12015-02-14 04:24:28 +0000793// We need to handle this here because tablegen doesn't support matching
794// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000795void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000796 SDLoc SL(N);
797 EVT VT = N->getValueType(0);
798
799 assert(VT == MVT::f32 || VT == MVT::f64);
800
801 unsigned Opc
802 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
803
Matt Arsenault3b99f122017-01-19 06:04:12 +0000804 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
805 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000806}
807
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000808bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
809 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000810 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
811 (OffsetBits == 8 && !isUInt<8>(Offset)))
812 return false;
813
Matt Arsenault706f9302015-07-06 16:01:58 +0000814 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
815 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000816 return true;
817
818 // On Southern Islands instruction with a negative base value and an offset
819 // don't seem to work.
820 return CurDAG->SignBitIsZero(Base);
821}
822
823bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
824 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000825 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000826 if (CurDAG->isBaseWithConstantOffset(Addr)) {
827 SDValue N0 = Addr.getOperand(0);
828 SDValue N1 = Addr.getOperand(1);
829 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
830 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
831 // (add n0, c0)
832 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000833 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000834 return true;
835 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000836 } else if (Addr.getOpcode() == ISD::SUB) {
837 // sub C, x -> add (sub 0, x), C
838 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
839 int64_t ByteOffset = C->getSExtValue();
840 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000841 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000842
Matt Arsenault966a94f2015-09-08 19:34:22 +0000843 // XXX - This is kind of hacky. Create a dummy sub node so we can check
844 // the known bits in isDSOffsetLegal. We need to emit the selected node
845 // here, so this is thrown away.
846 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
847 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000848
Matt Arsenault966a94f2015-09-08 19:34:22 +0000849 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
850 MachineSDNode *MachineSub
851 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
852 Zero, Addr.getOperand(1));
853
854 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000855 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000856 return true;
857 }
858 }
859 }
860 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
861 // If we have a constant address, prefer to put the constant into the
862 // offset. This can save moves to load the constant address since multiple
863 // operations can share the zero base address register, and enables merging
864 // into read2 / write2 instructions.
865
866 SDLoc DL(Addr);
867
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000868 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000869 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000870 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000871 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000872 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000873 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000874 return true;
875 }
876 }
877
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000878 // default case
879 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000880 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000881 return true;
882}
883
Matt Arsenault966a94f2015-09-08 19:34:22 +0000884// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000885bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
886 SDValue &Offset0,
887 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000888 SDLoc DL(Addr);
889
Tom Stellardf3fc5552014-08-22 18:49:35 +0000890 if (CurDAG->isBaseWithConstantOffset(Addr)) {
891 SDValue N0 = Addr.getOperand(0);
892 SDValue N1 = Addr.getOperand(1);
893 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
894 unsigned DWordOffset0 = C1->getZExtValue() / 4;
895 unsigned DWordOffset1 = DWordOffset0 + 1;
896 // (add n0, c0)
897 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
898 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000899 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
900 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000901 return true;
902 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000903 } else if (Addr.getOpcode() == ISD::SUB) {
904 // sub C, x -> add (sub 0, x), C
905 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
906 unsigned DWordOffset0 = C->getZExtValue() / 4;
907 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000908
Matt Arsenault966a94f2015-09-08 19:34:22 +0000909 if (isUInt<8>(DWordOffset0)) {
910 SDLoc DL(Addr);
911 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
912
913 // XXX - This is kind of hacky. Create a dummy sub node so we can check
914 // the known bits in isDSOffsetLegal. We need to emit the selected node
915 // here, so this is thrown away.
916 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
917 Zero, Addr.getOperand(1));
918
919 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
920 MachineSDNode *MachineSub
921 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
922 Zero, Addr.getOperand(1));
923
924 Base = SDValue(MachineSub, 0);
925 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
926 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
927 return true;
928 }
929 }
930 }
931 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000932 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
933 unsigned DWordOffset1 = DWordOffset0 + 1;
934 assert(4 * DWordOffset0 == CAddr->getZExtValue());
935
936 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000937 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000938 MachineSDNode *MovZero
939 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000940 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000941 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000942 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
943 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000944 return true;
945 }
946 }
947
Tom Stellardf3fc5552014-08-22 18:49:35 +0000948 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000949
950 // FIXME: This is broken on SI where we still need to check if the base
951 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000952 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000953 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
954 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000955 return true;
956}
957
Matt Arsenault0774ea22017-04-24 19:40:59 +0000958static bool isLegalMUBUFImmOffset(unsigned Imm) {
959 return isUInt<12>(Imm);
960}
961
Tom Stellardb02094e2014-07-21 15:45:01 +0000962static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
Matt Arsenault0774ea22017-04-24 19:40:59 +0000963 return isLegalMUBUFImmOffset(Imm->getZExtValue());
Tom Stellardb02094e2014-07-21 15:45:01 +0000964}
965
Changpeng Fangb41574a2015-12-22 20:55:23 +0000966bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000967 SDValue &VAddr, SDValue &SOffset,
968 SDValue &Offset, SDValue &Offen,
969 SDValue &Idxen, SDValue &Addr64,
970 SDValue &GLC, SDValue &SLC,
971 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000972 // Subtarget prefers to use flat instruction
973 if (Subtarget->useFlatForGlobal())
974 return false;
975
Tom Stellardb02c2682014-06-24 23:33:07 +0000976 SDLoc DL(Addr);
977
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000978 if (!GLC.getNode())
979 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
980 if (!SLC.getNode())
981 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000982 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000983
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000984 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
985 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
986 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
987 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000988
Tom Stellardb02c2682014-06-24 23:33:07 +0000989 if (CurDAG->isBaseWithConstantOffset(Addr)) {
990 SDValue N0 = Addr.getOperand(0);
991 SDValue N1 = Addr.getOperand(1);
992 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
993
Tom Stellard94b72312015-02-11 00:34:35 +0000994 if (N0.getOpcode() == ISD::ADD) {
995 // (add (add N2, N3), C1) -> addr64
996 SDValue N2 = N0.getOperand(0);
997 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000998 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000999 Ptr = N2;
1000 VAddr = N3;
1001 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +00001002 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001003 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001004 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +00001005 }
1006
1007 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +00001008 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1009 return true;
1010 }
1011
1012 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +00001013 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001014 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001015 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001016 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1017 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001018 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001019 }
1020 }
Tom Stellard94b72312015-02-11 00:34:35 +00001021
Tom Stellardb02c2682014-06-24 23:33:07 +00001022 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001023 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001024 SDValue N0 = Addr.getOperand(0);
1025 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001026 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001027 Ptr = N0;
1028 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001029 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001030 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001031 }
1032
Tom Stellard155bbb72014-08-11 22:18:17 +00001033 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001034 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001035 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001036 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001037
1038 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001039}
1040
1041bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001042 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001043 SDValue &Offset, SDValue &GLC,
1044 SDValue &SLC, SDValue &TFE) const {
1045 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001046
Tom Stellard70580f82015-07-20 14:28:41 +00001047 // addr64 bit was removed for volcanic islands.
1048 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1049 return false;
1050
Changpeng Fangb41574a2015-12-22 20:55:23 +00001051 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1052 GLC, SLC, TFE))
1053 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001054
1055 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1056 if (C->getSExtValue()) {
1057 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001058
1059 const SITargetLowering& Lowering =
1060 *static_cast<const SITargetLowering*>(getTargetLowering());
1061
1062 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001063 return true;
1064 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001065
Tom Stellard155bbb72014-08-11 22:18:17 +00001066 return false;
1067}
1068
Tom Stellard7980fc82014-09-25 18:30:26 +00001069bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001070 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001071 SDValue &Offset,
1072 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001073 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001074 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001075
Tom Stellard1f9939f2015-02-27 14:59:41 +00001076 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001077}
1078
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001079static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1080 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1081 return PSV && PSV->isStack();
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001082}
1083
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001084std::pair<SDValue, SDValue> AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1085 const MachineFunction &MF = CurDAG->getMachineFunction();
1086 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1087
1088 if (auto FI = dyn_cast<FrameIndexSDNode>(N)) {
1089 SDValue TFI = CurDAG->getTargetFrameIndex(FI->getIndex(),
1090 FI->getValueType(0));
1091
1092 // If we can resolve this to a frame index access, this is relative to the
1093 // frame pointer SGPR.
1094 return std::make_pair(TFI, CurDAG->getRegister(Info->getFrameOffsetReg(),
1095 MVT::i32));
1096 }
1097
1098 // If we don't know this private access is a local stack object, it needs to
1099 // be relative to the entry point's scratch wave offset register.
1100 return std::make_pair(N, CurDAG->getRegister(Info->getScratchWaveOffsetReg(),
1101 MVT::i32));
1102}
1103
1104bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffen(SDNode *Root,
1105 SDValue Addr, SDValue &Rsrc,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001106 SDValue &VAddr, SDValue &SOffset,
1107 SDValue &ImmOffset) const {
Tom Stellardb02094e2014-07-21 15:45:01 +00001108
1109 SDLoc DL(Addr);
1110 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001111 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001112
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001113 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001114
Matt Arsenault0774ea22017-04-24 19:40:59 +00001115 if (ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
1116 unsigned Imm = CAddr->getZExtValue();
1117 assert(!isLegalMUBUFImmOffset(Imm) &&
1118 "should have been selected by other pattern");
1119
1120 SDValue HighBits = CurDAG->getTargetConstant(Imm & ~4095, DL, MVT::i32);
1121 MachineSDNode *MovHighBits = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
1122 DL, MVT::i32, HighBits);
1123 VAddr = SDValue(MovHighBits, 0);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001124
1125 // In a call sequence, stores to the argument stack area are relative to the
1126 // stack pointer.
1127 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1128 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1129 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1130
1131 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
Matt Arsenault0774ea22017-04-24 19:40:59 +00001132 ImmOffset = CurDAG->getTargetConstant(Imm & 4095, DL, MVT::i16);
1133 return true;
1134 }
1135
Tom Stellardb02094e2014-07-21 15:45:01 +00001136 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Matt Arsenault0774ea22017-04-24 19:40:59 +00001137 // (add n0, c1)
1138
Tom Stellard78655fc2015-07-16 19:40:09 +00001139 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001140 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001141
Tom Stellard78655fc2015-07-16 19:40:09 +00001142 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001143 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001144 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001145 std::tie(VAddr, SOffset) = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001146 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1147 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001148 }
1149 }
1150
Tom Stellardb02094e2014-07-21 15:45:01 +00001151 // (node)
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001152 std::tie(VAddr, SOffset) = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001153 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001154 return true;
1155}
1156
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001157bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffset(SDNode *Root,
1158 SDValue Addr,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001159 SDValue &SRsrc,
1160 SDValue &SOffset,
1161 SDValue &Offset) const {
1162 ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr);
1163 if (!CAddr || !isLegalMUBUFImmOffset(CAddr))
1164 return false;
1165
1166 SDLoc DL(Addr);
1167 MachineFunction &MF = CurDAG->getMachineFunction();
1168 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1169
1170 SRsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001171
1172 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1173 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1174 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1175
1176 // FIXME: Get from MachinePointerInfo? We should only be using the frame
1177 // offset if we know this is in a call sequence.
1178 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
1179
Matt Arsenault0774ea22017-04-24 19:40:59 +00001180 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
1181 return true;
1182}
1183
Tom Stellard155bbb72014-08-11 22:18:17 +00001184bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1185 SDValue &SOffset, SDValue &Offset,
1186 SDValue &GLC, SDValue &SLC,
1187 SDValue &TFE) const {
1188 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001189 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001190 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001191
Changpeng Fangb41574a2015-12-22 20:55:23 +00001192 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1193 GLC, SLC, TFE))
1194 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001195
Tom Stellard155bbb72014-08-11 22:18:17 +00001196 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1197 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1198 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001199 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001200 APInt::getAllOnesValue(32).getZExtValue(); // Size
1201 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001202
1203 const SITargetLowering& Lowering =
1204 *static_cast<const SITargetLowering*>(getTargetLowering());
1205
1206 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001207 return true;
1208 }
1209 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001210}
1211
Tom Stellard7980fc82014-09-25 18:30:26 +00001212bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001213 SDValue &Soffset, SDValue &Offset
1214 ) const {
1215 SDValue GLC, SLC, TFE;
1216
1217 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1218}
1219bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001220 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001221 SDValue &SLC) const {
1222 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001223
1224 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1225}
1226
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001227bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001228 SDValue &SOffset,
1229 SDValue &ImmOffset) const {
1230 SDLoc DL(Constant);
1231 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1232 uint32_t Overflow = 0;
1233
1234 if (Imm >= 4096) {
1235 if (Imm <= 4095 + 64) {
1236 // Use an SOffset inline constant for 1..64
1237 Overflow = Imm - 4095;
1238 Imm = 4095;
1239 } else {
1240 // Try to keep the same value in SOffset for adjacent loads, so that
1241 // the corresponding register contents can be re-used.
1242 //
1243 // Load values with all low-bits set into SOffset, so that a larger
1244 // range of values can be covered using s_movk_i32
1245 uint32_t High = (Imm + 1) & ~4095;
1246 uint32_t Low = (Imm + 1) & 4095;
1247 Imm = Low;
1248 Overflow = High - 1;
1249 }
1250 }
1251
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001252 // There is a hardware bug in SI and CI which prevents address clamping in
1253 // MUBUF instructions from working correctly with SOffsets. The immediate
1254 // offset is unaffected.
1255 if (Overflow > 0 &&
1256 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1257 return false;
1258
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001259 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1260
1261 if (Overflow <= 64)
1262 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1263 else
1264 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1265 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1266 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001267
1268 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001269}
1270
1271bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1272 SDValue &SOffset,
1273 SDValue &ImmOffset) const {
1274 SDLoc DL(Offset);
1275
1276 if (!isa<ConstantSDNode>(Offset))
1277 return false;
1278
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001279 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001280}
1281
1282bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1283 SDValue &SOffset,
1284 SDValue &ImmOffset,
1285 SDValue &VOffset) const {
1286 SDLoc DL(Offset);
1287
1288 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001289 if (isa<ConstantSDNode>(Offset)) {
1290 SDValue Tmp1, Tmp2;
1291
1292 // When necessary, use a voffset in <= CI anyway to work around a hardware
1293 // bug.
1294 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1295 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1296 return false;
1297 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001298
1299 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1300 SDValue N0 = Offset.getOperand(0);
1301 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001302 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1303 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1304 VOffset = N0;
1305 return true;
1306 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001307 }
1308
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001309 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1310 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1311 VOffset = Offset;
1312
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001313 return true;
1314}
1315
Matt Arsenault7757c592016-06-09 23:42:54 +00001316bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1317 SDValue &VAddr,
Matt Arsenault47ccafe2017-05-11 17:38:33 +00001318 SDValue &SLC) const {
Matt Arsenault7757c592016-06-09 23:42:54 +00001319 VAddr = Addr;
Matt Arsenault47ccafe2017-05-11 17:38:33 +00001320 SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
Matt Arsenault7757c592016-06-09 23:42:54 +00001321 return true;
1322}
1323
Tom Stellarddee26a22015-08-06 19:28:30 +00001324bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1325 SDValue &Offset, bool &Imm) const {
1326
1327 // FIXME: Handle non-constant offsets.
1328 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1329 if (!C)
1330 return false;
1331
1332 SDLoc SL(ByteOffsetNode);
Marek Olsak8973a0a2017-05-24 14:53:50 +00001333 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
Tom Stellarddee26a22015-08-06 19:28:30 +00001334 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001335 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001336
Tom Stellard08efb7e2017-01-27 18:41:14 +00001337 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001338 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1339 Imm = true;
1340 return true;
1341 }
1342
Tom Stellard217361c2015-08-06 19:28:38 +00001343 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1344 return false;
1345
Marek Olsak8973a0a2017-05-24 14:53:50 +00001346 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1347 // 32-bit Immediates are supported on Sea Islands.
Tom Stellard217361c2015-08-06 19:28:38 +00001348 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1349 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001350 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1351 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1352 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001353 }
Tom Stellard217361c2015-08-06 19:28:38 +00001354 Imm = false;
1355 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001356}
1357
1358bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1359 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001360 SDLoc SL(Addr);
1361 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1362 SDValue N0 = Addr.getOperand(0);
1363 SDValue N1 = Addr.getOperand(1);
1364
1365 if (SelectSMRDOffset(N1, Offset, Imm)) {
1366 SBase = N0;
1367 return true;
1368 }
1369 }
1370 SBase = Addr;
1371 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1372 Imm = true;
1373 return true;
1374}
1375
1376bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1377 SDValue &Offset) const {
1378 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001379 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1380}
Tom Stellarddee26a22015-08-06 19:28:30 +00001381
Marek Olsak8973a0a2017-05-24 14:53:50 +00001382bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1383 SDValue &Offset) const {
1384
1385 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1386 return false;
1387
1388 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001389 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1390 return false;
1391
Marek Olsak8973a0a2017-05-24 14:53:50 +00001392 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001393}
1394
Tom Stellarddee26a22015-08-06 19:28:30 +00001395bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1396 SDValue &Offset) const {
1397 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001398 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1399 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001400}
1401
1402bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1403 SDValue &Offset) const {
1404 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001405 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1406}
Tom Stellarddee26a22015-08-06 19:28:30 +00001407
Marek Olsak8973a0a2017-05-24 14:53:50 +00001408bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1409 SDValue &Offset) const {
1410 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1411 return false;
1412
1413 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001414 if (!SelectSMRDOffset(Addr, Offset, Imm))
1415 return false;
1416
Marek Olsak8973a0a2017-05-24 14:53:50 +00001417 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001418}
1419
Tom Stellarddee26a22015-08-06 19:28:30 +00001420bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1421 SDValue &Offset) const {
1422 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001423 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1424 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001425}
1426
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001427bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1428 SDValue &Base,
1429 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001430 SDLoc DL(Index);
1431
1432 if (CurDAG->isBaseWithConstantOffset(Index)) {
1433 SDValue N0 = Index.getOperand(0);
1434 SDValue N1 = Index.getOperand(1);
1435 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1436
1437 // (add n0, c0)
1438 Base = N0;
1439 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1440 return true;
1441 }
1442
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001443 if (isa<ConstantSDNode>(Index))
1444 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001445
1446 Base = Index;
1447 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1448 return true;
1449}
1450
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001451SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1452 SDValue Val, uint32_t Offset,
1453 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001454 // Transformation function, pack the offset and width of a BFE into
1455 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1456 // source, bits [5:0] contain the offset and bits [22:16] the width.
1457 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001458 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001459
1460 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1461}
1462
Justin Bogner95927c02016-05-12 21:03:32 +00001463void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001464 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1465 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1466 // Predicate: 0 < b <= c < 32
1467
1468 const SDValue &Shl = N->getOperand(0);
1469 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1470 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1471
1472 if (B && C) {
1473 uint32_t BVal = B->getZExtValue();
1474 uint32_t CVal = C->getZExtValue();
1475
1476 if (0 < BVal && BVal <= CVal && CVal < 32) {
1477 bool Signed = N->getOpcode() == ISD::SRA;
1478 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1479
Justin Bogner95927c02016-05-12 21:03:32 +00001480 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1481 32 - CVal));
1482 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001483 }
1484 }
Justin Bogner95927c02016-05-12 21:03:32 +00001485 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001486}
1487
Justin Bogner95927c02016-05-12 21:03:32 +00001488void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001489 switch (N->getOpcode()) {
1490 case ISD::AND:
1491 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1492 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1493 // Predicate: isMask(mask)
1494 const SDValue &Srl = N->getOperand(0);
1495 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1496 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1497
1498 if (Shift && Mask) {
1499 uint32_t ShiftVal = Shift->getZExtValue();
1500 uint32_t MaskVal = Mask->getZExtValue();
1501
1502 if (isMask_32(MaskVal)) {
1503 uint32_t WidthVal = countPopulation(MaskVal);
1504
Justin Bogner95927c02016-05-12 21:03:32 +00001505 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1506 Srl.getOperand(0), ShiftVal, WidthVal));
1507 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001508 }
1509 }
1510 }
1511 break;
1512 case ISD::SRL:
1513 if (N->getOperand(0).getOpcode() == ISD::AND) {
1514 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1515 // Predicate: isMask(mask >> b)
1516 const SDValue &And = N->getOperand(0);
1517 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1518 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1519
1520 if (Shift && Mask) {
1521 uint32_t ShiftVal = Shift->getZExtValue();
1522 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1523
1524 if (isMask_32(MaskVal)) {
1525 uint32_t WidthVal = countPopulation(MaskVal);
1526
Justin Bogner95927c02016-05-12 21:03:32 +00001527 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1528 And.getOperand(0), ShiftVal, WidthVal));
1529 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001530 }
1531 }
Justin Bogner95927c02016-05-12 21:03:32 +00001532 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1533 SelectS_BFEFromShifts(N);
1534 return;
1535 }
Marek Olsak9b728682015-03-24 13:40:27 +00001536 break;
1537 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001538 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1539 SelectS_BFEFromShifts(N);
1540 return;
1541 }
Marek Olsak9b728682015-03-24 13:40:27 +00001542 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001543
1544 case ISD::SIGN_EXTEND_INREG: {
1545 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1546 SDValue Src = N->getOperand(0);
1547 if (Src.getOpcode() != ISD::SRL)
1548 break;
1549
1550 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1551 if (!Amt)
1552 break;
1553
1554 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001555 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1556 Amt->getZExtValue(), Width));
1557 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001558 }
Marek Olsak9b728682015-03-24 13:40:27 +00001559 }
1560
Justin Bogner95927c02016-05-12 21:03:32 +00001561 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001562}
1563
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001564bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1565 assert(N->getOpcode() == ISD::BRCOND);
1566 if (!N->hasOneUse())
1567 return false;
1568
1569 SDValue Cond = N->getOperand(1);
1570 if (Cond.getOpcode() == ISD::CopyToReg)
1571 Cond = Cond.getOperand(2);
1572
1573 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1574 return false;
1575
1576 MVT VT = Cond.getOperand(0).getSimpleValueType();
1577 if (VT == MVT::i32)
1578 return true;
1579
1580 if (VT == MVT::i64) {
1581 auto ST = static_cast<const SISubtarget *>(Subtarget);
1582
1583 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1584 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1585 }
1586
1587 return false;
1588}
1589
Justin Bogner95927c02016-05-12 21:03:32 +00001590void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001591 SDValue Cond = N->getOperand(1);
1592
Matt Arsenault327188a2016-12-15 21:57:11 +00001593 if (Cond.isUndef()) {
1594 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1595 N->getOperand(2), N->getOperand(0));
1596 return;
1597 }
1598
Tom Stellardbc4497b2016-02-12 23:45:29 +00001599 if (isCBranchSCC(N)) {
1600 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001601 SelectCode(N);
1602 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001603 }
1604
Tom Stellardbc4497b2016-02-12 23:45:29 +00001605 SDLoc SL(N);
1606
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001607 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001608 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1609 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001610 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001611}
1612
Matt Arsenault88701812016-06-09 23:42:48 +00001613// This is here because there isn't a way to use the generated sub0_sub1 as the
1614// subreg index to EXTRACT_SUBREG in tablegen.
1615void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1616 MemSDNode *Mem = cast<MemSDNode>(N);
1617 unsigned AS = Mem->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00001618 if (AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault7757c592016-06-09 23:42:54 +00001619 SelectCode(N);
1620 return;
1621 }
Matt Arsenault88701812016-06-09 23:42:48 +00001622
1623 MVT VT = N->getSimpleValueType(0);
1624 bool Is32 = (VT == MVT::i32);
1625 SDLoc SL(N);
1626
1627 MachineSDNode *CmpSwap = nullptr;
1628 if (Subtarget->hasAddr64()) {
1629 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1630
1631 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1632 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1633 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1634 SDValue CmpVal = Mem->getOperand(2);
1635
1636 // XXX - Do we care about glue operands?
1637
1638 SDValue Ops[] = {
1639 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1640 };
1641
1642 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1643 }
1644 }
1645
1646 if (!CmpSwap) {
1647 SDValue SRsrc, SOffset, Offset, SLC;
1648 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1649 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1650 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1651
1652 SDValue CmpVal = Mem->getOperand(2);
1653 SDValue Ops[] = {
1654 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1655 };
1656
1657 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1658 }
1659 }
1660
1661 if (!CmpSwap) {
1662 SelectCode(N);
1663 return;
1664 }
1665
1666 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1667 *MMOs = Mem->getMemOperand();
1668 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1669
1670 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1671 SDValue Extract
1672 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1673
1674 ReplaceUses(SDValue(N, 0), Extract);
1675 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1676 CurDAG->RemoveDeadNode(N);
1677}
1678
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1680 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001681 unsigned Mods = 0;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001682 Src = In;
1683
1684 if (Src.getOpcode() == ISD::FNEG) {
1685 Mods |= SISrcMods::NEG;
1686 Src = Src.getOperand(0);
1687 }
1688
1689 if (Src.getOpcode() == ISD::FABS) {
1690 Mods |= SISrcMods::ABS;
1691 Src = Src.getOperand(0);
1692 }
1693
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001694 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001695 return true;
1696}
1697
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00001698bool AMDGPUDAGToDAGISel::SelectVOP3Mods_NNaN(SDValue In, SDValue &Src,
1699 SDValue &SrcMods) const {
1700 SelectVOP3Mods(In, Src, SrcMods);
1701 return isNoNanSrc(Src);
1702}
1703
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001704bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src) const {
1705 if (In.getOpcode() == ISD::FABS || In.getOpcode() == ISD::FNEG)
1706 return false;
1707
1708 Src = In;
1709 return true;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001710}
1711
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1713 SDValue &SrcMods, SDValue &Clamp,
1714 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001715 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001716 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1717 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001718
1719 return SelectVOP3Mods(In, Src, SrcMods);
1720}
1721
Matt Arsenault4831ce52015-01-06 23:00:37 +00001722bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1723 SDValue &SrcMods,
1724 SDValue &Clamp,
1725 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001726 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001727 return SelectVOP3Mods(In, Src, SrcMods);
1728}
1729
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001730bool AMDGPUDAGToDAGISel::SelectVOP3OMods(SDValue In, SDValue &Src,
1731 SDValue &Clamp, SDValue &Omod) const {
1732 Src = In;
1733
1734 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001735 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1736 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001737
1738 return true;
1739}
1740
Matt Arsenault98f29462017-05-17 20:30:58 +00001741static SDValue stripBitcast(SDValue Val) {
1742 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
1743}
1744
1745// Figure out if this is really an extract of the high 16-bits of a dword.
1746static bool isExtractHiElt(SDValue In, SDValue &Out) {
1747 In = stripBitcast(In);
1748 if (In.getOpcode() != ISD::TRUNCATE)
1749 return false;
1750
1751 SDValue Srl = In.getOperand(0);
1752 if (Srl.getOpcode() == ISD::SRL) {
1753 if (ConstantSDNode *ShiftAmt = dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
1754 if (ShiftAmt->getZExtValue() == 16) {
1755 Out = stripBitcast(Srl.getOperand(0));
1756 return true;
1757 }
1758 }
1759 }
1760
1761 return false;
1762}
1763
1764// Look through operations that obscure just looking at the low 16-bits of the
1765// same register.
1766static SDValue stripExtractLoElt(SDValue In) {
1767 if (In.getOpcode() == ISD::TRUNCATE) {
1768 SDValue Src = In.getOperand(0);
1769 if (Src.getValueType().getSizeInBits() == 32)
1770 return stripBitcast(Src);
1771 }
1772
1773 return In;
1774}
1775
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001776bool AMDGPUDAGToDAGISel::SelectVOP3PMods(SDValue In, SDValue &Src,
1777 SDValue &SrcMods) const {
1778 unsigned Mods = 0;
1779 Src = In;
1780
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001781 if (Src.getOpcode() == ISD::FNEG) {
Matt Arsenault786eeea2017-05-17 20:00:00 +00001782 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001783 Src = Src.getOperand(0);
1784 }
1785
Matt Arsenault786eeea2017-05-17 20:00:00 +00001786 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
1787 unsigned VecMods = Mods;
1788
Matt Arsenault98f29462017-05-17 20:30:58 +00001789 SDValue Lo = stripBitcast(Src.getOperand(0));
1790 SDValue Hi = stripBitcast(Src.getOperand(1));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001791
1792 if (Lo.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001793 Lo = stripBitcast(Lo.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001794 Mods ^= SISrcMods::NEG;
1795 }
1796
1797 if (Hi.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001798 Hi = stripBitcast(Hi.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001799 Mods ^= SISrcMods::NEG_HI;
1800 }
1801
Matt Arsenault98f29462017-05-17 20:30:58 +00001802 if (isExtractHiElt(Lo, Lo))
1803 Mods |= SISrcMods::OP_SEL_0;
1804
1805 if (isExtractHiElt(Hi, Hi))
1806 Mods |= SISrcMods::OP_SEL_1;
1807
1808 Lo = stripExtractLoElt(Lo);
1809 Hi = stripExtractLoElt(Hi);
1810
Matt Arsenault786eeea2017-05-17 20:00:00 +00001811 if (Lo == Hi && !isInlineImmediate(Lo.getNode())) {
1812 // Really a scalar input. Just select from the low half of the register to
1813 // avoid packing.
1814
1815 Src = Lo;
1816 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1817 return true;
1818 }
1819
1820 Mods = VecMods;
1821 }
1822
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001823 // Packed instructions do not have abs modifiers.
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001824 Mods |= SISrcMods::OP_SEL_1;
1825
1826 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1827 return true;
1828}
1829
1830bool AMDGPUDAGToDAGISel::SelectVOP3PMods0(SDValue In, SDValue &Src,
1831 SDValue &SrcMods,
1832 SDValue &Clamp) const {
1833 SDLoc SL(In);
1834
1835 // FIXME: Handle clamp and op_sel
1836 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1837
1838 return SelectVOP3PMods(In, Src, SrcMods);
1839}
1840
Christian Konigd910b7d2013-02-26 17:52:16 +00001841void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001842 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001843 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001844 bool IsModified = false;
1845 do {
1846 IsModified = false;
1847 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001848 for (SDNode &Node : CurDAG->allnodes()) {
1849 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001850 if (!MachineNode)
1851 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001852
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001853 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001854 if (ResNode != &Node) {
1855 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001856 IsModified = true;
1857 }
Tom Stellard2183b702013-06-03 17:39:46 +00001858 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001859 CurDAG->RemoveDeadNodes();
1860 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001861}